Coverage Report

Created: 2025-12-14 06:36

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
14.7k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
14.7k
  unsigned id = MI->flat_insn->id;
59
14.7k
  unsigned reg = 0;
60
14.7k
  int64_t imm = 0;
61
14.7k
  uint8_t access = 0;
62
63
14.7k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
311
  case RISCV_INS_FLW:
81
614
  case RISCV_INS_FSW:
82
813
  case RISCV_INS_FLD:
83
1.09k
  case RISCV_INS_FSD:
84
1.74k
  case RISCV_INS_LB:
85
1.95k
  case RISCV_INS_LBU:
86
2.04k
  case RISCV_INS_LD:
87
2.15k
  case RISCV_INS_LH:
88
2.42k
  case RISCV_INS_LHU:
89
2.98k
  case RISCV_INS_LW:
90
3.27k
  case RISCV_INS_LWU:
91
3.41k
  case RISCV_INS_SB:
92
3.67k
  case RISCV_INS_SD:
93
4.10k
  case RISCV_INS_SH:
94
4.91k
  case RISCV_INS_SW: {
95
4.91k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
4.91k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
4.91k
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
4.91k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
4.91k
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
4.91k
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
4.91k
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
4.91k
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
4.91k
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
4.91k
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
4.91k
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
4.91k
    RISCV_dec_op_count(MI);
110
111
4.91k
    break;
112
4.10k
  }
113
67
  case RISCV_INS_LR_W:
114
133
  case RISCV_INS_LR_W_AQ:
115
501
  case RISCV_INS_LR_W_AQ_RL:
116
628
  case RISCV_INS_LR_W_RL:
117
646
  case RISCV_INS_LR_D:
118
681
  case RISCV_INS_LR_D_AQ:
119
1.59k
  case RISCV_INS_LR_D_AQ_RL:
120
2.43k
  case RISCV_INS_LR_D_RL: {
121
2.43k
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
2.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
2.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
2.43k
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
2.43k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
2.43k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
2.43k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
2.43k
    break;
132
1.59k
  }
133
66
  case RISCV_INS_SC_W:
134
149
  case RISCV_INS_SC_W_AQ:
135
257
  case RISCV_INS_SC_W_AQ_RL:
136
323
  case RISCV_INS_SC_W_RL:
137
357
  case RISCV_INS_SC_D:
138
424
  case RISCV_INS_SC_D_AQ:
139
613
  case RISCV_INS_SC_D_AQ_RL:
140
739
  case RISCV_INS_SC_D_RL:
141
795
  case RISCV_INS_AMOADD_D:
142
832
  case RISCV_INS_AMOADD_D_AQ:
143
1.02k
  case RISCV_INS_AMOADD_D_AQ_RL:
144
1.24k
  case RISCV_INS_AMOADD_D_RL:
145
1.32k
  case RISCV_INS_AMOADD_W:
146
1.36k
  case RISCV_INS_AMOADD_W_AQ:
147
1.43k
  case RISCV_INS_AMOADD_W_AQ_RL:
148
1.64k
  case RISCV_INS_AMOADD_W_RL:
149
1.76k
  case RISCV_INS_AMOAND_D:
150
1.81k
  case RISCV_INS_AMOAND_D_AQ:
151
1.83k
  case RISCV_INS_AMOAND_D_AQ_RL:
152
2.04k
  case RISCV_INS_AMOAND_D_RL:
153
2.07k
  case RISCV_INS_AMOAND_W:
154
2.10k
  case RISCV_INS_AMOAND_W_AQ:
155
2.18k
  case RISCV_INS_AMOAND_W_AQ_RL:
156
2.21k
  case RISCV_INS_AMOAND_W_RL:
157
2.47k
  case RISCV_INS_AMOMAXU_D:
158
2.54k
  case RISCV_INS_AMOMAXU_D_AQ:
159
2.58k
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
2.63k
  case RISCV_INS_AMOMAXU_D_RL:
161
2.70k
  case RISCV_INS_AMOMAXU_W:
162
2.74k
  case RISCV_INS_AMOMAXU_W_AQ:
163
2.81k
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
2.88k
  case RISCV_INS_AMOMAXU_W_RL:
165
2.94k
  case RISCV_INS_AMOMAX_D:
166
2.98k
  case RISCV_INS_AMOMAX_D_AQ:
167
3.01k
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
3.10k
  case RISCV_INS_AMOMAX_D_RL:
169
3.13k
  case RISCV_INS_AMOMAX_W:
170
3.24k
  case RISCV_INS_AMOMAX_W_AQ:
171
3.31k
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
3.45k
  case RISCV_INS_AMOMAX_W_RL:
173
3.59k
  case RISCV_INS_AMOMINU_D:
174
3.65k
  case RISCV_INS_AMOMINU_D_AQ:
175
3.72k
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
3.81k
  case RISCV_INS_AMOMINU_D_RL:
177
3.87k
  case RISCV_INS_AMOMINU_W:
178
3.91k
  case RISCV_INS_AMOMINU_W_AQ:
179
3.98k
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
3.99k
  case RISCV_INS_AMOMINU_W_RL:
181
4.99k
  case RISCV_INS_AMOMIN_D:
182
5.21k
  case RISCV_INS_AMOMIN_D_AQ:
183
5.30k
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
5.34k
  case RISCV_INS_AMOMIN_D_RL:
185
5.42k
  case RISCV_INS_AMOMIN_W:
186
5.46k
  case RISCV_INS_AMOMIN_W_AQ:
187
5.52k
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
5.59k
  case RISCV_INS_AMOMIN_W_RL:
189
5.62k
  case RISCV_INS_AMOOR_D:
190
5.69k
  case RISCV_INS_AMOOR_D_AQ:
191
5.76k
  case RISCV_INS_AMOOR_D_AQ_RL:
192
5.78k
  case RISCV_INS_AMOOR_D_RL:
193
5.81k
  case RISCV_INS_AMOOR_W:
194
5.85k
  case RISCV_INS_AMOOR_W_AQ:
195
5.88k
  case RISCV_INS_AMOOR_W_AQ_RL:
196
5.95k
  case RISCV_INS_AMOOR_W_RL:
197
6.02k
  case RISCV_INS_AMOSWAP_D:
198
6.07k
  case RISCV_INS_AMOSWAP_D_AQ:
199
6.19k
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
6.23k
  case RISCV_INS_AMOSWAP_D_RL:
201
6.24k
  case RISCV_INS_AMOSWAP_W:
202
6.31k
  case RISCV_INS_AMOSWAP_W_AQ:
203
6.39k
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
6.84k
  case RISCV_INS_AMOSWAP_W_RL:
205
7.07k
  case RISCV_INS_AMOXOR_D:
206
7.11k
  case RISCV_INS_AMOXOR_D_AQ:
207
7.14k
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
7.18k
  case RISCV_INS_AMOXOR_D_RL:
209
7.25k
  case RISCV_INS_AMOXOR_W:
210
7.32k
  case RISCV_INS_AMOXOR_W_AQ:
211
7.36k
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
7.43k
  case RISCV_INS_AMOXOR_W_RL: {
213
7.43k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
7.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
7.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
7.43k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
7.43k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
7.43k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
7.43k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
7.43k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
7.43k
    break;
225
7.36k
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
7.36k
  }
230
14.7k
  }
231
14.7k
  return;
232
14.7k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
232k
{
238
232k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
232k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
176k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
232k
  if (MI->csh->detail_opt &&
252
232k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
17.1k
    fixDetailOfEffectiveAddr(MI);
254
255
232k
  return;
256
232k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
400k
{
260
400k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
400k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
261k
{
269
261k
  unsigned reg;
270
261k
  int64_t Imm = 0;
271
272
261k
  RISCV_add_cs_detail(MI, OpNo);
273
274
261k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
261k
  if (MCOperand_isReg(MO)) {
277
216k
    reg = MCOperand_getReg(MO);
278
216k
    printRegName(O, reg);
279
216k
  } else {
280
45.2k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
45.2k
        "Unknown operand kind in printOperand");
282
45.2k
    Imm = MCOperand_getImm(MO);
283
45.2k
    if (Imm >= 0) {
284
41.2k
      if (Imm > HEX_THRESHOLD)
285
24.9k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
16.3k
      else
287
16.3k
        SStream_concat(O, "%" PRIu64, Imm);
288
41.2k
    } else {
289
4.00k
      if (Imm < -HEX_THRESHOLD)
290
3.78k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
217
      else
292
217
        SStream_concat(O, "-%" PRIu64, -Imm);
293
4.00k
    }
294
45.2k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
261k
  return;
299
261k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
131k
{
303
131k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
430
  case 0x0000:
309
430
    return "ustatus";
310
681
  case 0x0004:
311
681
    return "uie";
312
383
  case 0x0005:
313
383
    return "utvec";
314
315
283
  case 0x0040:
316
283
    return "uscratch";
317
300
  case 0x0041:
318
300
    return "uepc";
319
659
  case 0x0042:
320
659
    return "ucause";
321
232
  case 0x0043:
322
232
    return "utval";
323
141
  case 0x0044:
324
141
    return "uip";
325
326
253
  case 0x0001:
327
253
    return "fflags";
328
359
  case 0x0002:
329
359
    return "frm";
330
746
  case 0x0003:
331
746
    return "fcsr";
332
333
1.27k
  case 0x0c00:
334
1.27k
    return "cycle";
335
1.73k
  case 0x0c01:
336
1.73k
    return "time";
337
531
  case 0x0c02:
338
531
    return "instret";
339
200
  case 0x0c03:
340
200
    return "hpmcounter3";
341
422
  case 0x0c04:
342
422
    return "hpmcounter4";
343
585
  case 0x0c05:
344
585
    return "hpmcounter5";
345
300
  case 0x0c06:
346
300
    return "hpmcounter6";
347
162
  case 0x0c07:
348
162
    return "hpmcounter7";
349
690
  case 0x0c08:
350
690
    return "hpmcounter8";
351
995
  case 0x0c09:
352
995
    return "hpmcounter9";
353
212
  case 0x0c0a:
354
212
    return "hpmcounter10";
355
231
  case 0x0c0b:
356
231
    return "hpmcounter11";
357
521
  case 0x0c0c:
358
521
    return "hpmcounter12";
359
728
  case 0x0c0d:
360
728
    return "hpmcounter13";
361
388
  case 0x0c0e:
362
388
    return "hpmcounter14";
363
466
  case 0x0c0f:
364
466
    return "hpmcounter15";
365
416
  case 0x0c10:
366
416
    return "hpmcounter16";
367
446
  case 0x0c11:
368
446
    return "hpmcounter17";
369
800
  case 0x0c12:
370
800
    return "hpmcounter18";
371
142
  case 0x0c13:
372
142
    return "hpmcounter19";
373
1.48k
  case 0x0c14:
374
1.48k
    return "hpmcounter20";
375
202
  case 0x0c15:
376
202
    return "hpmcounter21";
377
155
  case 0x0c16:
378
155
    return "hpmcounter22";
379
1.99k
  case 0x0c17:
380
1.99k
    return "hpmcounter23";
381
667
  case 0x0c18:
382
667
    return "hpmcounter24";
383
559
  case 0x0c19:
384
559
    return "hpmcounter25";
385
340
  case 0x0c1a:
386
340
    return "hpmcounter26";
387
1.15k
  case 0x0c1b:
388
1.15k
    return "hpmcounter27";
389
462
  case 0x0c1c:
390
462
    return "hpmcounter28";
391
125
  case 0x0c1d:
392
125
    return "hpmcounter29";
393
1.22k
  case 0x0c1e:
394
1.22k
    return "hpmcounter30";
395
639
  case 0x0c1f:
396
639
    return "hpmcounter31";
397
342
  case 0x0c80:
398
342
    return "cycleh";
399
224
  case 0x0c81:
400
224
    return "timeh";
401
1.99k
  case 0x0c82:
402
1.99k
    return "instreth";
403
383
  case 0x0c83:
404
383
    return "hpmcounter3h";
405
184
  case 0x0c84:
406
184
    return "hpmcounter4h";
407
436
  case 0x0c85:
408
436
    return "hpmcounter5h";
409
672
  case 0x0c86:
410
672
    return "hpmcounter6h";
411
1.12k
  case 0x0c87:
412
1.12k
    return "hpmcounter7h";
413
135
  case 0x0c88:
414
135
    return "hpmcounter8h";
415
109
  case 0x0c89:
416
109
    return "hpmcounter9h";
417
897
  case 0x0c8a:
418
897
    return "hpmcounter10h";
419
245
  case 0x0c8b:
420
245
    return "hpmcounter11h";
421
560
  case 0x0c8c:
422
560
    return "hpmcounter12h";
423
748
  case 0x0c8d:
424
748
    return "hpmcounter13h";
425
174
  case 0x0c8e:
426
174
    return "hpmcounter14h";
427
708
  case 0x0c8f:
428
708
    return "hpmcounter15h";
429
959
  case 0x0c90:
430
959
    return "hpmcounter16h";
431
513
  case 0x0c91:
432
513
    return "hpmcounter17h";
433
1.22k
  case 0x0c92:
434
1.22k
    return "hpmcounter18h";
435
441
  case 0x0c93:
436
441
    return "hpmcounter19h";
437
317
  case 0x0c94:
438
317
    return "hpmcounter20h";
439
646
  case 0x0c95:
440
646
    return "hpmcounter21h";
441
174
  case 0x0c96:
442
174
    return "hpmcounter22h";
443
290
  case 0x0c97:
444
290
    return "hpmcounter23h";
445
216
  case 0x0c98:
446
216
    return "hpmcounter24h";
447
721
  case 0x0c99:
448
721
    return "hpmcounter25h";
449
642
  case 0x0c9a:
450
642
    return "hpmcounter26h";
451
423
  case 0x0c9b:
452
423
    return "hpmcounter27h";
453
1.19k
  case 0x0c9c:
454
1.19k
    return "hpmcounter28h";
455
659
  case 0x0c9d:
456
659
    return "hpmcounter29h";
457
349
  case 0x0c9e:
458
349
    return "hpmcounter30h";
459
1.36k
  case 0x0c9f:
460
1.36k
    return "hpmcounter31h";
461
462
400
  case 0x0100:
463
400
    return "sstatus";
464
571
  case 0x0102:
465
571
    return "sedeleg";
466
467
  case 0x0103:
467
467
    return "sideleg";
468
446
  case 0x0104:
469
446
    return "sie";
470
1.20k
  case 0x0105:
471
1.20k
    return "stvec";
472
760
  case 0x0106:
473
760
    return "scounteren";
474
475
119
  case 0x0140:
476
119
    return "sscratch";
477
904
  case 0x0141:
478
904
    return "sepc";
479
253
  case 0x0142:
480
253
    return "scause";
481
256
  case 0x0143:
482
256
    return "stval";
483
660
  case 0x0144:
484
660
    return "sip";
485
486
267
  case 0x0180:
487
267
    return "satp";
488
489
185
  case 0x0f11:
490
185
    return "mvendorid";
491
150
  case 0x0f12:
492
150
    return "marchid";
493
681
  case 0x0f13:
494
681
    return "mimpid";
495
80
  case 0x0f14:
496
80
    return "mhartid";
497
498
147
  case 0x0300:
499
147
    return "mstatus";
500
185
  case 0x0301:
501
185
    return "misa";
502
854
  case 0x0302:
503
854
    return "medeleg";
504
841
  case 0x0303:
505
841
    return "mideleg";
506
263
  case 0x0304:
507
263
    return "mie";
508
820
  case 0x0305:
509
820
    return "mtvec";
510
154
  case 0x0306:
511
154
    return "mcounteren";
512
513
269
  case 0x0340:
514
269
    return "mscratch";
515
817
  case 0x0341:
516
817
    return "mepc";
517
452
  case 0x0342:
518
452
    return "mcause";
519
190
  case 0x0343:
520
190
    return "mtval";
521
720
  case 0x0344:
522
720
    return "mip";
523
524
136
  case 0x03a0:
525
136
    return "pmpcfg0";
526
265
  case 0x03a1:
527
265
    return "pmpcfg1";
528
473
  case 0x03a2:
529
473
    return "pmpcfg2";
530
134
  case 0x03a3:
531
134
    return "pmpcfg3";
532
726
  case 0x03b0:
533
726
    return "pmpaddr0";
534
221
  case 0x03b1:
535
221
    return "pmpaddr1";
536
488
  case 0x03b2:
537
488
    return "pmpaddr2";
538
390
  case 0x03b3:
539
390
    return "pmpaddr3";
540
119
  case 0x03b4:
541
119
    return "pmpaddr4";
542
542
  case 0x03b5:
543
542
    return "pmpaddr5";
544
223
  case 0x03b6:
545
223
    return "pmpaddr6";
546
588
  case 0x03b7:
547
588
    return "pmpaddr7";
548
154
  case 0x03b8:
549
154
    return "pmpaddr8";
550
268
  case 0x03b9:
551
268
    return "pmpaddr9";
552
101
  case 0x03ba:
553
101
    return "pmpaddr10";
554
882
  case 0x03bb:
555
882
    return "pmpaddr11";
556
573
  case 0x03bc:
557
573
    return "pmpaddr12";
558
271
  case 0x03bd:
559
271
    return "pmpaddr13";
560
473
  case 0x03be:
561
473
    return "pmpaddr14";
562
698
  case 0x03bf:
563
698
    return "pmpaddr15";
564
565
123
  case 0x0b00:
566
123
    return "mcycle";
567
273
  case 0x0b02:
568
273
    return "minstret";
569
453
  case 0x0b03:
570
453
    return "mhpmcounter3";
571
182
  case 0x0b04:
572
182
    return "mhpmcounter4";
573
595
  case 0x0b05:
574
595
    return "mhpmcounter5";
575
332
  case 0x0b06:
576
332
    return "mhpmcounter6";
577
112
  case 0x0b07:
578
112
    return "mhpmcounter7";
579
217
  case 0x0b08:
580
217
    return "mhpmcounter8";
581
103
  case 0x0b09:
582
103
    return "mhpmcounter9";
583
83
  case 0x0b0a:
584
83
    return "mhpmcounter10";
585
163
  case 0x0b0b:
586
163
    return "mhpmcounter11";
587
191
  case 0x0b0c:
588
191
    return "mhpmcounter12";
589
255
  case 0x0b0d:
590
255
    return "mhpmcounter13";
591
165
  case 0x0b0e:
592
165
    return "mhpmcounter14";
593
119
  case 0x0b0f:
594
119
    return "mhpmcounter15";
595
160
  case 0x0b10:
596
160
    return "mhpmcounter16";
597
698
  case 0x0b11:
598
698
    return "mhpmcounter17";
599
883
  case 0x0b12:
600
883
    return "mhpmcounter18";
601
254
  case 0x0b13:
602
254
    return "mhpmcounter19";
603
501
  case 0x0b14:
604
501
    return "mhpmcounter20";
605
810
  case 0x0b15:
606
810
    return "mhpmcounter21";
607
769
  case 0x0b16:
608
769
    return "mhpmcounter22";
609
280
  case 0x0b17:
610
280
    return "mhpmcounter23";
611
97
  case 0x0b18:
612
97
    return "mhpmcounter24";
613
288
  case 0x0b19:
614
288
    return "mhpmcounter25";
615
292
  case 0x0b1a:
616
292
    return "mhpmcounter26";
617
378
  case 0x0b1b:
618
378
    return "mhpmcounter27";
619
320
  case 0x0b1c:
620
320
    return "mhpmcounter28";
621
718
  case 0x0b1d:
622
718
    return "mhpmcounter29";
623
103
  case 0x0b1e:
624
103
    return "mhpmcounter30";
625
431
  case 0x0b1f:
626
431
    return "mhpmcounter31";
627
620
  case 0x0b80:
628
620
    return "mcycleh";
629
422
  case 0x0b82:
630
422
    return "minstreth";
631
109
  case 0x0b83:
632
109
    return "mhpmcounter3h";
633
157
  case 0x0b84:
634
157
    return "mhpmcounter4h";
635
134
  case 0x0b85:
636
134
    return "mhpmcounter5h";
637
139
  case 0x0b86:
638
139
    return "mhpmcounter6h";
639
195
  case 0x0b87:
640
195
    return "mhpmcounter7h";
641
95
  case 0x0b88:
642
95
    return "mhpmcounter8h";
643
153
  case 0x0b89:
644
153
    return "mhpmcounter9h";
645
302
  case 0x0b8a:
646
302
    return "mhpmcounter10h";
647
2.07k
  case 0x0b8b:
648
2.07k
    return "mhpmcounter11h";
649
267
  case 0x0b8c:
650
267
    return "mhpmcounter12h";
651
115
  case 0x0b8d:
652
115
    return "mhpmcounter13h";
653
820
  case 0x0b8e:
654
820
    return "mhpmcounter14h";
655
870
  case 0x0b8f:
656
870
    return "mhpmcounter15h";
657
791
  case 0x0b90:
658
791
    return "mhpmcounter16h";
659
326
  case 0x0b91:
660
326
    return "mhpmcounter17h";
661
229
  case 0x0b92:
662
229
    return "mhpmcounter18h";
663
208
  case 0x0b93:
664
208
    return "mhpmcounter19h";
665
203
  case 0x0b94:
666
203
    return "mhpmcounter20h";
667
139
  case 0x0b95:
668
139
    return "mhpmcounter21h";
669
188
  case 0x0b96:
670
188
    return "mhpmcounter22h";
671
626
  case 0x0b97:
672
626
    return "mhpmcounter23h";
673
289
  case 0x0b98:
674
289
    return "mhpmcounter24h";
675
180
  case 0x0b99:
676
180
    return "mhpmcounter25h";
677
160
  case 0x0b9a:
678
160
    return "mhpmcounter26h";
679
1.57k
  case 0x0b9b:
680
1.57k
    return "mhpmcounter27h";
681
1.19k
  case 0x0b9c:
682
1.19k
    return "mhpmcounter28h";
683
744
  case 0x0b9d:
684
744
    return "mhpmcounter29h";
685
522
  case 0x0b9e:
686
522
    return "mhpmcounter30h";
687
228
  case 0x0b9f:
688
228
    return "mhpmcounter31h";
689
690
135
  case 0x0323:
691
135
    return "mhpmevent3";
692
129
  case 0x0324:
693
129
    return "mhpmevent4";
694
410
  case 0x0325:
695
410
    return "mhpmevent5";
696
128
  case 0x0326:
697
128
    return "mhpmevent6";
698
303
  case 0x0327:
699
303
    return "mhpmevent7";
700
1.48k
  case 0x0328:
701
1.48k
    return "mhpmevent8";
702
363
  case 0x0329:
703
363
    return "mhpmevent9";
704
388
  case 0x032a:
705
388
    return "mhpmevent10";
706
635
  case 0x032b:
707
635
    return "mhpmevent11";
708
142
  case 0x032c:
709
142
    return "mhpmevent12";
710
477
  case 0x032d:
711
477
    return "mhpmevent13";
712
464
  case 0x032e:
713
464
    return "mhpmevent14";
714
88
  case 0x032f:
715
88
    return "mhpmevent15";
716
499
  case 0x0330:
717
499
    return "mhpmevent16";
718
481
  case 0x0331:
719
481
    return "mhpmevent17";
720
1.17k
  case 0x0332:
721
1.17k
    return "mhpmevent18";
722
309
  case 0x0333:
723
309
    return "mhpmevent19";
724
1.18k
  case 0x0334:
725
1.18k
    return "mhpmevent20";
726
1.07k
  case 0x0335:
727
1.07k
    return "mhpmevent21";
728
793
  case 0x0336:
729
793
    return "mhpmevent22";
730
166
  case 0x0337:
731
166
    return "mhpmevent23";
732
89
  case 0x0338:
733
89
    return "mhpmevent24";
734
874
  case 0x0339:
735
874
    return "mhpmevent25";
736
161
  case 0x033a:
737
161
    return "mhpmevent26";
738
818
  case 0x033b:
739
818
    return "mhpmevent27";
740
940
  case 0x033c:
741
940
    return "mhpmevent28";
742
1.11k
  case 0x033d:
743
1.11k
    return "mhpmevent29";
744
573
  case 0x033e:
745
573
    return "mhpmevent30";
746
647
  case 0x033f:
747
647
    return "mhpmevent31";
748
749
224
  case 0x07a0:
750
224
    return "tselect";
751
140
  case 0x07a1:
752
140
    return "tdata1";
753
1.38k
  case 0x07a2:
754
1.38k
    return "tdata2";
755
79
  case 0x07a3:
756
79
    return "tdata3";
757
758
360
  case 0x07b0:
759
360
    return "dcsr";
760
165
  case 0x07b1:
761
165
    return "dpc";
762
169
  case 0x07b2:
763
169
    return "dscratch";
764
131k
  }
765
23.6k
  return NULL;
766
131k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
131k
{
772
131k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
131k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
131k
  if (Name) {
776
107k
    SStream_concat0(O, Name);
777
107k
  } else {
778
23.6k
    SStream_concat(O, "%u", Imm);
779
23.6k
  }
780
131k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
4.97k
{
784
4.97k
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
4.97k
  if ((FenceArg & RISCVFenceField_I) != 0)
788
2.51k
    SStream_concat0(O, "i");
789
4.97k
  if ((FenceArg & RISCVFenceField_O) != 0)
790
1.81k
    SStream_concat0(O, "o");
791
4.97k
  if ((FenceArg & RISCVFenceField_R) != 0)
792
2.44k
    SStream_concat0(O, "r");
793
4.97k
  if ((FenceArg & RISCVFenceField_W) != 0)
794
2.35k
    SStream_concat0(O, "w");
795
4.97k
  if (FenceArg == 0)
796
1.29k
    SStream_concat0(O, "unknown");
797
4.97k
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
25.4k
{
801
25.4k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
25.4k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
25.4k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
25.4k
}
810
811
#endif // CAPSTONE_HAS_RISCV