Coverage Report

Created: 2025-12-14 06:36

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
119k
{
67
119k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
119k
  MI->csh->doing_mem = status;
71
119k
  if (!status)
72
    // done, create the next operand slot
73
59.6k
    MI->flat_insn->detail->x86.op_count++;
74
119k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
12.6k
{
78
12.6k
  switch (MI->csh->mode) {
79
4.49k
  case CS_MODE_16:
80
4.49k
    switch (MI->flat_insn->id) {
81
1.47k
    default:
82
1.47k
      MI->x86opsize = 2;
83
1.47k
      break;
84
623
    case X86_INS_LJMP:
85
1.19k
    case X86_INS_LCALL:
86
1.19k
      MI->x86opsize = 4;
87
1.19k
      break;
88
514
    case X86_INS_SGDT:
89
1.00k
    case X86_INS_SIDT:
90
1.42k
    case X86_INS_LGDT:
91
1.82k
    case X86_INS_LIDT:
92
1.82k
      MI->x86opsize = 6;
93
1.82k
      break;
94
4.49k
    }
95
4.49k
    break;
96
4.49k
  case CS_MODE_32:
97
3.85k
    switch (MI->flat_insn->id) {
98
875
    default:
99
875
      MI->x86opsize = 4;
100
875
      break;
101
391
    case X86_INS_LJMP:
102
833
    case X86_INS_JMP:
103
1.25k
    case X86_INS_LCALL:
104
1.68k
    case X86_INS_SGDT:
105
2.11k
    case X86_INS_SIDT:
106
2.58k
    case X86_INS_LGDT:
107
2.98k
    case X86_INS_LIDT:
108
2.98k
      MI->x86opsize = 6;
109
2.98k
      break;
110
3.85k
    }
111
3.85k
    break;
112
4.26k
  case CS_MODE_64:
113
4.26k
    switch (MI->flat_insn->id) {
114
839
    default:
115
839
      MI->x86opsize = 8;
116
839
      break;
117
755
    case X86_INS_LJMP:
118
1.69k
    case X86_INS_LCALL:
119
2.16k
    case X86_INS_SGDT:
120
2.57k
    case X86_INS_SIDT:
121
3.01k
    case X86_INS_LGDT:
122
3.42k
    case X86_INS_LIDT:
123
3.42k
      MI->x86opsize = 10;
124
3.42k
      break;
125
4.26k
    }
126
4.26k
    break;
127
4.26k
  default: // never reach
128
0
    break;
129
12.6k
  }
130
131
12.6k
  printMemReference(MI, OpNo, O);
132
12.6k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
85.9k
{
136
85.9k
  MI->x86opsize = 1;
137
85.9k
  printMemReference(MI, OpNo, O);
138
85.9k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
41.0k
{
142
41.0k
  MI->x86opsize = 2;
143
144
41.0k
  printMemReference(MI, OpNo, O);
145
41.0k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
38.7k
{
149
38.7k
  MI->x86opsize = 4;
150
151
38.7k
  printMemReference(MI, OpNo, O);
152
38.7k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
23.6k
{
156
23.6k
  MI->x86opsize = 8;
157
23.6k
  printMemReference(MI, OpNo, O);
158
23.6k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
8.26k
{
162
8.26k
  MI->x86opsize = 16;
163
8.26k
  printMemReference(MI, OpNo, O);
164
8.26k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
5.89k
{
168
5.89k
  MI->x86opsize = 64;
169
5.89k
  printMemReference(MI, OpNo, O);
170
5.89k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
4.89k
{
175
4.89k
  MI->x86opsize = 32;
176
4.89k
  printMemReference(MI, OpNo, O);
177
4.89k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
8.53k
{
181
8.53k
  switch (MCInst_getOpcode(MI)) {
182
6.59k
  default:
183
6.59k
    MI->x86opsize = 4;
184
6.59k
    break;
185
684
  case X86_FSTENVm:
186
1.93k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
1.93k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
728
    case CS_MODE_16:
192
728
      MI->x86opsize = 14;
193
728
      break;
194
639
    case CS_MODE_32:
195
1.20k
    case CS_MODE_64:
196
1.20k
      MI->x86opsize = 28;
197
1.20k
      break;
198
1.93k
    }
199
1.93k
    break;
200
8.53k
  }
201
202
8.53k
  printMemReference(MI, OpNo, O);
203
8.53k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
7.79k
{
207
7.79k
  MI->x86opsize = 8;
208
7.79k
  printMemReference(MI, OpNo, O);
209
7.79k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
667
{
213
667
  MI->x86opsize = 10;
214
667
  printMemReference(MI, OpNo, O);
215
667
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
6.83k
{
219
6.83k
  MI->x86opsize = 16;
220
6.83k
  printMemReference(MI, OpNo, O);
221
6.83k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
5.73k
{
225
5.73k
  MI->x86opsize = 32;
226
5.73k
  printMemReference(MI, OpNo, O);
227
5.73k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
4.35k
{
231
4.35k
  MI->x86opsize = 64;
232
4.35k
  printMemReference(MI, OpNo, O);
233
4.35k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
361k
{
242
361k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
361k
  if (MCOperand_isReg(Op)) {
244
361k
    printRegName(O, MCOperand_getReg(Op));
245
361k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
361k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
755k
{
290
755k
  uint8_t count, i;
291
755k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
755k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
755k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.19M
  for (count = 0; arr[count]; count++)
301
1.43M
    ;
302
303
755k
  if (count == 0)
304
61.6k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
693k
  count--;
308
2.13M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.43M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.43M
       i++) {
311
1.43M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.24M
      access[i] = arr[count - i];
313
195k
    else
314
195k
      access[i] = 0;
315
1.43M
  }
316
693k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
25.4k
{
320
25.4k
  MCOperand *SegReg;
321
25.4k
  int reg;
322
323
25.4k
  if (MI->csh->detail_opt) {
324
25.4k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
25.4k
    MI->flat_insn->detail->x86
327
25.4k
      .operands[MI->flat_insn->detail->x86.op_count]
328
25.4k
      .type = X86_OP_MEM;
329
25.4k
    MI->flat_insn->detail->x86
330
25.4k
      .operands[MI->flat_insn->detail->x86.op_count]
331
25.4k
      .size = MI->x86opsize;
332
25.4k
    MI->flat_insn->detail->x86
333
25.4k
      .operands[MI->flat_insn->detail->x86.op_count]
334
25.4k
      .mem.segment = X86_REG_INVALID;
335
25.4k
    MI->flat_insn->detail->x86
336
25.4k
      .operands[MI->flat_insn->detail->x86.op_count]
337
25.4k
      .mem.base = X86_REG_INVALID;
338
25.4k
    MI->flat_insn->detail->x86
339
25.4k
      .operands[MI->flat_insn->detail->x86.op_count]
340
25.4k
      .mem.index = X86_REG_INVALID;
341
25.4k
    MI->flat_insn->detail->x86
342
25.4k
      .operands[MI->flat_insn->detail->x86.op_count]
343
25.4k
      .mem.scale = 1;
344
25.4k
    MI->flat_insn->detail->x86
345
25.4k
      .operands[MI->flat_insn->detail->x86.op_count]
346
25.4k
      .mem.disp = 0;
347
348
25.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
25.4k
            &MI->flat_insn->detail->x86.eflags);
350
25.4k
    MI->flat_insn->detail->x86
351
25.4k
      .operands[MI->flat_insn->detail->x86.op_count]
352
25.4k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
25.4k
  }
354
355
25.4k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
25.4k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
25.4k
  if (reg) {
359
899
    _printOperand(MI, Op + 1, O);
360
899
    SStream_concat0(O, ":");
361
362
899
    if (MI->csh->detail_opt) {
363
899
      MI->flat_insn->detail->x86
364
899
        .operands[MI->flat_insn->detail->x86.op_count]
365
899
        .mem.segment = X86_register_map(reg);
366
899
    }
367
899
  }
368
369
25.4k
  SStream_concat0(O, "(");
370
25.4k
  set_mem_access(MI, true);
371
372
25.4k
  printOperand(MI, Op, O);
373
374
25.4k
  SStream_concat0(O, ")");
375
25.4k
  set_mem_access(MI, false);
376
25.4k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
34.1k
{
380
34.1k
  if (MI->csh->detail_opt) {
381
34.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
34.1k
    MI->flat_insn->detail->x86
384
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
385
34.1k
      .type = X86_OP_MEM;
386
34.1k
    MI->flat_insn->detail->x86
387
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
388
34.1k
      .size = MI->x86opsize;
389
34.1k
    MI->flat_insn->detail->x86
390
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
391
34.1k
      .mem.segment = X86_REG_INVALID;
392
34.1k
    MI->flat_insn->detail->x86
393
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
394
34.1k
      .mem.base = X86_REG_INVALID;
395
34.1k
    MI->flat_insn->detail->x86
396
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
397
34.1k
      .mem.index = X86_REG_INVALID;
398
34.1k
    MI->flat_insn->detail->x86
399
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
400
34.1k
      .mem.scale = 1;
401
34.1k
    MI->flat_insn->detail->x86
402
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
403
34.1k
      .mem.disp = 0;
404
405
34.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
34.1k
            &MI->flat_insn->detail->x86.eflags);
407
34.1k
    MI->flat_insn->detail->x86
408
34.1k
      .operands[MI->flat_insn->detail->x86.op_count]
409
34.1k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
34.1k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
34.1k
  if (MI->csh->mode != CS_MODE_64) {
414
18.6k
    SStream_concat0(O, "%es:(");
415
18.6k
    if (MI->csh->detail_opt) {
416
18.6k
      MI->flat_insn->detail->x86
417
18.6k
        .operands[MI->flat_insn->detail->x86.op_count]
418
18.6k
        .mem.segment = X86_REG_ES;
419
18.6k
    }
420
18.6k
  } else
421
15.4k
    SStream_concat0(O, "(");
422
423
34.1k
  set_mem_access(MI, true);
424
425
34.1k
  printOperand(MI, Op, O);
426
427
34.1k
  SStream_concat0(O, ")");
428
34.1k
  set_mem_access(MI, false);
429
34.1k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
7.64k
{
433
7.64k
  MI->x86opsize = 1;
434
7.64k
  printSrcIdx(MI, OpNo, O);
435
7.64k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
6.40k
{
439
6.40k
  MI->x86opsize = 2;
440
6.40k
  printSrcIdx(MI, OpNo, O);
441
6.40k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
8.62k
{
445
8.62k
  MI->x86opsize = 4;
446
8.62k
  printSrcIdx(MI, OpNo, O);
447
8.62k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
2.81k
{
451
2.81k
  MI->x86opsize = 8;
452
2.81k
  printSrcIdx(MI, OpNo, O);
453
2.81k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
12.9k
{
457
12.9k
  MI->x86opsize = 1;
458
12.9k
  printDstIdx(MI, OpNo, O);
459
12.9k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
8.36k
{
463
8.36k
  MI->x86opsize = 2;
464
8.36k
  printDstIdx(MI, OpNo, O);
465
8.36k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
8.84k
{
469
8.84k
  MI->x86opsize = 4;
470
8.84k
  printDstIdx(MI, OpNo, O);
471
8.84k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
3.98k
{
475
3.98k
  MI->x86opsize = 8;
476
3.98k
  printDstIdx(MI, OpNo, O);
477
3.98k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
6.65k
{
481
6.65k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
6.65k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
6.65k
  int reg;
484
485
6.65k
  if (MI->csh->detail_opt) {
486
6.65k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
6.65k
    MI->flat_insn->detail->x86
489
6.65k
      .operands[MI->flat_insn->detail->x86.op_count]
490
6.65k
      .type = X86_OP_MEM;
491
6.65k
    MI->flat_insn->detail->x86
492
6.65k
      .operands[MI->flat_insn->detail->x86.op_count]
493
6.65k
      .size = MI->x86opsize;
494
6.65k
    MI->flat_insn->detail->x86
495
6.65k
      .operands[MI->flat_insn->detail->x86.op_count]
496
6.65k
      .mem.segment = X86_REG_INVALID;
497
6.65k
    MI->flat_insn->detail->x86
498
6.65k
      .operands[MI->flat_insn->detail->x86.op_count]
499
6.65k
      .mem.base = X86_REG_INVALID;
500
6.65k
    MI->flat_insn->detail->x86
501
6.65k
      .operands[MI->flat_insn->detail->x86.op_count]
502
6.65k
      .mem.index = X86_REG_INVALID;
503
6.65k
    MI->flat_insn->detail->x86
504
6.65k
      .operands[MI->flat_insn->detail->x86.op_count]
505
6.65k
      .mem.scale = 1;
506
6.65k
    MI->flat_insn->detail->x86
507
6.65k
      .operands[MI->flat_insn->detail->x86.op_count]
508
6.65k
      .mem.disp = 0;
509
510
6.65k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
6.65k
            &MI->flat_insn->detail->x86.eflags);
512
6.65k
    MI->flat_insn->detail->x86
513
6.65k
      .operands[MI->flat_insn->detail->x86.op_count]
514
6.65k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
6.65k
  }
516
517
  // If this has a segment register, print it.
518
6.65k
  reg = MCOperand_getReg(SegReg);
519
6.65k
  if (reg) {
520
495
    _printOperand(MI, Op + 1, O);
521
495
    SStream_concat0(O, ":");
522
523
495
    if (MI->csh->detail_opt) {
524
495
      MI->flat_insn->detail->x86
525
495
        .operands[MI->flat_insn->detail->x86.op_count]
526
495
        .mem.segment = X86_register_map(reg);
527
495
    }
528
495
  }
529
530
6.65k
  if (MCOperand_isImm(DispSpec)) {
531
6.65k
    int64_t imm = MCOperand_getImm(DispSpec);
532
6.65k
    if (MI->csh->detail_opt)
533
6.65k
      MI->flat_insn->detail->x86
534
6.65k
        .operands[MI->flat_insn->detail->x86.op_count]
535
6.65k
        .mem.disp = imm;
536
6.65k
    if (imm < 0) {
537
1.11k
      SStream_concat(O, "0x%" PRIx64,
538
1.11k
               arch_masks[MI->csh->mode] & imm);
539
5.54k
    } else {
540
5.54k
      if (imm > HEX_THRESHOLD)
541
5.05k
        SStream_concat(O, "0x%" PRIx64, imm);
542
492
      else
543
492
        SStream_concat(O, "%" PRIu64, imm);
544
5.54k
    }
545
6.65k
  }
546
547
6.65k
  if (MI->csh->detail_opt)
548
6.65k
    MI->flat_insn->detail->x86.op_count++;
549
6.65k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
49.7k
{
553
49.7k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
49.7k
  if (val > HEX_THRESHOLD)
556
45.5k
    SStream_concat(O, "$0x%x", val);
557
4.26k
  else
558
4.26k
    SStream_concat(O, "$%u", val);
559
560
49.7k
  if (MI->csh->detail_opt) {
561
49.7k
    MI->flat_insn->detail->x86
562
49.7k
      .operands[MI->flat_insn->detail->x86.op_count]
563
49.7k
      .type = X86_OP_IMM;
564
49.7k
    MI->flat_insn->detail->x86
565
49.7k
      .operands[MI->flat_insn->detail->x86.op_count]
566
49.7k
      .imm = val;
567
49.7k
    MI->flat_insn->detail->x86
568
49.7k
      .operands[MI->flat_insn->detail->x86.op_count]
569
49.7k
      .size = 1;
570
49.7k
    MI->flat_insn->detail->x86.op_count++;
571
49.7k
  }
572
49.7k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
2.95k
{
576
2.95k
  MI->x86opsize = 1;
577
2.95k
  printMemOffset(MI, OpNo, O);
578
2.95k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
1.45k
{
582
1.45k
  MI->x86opsize = 2;
583
1.45k
  printMemOffset(MI, OpNo, O);
584
1.45k
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
1.70k
{
588
1.70k
  MI->x86opsize = 4;
589
1.70k
  printMemOffset(MI, OpNo, O);
590
1.70k
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
545
{
594
545
  MI->x86opsize = 8;
595
545
  printMemOffset(MI, OpNo, O);
596
545
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
35.7k
{
604
35.7k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
35.7k
  if (MCOperand_isImm(Op)) {
606
35.7k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
35.7k
            MI->address;
608
609
    // truncate imm for non-64bit
610
35.7k
    if (MI->csh->mode != CS_MODE_64) {
611
23.8k
      imm = imm & 0xffffffff;
612
23.8k
    }
613
614
35.7k
    if (imm < 0) {
615
1.07k
      SStream_concat(O, "0x%" PRIx64, imm);
616
34.6k
    } else {
617
34.6k
      if (imm > HEX_THRESHOLD)
618
34.6k
        SStream_concat(O, "0x%" PRIx64, imm);
619
29
      else
620
29
        SStream_concat(O, "%" PRIu64, imm);
621
34.6k
    }
622
35.7k
    if (MI->csh->detail_opt) {
623
35.7k
      MI->flat_insn->detail->x86
624
35.7k
        .operands[MI->flat_insn->detail->x86.op_count]
625
35.7k
        .type = X86_OP_IMM;
626
35.7k
      MI->has_imm = true;
627
35.7k
      MI->flat_insn->detail->x86
628
35.7k
        .operands[MI->flat_insn->detail->x86.op_count]
629
35.7k
        .imm = imm;
630
35.7k
      MI->flat_insn->detail->x86.op_count++;
631
35.7k
    }
632
35.7k
  }
633
35.7k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
335k
{
637
335k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
335k
  if (MCOperand_isReg(Op)) {
639
300k
    unsigned int reg = MCOperand_getReg(Op);
640
300k
    printRegName(O, reg);
641
300k
    if (MI->csh->detail_opt) {
642
300k
      if (MI->csh->doing_mem) {
643
26.6k
        MI->flat_insn->detail->x86
644
26.6k
          .operands[MI->flat_insn->detail->x86
645
26.6k
                .op_count]
646
26.6k
          .mem.base = X86_register_map(reg);
647
274k
      } else {
648
274k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
274k
        MI->flat_insn->detail->x86
651
274k
          .operands[MI->flat_insn->detail->x86
652
274k
                .op_count]
653
274k
          .type = X86_OP_REG;
654
274k
        MI->flat_insn->detail->x86
655
274k
          .operands[MI->flat_insn->detail->x86
656
274k
                .op_count]
657
274k
          .reg = X86_register_map(reg);
658
274k
        MI->flat_insn->detail->x86
659
274k
          .operands[MI->flat_insn->detail->x86
660
274k
                .op_count]
661
274k
          .size =
662
274k
          MI->csh->regsize_map[X86_register_map(
663
274k
            reg)];
664
665
274k
        get_op_access(
666
274k
          MI->csh, MCInst_getOpcode(MI), access,
667
274k
          &MI->flat_insn->detail->x86.eflags);
668
274k
        MI->flat_insn->detail->x86
669
274k
          .operands[MI->flat_insn->detail->x86
670
274k
                .op_count]
671
274k
          .access =
672
274k
          access[MI->flat_insn->detail->x86
673
274k
                   .op_count];
674
675
274k
        MI->flat_insn->detail->x86.op_count++;
676
274k
      }
677
300k
    }
678
300k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
35.2k
    uint8_t encsize;
681
35.2k
    int64_t imm = MCOperand_getImm(Op);
682
35.2k
    uint8_t opsize =
683
35.2k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
35.2k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
15.5k
      imm = imm & 0xff;
687
15.5k
    }
688
689
35.2k
    switch (MI->flat_insn->id) {
690
15.9k
    default:
691
15.9k
      if (imm >= 0) {
692
13.7k
        if (imm > HEX_THRESHOLD)
693
12.1k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
1.61k
        else
695
1.61k
          SStream_concat(O, "$%" PRIu64, imm);
696
13.7k
      } else {
697
2.20k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
2.20k
        } else {
716
2.20k
          if (imm ==
717
2.20k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
2.20k
          else if (imm < -HEX_THRESHOLD)
722
1.97k
            SStream_concat(O,
723
1.97k
                     "$-0x%" PRIx64,
724
1.97k
                     -imm);
725
235
          else
726
235
            SStream_concat(O, "$-%" PRIu64,
727
235
                     -imm);
728
2.20k
        }
729
2.20k
      }
730
15.9k
      break;
731
732
15.9k
    case X86_INS_MOVABS:
733
5.95k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
5.95k
      if (imm > HEX_THRESHOLD)
736
4.86k
        SStream_concat(O, "$0x%" PRIx64, imm);
737
1.09k
      else
738
1.09k
        SStream_concat(O, "$%" PRIu64, imm);
739
5.95k
      break;
740
741
0
    case X86_INS_IN:
742
0
    case X86_INS_OUT:
743
0
    case X86_INS_INT:
744
      // do not print number in negative form
745
0
      imm = imm & 0xff;
746
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
747
0
        SStream_concat(O, "$%u", imm);
748
0
      else {
749
0
        SStream_concat(O, "$0x%x", imm);
750
0
      }
751
0
      break;
752
753
864
    case X86_INS_LCALL:
754
1.84k
    case X86_INS_LJMP:
755
1.84k
    case X86_INS_JMP:
756
      // always print address in positive form
757
1.84k
      if (OpNo == 1) { // selector is ptr16
758
920
        imm = imm & 0xffff;
759
920
        opsize = 2;
760
920
      } else
761
920
        opsize = 4;
762
1.84k
      SStream_concat(O, "$0x%" PRIx64, imm);
763
1.84k
      break;
764
765
2.47k
    case X86_INS_AND:
766
4.94k
    case X86_INS_OR:
767
7.20k
    case X86_INS_XOR:
768
      // do not print number in negative form
769
7.20k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
770
795
        SStream_concat(O, "$%u", imm);
771
6.40k
      else {
772
6.40k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
773
6.40k
              imm;
774
6.40k
        SStream_concat(O, "$0x%" PRIx64, imm);
775
6.40k
      }
776
7.20k
      break;
777
778
3.70k
    case X86_INS_RET:
779
4.24k
    case X86_INS_RETF:
780
      // RET imm16
781
4.24k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
782
240
        SStream_concat(O, "$%u", imm);
783
4.00k
      else {
784
4.00k
        imm = 0xffff & imm;
785
4.00k
        SStream_concat(O, "$0x%x", imm);
786
4.00k
      }
787
4.24k
      break;
788
35.2k
    }
789
790
35.2k
    if (MI->csh->detail_opt) {
791
35.2k
      if (MI->csh->doing_mem) {
792
0
        MI->flat_insn->detail->x86
793
0
          .operands[MI->flat_insn->detail->x86
794
0
                .op_count]
795
0
          .type = X86_OP_MEM;
796
0
        MI->flat_insn->detail->x86
797
0
          .operands[MI->flat_insn->detail->x86
798
0
                .op_count]
799
0
          .mem.disp = imm;
800
35.2k
      } else {
801
35.2k
        MI->flat_insn->detail->x86
802
35.2k
          .operands[MI->flat_insn->detail->x86
803
35.2k
                .op_count]
804
35.2k
          .type = X86_OP_IMM;
805
35.2k
        MI->has_imm = true;
806
35.2k
        MI->flat_insn->detail->x86
807
35.2k
          .operands[MI->flat_insn->detail->x86
808
35.2k
                .op_count]
809
35.2k
          .imm = imm;
810
811
35.2k
        if (opsize > 0) {
812
28.9k
          MI->flat_insn->detail->x86
813
28.9k
            .operands[MI->flat_insn->detail
814
28.9k
                  ->x86.op_count]
815
28.9k
            .size = opsize;
816
28.9k
          MI->flat_insn->detail->x86.encoding
817
28.9k
            .imm_size = encsize;
818
28.9k
        } else if (MI->op1_size > 0)
819
0
          MI->flat_insn->detail->x86
820
0
            .operands[MI->flat_insn->detail
821
0
                  ->x86.op_count]
822
0
            .size = MI->op1_size;
823
6.30k
        else
824
6.30k
          MI->flat_insn->detail->x86
825
6.30k
            .operands[MI->flat_insn->detail
826
6.30k
                  ->x86.op_count]
827
6.30k
            .size = MI->imm_size;
828
829
35.2k
        MI->flat_insn->detail->x86.op_count++;
830
35.2k
      }
831
35.2k
    }
832
35.2k
  }
833
335k
}
834
835
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
836
261k
{
837
261k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
838
261k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
839
261k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
840
261k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
841
261k
  uint64_t ScaleVal;
842
261k
  int segreg;
843
261k
  int64_t DispVal = 1;
844
845
261k
  if (MI->csh->detail_opt) {
846
261k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
847
848
261k
    MI->flat_insn->detail->x86
849
261k
      .operands[MI->flat_insn->detail->x86.op_count]
850
261k
      .type = X86_OP_MEM;
851
261k
    MI->flat_insn->detail->x86
852
261k
      .operands[MI->flat_insn->detail->x86.op_count]
853
261k
      .size = MI->x86opsize;
854
261k
    MI->flat_insn->detail->x86
855
261k
      .operands[MI->flat_insn->detail->x86.op_count]
856
261k
      .mem.segment = X86_REG_INVALID;
857
261k
    MI->flat_insn->detail->x86
858
261k
      .operands[MI->flat_insn->detail->x86.op_count]
859
261k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
860
261k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
861
261k
      MI->flat_insn->detail->x86
862
261k
        .operands[MI->flat_insn->detail->x86.op_count]
863
261k
        .mem.index =
864
261k
        X86_register_map(MCOperand_getReg(IndexReg));
865
261k
    }
866
261k
    MI->flat_insn->detail->x86
867
261k
      .operands[MI->flat_insn->detail->x86.op_count]
868
261k
      .mem.scale = 1;
869
261k
    MI->flat_insn->detail->x86
870
261k
      .operands[MI->flat_insn->detail->x86.op_count]
871
261k
      .mem.disp = 0;
872
873
261k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
874
261k
            &MI->flat_insn->detail->x86.eflags);
875
261k
    MI->flat_insn->detail->x86
876
261k
      .operands[MI->flat_insn->detail->x86.op_count]
877
261k
      .access = access[MI->flat_insn->detail->x86.op_count];
878
261k
  }
879
880
  // If this has a segment register, print it.
881
261k
  segreg = MCOperand_getReg(SegReg);
882
261k
  if (segreg) {
883
9.66k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
884
9.66k
    SStream_concat0(O, ":");
885
886
9.66k
    if (MI->csh->detail_opt) {
887
9.66k
      MI->flat_insn->detail->x86
888
9.66k
        .operands[MI->flat_insn->detail->x86.op_count]
889
9.66k
        .mem.segment = X86_register_map(segreg);
890
9.66k
    }
891
9.66k
  }
892
893
261k
  if (MCOperand_isImm(DispSpec)) {
894
261k
    DispVal = MCOperand_getImm(DispSpec);
895
261k
    if (MI->csh->detail_opt)
896
261k
      MI->flat_insn->detail->x86
897
261k
        .operands[MI->flat_insn->detail->x86.op_count]
898
261k
        .mem.disp = DispVal;
899
261k
    if (DispVal) {
900
78.5k
      if (MCOperand_getReg(IndexReg) ||
901
73.2k
          MCOperand_getReg(BaseReg)) {
902
73.2k
        printInt64(O, DispVal);
903
73.2k
      } else {
904
        // only immediate as address of memory
905
5.33k
        if (DispVal < 0) {
906
1.81k
          SStream_concat(
907
1.81k
            O, "0x%" PRIx64,
908
1.81k
            arch_masks[MI->csh->mode] &
909
1.81k
              DispVal);
910
3.52k
        } else {
911
3.52k
          if (DispVal > HEX_THRESHOLD)
912
3.09k
            SStream_concat(O, "0x%" PRIx64,
913
3.09k
                     DispVal);
914
426
          else
915
426
            SStream_concat(O, "%" PRIu64,
916
426
                     DispVal);
917
3.52k
        }
918
5.33k
      }
919
78.5k
    }
920
261k
  }
921
922
261k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
923
256k
    SStream_concat0(O, "(");
924
925
256k
    if (MCOperand_getReg(BaseReg))
926
255k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
927
928
256k
    if (MCOperand_getReg(IndexReg) &&
929
96.0k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
930
95.2k
      SStream_concat0(O, ", ");
931
95.2k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
932
95.2k
      ScaleVal = MCOperand_getImm(
933
95.2k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
934
95.2k
      if (MI->csh->detail_opt)
935
95.2k
        MI->flat_insn->detail->x86
936
95.2k
          .operands[MI->flat_insn->detail->x86
937
95.2k
                .op_count]
938
95.2k
          .mem.scale = (int)ScaleVal;
939
95.2k
      if (ScaleVal != 1) {
940
9.66k
        SStream_concat(O, ", %u", ScaleVal);
941
9.66k
      }
942
95.2k
    }
943
944
256k
    SStream_concat0(O, ")");
945
256k
  } else {
946
5.92k
    if (!DispVal)
947
597
      SStream_concat0(O, "0");
948
5.92k
  }
949
950
261k
  if (MI->csh->detail_opt)
951
261k
    MI->flat_insn->detail->x86.op_count++;
952
261k
}
953
954
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
955
6.97k
{
956
6.97k
  switch (MI->Opcode) {
957
594
  default:
958
594
    break;
959
790
  case X86_LEA16r:
960
790
    MI->x86opsize = 2;
961
790
    break;
962
797
  case X86_LEA32r:
963
1.43k
  case X86_LEA64_32r:
964
1.43k
    MI->x86opsize = 4;
965
1.43k
    break;
966
447
  case X86_LEA64r:
967
447
    MI->x86opsize = 8;
968
447
    break;
969
0
#ifndef CAPSTONE_X86_REDUCE
970
457
  case X86_BNDCL32rm:
971
854
  case X86_BNDCN32rm:
972
1.27k
  case X86_BNDCU32rm:
973
1.91k
  case X86_BNDSTXmr:
974
2.61k
  case X86_BNDLDXrm:
975
3.05k
  case X86_BNDCL64rm:
976
3.31k
  case X86_BNDCN64rm:
977
3.71k
  case X86_BNDCU64rm:
978
3.71k
    MI->x86opsize = 16;
979
3.71k
    break;
980
6.97k
#endif
981
6.97k
  }
982
983
6.97k
  printMemReference(MI, OpNo, O);
984
6.97k
}
985
986
#include "X86InstPrinter.h"
987
988
// Include the auto-generated portion of the assembly writer.
989
#ifdef CAPSTONE_X86_REDUCE
990
#include "X86GenAsmWriter_reduce.inc"
991
#else
992
#include "X86GenAsmWriter.inc"
993
#endif
994
995
#include "X86GenRegisterName.inc"
996
997
static void printRegName(SStream *OS, unsigned RegNo)
998
949k
{
999
949k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1000
949k
}
1001
1002
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1003
645k
{
1004
645k
  x86_reg reg, reg2;
1005
645k
  enum cs_ac_type access1, access2;
1006
645k
  int i;
1007
1008
  // perhaps this instruction does not need printer
1009
645k
  if (MI->assembly[0]) {
1010
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1011
0
    return;
1012
0
  }
1013
1014
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1015
  // In Intel annotation it's always emitted as "call".
1016
  //
1017
  // TODO: Probably this hack should be redesigned via InstAlias in
1018
  // InstrInfo.td as soon as Requires clause is supported properly
1019
  // for InstAlias.
1020
645k
  if (MI->csh->mode == CS_MODE_64 &&
1021
248k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1022
0
    SStream_concat0(OS, "callq\t");
1023
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1024
0
    printPCRelImm(MI, 0, OS);
1025
0
    return;
1026
0
  }
1027
1028
645k
  X86_lockrep(MI, OS);
1029
645k
  printInstruction(MI, OS);
1030
1031
645k
  if (MI->has_imm) {
1032
    // if op_count > 1, then this operand's size is taken from the destination op
1033
103k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1034
56.2k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1035
55.3k
          MI->flat_insn->id != X86_INS_LJMP &&
1036
54.3k
          MI->flat_insn->id != X86_INS_JMP) {
1037
54.3k
        for (i = 0;
1038
164k
             i < MI->flat_insn->detail->x86.op_count;
1039
110k
             i++) {
1040
110k
          if (MI->flat_insn->detail->x86
1041
110k
                .operands[i]
1042
110k
                .type == X86_OP_IMM)
1043
55.8k
            MI->flat_insn->detail->x86
1044
55.8k
              .operands[i]
1045
55.8k
              .size =
1046
55.8k
              MI->flat_insn->detail
1047
55.8k
                ->x86
1048
55.8k
                .operands
1049
55.8k
                  [MI->flat_insn
1050
55.8k
                     ->detail
1051
55.8k
                     ->x86
1052
55.8k
                     .op_count -
1053
55.8k
                   1]
1054
55.8k
                .size;
1055
110k
        }
1056
54.3k
      }
1057
56.2k
    } else
1058
46.7k
      MI->flat_insn->detail->x86.operands[0].size =
1059
46.7k
        MI->imm_size;
1060
103k
  }
1061
1062
645k
  if (MI->csh->detail_opt) {
1063
645k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1064
1065
    // some instructions need to supply immediate 1 in the first op
1066
645k
    switch (MCInst_getOpcode(MI)) {
1067
600k
    default:
1068
600k
      break;
1069
600k
    case X86_SHL8r1:
1070
1.30k
    case X86_SHL16r1:
1071
1.96k
    case X86_SHL32r1:
1072
2.68k
    case X86_SHL64r1:
1073
3.14k
    case X86_SAL8r1:
1074
3.78k
    case X86_SAL16r1:
1075
4.92k
    case X86_SAL32r1:
1076
5.77k
    case X86_SAL64r1:
1077
6.39k
    case X86_SHR8r1:
1078
7.49k
    case X86_SHR16r1:
1079
8.35k
    case X86_SHR32r1:
1080
9.26k
    case X86_SHR64r1:
1081
9.90k
    case X86_SAR8r1:
1082
10.4k
    case X86_SAR16r1:
1083
10.9k
    case X86_SAR32r1:
1084
11.7k
    case X86_SAR64r1:
1085
13.0k
    case X86_RCL8r1:
1086
14.3k
    case X86_RCL16r1:
1087
15.8k
    case X86_RCL32r1:
1088
16.5k
    case X86_RCL64r1:
1089
17.0k
    case X86_RCR8r1:
1090
17.6k
    case X86_RCR16r1:
1091
18.8k
    case X86_RCR32r1:
1092
19.4k
    case X86_RCR64r1:
1093
20.0k
    case X86_ROL8r1:
1094
20.4k
    case X86_ROL16r1:
1095
21.0k
    case X86_ROL32r1:
1096
21.7k
    case X86_ROL64r1:
1097
22.3k
    case X86_ROR8r1:
1098
22.9k
    case X86_ROR16r1:
1099
24.0k
    case X86_ROR32r1:
1100
24.7k
    case X86_ROR64r1:
1101
25.4k
    case X86_SHL8m1:
1102
26.0k
    case X86_SHL16m1:
1103
27.0k
    case X86_SHL32m1:
1104
27.8k
    case X86_SHL64m1:
1105
28.2k
    case X86_SAL8m1:
1106
28.7k
    case X86_SAL16m1:
1107
29.2k
    case X86_SAL32m1:
1108
29.9k
    case X86_SAL64m1:
1109
30.6k
    case X86_SHR8m1:
1110
31.1k
    case X86_SHR16m1:
1111
31.6k
    case X86_SHR32m1:
1112
31.9k
    case X86_SHR64m1:
1113
32.4k
    case X86_SAR8m1:
1114
33.0k
    case X86_SAR16m1:
1115
33.6k
    case X86_SAR32m1:
1116
34.1k
    case X86_SAR64m1:
1117
34.5k
    case X86_RCL8m1:
1118
35.0k
    case X86_RCL16m1:
1119
35.5k
    case X86_RCL32m1:
1120
36.0k
    case X86_RCL64m1:
1121
36.5k
    case X86_RCR8m1:
1122
36.9k
    case X86_RCR16m1:
1123
37.7k
    case X86_RCR32m1:
1124
38.6k
    case X86_RCR64m1:
1125
39.5k
    case X86_ROL8m1:
1126
40.1k
    case X86_ROL16m1:
1127
41.0k
    case X86_ROL32m1:
1128
42.0k
    case X86_ROL64m1:
1129
42.4k
    case X86_ROR8m1:
1130
43.0k
    case X86_ROR16m1:
1131
44.1k
    case X86_ROR32m1:
1132
44.7k
    case X86_ROR64m1:
1133
      // shift all the ops right to leave 1st slot for this new register op
1134
44.7k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1135
44.7k
        &(MI->flat_insn->detail->x86.operands[0]),
1136
44.7k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1137
44.7k
          (ARR_SIZE(MI->flat_insn->detail->x86
1138
44.7k
                .operands) -
1139
44.7k
           1));
1140
44.7k
      MI->flat_insn->detail->x86.operands[0].type =
1141
44.7k
        X86_OP_IMM;
1142
44.7k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1143
44.7k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1144
44.7k
      MI->flat_insn->detail->x86.op_count++;
1145
645k
    }
1146
1147
    // special instruction needs to supply register op
1148
    // first op can be embedded in the asm by llvm.
1149
    // so we have to add the missing register as the first operand
1150
1151
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1152
1153
645k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1154
645k
    if (reg) {
1155
      // shift all the ops right to leave 1st slot for this new register op
1156
32.4k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1157
32.4k
        &(MI->flat_insn->detail->x86.operands[0]),
1158
32.4k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1159
32.4k
          (ARR_SIZE(MI->flat_insn->detail->x86
1160
32.4k
                .operands) -
1161
32.4k
           1));
1162
32.4k
      MI->flat_insn->detail->x86.operands[0].type =
1163
32.4k
        X86_OP_REG;
1164
32.4k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1165
32.4k
      MI->flat_insn->detail->x86.operands[0].size =
1166
32.4k
        MI->csh->regsize_map[reg];
1167
32.4k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1168
1169
32.4k
      MI->flat_insn->detail->x86.op_count++;
1170
612k
    } else {
1171
612k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1172
612k
                &access1, &reg2, &access2)) {
1173
18.3k
        MI->flat_insn->detail->x86.operands[0].type =
1174
18.3k
          X86_OP_REG;
1175
18.3k
        MI->flat_insn->detail->x86.operands[0].reg =
1176
18.3k
          reg;
1177
18.3k
        MI->flat_insn->detail->x86.operands[0].size =
1178
18.3k
          MI->csh->regsize_map[reg];
1179
18.3k
        MI->flat_insn->detail->x86.operands[0].access =
1180
18.3k
          access1;
1181
18.3k
        MI->flat_insn->detail->x86.operands[1].type =
1182
18.3k
          X86_OP_REG;
1183
18.3k
        MI->flat_insn->detail->x86.operands[1].reg =
1184
18.3k
          reg2;
1185
18.3k
        MI->flat_insn->detail->x86.operands[1].size =
1186
18.3k
          MI->csh->regsize_map[reg2];
1187
18.3k
        MI->flat_insn->detail->x86.operands[1].access =
1188
18.3k
          access2;
1189
18.3k
        MI->flat_insn->detail->x86.op_count = 2;
1190
18.3k
      }
1191
612k
    }
1192
1193
645k
#ifndef CAPSTONE_DIET
1194
645k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1195
645k
            &MI->flat_insn->detail->x86.eflags);
1196
645k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1197
645k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1198
645k
#endif
1199
645k
  }
1200
645k
}
1201
1202
#endif