Coverage Report

Created: 2025-12-14 06:36

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/Xtensa/XtensaInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- XtensaInstPrinter.cpp - Convert Xtensa MCInst to asm syntax --------===//
16
//
17
//                     The LLVM Compiler Infrastructure
18
//
19
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
20
// See https://llvm.org/LICENSE.txt for license information.
21
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
22
//
23
//===----------------------------------------------------------------------===//
24
//
25
// This class prints an Xtensa MCInst to a .s file.
26
//
27
//===----------------------------------------------------------------------===//
28
29
#include <stdio.h>
30
#include <string.h>
31
#include <stdlib.h>
32
#include <capstone/platform.h>
33
34
#include "../../MCInstPrinter.h"
35
#include "../../SStream.h"
36
#include "./priv.h"
37
#include "../../Mapping.h"
38
39
#include "XtensaMapping.h"
40
#include "../../MathExtras.h"
41
42
#define CONCAT(a, b) CONCAT_(a, b)
43
#define CONCAT_(a, b) a##_##b
44
45
#define DEBUG_TYPE "asm-printer"
46
static MnemonicBitsInfo getMnemonic(MCInst *MI, SStream *O);
47
static const char *getRegisterName(unsigned RegNo);
48
49
typedef MCRegister Register;
50
51
static void printRegName(SStream *O, MCRegister Reg)
52
69
{
53
69
  SStream_concat0(O, getRegisterName(Reg));
54
69
}
55
56
static void printOp(MCInst *MI, MCOperand *MC, SStream *O)
57
178k
{
58
178k
  if (MCOperand_isReg(MC))
59
170k
    SStream_concat0(O, getRegisterName(MCOperand_getReg(MC)));
60
8.44k
  else if (MCOperand_isImm(MC))
61
8.44k
    printInt64(O, MCOperand_getImm(MC));
62
0
  else if (MCOperand_isExpr(MC))
63
0
    printExpr(MCOperand_getExpr(MC), O);
64
0
  else
65
0
    CS_ASSERT("Invalid operand");
66
178k
}
67
68
static void printOperand(MCInst *MI, const int op_num, SStream *O)
69
170k
{
70
170k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Operand, op_num);
71
170k
  printOp(MI, MCInst_getOperand(MI, op_num), O);
72
170k
}
73
74
static inline void printMemOperand(MCInst *MI, int OpNum, SStream *OS)
75
8.44k
{
76
8.44k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_MemOperand, OpNum);
77
8.44k
  SStream_concat0(OS, getRegisterName(MCOperand_getReg(
78
8.44k
            MCInst_getOperand(MI, (OpNum)))));
79
8.44k
  SStream_concat0(OS, ", ");
80
8.44k
  printOp(MI, MCInst_getOperand(MI, OpNum + 1), OS);
81
8.44k
}
82
83
static inline void printBranchTarget(MCInst *MI, int OpNum, SStream *OS)
84
6.56k
{
85
6.56k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_BranchTarget, OpNum);
86
6.56k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
87
6.56k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
88
6.56k
    int64_t Val = MCOperand_getImm(MC) + 4;
89
6.56k
    SStream_concat0(OS, ". ");
90
6.56k
    if (Val > 0)
91
3.28k
      SStream_concat0(OS, "+");
92
93
6.56k
    printInt64(OS, Val);
94
6.56k
  } else if (MCOperand_isExpr(MC))
95
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
96
0
  else
97
0
    CS_ASSERT(0 && "Invalid operand");
98
6.56k
}
99
100
static inline void printLoopTarget(MCInst *MI, int OpNum, SStream *OS)
101
114
{
102
114
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_LoopTarget, OpNum);
103
114
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
104
114
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
105
114
    int64_t Val = MCOperand_getImm(MC) + 4;
106
114
    SStream_concat0(OS, ". ");
107
114
    if (Val > 0)
108
114
      SStream_concat0(OS, "+");
109
110
114
    printInt64(OS, Val);
111
114
  } else if (MCOperand_isExpr(MC))
112
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
113
0
  else
114
0
    CS_ASSERT(0 && "Invalid operand");
115
114
}
116
117
static inline void printJumpTarget(MCInst *MI, int OpNum, SStream *OS)
118
1.18k
{
119
1.18k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_JumpTarget, OpNum);
120
1.18k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
121
1.18k
  if (MCOperand_isImm(MC)) {
122
1.18k
    int64_t Val = MCOperand_getImm(MC) + 4;
123
1.18k
    SStream_concat0(OS, ". ");
124
1.18k
    if (Val > 0)
125
820
      SStream_concat0(OS, "+");
126
127
1.18k
    printInt64(OS, Val);
128
1.18k
  } else if (MCOperand_isExpr(MC))
129
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
130
0
  else
131
0
    CS_ASSERT(0 && "Invalid operand");
132
1.18k
  ;
133
1.18k
}
134
135
static inline void printCallOperand(MCInst *MI, int OpNum, SStream *OS)
136
2.78k
{
137
2.78k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_CallOperand, OpNum);
138
2.78k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
139
2.78k
  if (MCOperand_isImm(MC)) {
140
2.78k
    int64_t Val = MCOperand_getImm(MC) + 4;
141
2.78k
    SStream_concat0(OS, ". ");
142
2.78k
    if (Val > 0)
143
1.48k
      SStream_concat0(OS, "+");
144
145
2.78k
    printInt64(OS, Val);
146
2.78k
  } else if (MCOperand_isExpr(MC))
147
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
148
0
  else
149
0
    CS_ASSERT(0 && "Invalid operand");
150
2.78k
}
151
152
static inline void printL32RTarget(MCInst *MI, int OpNum, SStream *O)
153
5.29k
{
154
5.29k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_L32RTarget, OpNum);
155
5.29k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
156
5.29k
  if (MCOperand_isImm(MC)) {
157
5.29k
    SStream_concat0(O, ". ");
158
5.29k
    printInt64(O, Xtensa_L32R_Value(MI, OpNum));
159
5.29k
  } else if (MCOperand_isExpr(MC))
160
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
161
0
  else
162
0
    CS_ASSERT(0 && "Invalid operand");
163
5.29k
}
164
165
static inline void printImm8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
166
348
{
167
348
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_AsmOperand, OpNum);
168
348
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
169
348
    int64_t Value =
170
348
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
171
348
    CS_ASSERT(
172
348
      isIntN(8, Value) &&
173
348
      "Invalid argument, value must be in ranges [-128,127]");
174
348
    printInt64(O, Value);
175
348
  } else {
176
0
    printOperand(MI, OpNum, O);
177
0
  }
178
348
}
179
180
static inline void printImm8_sh8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
181
213
{
182
213
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_sh8_AsmOperand, OpNum);
183
213
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
184
213
    int64_t Value =
185
213
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
186
213
    CS_ASSERT(
187
213
      (isIntN(16, Value) && ((Value & 0xFF) == 0)) &&
188
213
      "Invalid argument, value must be multiples of 256 in range "
189
213
      "[-32768,32512]");
190
213
    printInt64(O, Value);
191
213
  } else
192
0
    printOperand(MI, OpNum, O);
193
213
}
194
195
static inline void printImm12_AsmOperand(MCInst *MI, int OpNum, SStream *O)
196
0
{
197
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12_AsmOperand, OpNum);
198
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
199
0
    int64_t Value =
200
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
201
0
    CS_ASSERT(
202
0
      (Value >= -2048 && Value <= 2047) &&
203
0
      "Invalid argument, value must be in ranges [-2048,2047]");
204
0
    printInt64(O, Value);
205
0
  } else
206
0
    printOperand(MI, OpNum, O);
207
0
}
208
209
static inline void printImm12m_AsmOperand(MCInst *MI, int OpNum, SStream *O)
210
215
{
211
215
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12m_AsmOperand, OpNum);
212
215
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
213
215
    int64_t Value =
214
215
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
215
215
    CS_ASSERT(
216
215
      (Value >= -2048 && Value <= 2047) &&
217
215
      "Invalid argument, value must be in ranges [-2048,2047]");
218
215
    printInt64(O, Value);
219
215
  } else
220
0
    printOperand(MI, OpNum, O);
221
215
}
222
223
static inline void printUimm4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
224
2.21k
{
225
2.21k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm4_AsmOperand, OpNum);
226
2.21k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
227
2.21k
    int64_t Value =
228
2.21k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
229
2.21k
    CS_ASSERT((Value >= 0 && Value <= 15) && "Invalid argument");
230
2.21k
    printInt64(O, Value);
231
2.21k
  } else
232
0
    printOperand(MI, OpNum, O);
233
2.21k
}
234
235
static inline void printUimm5_AsmOperand(MCInst *MI, int OpNum, SStream *O)
236
3.36k
{
237
3.36k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm5_AsmOperand, OpNum);
238
3.36k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
239
3.36k
    int64_t Value =
240
3.36k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
241
3.36k
    CS_ASSERT((Value >= 0 && Value <= 31) && "Invalid argument");
242
3.36k
    printInt64(O, Value);
243
3.36k
  } else
244
0
    printOperand(MI, OpNum, O);
245
3.36k
}
246
247
static inline void printShimm1_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
248
0
{
249
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm1_31_AsmOperand, OpNum);
250
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
251
0
    int64_t Value =
252
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
253
0
    CS_ASSERT((Value >= 1 && Value <= 31) &&
254
0
        "Invalid argument, value must be in range [1,31]");
255
0
    printInt64(O, Value);
256
0
  } else
257
0
    printOperand(MI, OpNum, O);
258
0
}
259
260
static inline void printShimm0_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
261
595
{
262
595
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm0_31_AsmOperand, OpNum);
263
595
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
264
595
    int64_t Value =
265
595
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
266
595
    CS_ASSERT((Value >= 0 && Value <= 31) &&
267
595
        "Invalid argument, value must be in range [0,31]");
268
595
    printInt64(O, Value);
269
595
  } else
270
0
    printOperand(MI, OpNum, O);
271
595
}
272
273
static inline void printImm1_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
274
1.57k
{
275
1.57k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1_16_AsmOperand, OpNum);
276
1.57k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
277
1.57k
    int64_t Value =
278
1.57k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
279
1.57k
    CS_ASSERT((Value >= 1 && Value <= 16) &&
280
1.57k
        "Invalid argument, value must be in range [1,16]");
281
1.57k
    printInt64(O, Value);
282
1.57k
  } else
283
0
    printOperand(MI, OpNum, O);
284
1.57k
}
285
286
static inline void printImm1n_15_AsmOperand(MCInst *MI, int OpNum, SStream *O)
287
3.86k
{
288
3.86k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1n_15_AsmOperand, OpNum);
289
3.86k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
290
3.86k
    int64_t Value =
291
3.86k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
292
3.86k
    CS_ASSERT(
293
3.86k
      (Value >= -1 && (Value != 0) && Value <= 15) &&
294
3.86k
      "Invalid argument, value must be in ranges <-1,-1> or <1,15>");
295
3.86k
    printInt64(O, Value);
296
3.86k
  } else
297
0
    printOperand(MI, OpNum, O);
298
3.86k
}
299
300
static inline void printImm32n_95_AsmOperand(MCInst *MI, int OpNum, SStream *O)
301
1.28k
{
302
1.28k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm32n_95_AsmOperand, OpNum);
303
1.28k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
304
1.28k
    int64_t Value =
305
1.28k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
306
1.28k
    CS_ASSERT((Value >= -32 && Value <= 95) &&
307
1.28k
        "Invalid argument, value must be in ranges <-32,95>");
308
1.28k
    printInt64(O, Value);
309
1.28k
  } else
310
0
    printOperand(MI, OpNum, O);
311
1.28k
}
312
313
static inline void printImm8n_7_AsmOperand(MCInst *MI, int OpNum, SStream *O)
314
179
{
315
179
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8n_7_AsmOperand, OpNum);
316
179
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
317
179
    int64_t Value =
318
179
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
319
179
    CS_ASSERT((Value >= -8 && Value <= 7) &&
320
179
        "Invalid argument, value must be in ranges <-8,7>");
321
179
    printInt64(O, Value);
322
179
  } else
323
0
    printOperand(MI, OpNum, O);
324
179
}
325
326
static inline void printImm64n_4n_AsmOperand(MCInst *MI, int OpNum, SStream *O)
327
229
{
328
229
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm64n_4n_AsmOperand, OpNum);
329
229
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
330
229
    int64_t Value =
331
229
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
332
229
    CS_ASSERT((Value >= -64 && Value <= -4) &
333
229
          ((Value & 0x3) == 0) &&
334
229
        "Invalid argument, value must be in ranges <-64,-4>");
335
229
    printInt64(O, Value);
336
229
  } else
337
0
    printOperand(MI, OpNum, O);
338
229
}
339
340
static inline void printOffset8m32_AsmOperand(MCInst *MI, int OpNum, SStream *O)
341
1.36k
{
342
1.36k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset8m32_AsmOperand,
343
1.36k
             OpNum);
344
1.36k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
345
1.36k
    int64_t Value =
346
1.36k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
347
1.36k
    CS_ASSERT(
348
1.36k
      (Value >= 0 && Value <= 1020 && ((Value & 0x3) == 0)) &&
349
1.36k
      "Invalid argument, value must be multiples of four in range [0,1020]");
350
1.36k
    printInt64(O, Value);
351
1.36k
  } else
352
0
    printOperand(MI, OpNum, O);
353
1.36k
}
354
355
static inline void printEntry_Imm12_AsmOperand(MCInst *MI, int OpNum,
356
                 SStream *O)
357
561
{
358
561
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Entry_Imm12_AsmOperand,
359
561
             OpNum);
360
561
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
361
561
    int64_t Value =
362
561
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
363
561
    CS_ASSERT(
364
561
      (Value >= 0 && Value <= 32760) &&
365
561
      "Invalid argument, value must be multiples of eight in range "
366
561
      "<0,32760>");
367
561
    printInt64(O, Value);
368
561
  } else
369
0
    printOperand(MI, OpNum, O);
370
561
}
371
372
static inline void printB4const_AsmOperand(MCInst *MI, int OpNum, SStream *O)
373
1.15k
{
374
1.15k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4const_AsmOperand, OpNum);
375
1.15k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
376
1.15k
    int64_t Value =
377
1.15k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
378
379
1.15k
    switch (Value) {
380
128
    case -1:
381
132
    case 1:
382
161
    case 2:
383
618
    case 3:
384
626
    case 4:
385
627
    case 5:
386
784
    case 6:
387
816
    case 7:
388
817
    case 8:
389
823
    case 10:
390
990
    case 12:
391
1.11k
    case 16:
392
1.12k
    case 32:
393
1.12k
    case 64:
394
1.13k
    case 128:
395
1.15k
    case 256:
396
1.15k
      break;
397
0
    default:
398
0
      CS_ASSERT((0) && "Invalid B4const argument");
399
1.15k
    }
400
1.15k
    printInt64(O, Value);
401
1.15k
  } else
402
0
    printOperand(MI, OpNum, O);
403
1.15k
}
404
405
static inline void printB4constu_AsmOperand(MCInst *MI, int OpNum, SStream *O)
406
708
{
407
708
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4constu_AsmOperand, OpNum);
408
708
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
409
708
    int64_t Value =
410
708
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
411
412
708
    switch (Value) {
413
177
    case 32768:
414
177
    case 65536:
415
179
    case 2:
416
180
    case 3:
417
231
    case 4:
418
234
    case 5:
419
306
    case 6:
420
311
    case 7:
421
312
    case 8:
422
315
    case 10:
423
317
    case 12:
424
556
    case 16:
425
557
    case 32:
426
558
    case 64:
427
559
    case 128:
428
708
    case 256:
429
708
      break;
430
0
    default:
431
0
      CS_ASSERT((0) && "Invalid B4constu argument");
432
708
    }
433
708
    printInt64(O, Value);
434
708
  } else
435
0
    printOperand(MI, OpNum, O);
436
708
}
437
438
static inline void printImm7_22_AsmOperand(MCInst *MI, int OpNum, SStream *O)
439
279
{
440
279
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm7_22_AsmOperand, OpNum);
441
279
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
442
279
    int64_t Value =
443
279
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
444
279
    CS_ASSERT((Value >= 7 && Value <= 22) &&
445
279
        "Invalid argument, value must be in range <7,22>");
446
279
    printInt64(O, Value);
447
279
  } else
448
0
    printOperand(MI, OpNum, O);
449
279
}
450
451
static inline void printSelect_2_AsmOperand(MCInst *MI, int OpNum, SStream *O)
452
1.50k
{
453
1.50k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_2_AsmOperand, OpNum);
454
1.50k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
455
1.50k
    int64_t Value =
456
1.50k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
457
1.50k
    CS_ASSERT((Value >= 0 && Value <= 1) &&
458
1.50k
        "Invalid argument, value must be in range [0,1]");
459
1.50k
    printInt64(O, Value);
460
1.50k
  } else
461
0
    printOperand(MI, OpNum, O);
462
1.50k
}
463
464
static inline void printSelect_4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
465
2.48k
{
466
2.48k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_4_AsmOperand, OpNum);
467
2.48k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
468
2.48k
    int64_t Value =
469
2.48k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
470
2.48k
    CS_ASSERT((Value >= 0 && Value <= 3) &&
471
2.48k
        "Invalid argument, value must be in range [0,3]");
472
2.48k
    printInt64(O, Value);
473
2.48k
  } else
474
0
    printOperand(MI, OpNum, O);
475
2.48k
}
476
477
static inline void printSelect_8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
478
1.55k
{
479
1.55k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_8_AsmOperand, OpNum);
480
1.55k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
481
1.55k
    int64_t Value =
482
1.55k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
483
1.55k
    CS_ASSERT((Value >= 0 && Value <= 7) &&
484
1.55k
        "Invalid argument, value must be in range [0,7]");
485
1.55k
    printInt64(O, Value);
486
1.55k
  } else
487
0
    printOperand(MI, OpNum, O);
488
1.55k
}
489
490
static inline void printSelect_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
491
330
{
492
330
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_16_AsmOperand, OpNum);
493
330
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
494
330
    int64_t Value =
495
330
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
496
330
    CS_ASSERT((Value >= 0 && Value <= 15) &&
497
330
        "Invalid argument, value must be in range [0,15]");
498
330
    printInt64(O, Value);
499
330
  } else
500
0
    printOperand(MI, OpNum, O);
501
330
}
502
503
static inline void printSelect_256_AsmOperand(MCInst *MI, int OpNum, SStream *O)
504
69
{
505
69
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_256_AsmOperand,
506
69
             OpNum);
507
69
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
508
69
    int64_t Value =
509
69
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
510
69
    CS_ASSERT((Value >= 0 && Value <= 255) &&
511
69
        "Invalid argument, value must be in range [0,255]");
512
69
    printInt64(O, Value);
513
69
  } else
514
0
    printOperand(MI, OpNum, O);
515
69
}
516
517
static inline void printOffset_16_16_AsmOperand(MCInst *MI, int OpNum,
518
            SStream *O)
519
587
{
520
587
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_16_16_AsmOperand,
521
587
             OpNum);
522
587
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
523
587
    int64_t Value =
524
587
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
525
587
    CS_ASSERT(
526
587
      (Value >= -128 && Value <= 112 && (Value & 0xf) == 0) &&
527
587
      "Invalid argument, value must be in range [-128,112], first 4 bits "
528
587
      "should be zero");
529
587
    printInt64(O, Value);
530
587
  } else {
531
0
    printOperand(MI, OpNum, O);
532
0
  }
533
587
}
534
535
static inline void printOffset_256_8_AsmOperand(MCInst *MI, int OpNum,
536
            SStream *O)
537
2.32k
{
538
2.32k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_8_AsmOperand,
539
2.32k
             OpNum);
540
2.32k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
541
2.32k
    int64_t Value =
542
2.32k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
543
2.32k
    CS_ASSERT(
544
2.32k
      (Value >= -1024 && Value <= 1016 &&
545
2.32k
       (Value & 0x7) == 0) &&
546
2.32k
      "Invalid argument, value must be in range [-1024,1016], first 3 "
547
2.32k
      "bits should be zero");
548
2.32k
    printInt64(O, Value);
549
2.32k
  } else
550
0
    printOperand(MI, OpNum, O);
551
2.32k
}
552
553
static inline void printOffset_256_16_AsmOperand(MCInst *MI, int OpNum,
554
             SStream *O)
555
1.43k
{
556
1.43k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_16_AsmOperand,
557
1.43k
             OpNum);
558
1.43k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
559
1.43k
    int64_t Value =
560
1.43k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
561
1.43k
    CS_ASSERT(
562
1.43k
      (Value >= -2048 && Value <= 2032 &&
563
1.43k
       (Value & 0xf) == 0) &&
564
1.43k
      "Invalid argument, value must be in range [-2048,2032], first 4 "
565
1.43k
      "bits should be zero");
566
1.43k
    printInt64(O, Value);
567
1.43k
  } else {
568
0
    printOperand(MI, OpNum, O);
569
0
  }
570
1.43k
}
571
572
static inline void printOffset_256_4_AsmOperand(MCInst *MI, int OpNum,
573
            SStream *O)
574
320
{
575
320
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_4_AsmOperand,
576
320
             OpNum);
577
320
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
578
320
    int64_t Value =
579
320
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
580
320
    CS_ASSERT(
581
320
      (Value >= -512 && Value <= 508 && (Value & 0x3) == 0) &&
582
320
      "Invalid argument, value must be in range [-512,508], first 2 bits "
583
320
      "should be zero");
584
320
    printInt64(O, Value);
585
320
  } else
586
0
    printOperand(MI, OpNum, O);
587
320
}
588
589
static inline void printOffset_128_2_AsmOperand(MCInst *MI, int OpNum,
590
            SStream *O)
591
891
{
592
891
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_2_AsmOperand,
593
891
             OpNum);
594
891
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
595
891
    int64_t Value =
596
891
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
597
891
    CS_ASSERT(
598
891
      (Value >= 0 && Value <= 254 && (Value & 0x1) == 0) &&
599
891
      "Invalid argument, value must be in range [0,254], first bit should "
600
891
      "be zero");
601
891
    printInt64(O, Value);
602
891
  } else
603
0
    printOperand(MI, OpNum, O);
604
891
}
605
606
static inline void printOffset_128_1_AsmOperand(MCInst *MI, int OpNum,
607
            SStream *O)
608
217
{
609
217
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_1_AsmOperand,
610
217
             OpNum);
611
217
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
612
217
    int64_t Value =
613
217
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
614
217
    CS_ASSERT((Value >= 0 && Value <= 127) &&
615
217
        "Invalid argument, value must be in range [0,127]");
616
217
    printInt64(O, Value);
617
217
  } else
618
0
    printOperand(MI, OpNum, O);
619
217
}
620
621
static inline void printOffset_64_16_AsmOperand(MCInst *MI, int OpNum,
622
            SStream *O)
623
2.73k
{
624
2.73k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_64_16_AsmOperand,
625
2.73k
             OpNum);
626
2.73k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
627
2.73k
    int64_t Value =
628
2.73k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
629
2.73k
    CS_ASSERT(
630
2.73k
      (Value >= -512 && Value <= 496 && (Value & 0xf) == 0) &&
631
2.73k
      "Invalid argument, value must be in range [-512,496], first 4 bits "
632
2.73k
      "should be zero");
633
2.73k
    printInt64(O, Value);
634
2.73k
  } else
635
0
    printOperand(MI, OpNum, O);
636
2.73k
}
637
638
#define IMPL_printImmOperand(N, L, H, S) \
639
  static void printImmOperand_##N(MCInst *MI, int OpNum, SStream *O) \
640
126
  { \
641
126
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
642
126
               OpNum); \
643
126
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
644
126
    if (MCOperand_isImm(MC)) { \
645
126
      int64_t Value = MCOperand_getImm(MC); \
646
126
      CS_ASSERT((Value >= L && Value <= H && \
647
126
           ((Value % S) == 0)) && \
648
126
          "Invalid argument"); \
649
126
      printInt64(O, Value); \
650
126
    } else { \
651
0
      printOperand(MI, OpNum, O); \
652
0
    } \
653
126
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_47_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_14_2
XtensaInstPrinter.c:printImmOperand_minus32_28_4
Line
Count
Source
640
113
  { \
641
113
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
642
113
               OpNum); \
643
113
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
644
113
    if (MCOperand_isImm(MC)) { \
645
113
      int64_t Value = MCOperand_getImm(MC); \
646
113
      CS_ASSERT((Value >= L && Value <= H && \
647
113
           ((Value % S) == 0)) && \
648
113
          "Invalid argument"); \
649
113
      printInt64(O, Value); \
650
113
    } else { \
651
0
      printOperand(MI, OpNum, O); \
652
0
    } \
653
113
  }
XtensaInstPrinter.c:printImmOperand_minus64_56_8
Line
Count
Source
640
13
  { \
641
13
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
642
13
               OpNum); \
643
13
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
644
13
    if (MCOperand_isImm(MC)) { \
645
13
      int64_t Value = MCOperand_getImm(MC); \
646
13
      CS_ASSERT((Value >= L && Value <= H && \
647
13
           ((Value % S) == 0)) && \
648
13
          "Invalid argument"); \
649
13
      printInt64(O, Value); \
650
13
    } else { \
651
0
      printOperand(MI, OpNum, O); \
652
0
    } \
653
13
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_56_8
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_3_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_63_1
654
655
IMPL_printImmOperand(minus64_56_8, -64, 56, 8);
656
IMPL_printImmOperand(minus32_28_4, -32, 28, 4);
657
IMPL_printImmOperand(minus16_47_1, -16, 47, 1);
658
IMPL_printImmOperand(minus16_14_2, -16, 14, 2);
659
IMPL_printImmOperand(0_56_8, 0, 56, 8);
660
IMPL_printImmOperand(0_3_1, 0, 3, 1);
661
IMPL_printImmOperand(0_63_1, 0, 63, 1);
662
663
#include "XtensaGenAsmWriter.inc"
664
665
static void printInst(MCInst *MI, uint64_t Address, const char *Annot,
666
          SStream *O)
667
81.4k
{
668
81.4k
  unsigned Opcode = MCInst_getOpcode(MI);
669
670
81.4k
  switch (Opcode) {
671
841
  case Xtensa_WSR: {
672
    // INTERRUPT mnemonic is read-only, so use INTSET mnemonic instead
673
841
    Register SR = MCOperand_getReg(MCInst_getOperand(MI, (0)));
674
841
    if (SR == Xtensa_INTERRUPT) {
675
69
      Register Reg =
676
69
        MCOperand_getReg(MCInst_getOperand(MI, (1)));
677
69
      SStream_concat1(O, '\t');
678
69
      SStream_concat(O, "%s", "wsr");
679
69
      SStream_concat0(O, "\t");
680
681
69
      printRegName(O, Reg);
682
69
      SStream_concat(O, "%s", ", ");
683
69
      SStream_concat0(O, "intset");
684
69
      ;
685
69
      return;
686
69
    }
687
841
  }
688
81.4k
  }
689
81.3k
  printInstruction(MI, Address, O);
690
81.3k
}
691
692
void Xtensa_LLVM_printInstruction(MCInst *MI, uint64_t Address, SStream *O)
693
81.4k
{
694
81.4k
  printInst(MI, Address, NULL, O);
695
81.4k
}
696
697
const char *Xtensa_LLVM_getRegisterName(unsigned RegNo)
698
14.1k
{
699
14.1k
  return getRegisterName(RegNo);
700
14.1k
}