Coverage Report

Created: 2025-12-14 06:36

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an AArch64 MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2016 */
16
17
#ifdef CAPSTONE_HAS_ARM64
18
19
#include <capstone/platform.h>
20
#include <stdio.h>
21
#include <stdlib.h>
22
23
#include "AArch64InstPrinter.h"
24
#include "AArch64Disassembler.h"
25
#include "AArch64BaseInfo.h"
26
#include "../../utils.h"
27
#include "../../MCInst.h"
28
#include "../../SStream.h"
29
#include "../../MCRegisterInfo.h"
30
#include "../../MathExtras.h"
31
32
#include "AArch64Mapping.h"
33
#include "AArch64AddressingModes.h"
34
35
#define GET_REGINFO_ENUM
36
#include "AArch64GenRegisterInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "AArch64GenInstrInfo.inc"
40
41
#include "AArch64GenSubtargetInfo.inc"
42
43
44
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
45
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
static bool printSysAlias(MCInst *MI, SStream *O);
47
static char *printAliasInstr(MCInst *MI, SStream *OS, MCRegisterInfo *MRI);
48
static void printInstruction(MCInst *MI, SStream *O);
49
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printCustomAliasOperand(MCInst *MI, uint64_t Address, unsigned OpIdx,
51
    unsigned PrintMethodIdx, SStream *OS);
52
53
54
static cs_ac_type get_op_access(cs_struct *h, unsigned int id, unsigned int index)
55
1.16M
{
56
1.16M
#ifndef CAPSTONE_DIET
57
1.16M
  const uint8_t *arr = AArch64_get_op_access(h, id);
58
59
1.16M
  if (arr[index] == CS_AC_IGNORE)
60
0
    return 0;
61
62
1.16M
  return arr[index];
63
#else
64
  return 0;
65
#endif
66
1.16M
}
67
68
static void op_addImm(MCInst *MI, int v)
69
3.56k
{
70
3.56k
  if (MI->csh->detail) {
71
3.56k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
72
3.56k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = v;
73
3.56k
    MI->flat_insn->detail->arm64.op_count++;
74
3.56k
  }
75
3.56k
}
76
77
static void set_sme_index(MCInst *MI, bool status)
78
12.9k
{
79
  // Doing SME Index operand
80
12.9k
  MI->csh->doing_SME_Index = status;
81
82
12.9k
  if (MI->csh->detail != CS_OPT_ON)
83
0
    return;
84
85
12.9k
  if (status) {
86
9.33k
    unsigned prevOpNum = MI->flat_insn->detail->arm64.op_count - 1; 
87
9.33k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, prevOpNum));
88
    // Replace previous SME register operand with an OP_SME_INDEX operand
89
9.33k
    MI->flat_insn->detail->arm64.operands[prevOpNum].type = ARM64_OP_SME_INDEX;
90
9.33k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.reg = Reg;
91
9.33k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.base = ARM64_REG_INVALID;
92
9.33k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.disp = 0;
93
9.33k
  }
94
12.9k
}
95
96
static void set_mem_access(MCInst *MI, bool status)
97
402k
{
98
  // If status == false, check if this is meant for SME_index
99
402k
  if(!status && MI->csh->doing_SME_Index) {
100
5.70k
    MI->csh->doing_SME_Index = status;
101
5.70k
    return;
102
5.70k
  }
103
104
  // Doing Memory Operation
105
396k
  MI->csh->doing_mem = status;
106
107
108
396k
  if (MI->csh->detail != CS_OPT_ON)
109
0
    return;
110
111
396k
  if (status) {
112
198k
#ifndef CAPSTONE_DIET
113
198k
    uint8_t access;
114
198k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
115
198k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
116
198k
    MI->ac_idx++;
117
198k
#endif
118
198k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_MEM;
119
198k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = ARM64_REG_INVALID;
120
198k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = ARM64_REG_INVALID;
121
198k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = 0;
122
198k
  } else {
123
    // done, create the next operand slot
124
198k
    MI->flat_insn->detail->arm64.op_count++;
125
198k
  }
126
396k
}
127
128
void AArch64_printInst(MCInst *MI, SStream *O, void *Info)
129
404k
{
130
  // Check for special encodings and print the canonical alias instead.
131
404k
  unsigned Opcode = MCInst_getOpcode(MI);
132
404k
  int LSB, Width;
133
404k
  char *mnem;
134
135
  // printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
136
137
404k
  if (Opcode == AArch64_SYSxt && printSysAlias(MI, O))
138
2.35k
    return;
139
140
  // SBFM/UBFM should print to a nicer aliased form if possible.
141
402k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
142
398k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
143
5.80k
    bool IsSigned = (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri);
144
5.80k
    bool Is64Bit = (Opcode == AArch64_SBFMXri || Opcode == AArch64_UBFMXri);
145
146
5.80k
    MCOperand *Op0 = MCInst_getOperand(MI, 0);
147
5.80k
    MCOperand *Op1 = MCInst_getOperand(MI, 1);
148
5.80k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
149
5.80k
    MCOperand *Op3 = MCInst_getOperand(MI, 3);
150
151
5.80k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && MCOperand_isImm(Op3)) {
152
4.19k
      const char *AsmMnemonic = NULL;
153
154
4.19k
      switch (MCOperand_getImm(Op3)) {
155
509
        default:
156
509
          break;
157
158
714
        case 7:
159
714
          if (IsSigned)
160
557
            AsmMnemonic = "sxtb";
161
157
          else if (!Is64Bit)
162
89
            AsmMnemonic = "uxtb";
163
714
          break;
164
165
1.94k
        case 15:
166
1.94k
          if (IsSigned)
167
1.47k
            AsmMnemonic = "sxth";
168
471
          else if (!Is64Bit)
169
276
            AsmMnemonic = "uxth";
170
1.94k
          break;
171
172
1.02k
        case 31:
173
          // *xtw is only valid for signed 64-bit operations.
174
1.02k
          if (Is64Bit && IsSigned)
175
549
            AsmMnemonic = "sxtw";
176
1.02k
          break;
177
4.19k
      }
178
179
4.19k
      if (AsmMnemonic) {
180
2.94k
        SStream_concat(O, "%s\t%s, %s", AsmMnemonic,
181
2.94k
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
182
2.94k
            getRegisterName(getWRegFromXReg(MCOperand_getReg(Op1)), AArch64_NoRegAltName));
183
184
2.94k
        if (MI->csh->detail) {
185
2.94k
#ifndef CAPSTONE_DIET
186
2.94k
          uint8_t access;
187
2.94k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
188
2.94k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
189
2.94k
          MI->ac_idx++;
190
2.94k
#endif
191
2.94k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
192
2.94k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
193
2.94k
          MI->flat_insn->detail->arm64.op_count++;
194
2.94k
#ifndef CAPSTONE_DIET
195
2.94k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
196
2.94k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
197
2.94k
          MI->ac_idx++;
198
2.94k
#endif
199
2.94k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
200
2.94k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = getWRegFromXReg(MCOperand_getReg(Op1));
201
2.94k
          MI->flat_insn->detail->arm64.op_count++;
202
2.94k
        }
203
204
2.94k
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
205
206
2.94k
        return;
207
2.94k
      }
208
4.19k
    }
209
210
    // All immediate shifts are aliases, implemented using the Bitfield
211
    // instruction. In all cases the immediate shift amount shift must be in
212
    // the range 0 to (reg.size -1).
213
2.85k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
214
2.85k
      const char *AsmMnemonic = NULL;
215
2.85k
      int shift = 0;
216
2.85k
      int immr = (int)MCOperand_getImm(Op2);
217
2.85k
      int imms = (int)MCOperand_getImm(Op3);
218
219
2.85k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
220
85
        AsmMnemonic = "lsl";
221
85
        shift = 31 - imms;
222
2.77k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
223
349
          ((imms + 1 == immr))) {
224
36
        AsmMnemonic = "lsl";
225
36
        shift = 63 - imms;
226
2.73k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
227
458
        AsmMnemonic = "lsr";
228
458
        shift = immr;
229
2.28k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
230
35
        AsmMnemonic = "lsr";
231
35
        shift = immr;
232
2.24k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
233
70
        AsmMnemonic = "asr";
234
70
        shift = immr;
235
2.17k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
236
71
        AsmMnemonic = "asr";
237
71
        shift = immr;
238
71
      }
239
240
2.85k
      if (AsmMnemonic) {
241
755
        SStream_concat(O, "%s\t%s, %s, ", AsmMnemonic,
242
755
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
243
755
            getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
244
245
755
        printInt32Bang(O, shift);
246
247
755
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
248
249
755
        if (MI->csh->detail) {
250
755
#ifndef CAPSTONE_DIET
251
755
          uint8_t access;
252
755
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
253
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
254
755
          MI->ac_idx++;
255
755
#endif
256
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
257
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
258
755
          MI->flat_insn->detail->arm64.op_count++;
259
755
#ifndef CAPSTONE_DIET
260
755
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
261
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
262
755
          MI->ac_idx++;
263
755
#endif
264
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
265
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
266
755
          MI->flat_insn->detail->arm64.op_count++;
267
755
#ifndef CAPSTONE_DIET
268
755
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
269
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
270
755
          MI->ac_idx++;
271
755
#endif
272
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
273
755
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = shift;
274
755
          MI->flat_insn->detail->arm64.op_count++;
275
755
        }
276
277
755
        return;
278
755
      }
279
2.85k
    }
280
281
    // SBFIZ/UBFIZ aliases
282
2.10k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
283
1.19k
      SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfiz" : "ubfiz"),
284
1.19k
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
285
1.19k
          getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
286
287
1.19k
      printInt32Bang(O, (int)((Is64Bit ? 64 : 32) - MCOperand_getImm(Op2)));
288
289
1.19k
      SStream_concat0(O, ", ");
290
291
1.19k
      printInt32Bang(O, (int)MCOperand_getImm(Op3) + 1);
292
293
1.19k
      MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfiz" : "ubfiz"));
294
295
1.19k
      if (MI->csh->detail) {
296
1.19k
#ifndef CAPSTONE_DIET
297
1.19k
        uint8_t access;
298
1.19k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
299
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
300
1.19k
        MI->ac_idx++;
301
1.19k
#endif
302
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
303
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
304
1.19k
        MI->flat_insn->detail->arm64.op_count++;
305
1.19k
#ifndef CAPSTONE_DIET
306
1.19k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
307
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
308
1.19k
        MI->ac_idx++;
309
1.19k
#endif
310
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
311
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
312
1.19k
        MI->flat_insn->detail->arm64.op_count++;
313
1.19k
#ifndef CAPSTONE_DIET
314
1.19k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
315
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
316
1.19k
        MI->ac_idx++;
317
1.19k
#endif
318
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
319
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (Is64Bit ? 64 : 32) - (int)MCOperand_getImm(Op2);
320
1.19k
        MI->flat_insn->detail->arm64.op_count++;
321
1.19k
#ifndef CAPSTONE_DIET
322
1.19k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
323
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
324
1.19k
        MI->ac_idx++;
325
1.19k
#endif
326
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
327
1.19k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) + 1;
328
1.19k
        MI->flat_insn->detail->arm64.op_count++;
329
1.19k
      }
330
331
1.19k
      return;
332
1.19k
    }
333
334
    // Otherwise SBFX/UBFX is the preferred form
335
908
    SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfx" : "ubfx"),
336
908
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
337
908
        getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
338
339
908
    printInt32Bang(O, (int)MCOperand_getImm(Op2));
340
908
    SStream_concat0(O, ", ");
341
908
    printInt32Bang(O, (int)MCOperand_getImm(Op3) - (int)MCOperand_getImm(Op2) + 1);
342
343
908
    MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfx" : "ubfx"));
344
345
908
    if (MI->csh->detail) {
346
908
#ifndef CAPSTONE_DIET
347
908
      uint8_t access;
348
908
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
349
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
350
908
      MI->ac_idx++;
351
908
#endif
352
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
353
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
354
908
      MI->flat_insn->detail->arm64.op_count++;
355
908
#ifndef CAPSTONE_DIET
356
908
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
357
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
358
908
      MI->ac_idx++;
359
908
#endif
360
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
361
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
362
908
      MI->flat_insn->detail->arm64.op_count++;
363
908
#ifndef CAPSTONE_DIET
364
908
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
365
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
366
908
      MI->ac_idx++;
367
908
#endif
368
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
369
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op2);
370
908
      MI->flat_insn->detail->arm64.op_count++;
371
908
#ifndef CAPSTONE_DIET
372
908
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
373
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
374
908
      MI->ac_idx++;
375
908
#endif
376
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
377
908
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + 1;
378
908
      MI->flat_insn->detail->arm64.op_count++;
379
908
    }
380
381
908
    return;
382
2.10k
  }
383
384
396k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
385
801
    MCOperand *Op0 = MCInst_getOperand(MI, 0); // Op1 == Op0
386
801
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
387
801
    int ImmR = (int)MCOperand_getImm(MCInst_getOperand(MI, 3));
388
801
    int ImmS = (int)MCOperand_getImm(MCInst_getOperand(MI, 4));
389
390
801
    if ((MCOperand_getReg(Op2) == AArch64_WZR || MCOperand_getReg(Op2) == AArch64_XZR) &&
391
342
        (ImmR == 0 || ImmS < ImmR)) {
392
      // BFC takes precedence over its entire range, sligtly differently to BFI.
393
136
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
394
136
      int LSB = (BitWidth - ImmR) % BitWidth;
395
136
      int Width = ImmS + 1;
396
397
136
      SStream_concat(O, "bfc\t%s, ",
398
136
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName));
399
400
136
      printInt32Bang(O, LSB);
401
136
      SStream_concat0(O, ", ");
402
136
      printInt32Bang(O, Width);
403
136
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfc"));
404
405
136
      if (MI->csh->detail) {
406
136
#ifndef CAPSTONE_DIET
407
136
        uint8_t access;
408
136
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
409
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
410
136
        MI->ac_idx++;
411
136
#endif
412
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
413
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
414
136
        MI->flat_insn->detail->arm64.op_count++;
415
416
136
#ifndef CAPSTONE_DIET
417
136
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
418
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
419
136
        MI->ac_idx++;
420
136
#endif
421
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
422
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
423
136
        MI->flat_insn->detail->arm64.op_count++;
424
136
#ifndef CAPSTONE_DIET
425
136
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
426
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
427
136
        MI->ac_idx++;
428
136
#endif
429
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
430
136
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
431
136
        MI->flat_insn->detail->arm64.op_count++;
432
136
      }
433
434
136
      return;
435
665
    } else if (ImmS < ImmR) {
436
      // BFI alias
437
298
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
438
298
      LSB = (BitWidth - ImmR) % BitWidth;
439
298
      Width = ImmS + 1;
440
441
298
      SStream_concat(O, "bfi\t%s, %s, ",
442
298
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
443
298
          getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
444
445
298
      printInt32Bang(O, LSB);
446
298
      SStream_concat0(O, ", ");
447
298
      printInt32Bang(O, Width);
448
449
298
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfi"));
450
451
298
      if (MI->csh->detail) {
452
298
#ifndef CAPSTONE_DIET
453
298
        uint8_t access;
454
298
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
455
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
456
298
        MI->ac_idx++;
457
298
#endif
458
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
459
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
460
298
        MI->flat_insn->detail->arm64.op_count++;
461
298
#ifndef CAPSTONE_DIET
462
298
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
463
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
464
298
        MI->ac_idx++;
465
298
#endif
466
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
467
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
468
298
        MI->flat_insn->detail->arm64.op_count++;
469
298
#ifndef CAPSTONE_DIET
470
298
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
471
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
472
298
        MI->ac_idx++;
473
298
#endif
474
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
475
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
476
298
        MI->flat_insn->detail->arm64.op_count++;
477
298
#ifndef CAPSTONE_DIET
478
298
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
479
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
480
298
        MI->ac_idx++;
481
298
#endif
482
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
483
298
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
484
298
        MI->flat_insn->detail->arm64.op_count++;
485
298
      }
486
487
298
      return;
488
298
    }
489
490
367
    LSB = ImmR;
491
367
    Width = ImmS - ImmR + 1;
492
    // Otherwise BFXIL the preferred form
493
367
    SStream_concat(O, "bfxil\t%s, %s, ",
494
367
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
495
367
        getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
496
497
367
    printInt32Bang(O, LSB);
498
367
    SStream_concat0(O, ", ");
499
367
    printInt32Bang(O, Width);
500
501
367
    MCInst_setOpcodePub(MI, AArch64_map_insn("bfxil"));
502
503
367
    if (MI->csh->detail) {
504
367
#ifndef CAPSTONE_DIET
505
367
      uint8_t access;
506
367
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
507
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
508
367
      MI->ac_idx++;
509
367
#endif
510
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
511
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
512
367
      MI->flat_insn->detail->arm64.op_count++;
513
367
#ifndef CAPSTONE_DIET
514
367
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
515
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
516
367
      MI->ac_idx++;
517
367
#endif
518
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
519
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
520
367
      MI->flat_insn->detail->arm64.op_count++;
521
367
#ifndef CAPSTONE_DIET
522
367
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
523
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
524
367
      MI->ac_idx++;
525
367
#endif
526
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
527
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
528
367
      MI->flat_insn->detail->arm64.op_count++;
529
367
#ifndef CAPSTONE_DIET
530
367
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
531
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
532
367
      MI->ac_idx++;
533
367
#endif
534
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
535
367
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
536
367
      MI->flat_insn->detail->arm64.op_count++;
537
367
    }
538
539
367
    return;
540
801
  }
541
542
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
543
  // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
544
  // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
545
  // that can represent the move is the MOV alias, and the rest get printed
546
  // normally.
547
395k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
548
1.05k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
549
1.05k
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
550
1.05k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
551
1.05k
    uint64_t Value = (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift;
552
553
1.05k
    if (isMOVZMovAlias(Value, Shift,
554
1.05k
          Opcode == AArch64_MOVZXi ? 64 : 32)) {
555
921
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
556
557
921
      printInt64Bang(O, SignExtend64(Value, RegWidth));
558
559
921
      if (MI->csh->detail) {
560
921
#ifndef CAPSTONE_DIET
561
921
        uint8_t access;
562
921
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
563
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
564
921
        MI->ac_idx++;
565
921
#endif
566
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
567
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
568
921
        MI->flat_insn->detail->arm64.op_count++;
569
570
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
571
921
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
572
921
        MI->flat_insn->detail->arm64.op_count++;
573
921
      }
574
575
921
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
576
577
921
      return;
578
921
    }
579
1.05k
  }
580
581
395k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
582
1.68k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
583
1.68k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
584
1.68k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
585
1.68k
    uint64_t Value = ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift);
586
587
1.68k
    if (RegWidth == 32)
588
534
      Value = Value & 0xffffffff;
589
590
1.68k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
591
1.54k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
592
593
1.54k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
594
595
1.54k
      if (MI->csh->detail) {
596
1.54k
#ifndef CAPSTONE_DIET
597
1.54k
        uint8_t access;
598
1.54k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
599
1.54k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
600
1.54k
        MI->ac_idx++;
601
1.54k
#endif
602
1.54k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
603
1.54k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
604
1.54k
        MI->flat_insn->detail->arm64.op_count++;
605
606
1.54k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
607
1.54k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
608
1.54k
        MI->flat_insn->detail->arm64.op_count++;
609
1.54k
      }
610
611
1.54k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
612
613
1.54k
      return;
614
1.54k
    }
615
1.68k
  }
616
617
393k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
618
1.67k
      (MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_XZR ||
619
1.12k
       MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_WZR) &&
620
1.00k
      MCOperand_isImm(MCInst_getOperand(MI, 2))) {
621
1.00k
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
622
1.00k
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
623
1.00k
        MCOperand_getImm(MCInst_getOperand(MI, 2)), RegWidth);
624
1.00k
    SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
625
626
1.00k
    printInt64Bang(O, SignExtend64(Value, RegWidth));
627
628
1.00k
    if (MI->csh->detail) {
629
1.00k
#ifndef CAPSTONE_DIET
630
1.00k
      uint8_t access;
631
1.00k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
632
1.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
633
1.00k
      MI->ac_idx++;
634
1.00k
#endif
635
1.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
636
1.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
637
1.00k
      MI->flat_insn->detail->arm64.op_count++;
638
639
1.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
640
1.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
641
1.00k
      MI->flat_insn->detail->arm64.op_count++;
642
1.00k
    }
643
644
1.00k
    MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
645
646
1.00k
    return;
647
1.00k
  }
648
649
  // Instruction TSB is specified as a one operand instruction, but 'csync' is
650
  // not encoded, so for printing it is treated as a special case here:
651
392k
  if (Opcode == AArch64_TSB) {
652
149
    SStream_concat0(O, "tsb\tcsync");
653
149
    MCInst_setOpcodePub(MI, AArch64_map_insn("tsb"));
654
149
    return;
655
149
  }
656
657
392k
  MI->MRI = Info;
658
659
392k
  mnem = printAliasInstr(MI, O, (MCRegisterInfo *)Info);
660
392k
  if (mnem) {
661
56.9k
    MCInst_setOpcodePub(MI, AArch64_map_insn(mnem));
662
56.9k
    cs_mem_free(mnem);
663
664
56.9k
    switch(MCInst_getOpcode(MI)) {
665
33.5k
      default: break;
666
33.5k
      case AArch64_LD1i8_POST:
667
417
        arm64_op_addImm(MI, 1);
668
417
        break;
669
184
      case AArch64_LD1i16_POST:
670
184
        arm64_op_addImm(MI, 2);
671
184
        break;
672
551
      case AArch64_LD1i32_POST:
673
551
        arm64_op_addImm(MI, 4);
674
551
        break;
675
93
      case AArch64_LD1Onev1d_POST:
676
306
      case AArch64_LD1Onev2s_POST:
677
417
      case AArch64_LD1Onev4h_POST:
678
606
      case AArch64_LD1Onev8b_POST:
679
1.33k
      case AArch64_LD1i64_POST:
680
1.33k
        arm64_op_addImm(MI, 8);
681
1.33k
        break;
682
113
      case AArch64_LD1Onev16b_POST:
683
149
      case AArch64_LD1Onev2d_POST:
684
317
      case AArch64_LD1Onev4s_POST:
685
545
      case AArch64_LD1Onev8h_POST:
686
919
      case AArch64_LD1Twov1d_POST:
687
950
      case AArch64_LD1Twov2s_POST:
688
1.09k
      case AArch64_LD1Twov4h_POST:
689
1.68k
      case AArch64_LD1Twov8b_POST:
690
1.68k
        arm64_op_addImm(MI, 16);
691
1.68k
        break;
692
973
      case AArch64_LD1Threev1d_POST:
693
1.43k
      case AArch64_LD1Threev2s_POST:
694
1.48k
      case AArch64_LD1Threev4h_POST:
695
1.57k
      case AArch64_LD1Threev8b_POST:
696
1.57k
        arm64_op_addImm(MI, 24);
697
1.57k
        break;
698
295
      case AArch64_LD1Fourv1d_POST:
699
370
      case AArch64_LD1Fourv2s_POST:
700
521
      case AArch64_LD1Fourv4h_POST:
701
703
      case AArch64_LD1Fourv8b_POST:
702
933
      case AArch64_LD1Twov16b_POST:
703
1.25k
      case AArch64_LD1Twov2d_POST:
704
1.52k
      case AArch64_LD1Twov4s_POST:
705
1.71k
      case AArch64_LD1Twov8h_POST:
706
1.71k
        arm64_op_addImm(MI, 32);
707
1.71k
        break;
708
497
      case AArch64_LD1Threev16b_POST:
709
611
      case AArch64_LD1Threev2d_POST:
710
1.65k
      case AArch64_LD1Threev4s_POST:
711
1.85k
      case AArch64_LD1Threev8h_POST:
712
1.85k
         arm64_op_addImm(MI, 48);
713
1.85k
         break;
714
77
      case AArch64_LD1Fourv16b_POST:
715
343
      case AArch64_LD1Fourv2d_POST:
716
1.04k
      case AArch64_LD1Fourv4s_POST:
717
1.67k
      case AArch64_LD1Fourv8h_POST:
718
1.67k
        arm64_op_addImm(MI, 64);
719
1.67k
        break;
720
67
      case AArch64_UMOVvi64:
721
67
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1D);
722
67
        break;
723
69
      case AArch64_UMOVvi32:
724
69
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1S);
725
69
        break;
726
214
      case AArch64_INSvi8gpr:
727
306
      case AArch64_DUP_ZI_B:
728
528
      case AArch64_CPY_ZPmI_B:
729
691
      case AArch64_CPY_ZPzI_B:
730
758
      case AArch64_CPY_ZPmV_B:
731
861
      case AArch64_CPY_ZPmR_B:
732
999
      case AArch64_DUP_ZR_B:
733
999
        if (MI->csh->detail) {
734
999
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
735
999
        }
736
999
        break;
737
116
      case AArch64_INSvi16gpr:
738
191
      case AArch64_DUP_ZI_H:
739
803
      case AArch64_CPY_ZPmI_H:
740
901
      case AArch64_CPY_ZPzI_H:
741
1.15k
      case AArch64_CPY_ZPmV_H:
742
1.21k
      case AArch64_CPY_ZPmR_H:
743
1.85k
      case AArch64_DUP_ZR_H:
744
1.87k
      case AArch64_FCPY_ZPmI_H:
745
1.97k
      case AArch64_FDUP_ZI_H:
746
1.97k
        if (MI->csh->detail) {
747
1.97k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
748
1.97k
        }
749
1.97k
        break;
750
74
      case AArch64_INSvi32gpr:
751
141
      case AArch64_DUP_ZI_S:
752
415
      case AArch64_CPY_ZPmI_S:
753
510
      case AArch64_CPY_ZPzI_S:
754
577
      case AArch64_CPY_ZPmV_S:
755
896
      case AArch64_CPY_ZPmR_S:
756
1.33k
      case AArch64_DUP_ZR_S:
757
1.37k
      case AArch64_FCPY_ZPmI_S:
758
1.43k
      case AArch64_FDUP_ZI_S:
759
1.43k
        if (MI->csh->detail) {
760
1.43k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
761
1.43k
        }
762
1.43k
        break;
763
99
      case AArch64_INSvi64gpr:
764
178
      case AArch64_DUP_ZI_D:
765
647
      case AArch64_CPY_ZPmI_D:
766
1.08k
      case AArch64_CPY_ZPzI_D:
767
1.15k
      case AArch64_CPY_ZPmV_D:
768
1.29k
      case AArch64_CPY_ZPmR_D:
769
1.88k
      case AArch64_DUP_ZR_D:
770
2.72k
      case AArch64_FCPY_ZPmI_D:
771
2.85k
      case AArch64_FDUP_ZI_D:
772
2.85k
        if (MI->csh->detail) {
773
2.85k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
774
2.85k
        }
775
2.85k
        break;
776
272
      case AArch64_INSvi8lane:
777
867
      case AArch64_ORR_PPzPP:
778
963
      case AArch64_ORRS_PPzPP:
779
963
        if (MI->csh->detail) {
780
963
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
781
963
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
782
963
        }
783
963
        break;
784
139
      case AArch64_INSvi16lane:
785
139
        if (MI->csh->detail) {
786
139
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
787
139
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
788
139
        }
789
139
         break;
790
66
      case AArch64_INSvi32lane:
791
66
        if (MI->csh->detail) {
792
66
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
793
66
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
794
66
        }
795
66
        break;
796
124
      case AArch64_INSvi64lane:
797
190
      case AArch64_ORR_ZZZ:
798
190
        if (MI->csh->detail) {
799
190
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
800
190
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
801
190
        }
802
190
        break;
803
806
      case AArch64_ORRv16i8:
804
879
      case AArch64_NOTv16i8:
805
879
        if (MI->csh->detail) {
806
879
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_16B;
807
879
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_16B;
808
879
        }
809
879
        break;
810
93
      case AArch64_ORRv8i8:
811
159
      case AArch64_NOTv8i8:
812
159
        if (MI->csh->detail) {
813
159
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_8B;
814
159
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_8B;
815
159
        }
816
159
        break;
817
460
      case AArch64_AND_PPzPP:
818
532
      case AArch64_ANDS_PPzPP:
819
604
      case AArch64_EOR_PPzPP:
820
651
      case AArch64_EORS_PPzPP:
821
683
      case AArch64_SEL_PPPP:
822
796
      case AArch64_SEL_ZPZZ_B:
823
796
        if (MI->csh->detail) {
824
796
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
825
796
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1B;
826
796
        }
827
796
        break;
828
110
      case AArch64_SEL_ZPZZ_D:
829
110
        if (MI->csh->detail) {
830
110
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
831
110
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1D;
832
110
        }
833
110
        break;
834
233
      case AArch64_SEL_ZPZZ_H:
835
233
        if (MI->csh->detail) {
836
233
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
837
233
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1H;
838
233
        }
839
233
        break;
840
61
      case AArch64_SEL_ZPZZ_S:
841
61
        if (MI->csh->detail) {
842
61
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
843
61
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1S;
844
61
        }
845
61
        break;
846
212
      case AArch64_DUP_ZZI_B:
847
212
        if (MI->csh->detail) {
848
212
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
849
212
          if (MI->flat_insn->detail->arm64.op_count == 1) {
850
0
            arm64_op_addReg(MI, ARM64_REG_B0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
851
212
          } else {
852
212
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
853
212
          }
854
212
        }
855
212
        break;
856
749
      case AArch64_DUP_ZZI_D:
857
749
        if (MI->csh->detail) {
858
749
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
859
749
          if (MI->flat_insn->detail->arm64.op_count == 1) {
860
0
            arm64_op_addReg(MI, ARM64_REG_D0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
861
749
          } else {
862
749
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
863
749
          }
864
749
        }
865
749
        break;
866
70
      case AArch64_DUP_ZZI_H:
867
70
        if (MI->csh->detail) {
868
70
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
869
70
          if (MI->flat_insn->detail->arm64.op_count == 1) {
870
0
            arm64_op_addReg(MI, ARM64_REG_H0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
871
70
          } else {
872
70
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
873
70
          }
874
70
        }
875
70
        break;
876
69
      case AArch64_DUP_ZZI_Q:
877
69
        if (MI->csh->detail) {
878
69
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1Q;
879
69
          if (MI->flat_insn->detail->arm64.op_count == 1) {
880
0
            arm64_op_addReg(MI, ARM64_REG_Q0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
881
69
          } else {
882
69
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1Q;
883
69
          }
884
69
         }
885
69
         break;
886
244
      case AArch64_DUP_ZZI_S:
887
244
        if (MI->csh->detail) {
888
244
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
889
244
          if (MI->flat_insn->detail->arm64.op_count == 1) {
890
0
            arm64_op_addReg(MI, ARM64_REG_S0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
891
244
          } else {
892
244
             MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
893
244
          }
894
244
        }
895
244
        break;
896
      // Hacky detail filling of SMSTART and SMSTOP alias'
897
150
      case AArch64_MSRpstatesvcrImm1:{
898
150
        if(MI->csh->detail){
899
150
          MI->flat_insn->detail->arm64.op_count = 2;
900
150
#ifndef CAPSTONE_DIET
901
150
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
902
150
          MI->ac_idx++;
903
150
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
904
150
          MI->ac_idx++;
905
150
#endif
906
150
          MI->flat_insn->detail->arm64.operands[0].type = ARM64_OP_SVCR;
907
150
          MI->flat_insn->detail->arm64.operands[0].sys = (unsigned)ARM64_SYSREG_SVCR;
908
150
          MI->flat_insn->detail->arm64.operands[0].svcr = lookupSVCRByEncoding(MCOperand_getImm(MCInst_getOperand(MI, 0)))->Encoding;
909
150
          MI->flat_insn->detail->arm64.operands[1].type = ARM64_OP_IMM;
910
150
          MI->flat_insn->detail->arm64.operands[1].imm = MCOperand_getImm(MCInst_getOperand(MI, 1));
911
150
        }
912
150
        break;
913
683
      }
914
56.9k
    }
915
335k
  } else {
916
335k
    printInstruction(MI, O);
917
335k
  }
918
392k
}
919
920
static bool printSysAlias(MCInst *MI, SStream *O)
921
7.44k
{
922
  // unsigned Opcode = MCInst_getOpcode(MI);
923
  //assert(Opcode == AArch64_SYSxt && "Invalid opcode for SYS alias!");
924
925
7.44k
  const char *Ins;
926
7.44k
  uint16_t Encoding;
927
7.44k
  bool NeedsReg;
928
7.44k
  char Name[64];
929
7.44k
  MCOperand *Op1 = MCInst_getOperand(MI, 0);
930
7.44k
  MCOperand *Cn = MCInst_getOperand(MI, 1);
931
7.44k
  MCOperand *Cm = MCInst_getOperand(MI, 2);
932
7.44k
  MCOperand *Op2 = MCInst_getOperand(MI, 3);
933
934
7.44k
  unsigned Op1Val = (unsigned)MCOperand_getImm(Op1);
935
7.44k
  unsigned CnVal = (unsigned)MCOperand_getImm(Cn);
936
7.44k
  unsigned CmVal = (unsigned)MCOperand_getImm(Cm);
937
7.44k
  unsigned Op2Val = (unsigned)MCOperand_getImm(Op2);
938
939
7.44k
  Encoding = Op2Val;
940
7.44k
  Encoding |= CmVal << 3;
941
7.44k
  Encoding |= CnVal << 7;
942
7.44k
  Encoding |= Op1Val << 11;
943
944
7.44k
  if (CnVal == 7) {
945
5.93k
    switch (CmVal) {
946
249
      default:
947
249
        return false;
948
949
      // IC aliases
950
607
      case 1: case 5: {
951
607
        const IC *IC = lookupICByEncoding(Encoding);
952
        // if (!IC || !IC->haveFeatures(STI.getFeatureBits()))
953
607
        if (!IC)
954
120
          return false;
955
956
487
        NeedsReg = IC->NeedsReg;
957
487
        Ins = "ic";
958
487
        strncpy(Name, IC->Name, sizeof(Name) - 1);
959
487
      }
960
0
      break;
961
962
      // DC aliases
963
3.77k
      case 4: case 6: case 10: case 11: case 12: case 14: {
964
3.77k
        const DC *DC = lookupDCByEncoding(Encoding);
965
        // if (!DC || !DC->haveFeatures(STI.getFeatureBits()))
966
3.77k
        if (!DC)
967
3.14k
          return false;
968
969
632
        NeedsReg = true;
970
632
        Ins = "dc";
971
632
        strncpy(Name, DC->Name, sizeof(Name) - 1);
972
632
      }
973
0
      break;
974
975
      // AT aliases
976
1.30k
      case 8: case 9: {
977
1.30k
        const AT *AT = lookupATByEncoding(Encoding);
978
        // if (!AT || !AT->haveFeatures(STI.getFeatureBits()))
979
1.30k
        if (!AT)
980
303
          return false;
981
982
1.00k
        NeedsReg = true;
983
1.00k
        Ins = "at";
984
1.00k
        strncpy(Name, AT->Name, sizeof(Name) - 1);
985
1.00k
      }
986
0
      break;
987
5.93k
    }
988
5.93k
  } else if (CnVal == 8) {
989
    // TLBI aliases
990
321
    const TLBI *TLBI = lookupTLBIByEncoding(Encoding);
991
    // if (!TLBI || !TLBI->haveFeatures(STI.getFeatureBits()))
992
321
    if (!TLBI)
993
90
      return false;
994
995
231
    NeedsReg = TLBI->NeedsReg;
996
231
    Ins = "tlbi";
997
231
    strncpy(Name, TLBI->Name, sizeof(Name) - 1);
998
231
  } else
999
1.18k
    return false;
1000
1001
2.35k
  SStream_concat(O, "%s\t%s", Ins, Name);
1002
1003
2.35k
  if (NeedsReg) {
1004
1.79k
    SStream_concat(O, ", %s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 4)), AArch64_NoRegAltName));
1005
1.79k
  }
1006
1007
2.35k
  MCInst_setOpcodePub(MI, AArch64_map_insn(Ins));
1008
1009
2.35k
  if (MI->csh->detail) {
1010
#if 0
1011
#ifndef CAPSTONE_DIET
1012
    uint8_t access;
1013
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1014
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1015
    MI->ac_idx++;
1016
#endif
1017
#endif
1018
2.35k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
1019
2.35k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = AArch64_map_sys_op(Name);
1020
2.35k
    MI->flat_insn->detail->arm64.op_count++;
1021
1022
2.35k
    if (NeedsReg) {
1023
1.79k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1024
1.79k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 4));
1025
1.79k
      MI->flat_insn->detail->arm64.op_count++;
1026
1.79k
    }
1027
2.35k
  }
1028
1029
2.35k
  return true;
1030
7.44k
}
1031
1032
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O)
1033
541k
{
1034
541k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1035
1036
541k
  if (MCOperand_isReg(Op)) {
1037
469k
    unsigned Reg = MCOperand_getReg(Op);
1038
1039
469k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1040
1041
469k
    if (MI->csh->detail) {
1042
469k
      if (MI->csh->doing_mem) {
1043
221k
        if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base == ARM64_REG_INVALID) {
1044
195k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = Reg;
1045
195k
        }
1046
26.4k
        else if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index == ARM64_REG_INVALID) {
1047
26.4k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = Reg;
1048
26.4k
        }
1049
248k
      } else if (MI->csh->doing_SME_Index) {
1050
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1051
9.33k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.base = Reg;
1052
238k
      } else {
1053
238k
#ifndef CAPSTONE_DIET
1054
238k
        uint8_t access;
1055
1056
238k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1057
238k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1058
238k
        MI->ac_idx++;
1059
238k
#endif
1060
238k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1061
238k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1062
238k
        MI->flat_insn->detail->arm64.op_count++;
1063
238k
      }
1064
469k
    }
1065
469k
  } else if (MCOperand_isImm(Op)) {
1066
71.6k
    int64_t imm = MCOperand_getImm(Op);
1067
1068
71.6k
    if (MI->Opcode == AArch64_ADR) {
1069
3.58k
      imm += MI->address;
1070
3.58k
      printUInt64Bang(O, imm);
1071
68.0k
    } else {
1072
68.0k
      if (MI->csh->doing_mem) {
1073
18.4k
        if (MI->csh->imm_unsigned) {
1074
0
          printUInt64Bang(O, imm);
1075
18.4k
        } else {
1076
18.4k
          printInt64Bang(O, imm);
1077
18.4k
        }
1078
18.4k
      } else
1079
49.6k
        printUInt64Bang(O, imm);
1080
68.0k
    }
1081
1082
71.6k
    if (MI->csh->detail) {
1083
71.6k
      if (MI->csh->doing_mem) {
1084
18.4k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)imm;
1085
53.2k
      } else if (MI->csh->doing_SME_Index) {
1086
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1087
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = (int32_t)imm; 
1088
53.2k
      } else {
1089
53.2k
#ifndef CAPSTONE_DIET
1090
53.2k
        uint8_t access;
1091
1092
53.2k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1093
53.2k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1094
53.2k
#endif
1095
53.2k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1096
53.2k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
1097
53.2k
        MI->flat_insn->detail->arm64.op_count++;
1098
53.2k
      }
1099
71.6k
    }
1100
71.6k
  }
1101
541k
}
1102
1103
static void printImm(MCInst *MI, unsigned OpNum, SStream *O)
1104
7.67k
{
1105
7.67k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1106
7.67k
  printUInt64Bang(O, MCOperand_getImm(Op));
1107
1108
7.67k
  if (MI->csh->detail) {
1109
7.67k
#ifndef CAPSTONE_DIET
1110
7.67k
    uint8_t access;
1111
7.67k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1112
7.67k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1113
7.67k
    MI->ac_idx++;
1114
7.67k
#endif
1115
7.67k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1116
7.67k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1117
7.67k
    MI->flat_insn->detail->arm64.op_count++;
1118
7.67k
  }
1119
7.67k
}
1120
1121
static void printImmHex(MCInst *MI, unsigned OpNum, SStream *O)
1122
98
{
1123
98
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1124
98
  printUInt64Bang(O, MCOperand_getImm(Op));
1125
1126
98
  if (MI->csh->detail) {
1127
98
#ifndef CAPSTONE_DIET
1128
98
    uint8_t access;
1129
98
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1130
98
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1131
98
    MI->ac_idx++;
1132
98
#endif
1133
98
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1134
98
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1135
98
    MI->flat_insn->detail->arm64.op_count++;
1136
98
  }
1137
98
}
1138
1139
2.02k
static void printSImm(MCInst *MI, unsigned OpNo, SStream *O, int Size) {
1140
2.02k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
1141
2.02k
  if (Size == 8)
1142
837
  printInt64Bang(O, (signed char) MCOperand_getImm(Op));
1143
1.18k
  else if (Size == 16)
1144
1.18k
  printInt64Bang(O, (signed short) MCOperand_getImm(Op));
1145
0
  else
1146
0
    printInt64Bang(O, MCOperand_getImm(Op));
1147
1148
2.02k
  if (MI->csh->detail) {
1149
2.02k
#ifndef CAPSTONE_DIET
1150
2.02k
    uint8_t access;
1151
2.02k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1152
2.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1153
2.02k
    MI->ac_idx++;
1154
2.02k
#endif
1155
2.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1156
2.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1157
2.02k
    MI->flat_insn->detail->arm64.op_count++;
1158
2.02k
  }
1159
2.02k
}
1160
1161
static void printPostIncOperand(MCInst *MI, unsigned OpNum, SStream *O,
1162
    unsigned Imm)
1163
39.3k
{
1164
39.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1165
1166
39.3k
  if (MCOperand_isReg(Op)) {
1167
39.3k
    unsigned Reg = MCOperand_getReg(Op);
1168
39.3k
    if (Reg == AArch64_XZR) {
1169
0
      printInt32Bang(O, Imm);
1170
1171
0
      if (MI->csh->detail) {
1172
0
#ifndef CAPSTONE_DIET
1173
0
        uint8_t access;
1174
1175
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1176
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1177
0
        MI->ac_idx++;
1178
0
#endif
1179
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1180
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Imm;
1181
0
        MI->flat_insn->detail->arm64.op_count++;
1182
0
      }
1183
39.3k
    } else {
1184
39.3k
      SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1185
1186
39.3k
      if (MI->csh->detail) {
1187
39.3k
#ifndef CAPSTONE_DIET
1188
39.3k
        uint8_t access;
1189
1190
39.3k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1191
39.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1192
39.3k
        MI->ac_idx++;
1193
39.3k
#endif
1194
39.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1195
39.3k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1196
39.3k
        MI->flat_insn->detail->arm64.op_count++;
1197
39.3k
      }
1198
39.3k
    }
1199
39.3k
  }
1200
  //llvm_unreachable("unknown operand kind in printPostIncOperand64");
1201
39.3k
}
1202
1203
static void printVRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1204
71.0k
{
1205
71.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1206
  //assert(Op.isReg() && "Non-register vreg operand!");
1207
71.0k
  unsigned Reg = MCOperand_getReg(Op);
1208
1209
71.0k
  SStream_concat0(O, getRegisterName(Reg, AArch64_vreg));
1210
1211
71.0k
  if (MI->csh->detail) {
1212
71.0k
#ifndef CAPSTONE_DIET
1213
71.0k
    uint8_t access;
1214
71.0k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1215
71.0k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1216
71.0k
    MI->ac_idx++;
1217
71.0k
#endif
1218
71.0k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1219
71.0k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = AArch64_map_vregister(Reg);
1220
71.0k
    MI->flat_insn->detail->arm64.op_count++;
1221
71.0k
  }
1222
71.0k
}
1223
1224
static void printSysCROperand(MCInst *MI, unsigned OpNum, SStream *O)
1225
10.5k
{
1226
10.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1227
  //assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1228
10.5k
  SStream_concat(O, "c%u", MCOperand_getImm(Op));
1229
1230
10.5k
  if (MI->csh->detail) {
1231
10.5k
#ifndef CAPSTONE_DIET
1232
10.5k
    uint8_t access;
1233
1234
10.5k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1235
10.5k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1236
10.5k
    MI->ac_idx++;
1237
10.5k
#endif
1238
10.5k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_CIMM;
1239
10.5k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1240
10.5k
    MI->flat_insn->detail->arm64.op_count++;
1241
10.5k
  }
1242
10.5k
}
1243
1244
static void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1245
5.00k
{
1246
5.00k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1247
5.00k
  if (MCOperand_isImm(MO)) {
1248
5.00k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1249
    //assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1250
5.00k
    unsigned Shift = AArch64_AM_getShiftValue((int)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1)));
1251
1252
5.00k
    printInt32Bang(O, Val);
1253
1254
5.00k
    if (MI->csh->detail) {
1255
5.00k
#ifndef CAPSTONE_DIET
1256
5.00k
      uint8_t access;
1257
1258
5.00k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1259
5.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1260
5.00k
      MI->ac_idx++;
1261
5.00k
#endif
1262
5.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1263
5.00k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1264
5.00k
      MI->flat_insn->detail->arm64.op_count++;
1265
5.00k
    }
1266
1267
5.00k
    if (Shift != 0)
1268
2.04k
      printShifter(MI, OpNum + 1, O);
1269
5.00k
  }
1270
5.00k
}
1271
1272
static void printLogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
1273
5.08k
{
1274
5.08k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1275
1276
5.08k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 32);
1277
5.08k
  printUInt32Bang(O, (int)Val);
1278
1279
5.08k
  if (MI->csh->detail) {
1280
5.08k
#ifndef CAPSTONE_DIET
1281
5.08k
    uint8_t access;
1282
1283
5.08k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1284
5.08k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1285
5.08k
    MI->ac_idx++;
1286
5.08k
#endif
1287
5.08k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1288
5.08k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1289
5.08k
    MI->flat_insn->detail->arm64.op_count++;
1290
5.08k
  }
1291
5.08k
}
1292
1293
static void printLogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
1294
3.98k
{
1295
3.98k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1296
3.98k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 64);
1297
1298
3.98k
  switch(MI->flat_insn->id) {
1299
2.15k
    default:
1300
2.15k
      printInt64Bang(O, Val);
1301
2.15k
      break;
1302
1303
242
    case ARM64_INS_ORR:
1304
1.43k
    case ARM64_INS_AND:
1305
1.82k
    case ARM64_INS_EOR:
1306
1.82k
    case ARM64_INS_TST:
1307
      // do not print number in negative form
1308
1.82k
      if (Val >= 0 && Val <= HEX_THRESHOLD)
1309
77
        SStream_concat(O, "#%u", (int)Val);
1310
1.74k
      else
1311
1.74k
        SStream_concat(O, "#0x%"PRIx64, Val);
1312
1.82k
      break;
1313
3.98k
  }
1314
1315
3.98k
  if (MI->csh->detail) {
1316
3.98k
#ifndef CAPSTONE_DIET
1317
3.98k
    uint8_t access;
1318
1319
3.98k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1320
3.98k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1321
3.98k
    MI->ac_idx++;
1322
3.98k
#endif
1323
3.98k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1324
3.98k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int64_t)Val;
1325
3.98k
    MI->flat_insn->detail->arm64.op_count++;
1326
3.98k
  }
1327
3.98k
}
1328
1329
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1330
15.3k
{
1331
15.3k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1332
1333
  // LSL #0 should not be printed.
1334
15.3k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1335
8.86k
      AArch64_AM_getShiftValue(Val) == 0)
1336
1.99k
    return;
1337
1338
13.3k
  SStream_concat(O, ", %s ", AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)));
1339
13.3k
  printInt32BangDec(O, AArch64_AM_getShiftValue(Val));
1340
1341
13.3k
  if (MI->csh->detail) {
1342
13.3k
    arm64_shifter shifter = ARM64_SFT_INVALID;
1343
1344
13.3k
    switch(AArch64_AM_getShiftType(Val)) {
1345
0
      default:  // never reach
1346
6.86k
      case AArch64_AM_LSL:
1347
6.86k
        shifter = ARM64_SFT_LSL;
1348
6.86k
        break;
1349
1350
3.18k
      case AArch64_AM_LSR:
1351
3.18k
        shifter = ARM64_SFT_LSR;
1352
3.18k
        break;
1353
1354
1.54k
      case AArch64_AM_ASR:
1355
1.54k
        shifter = ARM64_SFT_ASR;
1356
1.54k
        break;
1357
1358
1.27k
      case AArch64_AM_ROR:
1359
1.27k
        shifter = ARM64_SFT_ROR;
1360
1.27k
        break;
1361
1362
441
      case AArch64_AM_MSL:
1363
441
        shifter = ARM64_SFT_MSL;
1364
441
        break;
1365
13.3k
    }
1366
1367
13.3k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = shifter;
1368
13.3k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = AArch64_AM_getShiftValue(Val);
1369
13.3k
  }
1370
13.3k
}
1371
1372
static void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1373
8.04k
{
1374
8.04k
  SStream_concat0(O, getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1375
1376
8.04k
  if (MI->csh->detail) {
1377
8.04k
#ifndef CAPSTONE_DIET
1378
8.04k
    uint8_t access;
1379
8.04k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1380
8.04k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1381
8.04k
    MI->ac_idx++;
1382
8.04k
#endif
1383
8.04k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1384
8.04k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1385
8.04k
    MI->flat_insn->detail->arm64.op_count++;
1386
8.04k
  }
1387
1388
8.04k
  printShifter(MI, OpNum + 1, O);
1389
8.04k
}
1390
1391
static void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1392
7.88k
{
1393
7.88k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1394
7.88k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1395
7.88k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1396
1397
  // If the destination or first source register operand is [W]SP, print
1398
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1399
  // all.
1400
7.88k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1401
4.86k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, 0));
1402
4.86k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, 1));
1403
1404
4.86k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1405
1.65k
          ExtType == AArch64_AM_UXTX) ||
1406
4.37k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1407
1.08k
         ExtType == AArch64_AM_UXTW)) {
1408
611
      if (ShiftVal != 0) {
1409
611
        SStream_concat0(O, ", lsl ");
1410
611
        printInt32Bang(O, ShiftVal);
1411
1412
611
        if (MI->csh->detail) {
1413
611
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1414
611
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1415
611
        }
1416
611
      }
1417
1418
611
      return;
1419
611
    }
1420
4.86k
  }
1421
1422
7.27k
  SStream_concat(O, ", %s", AArch64_AM_getShiftExtendName(ExtType));
1423
1424
7.27k
  if (MI->csh->detail) {
1425
7.27k
    arm64_extender ext = ARM64_EXT_INVALID;
1426
7.27k
    switch(ExtType) {
1427
0
      default:  // never reach
1428
1429
550
      case AArch64_AM_UXTB:
1430
550
        ext = ARM64_EXT_UXTB;
1431
550
        break;
1432
1433
590
      case AArch64_AM_UXTH:
1434
590
        ext = ARM64_EXT_UXTH;
1435
590
        break;
1436
1437
2.42k
      case AArch64_AM_UXTW:
1438
2.42k
        ext = ARM64_EXT_UXTW;
1439
2.42k
        break;
1440
1441
1.83k
      case AArch64_AM_UXTX:
1442
1.83k
        ext = ARM64_EXT_UXTX;
1443
1.83k
        break;
1444
1445
361
      case AArch64_AM_SXTB:
1446
361
        ext = ARM64_EXT_SXTB;
1447
361
        break;
1448
1449
882
      case AArch64_AM_SXTH:
1450
882
        ext = ARM64_EXT_SXTH;
1451
882
        break;
1452
1453
208
      case AArch64_AM_SXTW:
1454
208
        ext = ARM64_EXT_SXTW;
1455
208
        break;
1456
1457
426
      case AArch64_AM_SXTX:
1458
426
        ext = ARM64_EXT_SXTX;
1459
426
        break;
1460
7.27k
    }
1461
1462
7.27k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].ext = ext;
1463
7.27k
  }
1464
1465
7.27k
  if (ShiftVal != 0) {
1466
6.93k
    SStream_concat0(O, " ");
1467
6.93k
    printInt32Bang(O, ShiftVal);
1468
1469
6.93k
    if (MI->csh->detail) {
1470
6.93k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1471
6.93k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1472
6.93k
    }
1473
6.93k
  }
1474
7.27k
}
1475
1476
static void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1477
5.34k
{
1478
5.34k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1479
1480
5.34k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1481
1482
5.34k
  if (MI->csh->detail) {
1483
5.34k
#ifndef CAPSTONE_DIET
1484
5.34k
    uint8_t access;
1485
5.34k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1486
5.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1487
5.34k
    MI->ac_idx++;
1488
5.34k
#endif
1489
5.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1490
5.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1491
5.34k
    MI->flat_insn->detail->arm64.op_count++;
1492
5.34k
  }
1493
1494
5.34k
  printArithExtend(MI, OpNum + 1, O);
1495
5.34k
}
1496
1497
static void printMemExtendImpl(MCInst *MI, bool SignExtend, bool DoShift, unsigned Width,
1498
             char SrcRegKind, SStream *O)
1499
23.2k
{
1500
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1501
23.2k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1502
23.2k
  if (IsLSL) {
1503
8.97k
    SStream_concat0(O, "lsl");
1504
1505
8.97k
    if (MI->csh->detail) {
1506
8.97k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1507
8.97k
    }
1508
14.3k
  } else {
1509
14.3k
    SStream_concat(O, "%cxt%c", (SignExtend ? 's' : 'u'), SrcRegKind);
1510
1511
14.3k
    if (MI->csh->detail) {
1512
14.3k
      if (!SignExtend) {
1513
6.80k
        switch(SrcRegKind) {
1514
0
          default: break;
1515
0
          case 'b':
1516
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTB;
1517
0
               break;
1518
0
          case 'h':
1519
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTH;
1520
0
               break;
1521
6.80k
          case 'w':
1522
6.80k
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTW;
1523
6.80k
               break;
1524
6.80k
        }
1525
7.52k
      } else {
1526
7.52k
          switch(SrcRegKind) {
1527
0
            default: break;
1528
0
            case 'b':
1529
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTB;
1530
0
              break;
1531
0
            case 'h':
1532
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTH;
1533
0
              break;
1534
6.07k
            case 'w':
1535
6.07k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTW;
1536
6.07k
              break;
1537
1.44k
            case 'x':
1538
1.44k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTX;
1539
1.44k
              break;
1540
7.52k
          }
1541
7.52k
      }
1542
14.3k
    }
1543
14.3k
  }
1544
1545
23.2k
  if (DoShift || IsLSL) {
1546
17.1k
    SStream_concat(O, " #%u", Log2_32(Width / 8));
1547
1548
17.1k
    if (MI->csh->detail) {
1549
17.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1550
17.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.value = Log2_32(Width / 8);
1551
17.1k
    }
1552
17.1k
  }
1553
23.2k
}
1554
1555
static void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, unsigned Width)
1556
5.81k
{
1557
5.81k
  unsigned SignExtend = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1558
5.81k
  unsigned DoShift = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
1559
1560
5.81k
  printMemExtendImpl(MI, SignExtend, DoShift, Width, SrcRegKind, O);
1561
5.81k
}
1562
1563
static void printRegWithShiftExtend(MCInst *MI, unsigned OpNum, SStream *O,
1564
            bool SignExtend, int ExtWidth,
1565
            char SrcRegKind, char Suffix)
1566
22.6k
{
1567
22.6k
  bool DoShift;
1568
1569
22.6k
  printOperand(MI, OpNum, O);
1570
1571
22.6k
  if (Suffix == 's' || Suffix == 'd')
1572
13.4k
    SStream_concat(O, ".%c", Suffix);
1573
1574
22.6k
  DoShift = ExtWidth != 8;
1575
22.6k
  if (SignExtend || DoShift || SrcRegKind == 'w') {
1576
17.4k
    SStream_concat0(O, ", ");
1577
17.4k
    printMemExtendImpl(MI, SignExtend, DoShift, ExtWidth, SrcRegKind, O);
1578
17.4k
  }
1579
22.6k
}
1580
1581
static void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1582
3.09k
{
1583
3.09k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1584
3.09k
  SStream_concat0(O, getCondCodeName(CC));
1585
1586
3.09k
  if (MI->csh->detail)
1587
3.09k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(CC + 1);
1588
3.09k
}
1589
1590
static void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1591
2.67k
{
1592
2.67k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1593
2.67k
  SStream_concat0(O, getCondCodeName(getInvertedCondCode(CC)));
1594
1595
2.67k
  if (MI->csh->detail) {
1596
2.67k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(getInvertedCondCode(CC) + 1);
1597
2.67k
  }
1598
2.67k
}
1599
1600
static void printImmScale(MCInst *MI, unsigned OpNum, SStream *O, int Scale)
1601
26.6k
{
1602
26.6k
  int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1603
1604
26.6k
  printInt64Bang(O, val);
1605
1606
26.6k
  if (MI->csh->detail) {
1607
26.6k
    if (MI->csh->doing_mem) {
1608
21.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1609
21.0k
    } else {
1610
5.53k
#ifndef CAPSTONE_DIET
1611
5.53k
      uint8_t access;
1612
1613
5.53k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1614
5.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1615
5.53k
      MI->ac_idx++;
1616
5.53k
#endif
1617
5.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1618
5.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = val;
1619
5.53k
      MI->flat_insn->detail->arm64.op_count++;
1620
5.53k
    }
1621
26.6k
  }
1622
26.6k
}
1623
1624
static void printUImm12Offset(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale)
1625
11.0k
{
1626
11.0k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1627
1628
11.0k
  if (MCOperand_isImm(MO)) {
1629
11.0k
    int64_t val = Scale * MCOperand_getImm(MO);
1630
11.0k
    printInt64Bang(O, val);
1631
1632
11.0k
    if (MI->csh->detail) {
1633
11.0k
      if (MI->csh->doing_mem) {
1634
11.0k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1635
11.0k
      } else {
1636
0
#ifndef CAPSTONE_DIET
1637
0
        uint8_t access;
1638
1639
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1640
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1641
0
        MI->ac_idx++;
1642
0
#endif
1643
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1644
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int)val;
1645
0
        MI->flat_insn->detail->arm64.op_count++;
1646
0
      }
1647
11.0k
    }
1648
11.0k
  }
1649
11.0k
}
1650
1651
#if 0
1652
static void printAMIndexedWB(MCInst *MI, unsigned OpNum, SStream *O, unsigned int Scale)
1653
{
1654
  MCOperand *MO = MCInst_getOperand(MI, OpNum + 1);
1655
1656
  SStream_concat(O, "[%s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1657
1658
  if (MCOperand_isImm(MO)) {
1659
    int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1660
    printInt64Bang(O, val);
1661
  // } else {
1662
  //   // assert(MO1.isExpr() && "Unexpected operand type!");
1663
  //   SStream_concat0(O, ", ");
1664
  //   MO1.getExpr()->print(O, &MAI);
1665
  }
1666
1667
  SStream_concat0(O, "]");
1668
}
1669
#endif
1670
1671
// IsSVEPrefetch = false
1672
static void printPrefetchOp(MCInst *MI, unsigned OpNum, SStream *O, bool IsSVEPrefetch)
1673
9.83k
{
1674
9.83k
  unsigned prfop = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1675
1676
9.83k
  if (IsSVEPrefetch) {
1677
8.03k
    const SVEPRFM *PRFM = lookupSVEPRFMByEncoding(prfop);
1678
8.03k
    if (PRFM)
1679
7.24k
      SStream_concat0(O, PRFM->Name);
1680
1681
8.03k
    return;
1682
8.03k
  } else {
1683
1.79k
    const PRFM *PRFM = lookupPRFMByEncoding(prfop);
1684
1.79k
    if (PRFM)
1685
1.04k
      SStream_concat0(O, PRFM->Name);
1686
1687
1.79k
    return;
1688
1.79k
  }
1689
1690
  // FIXME: set OpcodePub?
1691
1692
0
  printInt32Bang(O, prfop);
1693
1694
0
  if (MI->csh->detail) {
1695
0
#ifndef CAPSTONE_DIET
1696
0
    uint8_t access;
1697
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1698
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1699
0
    MI->ac_idx++;
1700
0
#endif
1701
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1702
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = prfop;
1703
0
    MI->flat_insn->detail->arm64.op_count++;
1704
0
  }
1705
0
}
1706
1707
static void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1708
741
{
1709
741
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1710
741
  unsigned int psbhintop = MCOperand_getImm(Op);
1711
1712
741
  const PSB *PSB = lookupPSBByEncoding(psbhintop);
1713
741
  if (PSB)
1714
741
    SStream_concat0(O, PSB->Name);
1715
0
  else
1716
0
    printUInt32Bang(O, psbhintop);
1717
741
}
1718
1719
388
static void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) {
1720
388
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, OpNum)) ^ 32;
1721
1722
388
  const BTI *BTI = lookupBTIByEncoding(btihintop);
1723
388
  if (BTI)
1724
388
  SStream_concat0(O, BTI->Name);
1725
0
  else
1726
0
  printUInt32Bang(O, btihintop);
1727
388
}
1728
1729
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1730
2.17k
{
1731
2.17k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1732
2.17k
  float FPImm = MCOperand_isFPImm(MO) ? MCOperand_getFPImm(MO) : AArch64_AM_getFPImmFloat((int)MCOperand_getImm(MO));
1733
1734
  // 8 decimal places are enough to perfectly represent permitted floats.
1735
#if defined(_KERNEL_MODE)
1736
  // Issue #681: Windows kernel does not support formatting float point
1737
  SStream_concat0(O, "#<float_point_unsupported>");
1738
#else
1739
2.17k
  SStream_concat(O, "#%.8f", FPImm);
1740
2.17k
#endif
1741
1742
2.17k
  if (MI->csh->detail) {
1743
2.17k
#ifndef CAPSTONE_DIET
1744
2.17k
    uint8_t access;
1745
1746
2.17k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1747
2.17k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1748
2.17k
    MI->ac_idx++;
1749
2.17k
#endif
1750
2.17k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_FP;
1751
2.17k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].fp = FPImm;
1752
2.17k
    MI->flat_insn->detail->arm64.op_count++;
1753
2.17k
  }
1754
2.17k
}
1755
1756
//static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1)
1757
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride)
1758
262k
{
1759
524k
  while (Stride--) {
1760
262k
    if (Reg >= AArch64_Q0 && Reg <= AArch64_Q30) // AArch64_Q0 .. AArch64_Q30
1761
221k
      Reg += 1;
1762
41.1k
    else if (Reg == AArch64_Q31) // Vector lists can wrap around.
1763
10.0k
      Reg = AArch64_Q0;
1764
31.0k
    else if (Reg >= AArch64_Z0 && Reg <= AArch64_Z30) // AArch64_Z0 .. AArch64_Z30
1765
29.8k
      Reg += 1;
1766
1.21k
    else if (Reg == AArch64_Z31) // Vector lists can wrap around.
1767
1.21k
      Reg = AArch64_Z0;
1768
262k
  }
1769
1770
262k
  return Reg;
1771
262k
}
1772
1773
static void printGPRSeqPairsClassOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned int size)
1774
6.21k
{
1775
  // static_assert(size == 64 || size == 32,
1776
  //    "Template parameter must be either 32 or 64");
1777
6.21k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1778
6.21k
  unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1779
6.21k
  unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1780
6.21k
  unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1781
6.21k
  unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1782
1783
6.21k
  SStream_concat(O, "%s, %s", getRegisterName(Even, AArch64_NoRegAltName),
1784
6.21k
      getRegisterName(Odd, AArch64_NoRegAltName));
1785
1786
6.21k
  if (MI->csh->detail) {
1787
6.21k
#ifndef CAPSTONE_DIET
1788
6.21k
    uint8_t access;
1789
1790
6.21k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1791
6.21k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1792
6.21k
    MI->ac_idx++;
1793
6.21k
#endif
1794
1795
6.21k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1796
6.21k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Even;
1797
6.21k
    MI->flat_insn->detail->arm64.op_count++;
1798
1799
6.21k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1800
6.21k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Odd;
1801
6.21k
    MI->flat_insn->detail->arm64.op_count++;
1802
6.21k
  }
1803
6.21k
}
1804
1805
static void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1806
    char *LayoutSuffix, MCRegisterInfo *MRI, arm64_vas vas)
1807
109k
{
1808
1.61M
#define GETREGCLASS_CONTAIN0(_class, _reg) MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, _class), _reg)
1809
109k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1810
109k
  unsigned NumRegs = 1, FirstReg, i;
1811
1812
109k
  SStream_concat0(O, "{");
1813
1814
  // Work out how many registers there are in the list (if there is an actual
1815
  // list).
1816
109k
  if (GETREGCLASS_CONTAIN0(AArch64_DDRegClassID , Reg) ||
1817
105k
      GETREGCLASS_CONTAIN0(AArch64_ZPR2RegClassID, Reg) ||
1818
103k
      GETREGCLASS_CONTAIN0(AArch64_QQRegClassID, Reg))
1819
22.8k
    NumRegs = 2;
1820
87.0k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDRegClassID, Reg) ||
1821
81.4k
      GETREGCLASS_CONTAIN0(AArch64_ZPR3RegClassID, Reg) ||
1822
79.4k
      GETREGCLASS_CONTAIN0(AArch64_QQQRegClassID, Reg))
1823
28.7k
    NumRegs = 3;
1824
58.2k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDDRegClassID, Reg) ||
1825
54.0k
      GETREGCLASS_CONTAIN0(AArch64_ZPR4RegClassID, Reg) ||
1826
52.4k
      GETREGCLASS_CONTAIN0(AArch64_QQQQRegClassID, Reg))
1827
24.0k
    NumRegs = 4;
1828
1829
  // Now forget about the list and find out what the first register is.
1830
109k
  if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_dsub0)))
1831
14.1k
    Reg = FirstReg;
1832
95.6k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_qsub0)))
1833
55.9k
    Reg = FirstReg;
1834
39.7k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_zsub0)))
1835
5.57k
    Reg = FirstReg;
1836
1837
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1838
  // printing (otherwise getRegisterName fails).
1839
109k
  if (GETREGCLASS_CONTAIN0(AArch64_FPR64RegClassID, Reg)) {
1840
17.3k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(MRI, AArch64_FPR128RegClassID);
1841
17.3k
    Reg = MCRegisterInfo_getMatchingSuperReg(MRI, Reg, AArch64_dsub, FPR128RC);
1842
17.3k
  }
1843
1844
372k
  for (i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg, 1)) {
1845
262k
    bool isZReg = GETREGCLASS_CONTAIN0(AArch64_ZPRRegClassID, Reg);
1846
262k
    if (isZReg)
1847
31.0k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), LayoutSuffix);
1848
231k
    else
1849
231k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_vreg), LayoutSuffix);
1850
1851
262k
    if (MI->csh->detail) {
1852
262k
#ifndef CAPSTONE_DIET
1853
262k
      uint8_t access;
1854
1855
262k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1856
262k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1857
262k
      MI->ac_idx++;
1858
262k
#endif
1859
262k
      unsigned regForDetail = isZReg ? Reg : AArch64_map_vregister(Reg);
1860
262k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1861
262k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = regForDetail;
1862
262k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].vas = vas;
1863
262k
      MI->flat_insn->detail->arm64.op_count++;
1864
262k
    }
1865
1866
262k
    if (i + 1 != NumRegs)
1867
152k
      SStream_concat0(O, ", ");
1868
262k
  }
1869
1870
109k
  SStream_concat0(O, "}");
1871
109k
}
1872
1873
static void printTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O, unsigned NumLanes, char LaneKind)
1874
109k
{
1875
109k
  char Suffix[32];
1876
109k
  arm64_vas vas = 0;
1877
1878
109k
  if (NumLanes) {
1879
42.5k
    cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, LaneKind);
1880
1881
42.5k
    switch(LaneKind) {
1882
0
      default: break;
1883
12.0k
      case 'b':
1884
12.0k
        switch(NumLanes) {
1885
0
          default: break;
1886
0
          case 1:
1887
0
               vas = ARM64_VAS_1B;
1888
0
               break;
1889
0
          case 4:
1890
0
               vas = ARM64_VAS_4B;
1891
0
               break;
1892
5.14k
          case 8:
1893
5.14k
               vas = ARM64_VAS_8B;
1894
5.14k
               break;
1895
6.92k
          case 16:
1896
6.92k
               vas = ARM64_VAS_16B;
1897
6.92k
               break;
1898
12.0k
        }
1899
12.0k
        break;
1900
12.0k
      case 'h':
1901
11.2k
        switch(NumLanes) {
1902
0
          default: break;
1903
0
          case 1:
1904
0
               vas = ARM64_VAS_1H;
1905
0
               break;
1906
0
          case 2:
1907
0
               vas = ARM64_VAS_2H;
1908
0
               break;
1909
4.32k
          case 4:
1910
4.32k
               vas = ARM64_VAS_4H;
1911
4.32k
               break;
1912
6.91k
          case 8:
1913
6.91k
               vas = ARM64_VAS_8H;
1914
6.91k
               break;
1915
11.2k
        }
1916
11.2k
        break;
1917
11.5k
      case 's':
1918
11.5k
        switch(NumLanes) {
1919
0
          default: break;
1920
0
          case 1:
1921
0
               vas = ARM64_VAS_1S;
1922
0
               break;
1923
4.01k
          case 2:
1924
4.01k
               vas = ARM64_VAS_2S;
1925
4.01k
               break;
1926
7.55k
          case 4:
1927
7.55k
               vas = ARM64_VAS_4S;
1928
7.55k
               break;
1929
11.5k
        }
1930
11.5k
        break;
1931
11.5k
      case 'd':
1932
7.65k
        switch(NumLanes) {
1933
0
          default: break;
1934
3.81k
          case 1:
1935
3.81k
               vas = ARM64_VAS_1D;
1936
3.81k
               break;
1937
3.83k
          case 2:
1938
3.83k
               vas = ARM64_VAS_2D;
1939
3.83k
               break;
1940
7.65k
        }
1941
7.65k
        break;
1942
7.65k
      case 'q':
1943
0
        switch(NumLanes) {
1944
0
          default: break;
1945
0
          case 1:
1946
0
               vas = ARM64_VAS_1Q;
1947
0
               break;
1948
0
        }
1949
0
        break;
1950
42.5k
    }
1951
67.2k
  } else {
1952
67.2k
    cs_snprintf(Suffix, sizeof(Suffix), ".%c", LaneKind);
1953
1954
67.2k
    switch(LaneKind) {
1955
0
      default: break;
1956
15.1k
      case 'b':
1957
15.1k
           vas = ARM64_VAS_1B;
1958
15.1k
           break;
1959
11.4k
      case 'h':
1960
11.4k
           vas = ARM64_VAS_1H;
1961
11.4k
           break;
1962
21.5k
      case 's':
1963
21.5k
           vas = ARM64_VAS_1S;
1964
21.5k
           break;
1965
19.0k
      case 'd':
1966
19.0k
           vas = ARM64_VAS_1D;
1967
19.0k
           break;
1968
0
      case 'q':
1969
0
           vas = ARM64_VAS_1Q;
1970
0
           break;
1971
67.2k
    }
1972
67.2k
  }
1973
1974
109k
  printVectorList(MI, OpNum, O, Suffix, MI->MRI, vas);
1975
109k
}
1976
1977
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1978
62.6k
{
1979
62.6k
  SStream_concat0(O, "[");
1980
62.6k
  printInt32(O, (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)));
1981
62.6k
  SStream_concat0(O, "]");
1982
1983
62.6k
  if (MI->csh->detail) {
1984
62.6k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].vector_index = (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1985
62.6k
  }
1986
62.6k
}
1987
1988
static void printAlignedLabel(MCInst *MI, unsigned OpNum, SStream *O)
1989
14.5k
{
1990
14.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1991
1992
  // If the label has already been resolved to an immediate offset (say, when
1993
  // we're running the disassembler), just print the immediate.
1994
14.5k
  if (MCOperand_isImm(Op)) {
1995
14.5k
    uint64_t imm = (MCOperand_getImm(Op) * 4) + MI->address;
1996
14.5k
    printUInt64Bang(O, imm);
1997
1998
14.5k
    if (MI->csh->detail) {
1999
14.5k
#ifndef CAPSTONE_DIET
2000
14.5k
      uint8_t access;
2001
2002
14.5k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2003
14.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2004
14.5k
      MI->ac_idx++;
2005
14.5k
#endif
2006
14.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2007
14.5k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2008
14.5k
      MI->flat_insn->detail->arm64.op_count++;
2009
14.5k
    }
2010
14.5k
  }
2011
14.5k
}
2012
2013
static void printAdrpLabel(MCInst *MI, unsigned OpNum, SStream *O)
2014
1.53k
{
2015
1.53k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2016
2017
1.53k
  if (MCOperand_isImm(Op)) {
2018
    // ADRP sign extends a 21-bit offset, shifts it left by 12
2019
    // and adds it to the value of the PC with its bottom 12 bits cleared
2020
1.53k
    uint64_t imm = (MCOperand_getImm(Op) * 0x1000) + (MI->address & ~0xfff);
2021
1.53k
    printUInt64Bang(O, imm);
2022
2023
1.53k
    if (MI->csh->detail) {
2024
1.53k
#ifndef CAPSTONE_DIET
2025
1.53k
      uint8_t access;
2026
2027
1.53k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2028
1.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2029
1.53k
      MI->ac_idx++;
2030
1.53k
#endif
2031
1.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2032
1.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2033
1.53k
      MI->flat_insn->detail->arm64.op_count++;
2034
1.53k
    }
2035
1.53k
  }
2036
1.53k
}
2037
2038
static void printBarrierOption(MCInst *MI, unsigned OpNum, SStream *O)
2039
1.48k
{
2040
1.48k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2041
1.48k
  unsigned Opcode = MCInst_getOpcode(MI);
2042
1.48k
  const char *Name = NULL;
2043
2044
1.48k
  if (Opcode == AArch64_ISB) {
2045
69
    const ISB *ISB = lookupISBByEncoding(Val);
2046
69
    Name = ISB ? ISB->Name : NULL;
2047
1.41k
  } else if (Opcode == AArch64_TSB) {
2048
0
    const TSB *TSB = lookupTSBByEncoding(Val);
2049
0
    Name = TSB ? TSB->Name : NULL;
2050
1.41k
  } else {
2051
1.41k
    const DB *DB = lookupDBByEncoding(Val);
2052
1.41k
    Name = DB ? DB->Name : NULL;
2053
1.41k
  }
2054
2055
1.48k
  if (Name) {
2056
287
    SStream_concat0(O, Name);
2057
2058
287
    if (MI->csh->detail) {
2059
287
#ifndef CAPSTONE_DIET
2060
287
      uint8_t access;
2061
2062
287
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2063
287
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2064
287
      MI->ac_idx++;
2065
287
#endif
2066
287
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2067
287
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2068
287
      MI->flat_insn->detail->arm64.op_count++;
2069
287
    }
2070
1.19k
  } else {
2071
1.19k
    printUInt32Bang(O, Val);
2072
2073
1.19k
    if (MI->csh->detail) {
2074
1.19k
#ifndef CAPSTONE_DIET
2075
1.19k
      uint8_t access;
2076
2077
1.19k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2078
1.19k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2079
1.19k
      MI->ac_idx++;
2080
1.19k
#endif
2081
1.19k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2082
1.19k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2083
1.19k
      MI->flat_insn->detail->arm64.op_count++;
2084
1.19k
    }
2085
1.19k
  }
2086
1.48k
}
2087
2088
73
static void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) {
2089
73
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
2090
  // assert(MI->getOpcode() == AArch64::DSBnXS);
2091
2092
73
  const char *Name = NULL;
2093
73
  const DBnXS *DB = lookupDBnXSByEncoding(Val);
2094
73
  Name = DB ? DB->Name : NULL;
2095
2096
73
  if (Name) {
2097
73
    SStream_concat0(O, Name);
2098
2099
73
    if (MI->csh->detail) {
2100
73
#ifndef CAPSTONE_DIET
2101
73
      uint8_t access;
2102
2103
73
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2104
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2105
73
      MI->ac_idx++;
2106
73
#endif
2107
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2108
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2109
73
      MI->flat_insn->detail->arm64.op_count++;
2110
73
    }
2111
73
  }
2112
0
  else {
2113
0
    printUInt32Bang(O, Val);
2114
2115
0
    if (MI->csh->detail) {
2116
0
#ifndef CAPSTONE_DIET
2117
0
      uint8_t access;
2118
2119
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2120
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2121
0
      MI->ac_idx++;
2122
0
#endif
2123
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2124
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2125
0
      MI->flat_insn->detail->arm64.op_count++;
2126
0
    }
2127
0
  }
2128
73
}
2129
2130
static void printMRSSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2131
1.89k
{
2132
1.89k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2133
1.89k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2134
2135
  // Horrible hack for the one register that has identical encodings but
2136
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2137
  // going to get the wrong entry
2138
1.89k
  if (Val == ARM64_SYSREG_DBGDTRRX_EL0) {
2139
199
    SStream_concat0(O, "dbgdtrrx_el0");
2140
2141
199
    if (MI->csh->detail) {
2142
199
#ifndef CAPSTONE_DIET
2143
199
      uint8_t access;
2144
2145
199
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2146
199
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2147
199
      MI->ac_idx++;
2148
199
#endif
2149
2150
199
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2151
199
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2152
199
      MI->flat_insn->detail->arm64.op_count++;
2153
199
    }
2154
2155
199
    return;
2156
199
  }
2157
2158
  // Another hack for a register which has an alternative name which is not an alias,
2159
  // and is not in the Armv9-A documentation.
2160
1.69k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2161
73
    SStream_concat0(O, "ttbr0_el2");
2162
2163
73
    if (MI->csh->detail) {
2164
73
#ifndef CAPSTONE_DIET
2165
73
      uint8_t access;
2166
2167
73
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2168
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2169
73
      MI->ac_idx++;
2170
73
#endif
2171
2172
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2173
73
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2174
73
      MI->flat_insn->detail->arm64.op_count++;
2175
73
    }
2176
2177
73
    return;
2178
73
  }
2179
2180
  // if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
2181
1.62k
  if (Reg && Reg->Readable) {
2182
119
    SStream_concat0(O, Reg->Name);
2183
2184
119
    if (MI->csh->detail) {
2185
119
#ifndef CAPSTONE_DIET
2186
119
      uint8_t access;
2187
2188
119
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2189
119
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2190
119
      MI->ac_idx++;
2191
119
#endif
2192
2193
119
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2194
119
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2195
119
      MI->flat_insn->detail->arm64.op_count++;
2196
119
    }
2197
1.50k
  } else {
2198
1.50k
    char result[128];
2199
2200
1.50k
    AArch64SysReg_genericRegisterString(Val, result);
2201
1.50k
    SStream_concat0(O, result);
2202
2203
1.50k
    if (MI->csh->detail) {
2204
1.50k
#ifndef CAPSTONE_DIET
2205
1.50k
      uint8_t access;
2206
1.50k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2207
1.50k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2208
1.50k
      MI->ac_idx++;
2209
1.50k
#endif
2210
1.50k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2211
1.50k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2212
1.50k
      MI->flat_insn->detail->arm64.op_count++;
2213
1.50k
    }
2214
1.50k
  }
2215
1.62k
}
2216
2217
static void printMSRSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2218
4.82k
{
2219
4.82k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2220
4.82k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2221
2222
  // Horrible hack for the one register that has identical encodings but
2223
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2224
  // going to get the wrong entry
2225
4.82k
  if (Val == ARM64_SYSREG_DBGDTRTX_EL0) {
2226
38
    SStream_concat0(O, "dbgdtrtx_el0");
2227
2228
38
    if (MI->csh->detail) {
2229
38
#ifndef CAPSTONE_DIET
2230
38
      uint8_t access;
2231
2232
38
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2233
38
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2234
38
      MI->ac_idx++;
2235
38
#endif
2236
2237
38
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2238
38
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2239
38
      MI->flat_insn->detail->arm64.op_count++;
2240
38
    }
2241
2242
38
    return;
2243
38
  }
2244
2245
  // Another hack for a register which has an alternative name which is not an alias,
2246
  // and is not in the Armv9-A documentation.
2247
4.78k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2248
120
    SStream_concat0(O, "ttbr0_el2");
2249
2250
120
    if (MI->csh->detail) {
2251
120
#ifndef CAPSTONE_DIET
2252
120
      uint8_t access;
2253
2254
120
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2255
120
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2256
120
      MI->ac_idx++;
2257
120
#endif
2258
2259
120
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2260
120
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2261
120
      MI->flat_insn->detail->arm64.op_count++;
2262
120
    }
2263
2264
120
    return;
2265
120
  }
2266
2267
  // if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
2268
4.66k
  if (Reg && Reg->Writeable) {
2269
133
    SStream_concat0(O, Reg->Name);
2270
2271
133
    if (MI->csh->detail) {
2272
133
#ifndef CAPSTONE_DIET
2273
133
      uint8_t access;
2274
2275
133
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2276
133
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2277
133
      MI->ac_idx++;
2278
133
#endif
2279
2280
133
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2281
133
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2282
133
      MI->flat_insn->detail->arm64.op_count++;
2283
133
    }
2284
4.53k
  } else {
2285
4.53k
    char result[128];
2286
2287
4.53k
    AArch64SysReg_genericRegisterString(Val, result);
2288
4.53k
    SStream_concat0(O, result);
2289
2290
4.53k
    if (MI->csh->detail) {
2291
4.53k
#ifndef CAPSTONE_DIET
2292
4.53k
      uint8_t access;
2293
4.53k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2294
4.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2295
4.53k
      MI->ac_idx++;
2296
4.53k
#endif
2297
4.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2298
4.53k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2299
4.53k
      MI->flat_insn->detail->arm64.op_count++;
2300
4.53k
    }
2301
4.53k
  }
2302
4.66k
}
2303
2304
static void printSystemPStateField(MCInst *MI, unsigned OpNum, SStream *O)
2305
726
{
2306
726
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2307
2308
726
  const PState *PState = lookupPStateByEncoding(Val);
2309
2310
726
  if (PState) {
2311
726
    SStream_concat0(O, PState->Name);
2312
2313
726
    if (MI->csh->detail) {
2314
726
#ifndef CAPSTONE_DIET
2315
726
      uint8_t access;
2316
726
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2317
726
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2318
726
      MI->ac_idx++;
2319
726
#endif
2320
726
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_PSTATE;
2321
726
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].pstate = Val;
2322
726
      MI->flat_insn->detail->arm64.op_count++;
2323
726
    }
2324
726
  } else {
2325
0
    printUInt32Bang(O, Val);
2326
2327
0
    if (MI->csh->detail) {
2328
0
#ifndef CAPSTONE_DIET
2329
0
      unsigned char access;
2330
2331
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2332
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2333
0
      MI->ac_idx++;
2334
0
#endif
2335
2336
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2337
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2338
0
      MI->flat_insn->detail->arm64.op_count++;
2339
0
    }
2340
0
  }
2341
726
}
2342
2343
static void printSIMDType10Operand(MCInst *MI, unsigned OpNum, SStream *O)
2344
3.34k
{
2345
3.34k
  uint8_t RawVal = (uint8_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2346
3.34k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2347
2348
3.34k
  SStream_concat(O, "#%#016llx", Val);
2349
2350
3.34k
  if (MI->csh->detail) {
2351
3.34k
#ifndef CAPSTONE_DIET
2352
3.34k
    unsigned char access;
2353
2354
3.34k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2355
3.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2356
3.34k
    MI->ac_idx++;
2357
3.34k
#endif
2358
3.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2359
3.34k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2360
3.34k
    MI->flat_insn->detail->arm64.op_count++;
2361
3.34k
  }
2362
3.34k
}
2363
2364
static void printComplexRotationOp(MCInst *MI, unsigned OpNum, SStream *O, int64_t Angle, int64_t Remainder)
2365
3.53k
{
2366
3.53k
  unsigned int Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2367
3.53k
  printInt64Bang(O, (Val * Angle) + Remainder);
2368
3.53k
  op_addImm(MI, (Val * Angle) + Remainder);
2369
3.53k
}
2370
2371
static void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
2372
0
{
2373
0
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2374
    // assert(MCOperand_isImm(MO) && "Unexpected operand type!");
2375
0
    unsigned svcrop = MCOperand_getImm(MO);
2376
0
  const SVCR *svcr = lookupSVCRByEncoding(svcrop);
2377
    // assert(svcr && "Unexpected SVCR operand!");
2378
0
  SStream_concat0(O, svcr->Name);
2379
2380
0
  if (MI->csh->detail) {
2381
0
#ifndef CAPSTONE_DIET
2382
0
    uint8_t access;
2383
2384
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2385
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2386
0
    MI->ac_idx++;
2387
0
#endif
2388
2389
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SVCR;
2390
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = (unsigned)ARM64_SYSREG_SVCR;
2391
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].svcr = svcr->Encoding;
2392
0
    MI->flat_insn->detail->arm64.op_count++;
2393
0
  }
2394
0
}
2395
2396
static void printMatrix(MCInst *MI, unsigned OpNum, SStream *O, int EltSize)
2397
223
{
2398
223
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2399
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2400
223
  unsigned Reg = MCOperand_getReg(RegOp);
2401
2402
223
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2403
223
  const char *sizeStr = "";
2404
223
    switch (EltSize) {
2405
223
    case 0:
2406
223
    sizeStr = "";
2407
223
      break;
2408
0
    case 8:
2409
0
      sizeStr = ".b";
2410
0
      break;
2411
0
    case 16:
2412
0
      sizeStr = ".h";
2413
0
      break;
2414
0
    case 32:
2415
0
      sizeStr = ".s";
2416
0
      break;
2417
0
    case 64:
2418
0
      sizeStr = ".d";
2419
0
      break;
2420
0
    case 128:
2421
0
      sizeStr = ".q";
2422
0
      break;
2423
0
    default:
2424
0
    break;
2425
    //   llvm_unreachable("Unsupported element size");
2426
223
    }
2427
223
  SStream_concat0(O, sizeStr);
2428
2429
223
  if (MI->csh->detail) {
2430
223
#ifndef CAPSTONE_DIET
2431
223
    uint8_t access;
2432
2433
223
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2434
223
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2435
223
    MI->ac_idx++;
2436
223
#endif
2437
2438
223
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2439
223
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2440
223
    MI->flat_insn->detail->arm64.op_count++;
2441
223
  }
2442
223
}
2443
2444
static void printMatrixIndex(MCInst *MI, unsigned OpNum, SStream *O)
2445
9.33k
{
2446
9.33k
  int64_t imm = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2447
9.33k
  printInt64(O, imm);
2448
2449
9.33k
  if (MI->csh->detail) {
2450
9.33k
    if (MI->csh->doing_SME_Index) {
2451
      // Access op_count-1 as We want to add info to previous operand, not create a new one
2452
9.33k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = imm;
2453
9.33k
    }
2454
9.33k
  }
2455
9.33k
}
2456
2457
static void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
2458
1.87k
{
2459
1.87k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2460
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2461
1.87k
  unsigned Reg = MCOperand_getReg(RegOp);
2462
1.87k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2463
2464
1.87k
  if (MI->csh->detail) {
2465
1.87k
#ifndef CAPSTONE_DIET
2466
1.87k
    uint8_t access;
2467
2468
1.87k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2469
1.87k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2470
1.87k
    MI->ac_idx++;
2471
1.87k
#endif
2472
2473
1.87k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2474
1.87k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2475
1.87k
    MI->flat_insn->detail->arm64.op_count++;
2476
1.87k
  }
2477
1.87k
}
2478
2479
static void printMatrixTileVector(MCInst *MI, unsigned OpNum, SStream *O, bool IsVertical)
2480
8.43k
{
2481
8.43k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2482
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2483
8.43k
  unsigned Reg = MCOperand_getReg(RegOp);
2484
8.43k
#ifndef CAPSTONE_DIET
2485
8.43k
  const char *RegName = getRegisterName(Reg, AArch64_NoRegAltName);
2486
2487
8.43k
  const size_t strLn = strlen(RegName);
2488
  // +2 for extra chars, + 1 for null char \0
2489
8.43k
  char *RegNameNew = cs_mem_malloc(sizeof(char) * (strLn + 2 + 1));
2490
8.43k
  int index = 0, i;
2491
67.6k
  for (i = 0; i < (strLn + 2); i++){
2492
59.1k
    if(RegName[i] != '.'){
2493
50.7k
      RegNameNew[index] = RegName[i];
2494
50.7k
      index++;
2495
50.7k
    }
2496
8.43k
    else{
2497
8.43k
      RegNameNew[index] = IsVertical ? 'v' : 'h';
2498
8.43k
      RegNameNew[index + 1] = '.';
2499
8.43k
      index += 2;
2500
8.43k
    }
2501
59.1k
  }
2502
8.43k
  SStream_concat0(O, RegNameNew);
2503
8.43k
#endif
2504
2505
8.43k
  if (MI->csh->detail) {
2506
8.43k
#ifndef CAPSTONE_DIET
2507
8.43k
    uint8_t access;
2508
2509
8.43k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2510
8.43k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2511
8.43k
    MI->ac_idx++;
2512
8.43k
#endif
2513
2514
8.43k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2515
8.43k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2516
8.43k
    MI->flat_insn->detail->arm64.op_count++;
2517
8.43k
  }
2518
8.43k
#ifndef CAPSTONE_DIET
2519
8.43k
  cs_mem_free(RegNameNew);
2520
8.43k
#endif
2521
8.43k
}
2522
2523
static const unsigned MatrixZADRegisterTable[] = {
2524
  AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
2525
  AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7
2526
};
2527
2528
638
static void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O){
2529
638
  unsigned MaxRegs = 8;
2530
638
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2531
2532
638
  unsigned NumRegs = 0, I;
2533
5.74k
  for (I = 0; I < MaxRegs; ++I)
2534
5.10k
    if ((RegMask & (1 << I)) != 0)
2535
1.44k
      ++NumRegs;
2536
2537
638
  SStream_concat0(O, "{");
2538
638
  unsigned Printed = 0, J;
2539
5.74k
  for (J = 0; J < MaxRegs; ++J) {
2540
5.10k
    unsigned Reg = RegMask & (1 << J);
2541
5.10k
    if (Reg == 0)
2542
3.66k
      continue;
2543
1.44k
    SStream_concat0(O, getRegisterName(MatrixZADRegisterTable[J], AArch64_NoRegAltName));
2544
2545
1.44k
    if (MI->csh->detail) {
2546
1.44k
#ifndef CAPSTONE_DIET
2547
1.44k
      uint8_t access;
2548
2549
1.44k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2550
1.44k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2551
1.44k
      MI->ac_idx++;
2552
1.44k
#endif
2553
2554
1.44k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2555
1.44k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MatrixZADRegisterTable[J];
2556
1.44k
      MI->flat_insn->detail->arm64.op_count++;
2557
1.44k
    }
2558
2559
1.44k
    if (Printed + 1 != NumRegs)
2560
808
      SStream_concat0(O, ", ");
2561
1.44k
    ++Printed;
2562
1.44k
  }
2563
638
  SStream_concat0(O, "}");
2564
638
}
2565
2566
static void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2567
3.49k
{
2568
3.49k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2569
2570
3.49k
  const SVEPREDPAT *Pat = lookupSVEPREDPATByEncoding(Val);
2571
3.49k
  if (Pat)
2572
1.98k
    SStream_concat0(O, Pat->Name);
2573
1.51k
  else
2574
1.51k
    printUInt32Bang(O, Val);
2575
3.49k
}
2576
2577
// default suffix = 0
2578
static void printSVERegOp(MCInst *MI, unsigned OpNum, SStream *O, char suffix)
2579
177k
{
2580
177k
  unsigned int Reg;
2581
2582
#if 0
2583
  switch (suffix) {
2584
    case 0:
2585
    case 'b':
2586
    case 'h':
2587
    case 's':
2588
    case 'd':
2589
    case 'q':
2590
      break;
2591
    default:
2592
      // llvm_unreachable("Invalid kind specifier.");
2593
  }
2594
#endif
2595
2596
177k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2597
2598
177k
  if (MI->csh->detail) {
2599
177k
#ifndef CAPSTONE_DIET
2600
177k
      uint8_t access;
2601
2602
177k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2603
177k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2604
177k
      MI->ac_idx++;
2605
177k
#endif
2606
177k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2607
177k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2608
177k
    MI->flat_insn->detail->arm64.op_count++;
2609
177k
  }
2610
2611
177k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2612
2613
177k
  if (suffix != '\0')
2614
113k
    SStream_concat(O, ".%c", suffix);
2615
177k
}
2616
2617
static void printImmSVE16(int16_t Val, SStream *O)
2618
2.34k
{
2619
2.34k
  printUInt32Bang(O, Val);
2620
2.34k
}
2621
2622
static void printImmSVE32(int32_t Val, SStream *O)
2623
1.69k
{
2624
1.69k
  printUInt32Bang(O, Val);
2625
1.69k
}
2626
2627
static void printImmSVE64(int64_t Val, SStream *O)
2628
2.00k
{
2629
2.00k
  printUInt64Bang(O, Val);
2630
2.00k
}
2631
2632
static void printImm8OptLsl32(MCInst *MI, unsigned OpNum, SStream *O)
2633
2.01k
{
2634
2.01k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2635
2.01k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2636
2.01k
  uint32_t Val;
2637
2638
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2639
  //  "Unexepected shift type!");
2640
2641
  // #0 lsl #8 is never pretty printed
2642
2.01k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2643
328
    printUInt32Bang(O, UnscaledVal);
2644
328
    printShifter(MI, OpNum + 1, O);
2645
328
    return;
2646
328
  }
2647
2648
1.69k
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2649
1.69k
  printImmSVE32(Val, O);
2650
1.69k
}
2651
2652
static void printImm8OptLsl64(MCInst *MI, unsigned OpNum, SStream *O)
2653
1.13k
{
2654
1.13k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2655
1.13k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2656
1.13k
  uint64_t Val;
2657
2658
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2659
  //  "Unexepected shift type!");
2660
2661
  // #0 lsl #8 is never pretty printed
2662
1.13k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2663
458
    printUInt32Bang(O, UnscaledVal);
2664
458
    printShifter(MI, OpNum + 1, O);
2665
458
    return;
2666
458
  }
2667
2668
674
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2669
674
  printImmSVE64(Val, O);
2670
674
}
2671
2672
static void printSVELogicalImm16(MCInst *MI, unsigned OpNum, SStream *O)
2673
1.75k
{
2674
1.75k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2675
1.75k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2676
2677
  // Prefer the default format for 16bit values, hex otherwise.
2678
1.75k
  printImmSVE16(PrintVal, O);
2679
1.75k
}
2680
2681
static void printSVELogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
2682
1.39k
{
2683
1.39k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2684
1.39k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2685
2686
  // Prefer the default format for 16bit values, hex otherwise.
2687
1.39k
  if ((uint16_t)PrintVal == (uint32_t)PrintVal)
2688
588
    printImmSVE16(PrintVal, O);
2689
807
  else
2690
807
    printUInt64Bang(O, PrintVal);
2691
1.39k
}
2692
2693
static void printSVELogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
2694
1.33k
{
2695
1.33k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2696
1.33k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2697
2698
1.33k
  printImmSVE64(PrintVal, O);
2699
1.33k
}
2700
2701
static void printZPRasFPR(MCInst *MI, unsigned OpNum, SStream *O, int Width)
2702
2.22k
{
2703
2.22k
  unsigned int Base, Reg;
2704
2705
2.22k
  switch (Width) {
2706
0
    default: // llvm_unreachable("Unsupported width");
2707
368
    case 8:   Base = AArch64_B0; break;
2708
234
    case 16:  Base = AArch64_H0; break;
2709
635
    case 32:  Base = AArch64_S0; break;
2710
916
    case 64:  Base = AArch64_D0; break;
2711
69
    case 128: Base = AArch64_Q0; break;
2712
2.22k
  }
2713
2714
2.22k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) - AArch64_Z0 + Base;
2715
2716
2.22k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2717
2718
2.22k
  if (MI->csh->detail) {
2719
2.22k
#ifndef CAPSTONE_DIET
2720
2.22k
    uint8_t access;
2721
2722
2.22k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2723
2.22k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2724
2.22k
    MI->ac_idx++;
2725
2.22k
#endif
2726
2.22k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2727
2.22k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2728
2.22k
    MI->flat_insn->detail->arm64.op_count++;
2729
2.22k
  }
2730
2.22k
}
2731
2732
static void printExactFPImm(MCInst *MI, unsigned OpNum, SStream *O, unsigned ImmIs0, unsigned ImmIs1)
2733
765
{
2734
765
  const ExactFPImm *Imm0Desc = lookupExactFPImmByEnum(ImmIs0);
2735
765
  const ExactFPImm *Imm1Desc = lookupExactFPImmByEnum(ImmIs1);
2736
765
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2737
2738
765
  SStream_concat0(O, Val ? Imm1Desc->Repr : Imm0Desc->Repr);
2739
765
}
2740
2741
static void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2742
3.01k
{
2743
3.01k
  unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2744
2745
3.01k
  SStream_concat0(O, getRegisterName(getWRegFromXReg(Reg), AArch64_NoRegAltName));
2746
3.01k
}
2747
2748
static void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) 
2749
876
{
2750
876
    unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2751
2752
876
    SStream_concat0(O, getRegisterName(MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0), AArch64_NoRegAltName));
2753
876
}
2754
2755
#define PRINT_ALIAS_INSTR
2756
#include "AArch64GenAsmWriter.inc"
2757
#include "AArch64GenRegisterName.inc"
2758
2759
void AArch64_post_printer(csh handle, cs_insn *flat_insn, char *insn_asm, MCInst *mci)
2760
404k
{
2761
404k
  if (((cs_struct *)handle)->detail != CS_OPT_ON)
2762
0
    return;
2763
2764
404k
  if (mci->csh->detail) {
2765
404k
    unsigned opcode = MCInst_getOpcode(mci);
2766
2767
404k
    switch (opcode) {
2768
327k
      default:
2769
327k
        break;
2770
327k
      case AArch64_LD1Fourv16b_POST:
2771
470
      case AArch64_LD1Fourv1d_POST:
2772
742
      case AArch64_LD1Fourv2d_POST:
2773
855
      case AArch64_LD1Fourv2s_POST:
2774
1.08k
      case AArch64_LD1Fourv4h_POST:
2775
1.92k
      case AArch64_LD1Fourv4s_POST:
2776
2.29k
      case AArch64_LD1Fourv8b_POST:
2777
2.93k
      case AArch64_LD1Fourv8h_POST:
2778
3.06k
      case AArch64_LD1Onev16b_POST:
2779
3.16k
      case AArch64_LD1Onev1d_POST:
2780
3.20k
      case AArch64_LD1Onev2d_POST:
2781
3.42k
      case AArch64_LD1Onev2s_POST:
2782
3.54k
      case AArch64_LD1Onev4h_POST:
2783
3.71k
      case AArch64_LD1Onev4s_POST:
2784
3.90k
      case AArch64_LD1Onev8b_POST:
2785
4.29k
      case AArch64_LD1Onev8h_POST:
2786
4.47k
      case AArch64_LD1Rv16b_POST:
2787
5.18k
      case AArch64_LD1Rv1d_POST:
2788
5.38k
      case AArch64_LD1Rv2d_POST:
2789
5.48k
      case AArch64_LD1Rv2s_POST:
2790
5.55k
      case AArch64_LD1Rv4h_POST:
2791
5.80k
      case AArch64_LD1Rv4s_POST:
2792
6.78k
      case AArch64_LD1Rv8b_POST:
2793
6.85k
      case AArch64_LD1Rv8h_POST:
2794
7.40k
      case AArch64_LD1Threev16b_POST:
2795
8.37k
      case AArch64_LD1Threev1d_POST:
2796
8.50k
      case AArch64_LD1Threev2d_POST:
2797
8.96k
      case AArch64_LD1Threev2s_POST:
2798
9.02k
      case AArch64_LD1Threev4h_POST:
2799
10.1k
      case AArch64_LD1Threev4s_POST:
2800
10.2k
      case AArch64_LD1Threev8b_POST:
2801
10.6k
      case AArch64_LD1Threev8h_POST:
2802
10.8k
      case AArch64_LD1Twov16b_POST:
2803
11.2k
      case AArch64_LD1Twov1d_POST:
2804
11.7k
      case AArch64_LD1Twov2d_POST:
2805
12.7k
      case AArch64_LD1Twov2s_POST:
2806
12.9k
      case AArch64_LD1Twov4h_POST:
2807
13.2k
      case AArch64_LD1Twov4s_POST:
2808
13.8k
      case AArch64_LD1Twov8b_POST:
2809
14.2k
      case AArch64_LD1Twov8h_POST:
2810
14.6k
      case AArch64_LD1i16_POST:
2811
16.5k
      case AArch64_LD1i32_POST:
2812
17.4k
      case AArch64_LD1i64_POST:
2813
18.4k
      case AArch64_LD1i8_POST:
2814
18.5k
      case AArch64_LD2Rv16b_POST:
2815
18.8k
      case AArch64_LD2Rv1d_POST:
2816
18.9k
      case AArch64_LD2Rv2d_POST:
2817
19.0k
      case AArch64_LD2Rv2s_POST:
2818
19.1k
      case AArch64_LD2Rv4h_POST:
2819
19.3k
      case AArch64_LD2Rv4s_POST:
2820
19.4k
      case AArch64_LD2Rv8b_POST:
2821
19.4k
      case AArch64_LD2Rv8h_POST:
2822
19.9k
      case AArch64_LD2Twov16b_POST:
2823
20.2k
      case AArch64_LD2Twov2d_POST:
2824
20.3k
      case AArch64_LD2Twov2s_POST:
2825
20.7k
      case AArch64_LD2Twov4h_POST:
2826
20.8k
      case AArch64_LD2Twov4s_POST:
2827
20.9k
      case AArch64_LD2Twov8b_POST:
2828
21.1k
      case AArch64_LD2Twov8h_POST:
2829
21.3k
      case AArch64_LD2i16_POST:
2830
22.2k
      case AArch64_LD2i32_POST:
2831
23.2k
      case AArch64_LD2i64_POST:
2832
24.0k
      case AArch64_LD2i8_POST:
2833
24.0k
      case AArch64_LD3Rv16b_POST:
2834
24.1k
      case AArch64_LD3Rv1d_POST:
2835
24.4k
      case AArch64_LD3Rv2d_POST:
2836
24.4k
      case AArch64_LD3Rv2s_POST:
2837
24.5k
      case AArch64_LD3Rv4h_POST:
2838
24.8k
      case AArch64_LD3Rv4s_POST:
2839
24.9k
      case AArch64_LD3Rv8b_POST:
2840
25.4k
      case AArch64_LD3Rv8h_POST:
2841
25.5k
      case AArch64_LD3Threev16b_POST:
2842
26.5k
      case AArch64_LD3Threev2d_POST:
2843
26.6k
      case AArch64_LD3Threev2s_POST:
2844
27.0k
      case AArch64_LD3Threev4h_POST:
2845
27.1k
      case AArch64_LD3Threev4s_POST:
2846
27.2k
      case AArch64_LD3Threev8b_POST:
2847
27.7k
      case AArch64_LD3Threev8h_POST:
2848
28.7k
      case AArch64_LD3i16_POST:
2849
29.9k
      case AArch64_LD3i32_POST:
2850
31.6k
      case AArch64_LD3i64_POST:
2851
32.2k
      case AArch64_LD3i8_POST:
2852
32.3k
      case AArch64_LD4Fourv16b_POST:
2853
32.4k
      case AArch64_LD4Fourv2d_POST:
2854
32.5k
      case AArch64_LD4Fourv2s_POST:
2855
32.6k
      case AArch64_LD4Fourv4h_POST:
2856
33.1k
      case AArch64_LD4Fourv4s_POST:
2857
33.3k
      case AArch64_LD4Fourv8b_POST:
2858
33.7k
      case AArch64_LD4Fourv8h_POST:
2859
33.7k
      case AArch64_LD4Rv16b_POST:
2860
33.9k
      case AArch64_LD4Rv1d_POST:
2861
34.0k
      case AArch64_LD4Rv2d_POST:
2862
34.4k
      case AArch64_LD4Rv2s_POST:
2863
34.5k
      case AArch64_LD4Rv4h_POST:
2864
35.0k
      case AArch64_LD4Rv4s_POST:
2865
35.1k
      case AArch64_LD4Rv8b_POST:
2866
35.5k
      case AArch64_LD4Rv8h_POST:
2867
35.7k
      case AArch64_LD4i16_POST:
2868
36.3k
      case AArch64_LD4i32_POST:
2869
36.7k
      case AArch64_LD4i64_POST:
2870
37.4k
      case AArch64_LD4i8_POST:
2871
37.5k
      case AArch64_LDRBBpost:
2872
37.6k
      case AArch64_LDRBpost:
2873
37.8k
      case AArch64_LDRDpost:
2874
37.9k
      case AArch64_LDRHHpost:
2875
38.0k
      case AArch64_LDRHpost:
2876
38.2k
      case AArch64_LDRQpost:
2877
38.3k
      case AArch64_LDPDpost:
2878
38.3k
      case AArch64_LDPQpost:
2879
38.5k
      case AArch64_LDPSWpost:
2880
38.6k
      case AArch64_LDPSpost:
2881
39.5k
      case AArch64_LDPWpost:
2882
39.9k
      case AArch64_LDPXpost:
2883
40.2k
      case AArch64_ST1Fourv16b_POST:
2884
40.3k
      case AArch64_ST1Fourv1d_POST:
2885
40.6k
      case AArch64_ST1Fourv2d_POST:
2886
40.7k
      case AArch64_ST1Fourv2s_POST:
2887
40.9k
      case AArch64_ST1Fourv4h_POST:
2888
41.0k
      case AArch64_ST1Fourv4s_POST:
2889
41.2k
      case AArch64_ST1Fourv8b_POST:
2890
42.4k
      case AArch64_ST1Fourv8h_POST:
2891
42.4k
      case AArch64_ST1Onev16b_POST:
2892
42.6k
      case AArch64_ST1Onev1d_POST:
2893
42.7k
      case AArch64_ST1Onev2d_POST:
2894
42.8k
      case AArch64_ST1Onev2s_POST:
2895
42.9k
      case AArch64_ST1Onev4h_POST:
2896
42.9k
      case AArch64_ST1Onev4s_POST:
2897
43.0k
      case AArch64_ST1Onev8b_POST:
2898
43.1k
      case AArch64_ST1Onev8h_POST:
2899
43.2k
      case AArch64_ST1Threev16b_POST:
2900
43.4k
      case AArch64_ST1Threev1d_POST:
2901
43.4k
      case AArch64_ST1Threev2d_POST:
2902
43.6k
      case AArch64_ST1Threev2s_POST:
2903
44.6k
      case AArch64_ST1Threev4h_POST:
2904
44.7k
      case AArch64_ST1Threev4s_POST:
2905
45.8k
      case AArch64_ST1Threev8b_POST:
2906
45.9k
      case AArch64_ST1Threev8h_POST:
2907
46.0k
      case AArch64_ST1Twov16b_POST:
2908
46.0k
      case AArch64_ST1Twov1d_POST:
2909
46.1k
      case AArch64_ST1Twov2d_POST:
2910
46.2k
      case AArch64_ST1Twov2s_POST:
2911
46.4k
      case AArch64_ST1Twov4h_POST:
2912
46.4k
      case AArch64_ST1Twov4s_POST:
2913
46.5k
      case AArch64_ST1Twov8b_POST:
2914
46.6k
      case AArch64_ST1Twov8h_POST:
2915
47.0k
      case AArch64_ST1i16_POST:
2916
47.2k
      case AArch64_ST1i32_POST:
2917
48.0k
      case AArch64_ST1i64_POST:
2918
48.5k
      case AArch64_ST1i8_POST:
2919
48.5k
      case AArch64_ST2GPostIndex:
2920
49.2k
      case AArch64_ST2Twov16b_POST:
2921
49.2k
      case AArch64_ST2Twov2d_POST:
2922
49.3k
      case AArch64_ST2Twov2s_POST:
2923
49.4k
      case AArch64_ST2Twov4h_POST:
2924
49.8k
      case AArch64_ST2Twov4s_POST:
2925
49.9k
      case AArch64_ST2Twov8b_POST:
2926
50.3k
      case AArch64_ST2Twov8h_POST:
2927
50.8k
      case AArch64_ST2i16_POST:
2928
51.1k
      case AArch64_ST2i32_POST:
2929
51.2k
      case AArch64_ST2i64_POST:
2930
52.0k
      case AArch64_ST2i8_POST:
2931
52.1k
      case AArch64_ST3Threev16b_POST:
2932
52.2k
      case AArch64_ST3Threev2d_POST:
2933
52.6k
      case AArch64_ST3Threev2s_POST:
2934
52.7k
      case AArch64_ST3Threev4h_POST:
2935
53.0k
      case AArch64_ST3Threev4s_POST:
2936
53.1k
      case AArch64_ST3Threev8b_POST:
2937
53.1k
      case AArch64_ST3Threev8h_POST:
2938
54.1k
      case AArch64_ST3i16_POST:
2939
54.9k
      case AArch64_ST3i32_POST:
2940
55.0k
      case AArch64_ST3i64_POST:
2941
55.4k
      case AArch64_ST3i8_POST:
2942
56.5k
      case AArch64_ST4Fourv16b_POST:
2943
56.6k
      case AArch64_ST4Fourv2d_POST:
2944
56.7k
      case AArch64_ST4Fourv2s_POST:
2945
56.8k
      case AArch64_ST4Fourv4h_POST:
2946
57.0k
      case AArch64_ST4Fourv4s_POST:
2947
57.1k
      case AArch64_ST4Fourv8b_POST:
2948
57.4k
      case AArch64_ST4Fourv8h_POST:
2949
57.5k
      case AArch64_ST4i16_POST:
2950
58.9k
      case AArch64_ST4i32_POST:
2951
59.1k
      case AArch64_ST4i64_POST:
2952
59.2k
      case AArch64_ST4i8_POST:
2953
59.6k
      case AArch64_STPDpost:
2954
59.8k
      case AArch64_STPQpost:
2955
60.2k
      case AArch64_STPSpost:
2956
61.0k
      case AArch64_STPWpost:
2957
62.1k
      case AArch64_STPXpost:
2958
62.3k
      case AArch64_STRBBpost:
2959
62.4k
      case AArch64_STRBpost:
2960
62.4k
      case AArch64_STRDpost:
2961
62.6k
      case AArch64_STRHHpost:
2962
62.8k
      case AArch64_STRHpost:
2963
63.0k
      case AArch64_STRQpost:
2964
63.1k
      case AArch64_STRSpost:
2965
63.2k
      case AArch64_STRWpost:
2966
63.3k
      case AArch64_STRXpost:
2967
63.4k
      case AArch64_STZ2GPostIndex:
2968
63.7k
      case AArch64_STZGPostIndex:
2969
63.8k
      case AArch64_STGPostIndex:
2970
63.8k
      case AArch64_STGPpost:
2971
63.9k
      case AArch64_LDRSBWpost:
2972
64.6k
      case AArch64_LDRSBXpost:
2973
65.0k
      case AArch64_LDRSHWpost:
2974
65.3k
      case AArch64_LDRSHXpost:
2975
65.4k
      case AArch64_LDRSWpost:
2976
65.4k
      case AArch64_LDRSpost:
2977
65.7k
      case AArch64_LDRWpost:
2978
65.9k
      case AArch64_LDRXpost:
2979
65.9k
        flat_insn->detail->arm64.writeback = true;
2980
65.9k
          flat_insn->detail->arm64.post_index = true;
2981
65.9k
        break;
2982
122
      case AArch64_LDRAAwriteback:
2983
545
      case AArch64_LDRABwriteback:
2984
863
      case AArch64_ST2GPreIndex:
2985
1.21k
      case AArch64_LDPDpre:
2986
1.33k
      case AArch64_LDPQpre:
2987
1.51k
      case AArch64_LDPSWpre:
2988
1.85k
      case AArch64_LDPSpre:
2989
2.03k
      case AArch64_LDPWpre:
2990
2.42k
      case AArch64_LDPXpre:
2991
2.86k
      case AArch64_LDRBBpre:
2992
2.96k
      case AArch64_LDRBpre:
2993
3.21k
      case AArch64_LDRDpre:
2994
3.48k
      case AArch64_LDRHHpre:
2995
3.61k
      case AArch64_LDRHpre:
2996
3.72k
      case AArch64_LDRQpre:
2997
3.87k
      case AArch64_LDRSBWpre:
2998
4.13k
      case AArch64_LDRSBXpre:
2999
4.64k
      case AArch64_LDRSHWpre:
3000
4.68k
      case AArch64_LDRSHXpre:
3001
4.75k
      case AArch64_LDRSWpre:
3002
4.97k
      case AArch64_LDRSpre:
3003
5.04k
      case AArch64_LDRWpre:
3004
5.15k
      case AArch64_LDRXpre:
3005
5.38k
      case AArch64_STGPreIndex:
3006
5.47k
      case AArch64_STPDpre:
3007
6.89k
      case AArch64_STPQpre:
3008
7.22k
      case AArch64_STPSpre:
3009
7.31k
      case AArch64_STPWpre:
3010
7.63k
      case AArch64_STPXpre:
3011
7.82k
      case AArch64_STRBBpre:
3012
8.44k
      case AArch64_STRBpre:
3013
8.66k
      case AArch64_STRDpre:
3014
8.86k
      case AArch64_STRHHpre:
3015
9.45k
      case AArch64_STRHpre:
3016
9.53k
      case AArch64_STRQpre:
3017
9.62k
      case AArch64_STRSpre:
3018
10.0k
      case AArch64_STRWpre:
3019
10.1k
      case AArch64_STRXpre:
3020
10.5k
      case AArch64_STZ2GPreIndex:
3021
11.0k
      case AArch64_STZGPreIndex:
3022
11.0k
      case AArch64_STGPpre:
3023
        flat_insn->detail->arm64.writeback = true;
3024
11.0k
        break;
3025
404k
    }
3026
404k
  }
3027
404k
}
3028
3029
#endif