Coverage Report

Created: 2026-01-09 06:55

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/AArch64/AArch64Disassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- AArch64Disassembler.cpp - Disassembler for AArch64 -----------------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
//
24
//===----------------------------------------------------------------------===//
25
26
#include <stdio.h>
27
#include <string.h>
28
#include <stdlib.h>
29
#include <capstone/platform.h>
30
31
#include "../../MCFixedLenDisassembler.h"
32
#include "../../MCInst.h"
33
#include "../../MCInstrDesc.h"
34
#include "../../MCRegisterInfo.h"
35
#include "../../LEB128.h"
36
#include "../../MCDisassembler.h"
37
#include "../../cs_priv.h"
38
#include "../../utils.h"
39
#include "AArch64AddressingModes.h"
40
#include "AArch64BaseInfo.h"
41
#include "AArch64DisassemblerExtension.h"
42
#include "AArch64Linkage.h"
43
#include "AArch64Mapping.h"
44
45
#define GET_INSTRINFO_MC_DESC
46
#include "AArch64GenInstrInfo.inc"
47
48
2.62k
#define CONCAT(a, b) CONCAT_(a, b)
49
2.62k
#define CONCAT_(a, b) a##_##b
50
51
#define DEBUG_TYPE "aarch64-disassembler"
52
53
// Pull DecodeStatus and its enum values into the global namespace.
54
55
// Forward declare these because the autogenerated code will reference them.
56
// Definitions are further down.
57
static DecodeStatus DecodeFPR128RegisterClass(MCInst *Inst, unsigned RegNo,
58
                uint64_t Address,
59
                const void *Decoder);
60
static DecodeStatus DecodeFPR128_loRegisterClass(MCInst *Inst, unsigned RegNo,
61
             uint64_t Address,
62
             const void *Decoder);
63
static DecodeStatus DecodeFPR128_0to7RegisterClass(MCInst *Inst, unsigned RegNo,
64
               uint64_t Address,
65
               const void *Decoder);
66
static DecodeStatus DecodeFPR64RegisterClass(MCInst *Inst, unsigned RegNo,
67
               uint64_t Address,
68
               const void *Decoder);
69
static DecodeStatus DecodeFPR32RegisterClass(MCInst *Inst, unsigned RegNo,
70
               uint64_t Address,
71
               const void *Decoder);
72
static DecodeStatus DecodeFPR16RegisterClass(MCInst *Inst, unsigned RegNo,
73
               uint64_t Address,
74
               const void *Decoder);
75
static DecodeStatus DecodeFPR8RegisterClass(MCInst *Inst, unsigned RegNo,
76
              uint64_t Address,
77
              const void *Decoder);
78
static DecodeStatus DecodeGPR64commonRegisterClass(MCInst *Inst, unsigned RegNo,
79
               uint64_t Address,
80
               const void *Decoder);
81
static DecodeStatus DecodeGPR64RegisterClass(MCInst *Inst, unsigned RegNo,
82
               uint64_t Address,
83
               const void *Decoder);
84
static DecodeStatus DecodeGPR64x8ClassRegisterClass(MCInst *Inst,
85
                unsigned RegNo,
86
                uint64_t Address,
87
                const void *Decoder);
88
static DecodeStatus DecodeGPR64spRegisterClass(MCInst *Inst, unsigned RegNo,
89
                 uint64_t Address,
90
                 const void *Decoder);
91
static DecodeStatus
92
DecodeMatrixIndexGPR32_8_11RegisterClass(MCInst *Inst, unsigned RegNo,
93
           uint64_t Address, const void *Decoder);
94
static DecodeStatus DecodeMatrixIndexGPR32_12_15RegisterClass(
95
  MCInst *Inst, unsigned RegNo, uint64_t Address, const void *Decoder);
96
static DecodeStatus DecodeGPR32RegisterClass(MCInst *Inst, unsigned RegNo,
97
               uint64_t Address,
98
               const void *Decoder);
99
static DecodeStatus DecodeGPR32spRegisterClass(MCInst *Inst, unsigned RegNo,
100
                 uint64_t Address,
101
                 const void *Decoder);
102
static DecodeStatus DecodeQQRegisterClass(MCInst *Inst, unsigned RegNo,
103
            uint64_t Address,
104
            const void *Decoder);
105
static DecodeStatus DecodeQQQRegisterClass(MCInst *Inst, unsigned RegNo,
106
             uint64_t Address,
107
             const void *Decoder);
108
static DecodeStatus DecodeQQQQRegisterClass(MCInst *Inst, unsigned RegNo,
109
              uint64_t Address,
110
              const void *Decoder);
111
static DecodeStatus DecodeDDRegisterClass(MCInst *Inst, unsigned RegNo,
112
            uint64_t Address,
113
            const void *Decoder);
114
static DecodeStatus DecodeDDDRegisterClass(MCInst *Inst, unsigned RegNo,
115
             uint64_t Address,
116
             const void *Decoder);
117
static DecodeStatus DecodeDDDDRegisterClass(MCInst *Inst, unsigned RegNo,
118
              uint64_t Address,
119
              const void *Decoder);
120
static DecodeStatus DecodeZPRRegisterClass(MCInst *Inst, unsigned RegNo,
121
             uint64_t Address,
122
             const void *Decoder);
123
static DecodeStatus DecodeZPR_4bRegisterClass(MCInst *Inst, unsigned RegNo,
124
                uint64_t Address,
125
                const void *Decoder);
126
static DecodeStatus DecodeZPR_3bRegisterClass(MCInst *Inst, unsigned RegNo,
127
                uint64_t Address,
128
                const void *Decoder);
129
static DecodeStatus DecodeZPR2RegisterClass(MCInst *Inst, unsigned RegNo,
130
              uint64_t Address,
131
              const void *Decoder);
132
static DecodeStatus DecodeZPR3RegisterClass(MCInst *Inst, unsigned RegNo,
133
              uint64_t Address,
134
              const void *Decoder);
135
static DecodeStatus DecodeZPR4RegisterClass(MCInst *Inst, unsigned RegNo,
136
              uint64_t Address,
137
              const void *Decoder);
138
static DecodeStatus DecodeZPR2Mul2RegisterClass(MCInst *Inst, unsigned RegNo,
139
            uint64_t Address,
140
            const void *Decoder);
141
static DecodeStatus DecodeZPR4Mul4RegisterClass(MCInst *Inst, unsigned RegNo,
142
            uint64_t Address,
143
            const void *Decoder);
144
static DecodeStatus DecodeZPR2StridedRegisterClass(MCInst *Inst, unsigned RegNo,
145
               uint64_t Address,
146
               const void *Decoder);
147
static DecodeStatus DecodeZPR4StridedRegisterClass(MCInst *Inst, unsigned RegNo,
148
               uint64_t Address,
149
               const void *Decoder);
150
#define DECLARE_DecodeMatrixTile(NumBitsForTile) \
151
  static DecodeStatus CONCAT(DecodeMatrixTile, NumBitsForTile)( \
152
    MCInst * Inst, unsigned RegNo, uint64_t Address, \
153
    const void *Decoder);
154
DECLARE_DecodeMatrixTile(2);
155
DECLARE_DecodeMatrixTile(1);
156
DECLARE_DecodeMatrixTile(3);
157
DECLARE_DecodeMatrixTile(4);
158
159
static DecodeStatus DecodeMatrixTileListRegisterClass(MCInst *Inst,
160
                  unsigned RegMask,
161
                  uint64_t Address,
162
                  const void *Decoder);
163
static DecodeStatus DecodePPRRegisterClass(MCInst *Inst, unsigned RegNo,
164
             uint64_t Address,
165
             const void *Decoder);
166
static DecodeStatus DecodePNRRegisterClass(MCInst *Inst, unsigned RegNo,
167
             uint64_t Address,
168
             const void *Decoder);
169
static DecodeStatus DecodePPR_3bRegisterClass(MCInst *Inst, unsigned RegNo,
170
                uint64_t Address,
171
                const void *Decoder);
172
static DecodeStatus DecodePNR_p8to15RegisterClass(MCInst *Inst, unsigned RegNo,
173
              uint64_t Address,
174
              const void *Decoder);
175
static DecodeStatus DecodePPR2RegisterClass(MCInst *Inst, unsigned RegNo,
176
              uint64_t Address,
177
              const void *Decoder);
178
static DecodeStatus DecodePPR2Mul2RegisterClass(MCInst *Inst, unsigned RegNo,
179
            uint64_t Address,
180
            const void *Decoder);
181
182
static DecodeStatus DecodeFixedPointScaleImm32(MCInst *Inst, unsigned Imm,
183
                 uint64_t Address,
184
                 const void *Decoder);
185
static DecodeStatus DecodeFixedPointScaleImm64(MCInst *Inst, unsigned Imm,
186
                 uint64_t Address,
187
                 const void *Decoder);
188
static DecodeStatus DecodePCRelLabel16(MCInst *Inst, unsigned Imm,
189
               uint64_t Address, const void *Decoder);
190
static DecodeStatus DecodePCRelLabel19(MCInst *Inst, unsigned Imm,
191
               uint64_t Address, const void *Decoder);
192
static DecodeStatus DecodeMemExtend(MCInst *Inst, unsigned Imm,
193
            uint64_t Address, const void *Decoder);
194
static DecodeStatus DecodeMRSSystemRegister(MCInst *Inst, unsigned Imm,
195
              uint64_t Address,
196
              const void *Decoder);
197
static DecodeStatus DecodeMSRSystemRegister(MCInst *Inst, unsigned Imm,
198
              uint64_t Address,
199
              const void *Decoder);
200
static DecodeStatus DecodeThreeAddrSRegInstruction(MCInst *Inst, uint32_t insn,
201
               uint64_t Address,
202
               const void *Decoder);
203
static DecodeStatus DecodeMoveImmInstruction(MCInst *Inst, uint32_t insn,
204
               uint64_t Address,
205
               const void *Decoder);
206
static DecodeStatus DecodeUnsignedLdStInstruction(MCInst *Inst, uint32_t insn,
207
              uint64_t Address,
208
              const void *Decoder);
209
static DecodeStatus DecodeSignedLdStInstruction(MCInst *Inst, uint32_t insn,
210
            uint64_t Address,
211
            const void *Decoder);
212
static DecodeStatus DecodeExclusiveLdStInstruction(MCInst *Inst, uint32_t insn,
213
               uint64_t Address,
214
               const void *Decoder);
215
static DecodeStatus DecodePairLdStInstruction(MCInst *Inst, uint32_t insn,
216
                uint64_t Address,
217
                const void *Decoder);
218
static DecodeStatus DecodeAuthLoadInstruction(MCInst *Inst, uint32_t insn,
219
                uint64_t Address,
220
                const void *Decoder);
221
static DecodeStatus DecodeAddSubERegInstruction(MCInst *Inst, uint32_t insn,
222
            uint64_t Address,
223
            const void *Decoder);
224
static DecodeStatus DecodeLogicalImmInstruction(MCInst *Inst, uint32_t insn,
225
            uint64_t Address,
226
            const void *Decoder);
227
static DecodeStatus DecodeModImmInstruction(MCInst *Inst, uint32_t insn,
228
              uint64_t Address,
229
              const void *Decoder);
230
static DecodeStatus DecodeModImmTiedInstruction(MCInst *Inst, uint32_t insn,
231
            uint64_t Address,
232
            const void *Decoder);
233
static DecodeStatus DecodeAdrInstruction(MCInst *Inst, uint32_t insn,
234
           uint64_t Address, const void *Decoder);
235
static DecodeStatus DecodeAddSubImmShift(MCInst *Inst, uint32_t insn,
236
           uint64_t Address, const void *Decoder);
237
static DecodeStatus DecodeUnconditionalBranch(MCInst *Inst, uint32_t insn,
238
                uint64_t Address,
239
                const void *Decoder);
240
static DecodeStatus DecodeSystemPStateImm0_15Instruction(MCInst *Inst,
241
               uint32_t insn,
242
               uint64_t Address,
243
               const void *Decoder);
244
static DecodeStatus DecodeSystemPStateImm0_1Instruction(MCInst *Inst,
245
              uint32_t insn,
246
              uint64_t Address,
247
              const void *Decoder);
248
static DecodeStatus DecodeTestAndBranch(MCInst *Inst, uint32_t insn,
249
          uint64_t Address, const void *Decoder);
250
251
static DecodeStatus DecodeFMOVLaneInstruction(MCInst *Inst, unsigned Insn,
252
                uint64_t Address,
253
                const void *Decoder);
254
static DecodeStatus DecodeVecShiftR64Imm(MCInst *Inst, unsigned Imm,
255
           uint64_t Addr, const void *Decoder);
256
static DecodeStatus DecodeVecShiftR64ImmNarrow(MCInst *Inst, unsigned Imm,
257
                 uint64_t Addr,
258
                 const void *Decoder);
259
static DecodeStatus DecodeVecShiftR32Imm(MCInst *Inst, unsigned Imm,
260
           uint64_t Addr, const void *Decoder);
261
static DecodeStatus DecodeVecShiftR32ImmNarrow(MCInst *Inst, unsigned Imm,
262
                 uint64_t Addr,
263
                 const void *Decoder);
264
static DecodeStatus DecodeVecShiftR16Imm(MCInst *Inst, unsigned Imm,
265
           uint64_t Addr, const void *Decoder);
266
static DecodeStatus DecodeVecShiftR16ImmNarrow(MCInst *Inst, unsigned Imm,
267
                 uint64_t Addr,
268
                 const void *Decoder);
269
static DecodeStatus DecodeVecShiftR8Imm(MCInst *Inst, unsigned Imm,
270
          uint64_t Addr, const void *Decoder);
271
static DecodeStatus DecodeVecShiftL64Imm(MCInst *Inst, unsigned Imm,
272
           uint64_t Addr, const void *Decoder);
273
static DecodeStatus DecodeVecShiftL32Imm(MCInst *Inst, unsigned Imm,
274
           uint64_t Addr, const void *Decoder);
275
static DecodeStatus DecodeVecShiftL16Imm(MCInst *Inst, unsigned Imm,
276
           uint64_t Addr, const void *Decoder);
277
static DecodeStatus DecodeVecShiftL8Imm(MCInst *Inst, unsigned Imm,
278
          uint64_t Addr, const void *Decoder);
279
static DecodeStatus DecodeWSeqPairsClassRegisterClass(MCInst *Inst,
280
                  unsigned RegNo,
281
                  uint64_t Addr,
282
                  const void *Decoder);
283
static DecodeStatus DecodeXSeqPairsClassRegisterClass(MCInst *Inst,
284
                  unsigned RegNo,
285
                  uint64_t Addr,
286
                  const void *Decoder);
287
static DecodeStatus DecodeSyspXzrInstruction(MCInst *Inst, uint32_t insn,
288
               uint64_t Addr,
289
               const void *Decoder);
290
static DecodeStatus DecodeSVELogicalImmInstruction(MCInst *Inst, uint32_t insn,
291
               uint64_t Address,
292
               const void *Decoder);
293
#define DECLARE_DecodeSImm(Bits) \
294
  static DecodeStatus CONCAT(DecodeSImm, Bits)(MCInst * Inst, \
295
                 uint64_t Imm, \
296
                 uint64_t Address, \
297
                 const void *Decoder);
298
DECLARE_DecodeSImm(4);
299
DECLARE_DecodeSImm(5);
300
DECLARE_DecodeSImm(6);
301
DECLARE_DecodeSImm(8);
302
DECLARE_DecodeSImm(9);
303
DECLARE_DecodeSImm(10);
304
305
#define DECLARE_DecodeImm8OptLsl(ElementWidth) \
306
  static DecodeStatus CONCAT(DecodeImm8OptLsl, ElementWidth)( \
307
    MCInst * Inst, unsigned Imm, uint64_t Addr, \
308
    const void *Decoder);
309
DECLARE_DecodeImm8OptLsl(8);
310
DECLARE_DecodeImm8OptLsl(16);
311
DECLARE_DecodeImm8OptLsl(32);
312
DECLARE_DecodeImm8OptLsl(64);
313
314
static DecodeStatus DecodeSVEIncDecImm(MCInst *Inst, unsigned Imm,
315
               uint64_t Addr, const void *Decoder);
316
static DecodeStatus DecodeSVCROp(MCInst *Inst, unsigned Imm, uint64_t Address,
317
         const void *Decoder);
318
static DecodeStatus DecodeCPYMemOpInstruction(MCInst *Inst, uint32_t insn,
319
                uint64_t Addr,
320
                const void *Decoder);
321
static DecodeStatus DecodeSETMemOpInstruction(MCInst *Inst, uint32_t insn,
322
                uint64_t Addr,
323
                const void *Decoder);
324
static DecodeStatus DecodePRFMRegInstruction(MCInst *Inst, uint32_t insn,
325
               uint64_t Address,
326
               const void *Decoder);
327
328
#include "AArch64GenDisassemblerTables.inc"
329
330
1.98M
#define Success MCDisassembler_Success
331
8.40k
#define Fail MCDisassembler_Fail
332
1.66k
#define SoftFail MCDisassembler_SoftFail
333
334
static DecodeStatus getInstruction(csh handle, const uint8_t *Bytes,
335
           size_t ByteLen, MCInst *MI, uint16_t *Size,
336
           uint64_t Address, void *Info)
337
338k
{
338
338k
  *Size = 0;
339
  // We want to read exactly 4 bytes of data.
340
338k
  if (ByteLen < 4)
341
4.12k
    return Fail;
342
334k
  *Size = 4;
343
344
  // Encoded as a small-endian 32-bit word in the stream.
345
334k
  uint32_t Insn = readBytes32(MI, Bytes);
346
347
334k
  const uint8_t *Tables[] = { DecoderTable32, DecoderTableFallback32 };
348
349
347k
  for (int i = 0; i < (sizeof(Tables) / sizeof(Tables[0])); ++i) {
350
344k
    void *Decoder = NULL;
351
344k
    DecodeStatus Result = decodeInstruction_4(Tables[i], MI, Insn,
352
344k
                Address, Decoder);
353
354
    // Table is indexed backwards
355
344k
    const MCInstrDesc Desc =
356
344k
      AArch64Descs.Insts[ARR_SIZE(AArch64Descs.Insts) - 1 -
357
344k
             MCInst_getOpcode(MI)];
358
359
    // For Scalable Matrix Extension (SME) instructions that have an
360
    // implicit operand for the accumulator (ZA) or implicit immediate zero
361
    // which isn't encoded, manually insert operand.
362
1.53M
    for (unsigned j = 0; j < Desc.NumOperands; j++) {
363
1.18M
      if (Desc.OpInfo[j].OperandType ==
364
1.18M
          MCOI_OPERAND_REGISTER) {
365
857k
        switch (Desc.OpInfo[j].RegClass) {
366
833k
        default:
367
833k
          break;
368
833k
        case AArch64_MPRRegClassID:
369
19.4k
          MCInst_insert0(MI, j,
370
19.4k
                   MCOperand_CreateReg1(
371
19.4k
                     MI, AArch64_ZA));
372
19.4k
          break;
373
3.52k
        case AArch64_MPR8RegClassID:
374
3.52k
          MCInst_insert0(MI, j,
375
3.52k
                   MCOperand_CreateReg1(
376
3.52k
                     MI,
377
3.52k
                     AArch64_ZAB0));
378
3.52k
          break;
379
1.20k
        case AArch64_ZTRRegClassID:
380
1.20k
          MCInst_insert0(MI, j,
381
1.20k
                   MCOperand_CreateReg1(
382
1.20k
                     MI,
383
1.20k
                     AArch64_ZT0));
384
1.20k
          break;
385
857k
        }
386
857k
      } else if (Desc.OpInfo[j].OperandType ==
387
329k
           AARCH64_OP_IMPLICIT_IMM_0) {
388
1.71k
        MCInst_insert0(MI, j,
389
1.71k
                 MCOperand_CreateImm1(MI, 0));
390
1.71k
      }
391
1.18M
    }
392
393
344k
    if (MCInst_getOpcode(MI) == AArch64_LDR_ZA ||
394
342k
        MCInst_getOpcode(MI) == AArch64_STR_ZA) {
395
      // Spill and fill instructions have a single immediate used for both
396
      // the vector select offset and optional memory offset. Replicate
397
      // the decoded immediate.
398
1.55k
      MCOperand *Imm4Op = MCInst_getOperand(MI, (2));
399
400
1.55k
      MCInst_addOperand2(MI, (Imm4Op));
401
1.55k
    }
402
403
344k
    if (Result != MCDisassembler_Fail)
404
331k
      return Result;
405
344k
  }
406
407
2.86k
  return MCDisassembler_Fail;
408
334k
}
409
410
DecodeStatus AArch64_LLVM_getInstruction(csh handle, const uint8_t *Bytes,
411
           size_t ByteLen, MCInst *MI,
412
           uint16_t *Size, uint64_t Address,
413
           void *Info)
414
338k
{
415
338k
  DecodeStatus Result = MCDisassembler_Fail;
416
338k
  Result =
417
338k
    getInstruction(handle, Bytes, ByteLen, MI, Size, Address, Info);
418
338k
  MCInst_handleWriteback(MI, AArch64Descs.Insts,
419
338k
             ARR_SIZE(AArch64Descs.Insts));
420
338k
  return Result;
421
338k
}
422
423
uint64_t suggestBytesToSkip(const uint8_t *Bytes, uint64_t Address)
424
0
{
425
  // AArch64 instructions are always 4 bytes wide, so there's no point
426
  // in skipping any smaller number of bytes if an instruction can't
427
  // be decoded.
428
0
  return 4;
429
0
}
430
431
static DecodeStatus DecodeFPR128RegisterClass(MCInst *Inst, unsigned RegNo,
432
                uint64_t Addr,
433
                const void *Decoder)
434
156k
{
435
156k
  if (RegNo > 31)
436
0
    return Fail;
437
438
156k
  unsigned Register = AArch64MCRegisterClasses[AArch64_FPR128RegClassID]
439
156k
            .RegsBegin[RegNo];
440
156k
  MCOperand_CreateReg0(Inst, (Register));
441
156k
  return Success;
442
156k
}
443
444
static DecodeStatus DecodeFPR128_loRegisterClass(MCInst *Inst, unsigned RegNo,
445
             uint64_t Addr,
446
             const void *Decoder)
447
3.37k
{
448
3.37k
  if (RegNo > 15)
449
0
    return Fail;
450
3.37k
  return DecodeFPR128RegisterClass(Inst, RegNo, Addr, Decoder);
451
3.37k
}
452
453
static DecodeStatus DecodeFPR128_0to7RegisterClass(MCInst *Inst, unsigned RegNo,
454
               uint64_t Addr,
455
               const void *Decoder)
456
136
{
457
136
  if (RegNo > 7)
458
0
    return Fail;
459
136
  return DecodeFPR128RegisterClass(Inst, RegNo, Addr, Decoder);
460
136
}
461
462
static DecodeStatus DecodeFPR64RegisterClass(MCInst *Inst, unsigned RegNo,
463
               uint64_t Addr, const void *Decoder)
464
104k
{
465
104k
  if (RegNo > 31)
466
0
    return Fail;
467
468
104k
  unsigned Register = AArch64MCRegisterClasses[AArch64_FPR64RegClassID]
469
104k
            .RegsBegin[RegNo];
470
104k
  MCOperand_CreateReg0(Inst, (Register));
471
104k
  return Success;
472
104k
}
473
474
static DecodeStatus DecodeFPR32RegisterClass(MCInst *Inst, unsigned RegNo,
475
               uint64_t Addr, const void *Decoder)
476
35.5k
{
477
35.5k
  if (RegNo > 31)
478
0
    return Fail;
479
480
35.5k
  unsigned Register = AArch64MCRegisterClasses[AArch64_FPR32RegClassID]
481
35.5k
            .RegsBegin[RegNo];
482
35.5k
  MCOperand_CreateReg0(Inst, (Register));
483
35.5k
  return Success;
484
35.5k
}
485
486
static DecodeStatus DecodeFPR16RegisterClass(MCInst *Inst, unsigned RegNo,
487
               uint64_t Addr, const void *Decoder)
488
18.5k
{
489
18.5k
  if (RegNo > 31)
490
0
    return Fail;
491
492
18.5k
  unsigned Register = AArch64MCRegisterClasses[AArch64_FPR16RegClassID]
493
18.5k
            .RegsBegin[RegNo];
494
18.5k
  MCOperand_CreateReg0(Inst, (Register));
495
18.5k
  return Success;
496
18.5k
}
497
498
static DecodeStatus DecodeFPR8RegisterClass(MCInst *Inst, unsigned RegNo,
499
              uint64_t Addr, const void *Decoder)
500
9.31k
{
501
9.31k
  if (RegNo > 31)
502
0
    return Fail;
503
504
9.31k
  unsigned Register = AArch64MCRegisterClasses[AArch64_FPR8RegClassID]
505
9.31k
            .RegsBegin[RegNo];
506
9.31k
  MCOperand_CreateReg0(Inst, (Register));
507
9.31k
  return Success;
508
9.31k
}
509
510
static DecodeStatus DecodeGPR64commonRegisterClass(MCInst *Inst, unsigned RegNo,
511
               uint64_t Addr,
512
               const void *Decoder)
513
9.79k
{
514
9.79k
  if (RegNo > 30)
515
24
    return Fail;
516
517
9.77k
  unsigned Register =
518
9.77k
    AArch64MCRegisterClasses[AArch64_GPR64commonRegClassID]
519
9.77k
      .RegsBegin[RegNo];
520
9.77k
  MCOperand_CreateReg0(Inst, (Register));
521
9.77k
  return Success;
522
9.79k
}
523
524
static DecodeStatus DecodeGPR64RegisterClass(MCInst *Inst, unsigned RegNo,
525
               uint64_t Addr, const void *Decoder)
526
344k
{
527
344k
  if (RegNo > 31)
528
0
    return Fail;
529
530
344k
  unsigned Register = AArch64MCRegisterClasses[AArch64_GPR64RegClassID]
531
344k
            .RegsBegin[RegNo];
532
344k
  MCOperand_CreateReg0(Inst, (Register));
533
344k
  return Success;
534
344k
}
535
536
static DecodeStatus DecodeGPR64x8ClassRegisterClass(MCInst *Inst,
537
                unsigned RegNo,
538
                uint64_t Address,
539
                const void *Decoder)
540
921
{
541
921
  if (RegNo > 22)
542
4
    return Fail;
543
917
  if (RegNo & 1)
544
5
    return Fail;
545
546
912
  unsigned Register =
547
912
    AArch64MCRegisterClasses[AArch64_GPR64x8ClassRegClassID]
548
912
      .RegsBegin[RegNo >> 1];
549
912
  MCOperand_CreateReg0(Inst, (Register));
550
912
  return Success;
551
917
}
552
553
static DecodeStatus DecodeGPR64spRegisterClass(MCInst *Inst, unsigned RegNo,
554
                 uint64_t Addr,
555
                 const void *Decoder)
556
159k
{
557
159k
  if (RegNo > 31)
558
0
    return Fail;
559
159k
  unsigned Register = AArch64MCRegisterClasses[AArch64_GPR64spRegClassID]
560
159k
            .RegsBegin[RegNo];
561
159k
  MCOperand_CreateReg0(Inst, (Register));
562
159k
  return Success;
563
159k
}
564
565
static DecodeStatus
566
DecodeMatrixIndexGPR32_8_11RegisterClass(MCInst *Inst, unsigned RegNo,
567
           uint64_t Addr, const void *Decoder)
568
9.44k
{
569
9.44k
  if (RegNo > 3)
570
0
    return Fail;
571
572
9.44k
  unsigned Register =
573
9.44k
    AArch64MCRegisterClasses[AArch64_MatrixIndexGPR32_8_11RegClassID]
574
9.44k
      .RegsBegin[RegNo];
575
9.44k
  MCOperand_CreateReg0(Inst, (Register));
576
9.44k
  return Success;
577
9.44k
}
578
579
static DecodeStatus
580
DecodeMatrixIndexGPR32_12_15RegisterClass(MCInst *Inst, unsigned RegNo,
581
            uint64_t Addr, const void *Decoder)
582
20.5k
{
583
20.5k
  if (RegNo > 3)
584
0
    return Fail;
585
586
20.5k
  unsigned Register =
587
20.5k
    AArch64MCRegisterClasses[AArch64_MatrixIndexGPR32_12_15RegClassID]
588
20.5k
      .RegsBegin[RegNo];
589
20.5k
  MCOperand_CreateReg0(Inst, (Register));
590
20.5k
  return Success;
591
20.5k
}
592
593
static DecodeStatus DecodeGPR32RegisterClass(MCInst *Inst, unsigned RegNo,
594
               uint64_t Addr, const void *Decoder)
595
164k
{
596
164k
  if (RegNo > 31)
597
0
    return Fail;
598
599
164k
  unsigned Register = AArch64MCRegisterClasses[AArch64_GPR32RegClassID]
600
164k
            .RegsBegin[RegNo];
601
164k
  MCOperand_CreateReg0(Inst, (Register));
602
164k
  return Success;
603
164k
}
604
605
static DecodeStatus DecodeGPR32spRegisterClass(MCInst *Inst, unsigned RegNo,
606
                 uint64_t Addr,
607
                 const void *Decoder)
608
6.37k
{
609
6.37k
  if (RegNo > 31)
610
0
    return Fail;
611
612
6.37k
  unsigned Register = AArch64MCRegisterClasses[AArch64_GPR32spRegClassID]
613
6.37k
            .RegsBegin[RegNo];
614
6.37k
  MCOperand_CreateReg0(Inst, (Register));
615
6.37k
  return Success;
616
6.37k
}
617
618
static DecodeStatus DecodeZPRRegisterClass(MCInst *Inst, unsigned RegNo,
619
             uint64_t Address,
620
             const void *Decoder)
621
301k
{
622
301k
  if (RegNo > 31)
623
0
    return Fail;
624
625
301k
  unsigned Register =
626
301k
    AArch64MCRegisterClasses[AArch64_ZPRRegClassID].RegsBegin[RegNo];
627
301k
  MCOperand_CreateReg0(Inst, (Register));
628
301k
  return Success;
629
301k
}
630
631
static DecodeStatus DecodeZPR_4bRegisterClass(MCInst *Inst, unsigned RegNo,
632
                uint64_t Address,
633
                const void *Decoder)
634
8.76k
{
635
8.76k
  if (RegNo > 15)
636
0
    return Fail;
637
8.76k
  return DecodeZPRRegisterClass(Inst, RegNo, Address, Decoder);
638
8.76k
}
639
640
static DecodeStatus DecodeZPR_3bRegisterClass(MCInst *Inst, unsigned RegNo,
641
                uint64_t Address,
642
                const void *Decoder)
643
2.91k
{
644
2.91k
  if (RegNo > 7)
645
0
    return Fail;
646
2.91k
  return DecodeZPRRegisterClass(Inst, RegNo, Address, Decoder);
647
2.91k
}
648
649
static DecodeStatus DecodeZPR2RegisterClass(MCInst *Inst, unsigned RegNo,
650
              uint64_t Address,
651
              const void *Decoder)
652
4.30k
{
653
4.30k
  if (RegNo > 31)
654
0
    return Fail;
655
4.30k
  unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR2RegClassID]
656
4.30k
            .RegsBegin[RegNo];
657
4.30k
  MCOperand_CreateReg0(Inst, (Register));
658
4.30k
  return Success;
659
4.30k
}
660
661
static DecodeStatus DecodeZPR3RegisterClass(MCInst *Inst, unsigned RegNo,
662
              uint64_t Address,
663
              const void *Decoder)
664
1.64k
{
665
1.64k
  if (RegNo > 31)
666
0
    return Fail;
667
1.64k
  unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR3RegClassID]
668
1.64k
            .RegsBegin[RegNo];
669
1.64k
  MCOperand_CreateReg0(Inst, (Register));
670
1.64k
  return Success;
671
1.64k
}
672
673
static DecodeStatus DecodeZPR4RegisterClass(MCInst *Inst, unsigned RegNo,
674
              uint64_t Address,
675
              const void *Decoder)
676
2.90k
{
677
2.90k
  if (RegNo > 31)
678
0
    return Fail;
679
2.90k
  unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR4RegClassID]
680
2.90k
            .RegsBegin[RegNo];
681
2.90k
  MCOperand_CreateReg0(Inst, (Register));
682
2.90k
  return Success;
683
2.90k
}
684
685
static DecodeStatus DecodeZPR2Mul2RegisterClass(MCInst *Inst, unsigned RegNo,
686
            uint64_t Address,
687
            const void *Decoder)
688
9.64k
{
689
9.64k
  if (RegNo * 2 > 30)
690
0
    return Fail;
691
9.64k
  unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR2RegClassID]
692
9.64k
            .RegsBegin[RegNo * 2];
693
9.64k
  MCOperand_CreateReg0(Inst, (Register));
694
9.64k
  return Success;
695
9.64k
}
696
697
static DecodeStatus DecodeZPR4Mul4RegisterClass(MCInst *Inst, unsigned RegNo,
698
            uint64_t Address,
699
            const void *Decoder)
700
7.85k
{
701
7.85k
  if (RegNo * 4 > 28)
702
0
    return Fail;
703
7.85k
  unsigned Register = AArch64MCRegisterClasses[AArch64_ZPR4RegClassID]
704
7.85k
            .RegsBegin[RegNo * 4];
705
7.85k
  MCOperand_CreateReg0(Inst, (Register));
706
7.85k
  return Success;
707
7.85k
}
708
709
static DecodeStatus DecodeZPR2StridedRegisterClass(MCInst *Inst, unsigned RegNo,
710
               uint64_t Address,
711
               const void *Decoder)
712
2.96k
{
713
2.96k
  if (RegNo > 15)
714
0
    return Fail;
715
2.96k
  unsigned Register =
716
2.96k
    AArch64MCRegisterClasses[AArch64_ZPR2StridedRegClassID]
717
2.96k
      .RegsBegin[RegNo];
718
2.96k
  MCOperand_CreateReg0(Inst, (Register));
719
2.96k
  return Success;
720
2.96k
}
721
722
static DecodeStatus DecodeZPR4StridedRegisterClass(MCInst *Inst, unsigned RegNo,
723
               uint64_t Address,
724
               const void *Decoder)
725
1.62k
{
726
1.62k
  if (RegNo > 7)
727
0
    return Fail;
728
1.62k
  unsigned Register =
729
1.62k
    AArch64MCRegisterClasses[AArch64_ZPR4StridedRegClassID]
730
1.62k
      .RegsBegin[RegNo];
731
1.62k
  MCOperand_CreateReg0(Inst, (Register));
732
1.62k
  return Success;
733
1.62k
}
734
735
static DecodeStatus DecodeMatrixTileListRegisterClass(MCInst *Inst,
736
                  unsigned RegMask,
737
                  uint64_t Address,
738
                  const void *Decoder)
739
2.15k
{
740
2.15k
  if (RegMask > 0xFF)
741
0
    return Fail;
742
2.15k
  MCOperand_CreateImm0(Inst, (RegMask));
743
2.15k
  return Success;
744
2.15k
}
745
746
static const MCPhysReg MatrixZATileDecoderTable[5][16] = {
747
  { AArch64_ZAB0 },
748
  { AArch64_ZAH0, AArch64_ZAH1 },
749
  { AArch64_ZAS0, AArch64_ZAS1, AArch64_ZAS2, AArch64_ZAS3 },
750
  { AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3, AArch64_ZAD4,
751
    AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7 },
752
  { AArch64_ZAQ0, AArch64_ZAQ1, AArch64_ZAQ2, AArch64_ZAQ3, AArch64_ZAQ4,
753
    AArch64_ZAQ5, AArch64_ZAQ6, AArch64_ZAQ7, AArch64_ZAQ8, AArch64_ZAQ9,
754
    AArch64_ZAQ10, AArch64_ZAQ11, AArch64_ZAQ12, AArch64_ZAQ13,
755
    AArch64_ZAQ14, AArch64_ZAQ15 }
756
};
757
758
#define DEFINE_DecodeMatrixTile(NumBitsForTile) \
759
  static DecodeStatus CONCAT(DecodeMatrixTile, NumBitsForTile)( \
760
    MCInst * Inst, unsigned RegNo, uint64_t Address, \
761
    const void *Decoder) \
762
12.1k
  { \
763
12.1k
    unsigned LastReg = (1 << NumBitsForTile) - 1; \
764
12.1k
    if (RegNo > LastReg) \
765
12.1k
      return Fail; \
766
12.1k
    MCOperand_CreateReg0( \
767
12.1k
      Inst, \
768
12.1k
      (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \
769
12.1k
    return Success; \
770
12.1k
  }
AArch64Disassembler.c:DecodeMatrixTile_2
Line
Count
Source
762
4.25k
  { \
763
4.25k
    unsigned LastReg = (1 << NumBitsForTile) - 1; \
764
4.25k
    if (RegNo > LastReg) \
765
4.25k
      return Fail; \
766
4.25k
    MCOperand_CreateReg0( \
767
4.25k
      Inst, \
768
4.25k
      (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \
769
4.25k
    return Success; \
770
4.25k
  }
AArch64Disassembler.c:DecodeMatrixTile_1
Line
Count
Source
762
2.44k
  { \
763
2.44k
    unsigned LastReg = (1 << NumBitsForTile) - 1; \
764
2.44k
    if (RegNo > LastReg) \
765
2.44k
      return Fail; \
766
2.44k
    MCOperand_CreateReg0( \
767
2.44k
      Inst, \
768
2.44k
      (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \
769
2.44k
    return Success; \
770
2.44k
  }
AArch64Disassembler.c:DecodeMatrixTile_3
Line
Count
Source
762
4.40k
  { \
763
4.40k
    unsigned LastReg = (1 << NumBitsForTile) - 1; \
764
4.40k
    if (RegNo > LastReg) \
765
4.40k
      return Fail; \
766
4.40k
    MCOperand_CreateReg0( \
767
4.40k
      Inst, \
768
4.40k
      (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \
769
4.40k
    return Success; \
770
4.40k
  }
AArch64Disassembler.c:DecodeMatrixTile_4
Line
Count
Source
762
1.03k
  { \
763
1.03k
    unsigned LastReg = (1 << NumBitsForTile) - 1; \
764
1.03k
    if (RegNo > LastReg) \
765
1.03k
      return Fail; \
766
1.03k
    MCOperand_CreateReg0( \
767
1.03k
      Inst, \
768
1.03k
      (MatrixZATileDecoderTable[NumBitsForTile][RegNo])); \
769
1.03k
    return Success; \
770
1.03k
  }
771
DEFINE_DecodeMatrixTile(2);
772
DEFINE_DecodeMatrixTile(1);
773
DEFINE_DecodeMatrixTile(3);
774
DEFINE_DecodeMatrixTile(4);
775
776
static DecodeStatus DecodePPRRegisterClass(MCInst *Inst, unsigned RegNo,
777
             uint64_t Addr, const void *Decoder)
778
154k
{
779
154k
  if (RegNo > 15)
780
0
    return Fail;
781
782
154k
  unsigned Register =
783
154k
    AArch64MCRegisterClasses[AArch64_PPRRegClassID].RegsBegin[RegNo];
784
154k
  MCOperand_CreateReg0(Inst, (Register));
785
154k
  return Success;
786
154k
}
787
788
static DecodeStatus DecodePNRRegisterClass(MCInst *Inst, unsigned RegNo,
789
             uint64_t Addr, const void *Decoder)
790
11.0k
{
791
11.0k
  if (RegNo > 15)
792
0
    return Fail;
793
794
11.0k
  unsigned Register =
795
11.0k
    AArch64MCRegisterClasses[AArch64_PNRRegClassID].RegsBegin[RegNo];
796
11.0k
  MCOperand_CreateReg0(Inst, (Register));
797
11.0k
  return Success;
798
11.0k
}
799
800
static DecodeStatus DecodePPR_3bRegisterClass(MCInst *Inst, unsigned RegNo,
801
                uint64_t Addr,
802
                const void *Decoder)
803
94.2k
{
804
94.2k
  if (RegNo > 7)
805
0
    return Fail;
806
807
  // Just reuse the PPR decode table
808
94.2k
  return DecodePPRRegisterClass(Inst, RegNo, Addr, Decoder);
809
94.2k
}
810
811
static DecodeStatus DecodePNR_p8to15RegisterClass(MCInst *Inst, unsigned RegNo,
812
              uint64_t Addr,
813
              const void *Decoder)
814
10.7k
{
815
10.7k
  if (RegNo > 7)
816
0
    return Fail;
817
818
  // Just reuse the PPR decode table
819
10.7k
  return DecodePNRRegisterClass(Inst, RegNo + 8, Addr, Decoder);
820
10.7k
}
821
822
static DecodeStatus DecodePPR2RegisterClass(MCInst *Inst, unsigned RegNo,
823
              uint64_t Address,
824
              const void *Decoder)
825
2.22k
{
826
2.22k
  if (RegNo > 15)
827
0
    return Fail;
828
829
2.22k
  unsigned Register = AArch64MCRegisterClasses[AArch64_PPR2RegClassID]
830
2.22k
            .RegsBegin[RegNo];
831
2.22k
  MCOperand_CreateReg0(Inst, (Register));
832
2.22k
  return Success;
833
2.22k
}
834
835
static DecodeStatus DecodePPR2Mul2RegisterClass(MCInst *Inst, unsigned RegNo,
836
            uint64_t Address,
837
            const void *Decoder)
838
870
{
839
870
  if ((RegNo * 2) > 14)
840
0
    return Fail;
841
870
  unsigned Register = AArch64MCRegisterClasses[AArch64_PPR2RegClassID]
842
870
            .RegsBegin[RegNo * 2];
843
870
  MCOperand_CreateReg0(Inst, (Register));
844
870
  return Success;
845
870
}
846
847
static DecodeStatus DecodeQQRegisterClass(MCInst *Inst, unsigned RegNo,
848
            uint64_t Addr, const void *Decoder)
849
39.1k
{
850
39.1k
  if (RegNo > 31)
851
0
    return Fail;
852
39.1k
  unsigned Register =
853
39.1k
    AArch64MCRegisterClasses[AArch64_QQRegClassID].RegsBegin[RegNo];
854
39.1k
  MCOperand_CreateReg0(Inst, (Register));
855
39.1k
  return Success;
856
39.1k
}
857
858
static DecodeStatus DecodeQQQRegisterClass(MCInst *Inst, unsigned RegNo,
859
             uint64_t Addr, const void *Decoder)
860
45.7k
{
861
45.7k
  if (RegNo > 31)
862
0
    return Fail;
863
45.7k
  unsigned Register =
864
45.7k
    AArch64MCRegisterClasses[AArch64_QQQRegClassID].RegsBegin[RegNo];
865
45.7k
  MCOperand_CreateReg0(Inst, (Register));
866
45.7k
  return Success;
867
45.7k
}
868
869
static DecodeStatus DecodeQQQQRegisterClass(MCInst *Inst, unsigned RegNo,
870
              uint64_t Addr, const void *Decoder)
871
36.2k
{
872
36.2k
  if (RegNo > 31)
873
0
    return Fail;
874
36.2k
  unsigned Register = AArch64MCRegisterClasses[AArch64_QQQQRegClassID]
875
36.2k
            .RegsBegin[RegNo];
876
36.2k
  MCOperand_CreateReg0(Inst, (Register));
877
36.2k
  return Success;
878
36.2k
}
879
880
static DecodeStatus DecodeDDRegisterClass(MCInst *Inst, unsigned RegNo,
881
            uint64_t Addr, const void *Decoder)
882
6.86k
{
883
6.86k
  if (RegNo > 31)
884
0
    return Fail;
885
6.86k
  unsigned Register =
886
6.86k
    AArch64MCRegisterClasses[AArch64_DDRegClassID].RegsBegin[RegNo];
887
6.86k
  MCOperand_CreateReg0(Inst, (Register));
888
6.86k
  return Success;
889
6.86k
}
890
891
static DecodeStatus DecodeDDDRegisterClass(MCInst *Inst, unsigned RegNo,
892
             uint64_t Addr, const void *Decoder)
893
6.36k
{
894
6.36k
  if (RegNo > 31)
895
0
    return Fail;
896
6.36k
  unsigned Register =
897
6.36k
    AArch64MCRegisterClasses[AArch64_DDDRegClassID].RegsBegin[RegNo];
898
6.36k
  MCOperand_CreateReg0(Inst, (Register));
899
6.36k
  return Success;
900
6.36k
}
901
902
static DecodeStatus DecodeDDDDRegisterClass(MCInst *Inst, unsigned RegNo,
903
              uint64_t Addr, const void *Decoder)
904
8.35k
{
905
8.35k
  if (RegNo > 31)
906
0
    return Fail;
907
8.35k
  unsigned Register = AArch64MCRegisterClasses[AArch64_DDDDRegClassID]
908
8.35k
            .RegsBegin[RegNo];
909
8.35k
  MCOperand_CreateReg0(Inst, (Register));
910
8.35k
  return Success;
911
8.35k
}
912
913
static DecodeStatus DecodeFixedPointScaleImm32(MCInst *Inst, unsigned Imm,
914
                 uint64_t Addr,
915
                 const void *Decoder)
916
984
{
917
  // scale{5} is asserted as 1 in tblgen.
918
984
  Imm |= 0x20;
919
984
  MCOperand_CreateImm0(Inst, (64 - Imm));
920
984
  return Success;
921
984
}
922
923
static DecodeStatus DecodeFixedPointScaleImm64(MCInst *Inst, unsigned Imm,
924
                 uint64_t Addr,
925
                 const void *Decoder)
926
833
{
927
833
  MCOperand_CreateImm0(Inst, (64 - Imm));
928
833
  return Success;
929
833
}
930
931
static DecodeStatus DecodePCRelLabel16(MCInst *Inst, unsigned Imm,
932
               uint64_t Addr, const void *Decoder)
933
85
{
934
  // Immediate is encoded as the top 16-bits of an unsigned 18-bit negative
935
  // PC-relative offset.
936
85
  uint64_t ImmVal = Imm;
937
85
  if (ImmVal > (1 << 16))
938
0
    return Fail;
939
  // Symbols are not supported by Capstone
940
85
  return Success;
941
85
}
942
943
static DecodeStatus DecodePCRelLabel19(MCInst *Inst, unsigned Imm,
944
               uint64_t Addr, const void *Decoder)
945
14.6k
{
946
14.6k
  int64_t ImmVal = Imm;
947
948
  // Sign-extend 19-bit immediate.
949
14.6k
  if (ImmVal & (1 << (19 - 1)))
950
5.73k
    ImmVal |= ~((1LL << 19) - 1);
951
952
  // No symbols supported in Capstone
953
  // if (!Decoder->tryAddingSymbolicOperand(
954
  //    Inst, ImmVal * 4, Addr, MCInst_getOpcode(Inst) != AArch64_LDRXl, 0,
955
  //    0, 4))
956
14.6k
  MCOperand_CreateImm0(Inst, (ImmVal));
957
14.6k
  return Success;
958
14.6k
}
959
960
static DecodeStatus DecodeMemExtend(MCInst *Inst, unsigned Imm,
961
            uint64_t Address, const void *Decoder)
962
10.5k
{
963
10.5k
  MCOperand_CreateImm0(Inst, ((Imm >> 1) & 1));
964
10.5k
  MCOperand_CreateImm0(Inst, (Imm & 1));
965
10.5k
  return Success;
966
10.5k
}
967
968
static DecodeStatus DecodeMRSSystemRegister(MCInst *Inst, unsigned Imm,
969
              uint64_t Address,
970
              const void *Decoder)
971
4.66k
{
972
4.66k
  MCOperand_CreateImm0(Inst, (Imm));
973
974
  // Every system register in the encoding space is valid with the syntax
975
  // S<op0>_<op1>_<Cn>_<Cm>_<op2>, so decoding system registers always
976
  // succeeds.
977
4.66k
  return Success;
978
4.66k
}
979
980
static DecodeStatus DecodeMSRSystemRegister(MCInst *Inst, unsigned Imm,
981
              uint64_t Address,
982
              const void *Decoder)
983
11.0k
{
984
11.0k
  MCOperand_CreateImm0(Inst, (Imm));
985
986
11.0k
  return Success;
987
11.0k
}
988
989
static DecodeStatus DecodeFMOVLaneInstruction(MCInst *Inst, unsigned Insn,
990
                uint64_t Address,
991
                const void *Decoder)
992
712
{
993
  // This decoder exists to add the dummy Lane operand to the MCInst, which
994
  // must be 1 in assembly but has no other real manifestation.
995
712
  unsigned Rd = fieldFromInstruction_4(Insn, 0, 5);
996
712
  unsigned Rn = fieldFromInstruction_4(Insn, 5, 5);
997
712
  unsigned IsToVec = fieldFromInstruction_4(Insn, 16, 1);
998
999
712
  if (IsToVec) {
1000
439
    DecodeFPR128RegisterClass(Inst, Rd, Address, Decoder);
1001
439
    DecodeGPR64RegisterClass(Inst, Rn, Address, Decoder);
1002
439
  } else {
1003
273
    DecodeGPR64RegisterClass(Inst, Rd, Address, Decoder);
1004
273
    DecodeFPR128RegisterClass(Inst, Rn, Address, Decoder);
1005
273
  }
1006
1007
  // Add the lane
1008
712
  MCOperand_CreateImm0(Inst, (1));
1009
1010
712
  return Success;
1011
712
}
1012
1013
static DecodeStatus DecodeVecShiftRImm(MCInst *Inst, unsigned Imm, unsigned Add)
1014
12.7k
{
1015
12.7k
  MCOperand_CreateImm0(Inst, (Add - Imm));
1016
12.7k
  return Success;
1017
12.7k
}
1018
1019
static DecodeStatus DecodeVecShiftLImm(MCInst *Inst, unsigned Imm, unsigned Add)
1020
12.0k
{
1021
12.0k
  MCOperand_CreateImm0(Inst, ((Imm + Add) & (Add - 1)));
1022
12.0k
  return Success;
1023
12.0k
}
1024
1025
static DecodeStatus DecodeVecShiftR64Imm(MCInst *Inst, unsigned Imm,
1026
           uint64_t Addr, const void *Decoder)
1027
3.34k
{
1028
3.34k
  return DecodeVecShiftRImm(Inst, Imm, 64);
1029
3.34k
}
1030
1031
static DecodeStatus DecodeVecShiftR64ImmNarrow(MCInst *Inst, unsigned Imm,
1032
                 uint64_t Addr,
1033
                 const void *Decoder)
1034
973
{
1035
973
  return DecodeVecShiftRImm(Inst, Imm | 0x20, 64);
1036
973
}
1037
1038
static DecodeStatus DecodeVecShiftR32Imm(MCInst *Inst, unsigned Imm,
1039
           uint64_t Addr, const void *Decoder)
1040
2.49k
{
1041
2.49k
  return DecodeVecShiftRImm(Inst, Imm, 32);
1042
2.49k
}
1043
1044
static DecodeStatus DecodeVecShiftR32ImmNarrow(MCInst *Inst, unsigned Imm,
1045
                 uint64_t Addr,
1046
                 const void *Decoder)
1047
495
{
1048
495
  return DecodeVecShiftRImm(Inst, Imm | 0x10, 32);
1049
495
}
1050
1051
static DecodeStatus DecodeVecShiftR16Imm(MCInst *Inst, unsigned Imm,
1052
           uint64_t Addr, const void *Decoder)
1053
2.61k
{
1054
2.61k
  return DecodeVecShiftRImm(Inst, Imm, 16);
1055
2.61k
}
1056
1057
static DecodeStatus DecodeVecShiftR16ImmNarrow(MCInst *Inst, unsigned Imm,
1058
                 uint64_t Addr,
1059
                 const void *Decoder)
1060
252
{
1061
252
  return DecodeVecShiftRImm(Inst, Imm | 0x8, 16);
1062
252
}
1063
1064
static DecodeStatus DecodeVecShiftR8Imm(MCInst *Inst, unsigned Imm,
1065
          uint64_t Addr, const void *Decoder)
1066
2.57k
{
1067
2.57k
  return DecodeVecShiftRImm(Inst, Imm, 8);
1068
2.57k
}
1069
1070
static DecodeStatus DecodeVecShiftL64Imm(MCInst *Inst, unsigned Imm,
1071
           uint64_t Addr, const void *Decoder)
1072
1.55k
{
1073
1.55k
  return DecodeVecShiftLImm(Inst, Imm, 64);
1074
1.55k
}
1075
1076
static DecodeStatus DecodeVecShiftL32Imm(MCInst *Inst, unsigned Imm,
1077
           uint64_t Addr, const void *Decoder)
1078
2.26k
{
1079
2.26k
  return DecodeVecShiftLImm(Inst, Imm, 32);
1080
2.26k
}
1081
1082
static DecodeStatus DecodeVecShiftL16Imm(MCInst *Inst, unsigned Imm,
1083
           uint64_t Addr, const void *Decoder)
1084
3.71k
{
1085
3.71k
  return DecodeVecShiftLImm(Inst, Imm, 16);
1086
3.71k
}
1087
1088
static DecodeStatus DecodeVecShiftL8Imm(MCInst *Inst, unsigned Imm,
1089
          uint64_t Addr, const void *Decoder)
1090
4.50k
{
1091
4.50k
  return DecodeVecShiftLImm(Inst, Imm, 8);
1092
4.50k
}
1093
1094
static DecodeStatus DecodeThreeAddrSRegInstruction(MCInst *Inst, uint32_t insn,
1095
               uint64_t Addr,
1096
               const void *Decoder)
1097
16.6k
{
1098
16.6k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1099
16.6k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1100
16.6k
  unsigned Rm = fieldFromInstruction_4(insn, 16, 5);
1101
16.6k
  unsigned shiftHi = fieldFromInstruction_4(insn, 22, 2);
1102
16.6k
  unsigned shiftLo = fieldFromInstruction_4(insn, 10, 6);
1103
16.6k
  unsigned shift = (shiftHi << 6) | shiftLo;
1104
16.6k
  switch (MCInst_getOpcode(Inst)) {
1105
0
  default:
1106
0
    return Fail;
1107
623
  case AArch64_ADDWrs:
1108
1.05k
  case AArch64_ADDSWrs:
1109
1.68k
  case AArch64_SUBWrs:
1110
2.04k
  case AArch64_SUBSWrs:
1111
    // if shift == '11' then ReservedValue()
1112
2.04k
    if (shiftHi == 0x3)
1113
8
      return Fail;
1114
    // fall through
1115
2.69k
  case AArch64_ANDWrs:
1116
2.99k
  case AArch64_ANDSWrs:
1117
3.54k
  case AArch64_BICWrs:
1118
4.76k
  case AArch64_BICSWrs:
1119
5.27k
  case AArch64_ORRWrs:
1120
6.27k
  case AArch64_ORNWrs:
1121
6.78k
  case AArch64_EORWrs:
1122
7.32k
  case AArch64_EONWrs: {
1123
    // if sf == '0' and imm6<5> == '1' then ReservedValue()
1124
7.32k
    if (shiftLo >> 5 == 1)
1125
72
      return Fail;
1126
7.24k
    DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1127
7.24k
    DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder);
1128
7.24k
    DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1129
7.24k
    break;
1130
7.32k
  }
1131
596
  case AArch64_ADDXrs:
1132
1.04k
  case AArch64_ADDSXrs:
1133
1.35k
  case AArch64_SUBXrs:
1134
2.29k
  case AArch64_SUBSXrs:
1135
    // if shift == '11' then ReservedValue()
1136
2.29k
    if (shiftHi == 0x3)
1137
13
      return Fail;
1138
    // fall through
1139
2.95k
  case AArch64_ANDXrs:
1140
4.39k
  case AArch64_ANDSXrs:
1141
4.74k
  case AArch64_BICXrs:
1142
5.44k
  case AArch64_BICSXrs:
1143
6.31k
  case AArch64_ORRXrs:
1144
7.77k
  case AArch64_ORNXrs:
1145
8.59k
  case AArch64_EORXrs:
1146
9.34k
  case AArch64_EONXrs:
1147
9.34k
    DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1148
9.34k
    DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder);
1149
9.34k
    DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
1150
9.34k
    break;
1151
16.6k
  }
1152
1153
16.5k
  MCOperand_CreateImm0(Inst, (shift));
1154
16.5k
  return Success;
1155
16.6k
}
1156
1157
static DecodeStatus DecodeMoveImmInstruction(MCInst *Inst, uint32_t insn,
1158
               uint64_t Addr, const void *Decoder)
1159
7.38k
{
1160
7.38k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1161
7.38k
  unsigned imm = fieldFromInstruction_4(insn, 5, 16);
1162
7.38k
  unsigned shift = fieldFromInstruction_4(insn, 21, 2);
1163
7.38k
  shift <<= 4;
1164
7.38k
  switch (MCInst_getOpcode(Inst)) {
1165
0
  default:
1166
0
    return Fail;
1167
1.50k
  case AArch64_MOVZWi:
1168
2.53k
  case AArch64_MOVNWi:
1169
3.01k
  case AArch64_MOVKWi:
1170
3.01k
    if (shift & (1U << 5))
1171
14
      return Fail;
1172
3.00k
    DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1173
3.00k
    break;
1174
1.01k
  case AArch64_MOVZXi:
1175
2.49k
  case AArch64_MOVNXi:
1176
4.36k
  case AArch64_MOVKXi:
1177
4.36k
    DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1178
4.36k
    break;
1179
7.38k
  }
1180
1181
7.36k
  if (MCInst_getOpcode(Inst) == AArch64_MOVKWi ||
1182
6.89k
      MCInst_getOpcode(Inst) == AArch64_MOVKXi)
1183
2.34k
    MCInst_addOperand2(Inst, (MCInst_getOperand(Inst, (0))));
1184
1185
7.36k
  MCOperand_CreateImm0(Inst, (imm));
1186
7.36k
  MCOperand_CreateImm0(Inst, (shift));
1187
7.36k
  return Success;
1188
7.38k
}
1189
1190
static DecodeStatus DecodeUnsignedLdStInstruction(MCInst *Inst, uint32_t insn,
1191
              uint64_t Addr,
1192
              const void *Decoder)
1193
17.7k
{
1194
17.7k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1195
17.7k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1196
17.7k
  unsigned offset = fieldFromInstruction_4(insn, 10, 12);
1197
1198
17.7k
  switch (MCInst_getOpcode(Inst)) {
1199
0
  default:
1200
0
    return Fail;
1201
691
  case AArch64_PRFMui:
1202
    // Rt is an immediate in prefetch.
1203
691
    MCOperand_CreateImm0(Inst, (Rt));
1204
691
    break;
1205
1.76k
  case AArch64_STRBBui:
1206
2.27k
  case AArch64_LDRBBui:
1207
2.91k
  case AArch64_LDRSBWui:
1208
3.73k
  case AArch64_STRHHui:
1209
5.19k
  case AArch64_LDRHHui:
1210
5.41k
  case AArch64_LDRSHWui:
1211
5.86k
  case AArch64_STRWui:
1212
6.51k
  case AArch64_LDRWui:
1213
6.51k
    DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1214
6.51k
    break;
1215
419
  case AArch64_LDRSBXui:
1216
1.12k
  case AArch64_LDRSHXui:
1217
1.58k
  case AArch64_LDRSWui:
1218
2.46k
  case AArch64_STRXui:
1219
2.92k
  case AArch64_LDRXui:
1220
2.92k
    DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1221
2.92k
    break;
1222
803
  case AArch64_LDRQui:
1223
1.55k
  case AArch64_STRQui:
1224
1.55k
    DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
1225
1.55k
    break;
1226
323
  case AArch64_LDRDui:
1227
1.10k
  case AArch64_STRDui:
1228
1.10k
    DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
1229
1.10k
    break;
1230
169
  case AArch64_LDRSui:
1231
536
  case AArch64_STRSui:
1232
536
    DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
1233
536
    break;
1234
933
  case AArch64_LDRHui:
1235
1.48k
  case AArch64_STRHui:
1236
1.48k
    DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder);
1237
1.48k
    break;
1238
1.15k
  case AArch64_LDRBui:
1239
2.99k
  case AArch64_STRBui:
1240
2.99k
    DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder);
1241
2.99k
    break;
1242
17.7k
  }
1243
1244
17.7k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1245
  // No symbols supported in Capstone
1246
  // if (!Decoder->tryAddingSymbolicOperand(Inst, offset, Addr, Fail, 0, 0, 4))
1247
17.7k
  MCOperand_CreateImm0(Inst, (offset));
1248
17.7k
  return Success;
1249
17.7k
}
1250
1251
static DecodeStatus DecodeSignedLdStInstruction(MCInst *Inst, uint32_t insn,
1252
            uint64_t Addr,
1253
            const void *Decoder)
1254
14.5k
{
1255
14.5k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1256
14.5k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1257
14.5k
  int64_t offset = fieldFromInstruction_4(insn, 12, 9);
1258
1259
  // offset is a 9-bit signed immediate, so sign extend it to
1260
  // fill the unsigned.
1261
14.5k
  if (offset & (1 << (9 - 1)))
1262
5.42k
    offset |= ~((1LL << 9) - 1);
1263
1264
  // First operand is always the writeback to the address register, if needed.
1265
14.5k
  switch (MCInst_getOpcode(Inst)) {
1266
7.09k
  default:
1267
7.09k
    break;
1268
7.09k
  case AArch64_LDRSBWpre:
1269
420
  case AArch64_LDRSHWpre:
1270
576
  case AArch64_STRBBpre:
1271
1.02k
  case AArch64_LDRBBpre:
1272
1.30k
  case AArch64_STRHHpre:
1273
1.39k
  case AArch64_LDRHHpre:
1274
1.45k
  case AArch64_STRWpre:
1275
1.66k
  case AArch64_LDRWpre:
1276
1.71k
  case AArch64_LDRSBWpost:
1277
1.79k
  case AArch64_LDRSHWpost:
1278
2.00k
  case AArch64_STRBBpost:
1279
2.11k
  case AArch64_LDRBBpost:
1280
2.22k
  case AArch64_STRHHpost:
1281
2.49k
  case AArch64_LDRHHpost:
1282
2.58k
  case AArch64_STRWpost:
1283
2.85k
  case AArch64_LDRWpost:
1284
2.93k
  case AArch64_LDRSBXpre:
1285
3.03k
  case AArch64_LDRSHXpre:
1286
3.26k
  case AArch64_STRXpre:
1287
3.33k
  case AArch64_LDRSWpre:
1288
3.60k
  case AArch64_LDRXpre:
1289
3.69k
  case AArch64_LDRSBXpost:
1290
3.78k
  case AArch64_LDRSHXpost:
1291
4.04k
  case AArch64_STRXpost:
1292
4.11k
  case AArch64_LDRSWpost:
1293
4.19k
  case AArch64_LDRXpost:
1294
4.23k
  case AArch64_LDRQpre:
1295
4.41k
  case AArch64_STRQpre:
1296
4.43k
  case AArch64_LDRQpost:
1297
4.63k
  case AArch64_STRQpost:
1298
4.98k
  case AArch64_LDRDpre:
1299
5.02k
  case AArch64_STRDpre:
1300
5.06k
  case AArch64_LDRDpost:
1301
5.14k
  case AArch64_STRDpost:
1302
5.21k
  case AArch64_LDRSpre:
1303
5.31k
  case AArch64_STRSpre:
1304
5.42k
  case AArch64_LDRSpost:
1305
5.50k
  case AArch64_STRSpost:
1306
5.58k
  case AArch64_LDRHpre:
1307
5.65k
  case AArch64_STRHpre:
1308
5.85k
  case AArch64_LDRHpost:
1309
5.92k
  case AArch64_STRHpost:
1310
6.25k
  case AArch64_LDRBpre:
1311
7.22k
  case AArch64_STRBpre:
1312
7.29k
  case AArch64_LDRBpost:
1313
7.41k
  case AArch64_STRBpost:
1314
7.41k
    DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1315
7.41k
    break;
1316
14.5k
  }
1317
1318
14.5k
  switch (MCInst_getOpcode(Inst)) {
1319
0
  default:
1320
0
    return Fail;
1321
223
  case AArch64_PRFUMi:
1322
    // Rt is an immediate in prefetch.
1323
223
    MCOperand_CreateImm0(Inst, (Rt));
1324
223
    break;
1325
89
  case AArch64_STURBBi:
1326
394
  case AArch64_LDURBBi:
1327
483
  case AArch64_LDURSBWi:
1328
778
  case AArch64_STURHHi:
1329
885
  case AArch64_LDURHHi:
1330
1.01k
  case AArch64_LDURSHWi:
1331
1.13k
  case AArch64_STURWi:
1332
1.20k
  case AArch64_LDURWi:
1333
1.41k
  case AArch64_LDTRSBWi:
1334
1.66k
  case AArch64_LDTRSHWi:
1335
1.76k
  case AArch64_STTRWi:
1336
1.92k
  case AArch64_LDTRWi:
1337
2.02k
  case AArch64_STTRHi:
1338
2.32k
  case AArch64_LDTRHi:
1339
2.40k
  case AArch64_LDTRBi:
1340
2.62k
  case AArch64_STTRBi:
1341
2.73k
  case AArch64_LDRSBWpre:
1342
3.04k
  case AArch64_LDRSHWpre:
1343
3.20k
  case AArch64_STRBBpre:
1344
3.65k
  case AArch64_LDRBBpre:
1345
3.93k
  case AArch64_STRHHpre:
1346
4.01k
  case AArch64_LDRHHpre:
1347
4.08k
  case AArch64_STRWpre:
1348
4.28k
  case AArch64_LDRWpre:
1349
4.34k
  case AArch64_LDRSBWpost:
1350
4.42k
  case AArch64_LDRSHWpost:
1351
4.63k
  case AArch64_STRBBpost:
1352
4.74k
  case AArch64_LDRBBpost:
1353
4.85k
  case AArch64_STRHHpost:
1354
5.12k
  case AArch64_LDRHHpost:
1355
5.21k
  case AArch64_STRWpost:
1356
5.48k
  case AArch64_LDRWpost:
1357
5.75k
  case AArch64_STLURBi:
1358
5.84k
  case AArch64_STLURHi:
1359
6.46k
  case AArch64_STLURWi:
1360
6.50k
  case AArch64_LDAPURBi:
1361
6.55k
  case AArch64_LDAPURSBWi:
1362
6.58k
  case AArch64_LDAPURHi:
1363
6.78k
  case AArch64_LDAPURSHWi:
1364
7.00k
  case AArch64_LDAPURi:
1365
7.00k
    DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1366
7.00k
    break;
1367
37
  case AArch64_LDURSBXi:
1368
137
  case AArch64_LDURSHXi:
1369
211
  case AArch64_LDURSWi:
1370
293
  case AArch64_STURXi:
1371
369
  case AArch64_LDURXi:
1372
464
  case AArch64_LDTRSBXi:
1373
702
  case AArch64_LDTRSHXi:
1374
790
  case AArch64_LDTRSWi:
1375
871
  case AArch64_STTRXi:
1376
987
  case AArch64_LDTRXi:
1377
1.06k
  case AArch64_LDRSBXpre:
1378
1.16k
  case AArch64_LDRSHXpre:
1379
1.39k
  case AArch64_STRXpre:
1380
1.45k
  case AArch64_LDRSWpre:
1381
1.73k
  case AArch64_LDRXpre:
1382
1.82k
  case AArch64_LDRSBXpost:
1383
1.91k
  case AArch64_LDRSHXpost:
1384
2.17k
  case AArch64_STRXpost:
1385
2.24k
  case AArch64_LDRSWpost:
1386
2.31k
  case AArch64_LDRXpost:
1387
2.51k
  case AArch64_LDAPURSWi:
1388
2.52k
  case AArch64_LDAPURSHXi:
1389
2.56k
  case AArch64_LDAPURSBXi:
1390
2.92k
  case AArch64_STLURXi:
1391
2.99k
  case AArch64_LDAPURXi:
1392
2.99k
    DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1393
2.99k
    break;
1394
97
  case AArch64_LDURQi:
1395
181
  case AArch64_STURQi:
1396
227
  case AArch64_LDRQpre:
1397
408
  case AArch64_STRQpre:
1398
422
  case AArch64_LDRQpost:
1399
628
  case AArch64_STRQpost:
1400
628
    DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
1401
628
    break;
1402
73
  case AArch64_LDURDi:
1403
272
  case AArch64_STURDi:
1404
620
  case AArch64_LDRDpre:
1405
660
  case AArch64_STRDpre:
1406
697
  case AArch64_LDRDpost:
1407
779
  case AArch64_STRDpost:
1408
779
    DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
1409
779
    break;
1410
72
  case AArch64_LDURSi:
1411
135
  case AArch64_STURSi:
1412
210
  case AArch64_LDRSpre:
1413
309
  case AArch64_STRSpre:
1414
414
  case AArch64_LDRSpost:
1415
499
  case AArch64_STRSpost:
1416
499
    DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
1417
499
    break;
1418
74
  case AArch64_LDURHi:
1419
161
  case AArch64_STURHi:
1420
235
  case AArch64_LDRHpre:
1421
305
  case AArch64_STRHpre:
1422
504
  case AArch64_LDRHpost:
1423
573
  case AArch64_STRHpost:
1424
573
    DecodeFPR16RegisterClass(Inst, Rt, Addr, Decoder);
1425
573
    break;
1426
88
  case AArch64_LDURBi:
1427
313
  case AArch64_STURBi:
1428
649
  case AArch64_LDRBpre:
1429
1.61k
  case AArch64_STRBpre:
1430
1.68k
  case AArch64_LDRBpost:
1431
1.80k
  case AArch64_STRBpost:
1432
1.80k
    DecodeFPR8RegisterClass(Inst, Rt, Addr, Decoder);
1433
1.80k
    break;
1434
14.5k
  }
1435
1436
14.5k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1437
14.5k
  MCOperand_CreateImm0(Inst, (offset));
1438
1439
14.5k
  bool IsLoad = fieldFromInstruction_4(insn, 22, 1);
1440
14.5k
  bool IsIndexed = fieldFromInstruction_4(insn, 10, 2) != 0;
1441
14.5k
  bool IsFP = fieldFromInstruction_4(insn, 26, 1);
1442
1443
  // Cannot write back to a transfer register (but xzr != sp).
1444
14.5k
  if (IsLoad && IsIndexed && !IsFP && Rn != 31 && Rt == Rn)
1445
351
    return SoftFail;
1446
1447
14.1k
  return Success;
1448
14.5k
}
1449
1450
static DecodeStatus DecodeExclusiveLdStInstruction(MCInst *Inst, uint32_t insn,
1451
               uint64_t Addr,
1452
               const void *Decoder)
1453
18.5k
{
1454
18.5k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1455
18.5k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1456
18.5k
  unsigned Rt2 = fieldFromInstruction_4(insn, 10, 5);
1457
18.5k
  unsigned Rs = fieldFromInstruction_4(insn, 16, 5);
1458
1459
18.5k
  unsigned Opcode = MCInst_getOpcode(Inst);
1460
18.5k
  switch (Opcode) {
1461
0
  default:
1462
0
    return Fail;
1463
663
  case AArch64_STLXRW:
1464
2.07k
  case AArch64_STLXRB:
1465
2.89k
  case AArch64_STLXRH:
1466
3.73k
  case AArch64_STXRW:
1467
4.72k
  case AArch64_STXRB:
1468
5.16k
  case AArch64_STXRH:
1469
5.16k
    DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1470
    // fall through
1471
5.71k
  case AArch64_LDARW:
1472
5.85k
  case AArch64_LDARB:
1473
5.95k
  case AArch64_LDARH:
1474
6.71k
  case AArch64_LDAXRW:
1475
6.84k
  case AArch64_LDAXRB:
1476
7.44k
  case AArch64_LDAXRH:
1477
7.74k
  case AArch64_LDXRW:
1478
8.06k
  case AArch64_LDXRB:
1479
8.51k
  case AArch64_LDXRH:
1480
8.93k
  case AArch64_STLRW:
1481
9.30k
  case AArch64_STLRB:
1482
9.84k
  case AArch64_STLRH:
1483
10.0k
  case AArch64_STLLRW:
1484
10.2k
  case AArch64_STLLRB:
1485
10.4k
  case AArch64_STLLRH:
1486
11.2k
  case AArch64_LDLARW:
1487
11.9k
  case AArch64_LDLARB:
1488
12.0k
  case AArch64_LDLARH:
1489
12.0k
    DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1490
12.0k
    break;
1491
319
  case AArch64_STLXRX:
1492
581
  case AArch64_STXRX:
1493
581
    DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1494
    // fall through
1495
972
  case AArch64_LDARX:
1496
1.62k
  case AArch64_LDAXRX:
1497
1.97k
  case AArch64_LDXRX:
1498
2.10k
  case AArch64_STLRX:
1499
2.25k
  case AArch64_LDLARX:
1500
2.40k
  case AArch64_STLLRX:
1501
2.40k
    DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1502
2.40k
    break;
1503
199
  case AArch64_STLXPW:
1504
718
  case AArch64_STXPW:
1505
718
    DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1506
    // fall through
1507
1.07k
  case AArch64_LDAXPW:
1508
1.65k
  case AArch64_LDXPW:
1509
1.65k
    DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1510
1.65k
    DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1511
1.65k
    break;
1512
828
  case AArch64_STLXPX:
1513
1.63k
  case AArch64_STXPX:
1514
1.63k
    DecodeGPR32RegisterClass(Inst, Rs, Addr, Decoder);
1515
    // fall through
1516
1.79k
  case AArch64_LDAXPX:
1517
2.43k
  case AArch64_LDXPX:
1518
2.43k
    DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1519
2.43k
    DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1520
2.43k
    break;
1521
18.5k
  }
1522
1523
18.5k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1524
1525
  // You shouldn't load to the same register twice in an instruction...
1526
18.5k
  if ((Opcode == AArch64_LDAXPW || Opcode == AArch64_LDXPW ||
1527
17.6k
       Opcode == AArch64_LDAXPX || Opcode == AArch64_LDXPX) &&
1528
1.74k
      Rt == Rt2)
1529
92
    return SoftFail;
1530
1531
18.4k
  return Success;
1532
18.5k
}
1533
1534
static DecodeStatus DecodePairLdStInstruction(MCInst *Inst, uint32_t insn,
1535
                uint64_t Addr,
1536
                const void *Decoder)
1537
15.6k
{
1538
15.6k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1539
15.6k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1540
15.6k
  unsigned Rt2 = fieldFromInstruction_4(insn, 10, 5);
1541
15.6k
  int64_t offset = fieldFromInstruction_4(insn, 15, 7);
1542
15.6k
  bool IsLoad = fieldFromInstruction_4(insn, 22, 1);
1543
1544
  // offset is a 7-bit signed immediate, so sign extend it to
1545
  // fill the unsigned.
1546
15.6k
  if (offset & (1 << (7 - 1)))
1547
9.17k
    offset |= ~((1LL << 7) - 1);
1548
1549
15.6k
  unsigned Opcode = MCInst_getOpcode(Inst);
1550
15.6k
  bool NeedsDisjointWritebackTransfer = false;
1551
1552
  // First operand is always writeback of base register.
1553
15.6k
  switch (Opcode) {
1554
7.73k
  default:
1555
7.73k
    break;
1556
7.73k
  case AArch64_LDPXpost:
1557
434
  case AArch64_STPXpost:
1558
532
  case AArch64_LDPSWpost:
1559
811
  case AArch64_LDPXpre:
1560
1.11k
  case AArch64_STPXpre:
1561
1.34k
  case AArch64_LDPSWpre:
1562
2.49k
  case AArch64_LDPWpost:
1563
2.76k
  case AArch64_STPWpost:
1564
2.93k
  case AArch64_LDPWpre:
1565
2.97k
  case AArch64_STPWpre:
1566
3.10k
  case AArch64_LDPQpost:
1567
3.34k
  case AArch64_STPQpost:
1568
3.56k
  case AArch64_LDPQpre:
1569
3.93k
  case AArch64_STPQpre:
1570
4.09k
  case AArch64_LDPDpost:
1571
4.58k
  case AArch64_STPDpost:
1572
5.09k
  case AArch64_LDPDpre:
1573
5.33k
  case AArch64_STPDpre:
1574
5.77k
  case AArch64_LDPSpost:
1575
6.59k
  case AArch64_STPSpost:
1576
6.85k
  case AArch64_LDPSpre:
1577
7.14k
  case AArch64_STPSpre:
1578
7.39k
  case AArch64_STGPpre:
1579
7.95k
  case AArch64_STGPpost:
1580
7.95k
    DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1581
7.95k
    break;
1582
15.6k
  }
1583
1584
15.6k
  switch (Opcode) {
1585
0
  default:
1586
0
    return Fail;
1587
91
  case AArch64_LDPXpost:
1588
434
  case AArch64_STPXpost:
1589
532
  case AArch64_LDPSWpost:
1590
811
  case AArch64_LDPXpre:
1591
1.11k
  case AArch64_STPXpre:
1592
1.34k
  case AArch64_LDPSWpre:
1593
1.59k
  case AArch64_STGPpre:
1594
2.15k
  case AArch64_STGPpost:
1595
2.15k
    NeedsDisjointWritebackTransfer = true;
1596
    // fall through
1597
2.24k
  case AArch64_LDNPXi:
1598
2.34k
  case AArch64_STNPXi:
1599
2.47k
  case AArch64_LDPXi:
1600
2.75k
  case AArch64_STPXi:
1601
3.39k
  case AArch64_LDPSWi:
1602
3.82k
  case AArch64_STGPi:
1603
3.82k
    DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1604
3.82k
    DecodeGPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1605
3.82k
    break;
1606
1.15k
  case AArch64_LDPWpost:
1607
1.42k
  case AArch64_STPWpost:
1608
1.59k
  case AArch64_LDPWpre:
1609
1.63k
  case AArch64_STPWpre:
1610
1.63k
    NeedsDisjointWritebackTransfer = true;
1611
    // fall through
1612
1.96k
  case AArch64_LDNPWi:
1613
2.24k
  case AArch64_STNPWi:
1614
2.59k
  case AArch64_LDPWi:
1615
3.59k
  case AArch64_STPWi:
1616
3.59k
    DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1617
3.59k
    DecodeGPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1618
3.59k
    break;
1619
267
  case AArch64_LDNPQi:
1620
506
  case AArch64_STNPQi:
1621
634
  case AArch64_LDPQpost:
1622
873
  case AArch64_STPQpost:
1623
1.14k
  case AArch64_LDPQi:
1624
1.25k
  case AArch64_STPQi:
1625
1.47k
  case AArch64_LDPQpre:
1626
1.84k
  case AArch64_STPQpre:
1627
1.84k
    DecodeFPR128RegisterClass(Inst, Rt, Addr, Decoder);
1628
1.84k
    DecodeFPR128RegisterClass(Inst, Rt2, Addr, Decoder);
1629
1.84k
    break;
1630
471
  case AArch64_LDNPDi:
1631
670
  case AArch64_STNPDi:
1632
830
  case AArch64_LDPDpost:
1633
1.32k
  case AArch64_STPDpost:
1634
1.76k
  case AArch64_LDPDi:
1635
1.86k
  case AArch64_STPDi:
1636
2.37k
  case AArch64_LDPDpre:
1637
2.61k
  case AArch64_STPDpre:
1638
2.61k
    DecodeFPR64RegisterClass(Inst, Rt, Addr, Decoder);
1639
2.61k
    DecodeFPR64RegisterClass(Inst, Rt2, Addr, Decoder);
1640
2.61k
    break;
1641
465
  case AArch64_LDNPSi:
1642
1.10k
  case AArch64_STNPSi:
1643
1.55k
  case AArch64_LDPSpost:
1644
2.36k
  case AArch64_STPSpost:
1645
2.80k
  case AArch64_LDPSi:
1646
3.25k
  case AArch64_STPSi:
1647
3.51k
  case AArch64_LDPSpre:
1648
3.80k
  case AArch64_STPSpre:
1649
3.80k
    DecodeFPR32RegisterClass(Inst, Rt, Addr, Decoder);
1650
3.80k
    DecodeFPR32RegisterClass(Inst, Rt2, Addr, Decoder);
1651
3.80k
    break;
1652
15.6k
  }
1653
1654
15.6k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1655
15.6k
  MCOperand_CreateImm0(Inst, (offset));
1656
1657
  // You shouldn't load to the same register twice in an instruction...
1658
15.6k
  if (IsLoad && Rt == Rt2)
1659
147
    return SoftFail;
1660
1661
  // ... or do any operation that writes-back to a transfer register. But note
1662
  // that "stp xzr, xzr, [sp], #4" is fine because xzr and sp are different.
1663
15.5k
  if (NeedsDisjointWritebackTransfer && Rn != 31 &&
1664
3.38k
      (Rt == Rn || Rt2 == Rn))
1665
373
    return SoftFail;
1666
1667
15.1k
  return Success;
1668
15.5k
}
1669
1670
static DecodeStatus DecodeAuthLoadInstruction(MCInst *Inst, uint32_t insn,
1671
                uint64_t Addr,
1672
                const void *Decoder)
1673
2.62k
{
1674
2.62k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
1675
2.62k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1676
2.62k
  uint64_t offset = fieldFromInstruction_4(insn, 22, 1) << 9 |
1677
2.62k
        fieldFromInstruction_4(insn, 12, 9);
1678
2.62k
  unsigned writeback = fieldFromInstruction_4(insn, 11, 1);
1679
1680
2.62k
  switch (MCInst_getOpcode(Inst)) {
1681
0
  default:
1682
0
    return Fail;
1683
1.19k
  case AArch64_LDRAAwriteback:
1684
1.66k
  case AArch64_LDRABwriteback:
1685
1.66k
    DecodeGPR64spRegisterClass(Inst, Rn /* writeback register */,
1686
1.66k
             Addr, Decoder);
1687
1.66k
    break;
1688
748
  case AArch64_LDRAAindexed:
1689
960
  case AArch64_LDRABindexed:
1690
960
    break;
1691
2.62k
  }
1692
1693
2.62k
  DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1694
2.62k
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1695
2.62k
  CONCAT(DecodeSImm, 10)(Inst, offset, Addr, Decoder);
1696
1697
2.62k
  if (writeback && Rt == Rn && Rn != 31) {
1698
697
    return SoftFail;
1699
697
  }
1700
1701
1.92k
  return Success;
1702
2.62k
}
1703
1704
static DecodeStatus DecodeAddSubERegInstruction(MCInst *Inst, uint32_t insn,
1705
            uint64_t Addr,
1706
            const void *Decoder)
1707
11.3k
{
1708
11.3k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1709
11.3k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1710
11.3k
  unsigned Rm = fieldFromInstruction_4(insn, 16, 5);
1711
11.3k
  unsigned extend = fieldFromInstruction_4(insn, 10, 6);
1712
1713
11.3k
  unsigned shift = extend & 0x7;
1714
11.3k
  if (shift > 4)
1715
4
    return Fail;
1716
1717
11.3k
  switch (MCInst_getOpcode(Inst)) {
1718
0
  default:
1719
0
    return Fail;
1720
1.83k
  case AArch64_ADDWrx:
1721
2.14k
  case AArch64_SUBWrx:
1722
2.14k
    DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
1723
2.14k
    DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
1724
2.14k
    DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1725
2.14k
    break;
1726
832
  case AArch64_ADDSWrx:
1727
2.03k
  case AArch64_SUBSWrx:
1728
2.03k
    DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1729
2.03k
    DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
1730
2.03k
    DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1731
2.03k
    break;
1732
2.94k
  case AArch64_ADDXrx:
1733
3.50k
  case AArch64_SUBXrx:
1734
3.50k
    DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1735
3.50k
    DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1736
3.50k
    DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1737
3.50k
    break;
1738
1.79k
  case AArch64_ADDSXrx:
1739
1.92k
  case AArch64_SUBSXrx:
1740
1.92k
    DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1741
1.92k
    DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1742
1.92k
    DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
1743
1.92k
    break;
1744
141
  case AArch64_ADDXrx64:
1745
628
  case AArch64_SUBXrx64:
1746
628
    DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1747
628
    DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1748
628
    DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
1749
628
    break;
1750
440
  case AArch64_SUBSXrx64:
1751
1.11k
  case AArch64_ADDSXrx64:
1752
1.11k
    DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1753
1.11k
    DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1754
1.11k
    DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
1755
1.11k
    break;
1756
11.3k
  }
1757
1758
11.3k
  MCOperand_CreateImm0(Inst, (extend));
1759
11.3k
  return Success;
1760
11.3k
}
1761
1762
static DecodeStatus DecodeLogicalImmInstruction(MCInst *Inst, uint32_t insn,
1763
            uint64_t Addr,
1764
            const void *Decoder)
1765
9.55k
{
1766
9.55k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1767
9.55k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1768
9.55k
  unsigned Datasize = fieldFromInstruction_4(insn, 31, 1);
1769
9.55k
  unsigned imm;
1770
1771
9.55k
  if (Datasize) {
1772
6.10k
    if (MCInst_getOpcode(Inst) == AArch64_ANDSXri)
1773
1.94k
      DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1774
4.16k
    else
1775
4.16k
      DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1776
6.10k
    DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder);
1777
6.10k
    imm = fieldFromInstruction_4(insn, 10, 13);
1778
6.10k
    if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 64))
1779
7
      return Fail;
1780
6.10k
  } else {
1781
3.45k
    if (MCInst_getOpcode(Inst) == AArch64_ANDSWri)
1782
663
      DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1783
2.78k
    else
1784
2.78k
      DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
1785
3.45k
    DecodeGPR32RegisterClass(Inst, Rn, Addr, Decoder);
1786
3.45k
    imm = fieldFromInstruction_4(insn, 10, 12);
1787
3.45k
    if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 32))
1788
9
      return Fail;
1789
3.45k
  }
1790
9.54k
  MCOperand_CreateImm0(Inst, (imm));
1791
9.54k
  return Success;
1792
9.55k
}
1793
1794
static DecodeStatus DecodeModImmInstruction(MCInst *Inst, uint32_t insn,
1795
              uint64_t Addr, const void *Decoder)
1796
10.4k
{
1797
10.4k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1798
10.4k
  unsigned cmode = fieldFromInstruction_4(insn, 12, 4);
1799
10.4k
  unsigned imm = fieldFromInstruction_4(insn, 16, 3) << 5;
1800
10.4k
  imm |= fieldFromInstruction_4(insn, 5, 5);
1801
1802
10.4k
  if (MCInst_getOpcode(Inst) == AArch64_MOVID)
1803
3.99k
    DecodeFPR64RegisterClass(Inst, Rd, Addr, Decoder);
1804
6.42k
  else
1805
6.42k
    DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder);
1806
1807
10.4k
  MCOperand_CreateImm0(Inst, (imm));
1808
1809
10.4k
  switch (MCInst_getOpcode(Inst)) {
1810
5.36k
  default:
1811
5.36k
    break;
1812
5.36k
  case AArch64_MOVIv4i16:
1813
930
  case AArch64_MOVIv8i16:
1814
1.59k
  case AArch64_MVNIv4i16:
1815
1.72k
  case AArch64_MVNIv8i16:
1816
2.29k
  case AArch64_MOVIv2i32:
1817
2.50k
  case AArch64_MOVIv4i32:
1818
2.76k
  case AArch64_MVNIv2i32:
1819
3.99k
  case AArch64_MVNIv4i32:
1820
3.99k
    MCOperand_CreateImm0(Inst, ((cmode & 6) << 2));
1821
3.99k
    break;
1822
136
  case AArch64_MOVIv2s_msl:
1823
305
  case AArch64_MOVIv4s_msl:
1824
571
  case AArch64_MVNIv2s_msl:
1825
1.06k
  case AArch64_MVNIv4s_msl:
1826
1.06k
    MCOperand_CreateImm0(Inst, ((cmode & 1) ? 0x110 : 0x108));
1827
1.06k
    break;
1828
10.4k
  }
1829
1830
10.4k
  return Success;
1831
10.4k
}
1832
1833
static DecodeStatus DecodeModImmTiedInstruction(MCInst *Inst, uint32_t insn,
1834
            uint64_t Addr,
1835
            const void *Decoder)
1836
456
{
1837
456
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1838
456
  unsigned cmode = fieldFromInstruction_4(insn, 12, 4);
1839
456
  unsigned imm = fieldFromInstruction_4(insn, 16, 3) << 5;
1840
456
  imm |= fieldFromInstruction_4(insn, 5, 5);
1841
1842
  // Tied operands added twice.
1843
456
  DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder);
1844
456
  DecodeFPR128RegisterClass(Inst, Rd, Addr, Decoder);
1845
1846
456
  MCOperand_CreateImm0(Inst, (imm));
1847
456
  MCOperand_CreateImm0(Inst, ((cmode & 6) << 2));
1848
1849
456
  return Success;
1850
456
}
1851
1852
static DecodeStatus DecodeAdrInstruction(MCInst *Inst, uint32_t insn,
1853
           uint64_t Addr, const void *Decoder)
1854
11.0k
{
1855
11.0k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1856
11.0k
  int64_t imm = fieldFromInstruction_4(insn, 5, 19) << 2;
1857
11.0k
  imm |= fieldFromInstruction_4(insn, 29, 2);
1858
1859
  // Sign-extend the 21-bit immediate.
1860
11.0k
  if (imm & (1 << (21 - 1)))
1861
5.95k
    imm |= ~((1LL << 21) - 1);
1862
1863
11.0k
  DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1864
  // No symbols supported in Capstone
1865
  // if (!Decoder->tryAddingSymbolicOperand(Inst, imm, Addr, Fail, 0, 0, 4))
1866
11.0k
  MCOperand_CreateImm0(Inst, (imm));
1867
1868
11.0k
  return Success;
1869
11.0k
}
1870
1871
static DecodeStatus DecodeAddSubImmShift(MCInst *Inst, uint32_t insn,
1872
           uint64_t Addr, const void *Decoder)
1873
7.80k
{
1874
7.80k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
1875
7.80k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
1876
7.80k
  unsigned Imm = fieldFromInstruction_4(insn, 10, 14);
1877
7.80k
  unsigned S = fieldFromInstruction_4(insn, 29, 1);
1878
7.80k
  unsigned Datasize = fieldFromInstruction_4(insn, 31, 1);
1879
1880
7.80k
  unsigned ShifterVal = (Imm >> 12) & 3;
1881
7.80k
  unsigned ImmVal = Imm & 0xFFF;
1882
1883
7.80k
  if (ShifterVal != 0 && ShifterVal != 1)
1884
43
    return Fail;
1885
1886
7.76k
  if (Datasize) {
1887
3.61k
    if (Rd == 31 && !S)
1888
862
      DecodeGPR64spRegisterClass(Inst, Rd, Addr, Decoder);
1889
2.75k
    else
1890
2.75k
      DecodeGPR64RegisterClass(Inst, Rd, Addr, Decoder);
1891
3.61k
    DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
1892
4.14k
  } else {
1893
4.14k
    if (Rd == 31 && !S)
1894
264
      DecodeGPR32spRegisterClass(Inst, Rd, Addr, Decoder);
1895
3.87k
    else
1896
3.87k
      DecodeGPR32RegisterClass(Inst, Rd, Addr, Decoder);
1897
4.14k
    DecodeGPR32spRegisterClass(Inst, Rn, Addr, Decoder);
1898
4.14k
  }
1899
1900
  // No symbols supported in Capstone
1901
  // if (!Decoder->tryAddingSymbolicOperand(Inst, Imm, Addr, Fail, 0, 0, 4))
1902
7.76k
  MCOperand_CreateImm0(Inst, (ImmVal));
1903
7.76k
  MCOperand_CreateImm0(Inst, (12 * ShifterVal));
1904
7.76k
  return Success;
1905
7.80k
}
1906
1907
static DecodeStatus DecodeUnconditionalBranch(MCInst *Inst, uint32_t insn,
1908
                uint64_t Addr,
1909
                const void *Decoder)
1910
5.89k
{
1911
5.89k
  int64_t imm = fieldFromInstruction_4(insn, 0, 26);
1912
1913
  // Sign-extend the 26-bit immediate.
1914
5.89k
  if (imm & (1 << (26 - 1)))
1915
3.23k
    imm |= ~((1LL << 26) - 1);
1916
1917
  // No symbols supported in Capstone
1918
  // if (!Decoder->tryAddingSymbolicOperand(Inst, imm * 4, Addr, true, 0, 0, 4))
1919
5.89k
  MCOperand_CreateImm0(Inst, (imm));
1920
1921
5.89k
  return Success;
1922
5.89k
}
1923
1924
static bool isInvalidPState(uint64_t Op1, uint64_t Op2)
1925
2.85k
{
1926
2.85k
  return Op1 == 0 && (Op2 == 0 || // CFINV
1927
951
          Op2 == 1 || // XAFlag
1928
951
          Op2 == 2); // AXFlag
1929
2.85k
}
1930
1931
static DecodeStatus DecodeSystemPStateImm0_15Instruction(MCInst *Inst,
1932
               uint32_t insn,
1933
               uint64_t Addr,
1934
               const void *Decoder)
1935
1.15k
{
1936
1.15k
  uint64_t op1 = fieldFromInstruction_4(insn, 16, 3);
1937
1.15k
  uint64_t op2 = fieldFromInstruction_4(insn, 5, 3);
1938
1.15k
  uint64_t imm = fieldFromInstruction_4(insn, 8, 4);
1939
1.15k
  uint64_t pstate_field = (op1 << 3) | op2;
1940
1941
1.15k
  if (isInvalidPState(op1, op2))
1942
87
    return Fail;
1943
1944
1.06k
  MCOperand_CreateImm0(Inst, (pstate_field));
1945
1.06k
  MCOperand_CreateImm0(Inst, (imm));
1946
1947
1.06k
  const AArch64PState_PStateImm0_15 *PState =
1948
1.06k
    AArch64PState_lookupPStateImm0_15ByEncoding(pstate_field);
1949
1.06k
  if (PState &&
1950
673
      AArch64_testFeatureList(Inst->csh->mode, PState->FeaturesRequired))
1951
673
    return Success;
1952
391
  return Fail;
1953
1.06k
}
1954
1955
static DecodeStatus DecodeSystemPStateImm0_1Instruction(MCInst *Inst,
1956
              uint32_t insn,
1957
              uint64_t Addr,
1958
              const void *Decoder)
1959
1.70k
{
1960
1.70k
  uint64_t op1 = fieldFromInstruction_4(insn, 16, 3);
1961
1.70k
  uint64_t op2 = fieldFromInstruction_4(insn, 5, 3);
1962
1.70k
  uint64_t crm_high = fieldFromInstruction_4(insn, 9, 3);
1963
1.70k
  uint64_t imm = fieldFromInstruction_4(insn, 8, 1);
1964
1.70k
  uint64_t pstate_field = (crm_high << 6) | (op1 << 3) | op2;
1965
1966
1.70k
  if (isInvalidPState(op1, op2))
1967
87
    return Fail;
1968
1969
1.61k
  MCOperand_CreateImm0(Inst, (pstate_field));
1970
1.61k
  MCOperand_CreateImm0(Inst, (imm));
1971
1972
1.61k
  const AArch64PState_PStateImm0_1 *PState =
1973
1.61k
    AArch64PState_lookupPStateImm0_1ByEncoding(pstate_field);
1974
1.61k
  if (PState &&
1975
124
      AArch64_testFeatureList(Inst->csh->mode, PState->FeaturesRequired))
1976
124
    return Success;
1977
1.49k
  return Fail;
1978
1.61k
}
1979
1980
static DecodeStatus DecodeTestAndBranch(MCInst *Inst, uint32_t insn,
1981
          uint64_t Addr, const void *Decoder)
1982
6.92k
{
1983
6.92k
  uint64_t Rt = fieldFromInstruction_4(insn, 0, 5);
1984
6.92k
  uint64_t bit = fieldFromInstruction_4(insn, 31, 1) << 5;
1985
6.92k
  bit |= fieldFromInstruction_4(insn, 19, 5);
1986
6.92k
  int64_t dst = fieldFromInstruction_4(insn, 5, 14);
1987
1988
  // Sign-extend 14-bit immediate.
1989
6.92k
  if (dst & (1 << (14 - 1)))
1990
4.04k
    dst |= ~((1LL << 14) - 1);
1991
1992
6.92k
  if (fieldFromInstruction_4(insn, 31, 1) == 0)
1993
5.32k
    DecodeGPR32RegisterClass(Inst, Rt, Addr, Decoder);
1994
1.59k
  else
1995
1.59k
    DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
1996
6.92k
  MCOperand_CreateImm0(Inst, (bit));
1997
  // No symbols supported in Capstone
1998
  // if (!Decoder->tryAddingSymbolicOperand(Inst, dst * 4, Addr, true, 0, 0, 4))
1999
6.92k
  MCOperand_CreateImm0(Inst, (dst));
2000
2001
6.92k
  return Success;
2002
6.92k
}
2003
2004
static DecodeStatus DecodeGPRSeqPairsClassRegisterClass(MCInst *Inst,
2005
              unsigned RegClassID,
2006
              unsigned RegNo,
2007
              uint64_t Addr,
2008
              const void *Decoder)
2009
12.9k
{
2010
  // Register number must be even (see CASP instruction)
2011
12.9k
  if (RegNo & 0x1)
2012
19
    return Fail;
2013
2014
12.9k
  unsigned Reg =
2015
12.9k
    AArch64MCRegisterClasses[RegClassID].RegsBegin[RegNo / 2];
2016
12.9k
  MCOperand_CreateReg0(Inst, (Reg));
2017
12.9k
  return Success;
2018
12.9k
}
2019
2020
static DecodeStatus DecodeWSeqPairsClassRegisterClass(MCInst *Inst,
2021
                  unsigned RegNo,
2022
                  uint64_t Addr,
2023
                  const void *Decoder)
2024
4.61k
{
2025
4.61k
  return DecodeGPRSeqPairsClassRegisterClass(
2026
4.61k
    Inst, AArch64_WSeqPairsClassRegClassID, RegNo, Addr, Decoder);
2027
4.61k
}
2028
2029
static DecodeStatus DecodeXSeqPairsClassRegisterClass(MCInst *Inst,
2030
                  unsigned RegNo,
2031
                  uint64_t Addr,
2032
                  const void *Decoder)
2033
8.37k
{
2034
8.37k
  return DecodeGPRSeqPairsClassRegisterClass(
2035
8.37k
    Inst, AArch64_XSeqPairsClassRegClassID, RegNo, Addr, Decoder);
2036
8.37k
}
2037
2038
static DecodeStatus DecodeSyspXzrInstruction(MCInst *Inst, uint32_t insn,
2039
               uint64_t Addr, const void *Decoder)
2040
1.55k
{
2041
1.55k
  unsigned op1 = fieldFromInstruction_4(insn, 16, 3);
2042
1.55k
  unsigned CRn = fieldFromInstruction_4(insn, 12, 4);
2043
1.55k
  unsigned CRm = fieldFromInstruction_4(insn, 8, 4);
2044
1.55k
  unsigned op2 = fieldFromInstruction_4(insn, 5, 3);
2045
1.55k
  unsigned Rt = fieldFromInstruction_4(insn, 0, 5);
2046
1.55k
  if (Rt != 0x1f)
2047
0
    return Fail;
2048
2049
1.55k
  MCOperand_CreateImm0(Inst, (op1));
2050
1.55k
  MCOperand_CreateImm0(Inst, (CRn));
2051
1.55k
  MCOperand_CreateImm0(Inst, (CRm));
2052
1.55k
  MCOperand_CreateImm0(Inst, (op2));
2053
1.55k
  DecodeGPR64RegisterClass(Inst, Rt, Addr, Decoder);
2054
2055
1.55k
  return Success;
2056
1.55k
}
2057
2058
static DecodeStatus DecodeSVELogicalImmInstruction(MCInst *Inst, uint32_t insn,
2059
               uint64_t Addr,
2060
               const void *Decoder)
2061
18.5k
{
2062
18.5k
  unsigned Zdn = fieldFromInstruction_4(insn, 0, 5);
2063
18.5k
  unsigned imm = fieldFromInstruction_4(insn, 5, 13);
2064
18.5k
  if (!AArch64_AM_isValidDecodeLogicalImmediate(imm, 64))
2065
4
    return Fail;
2066
2067
  // The same (tied) operand is added twice to the instruction.
2068
18.5k
  DecodeZPRRegisterClass(Inst, Zdn, Addr, Decoder);
2069
18.5k
  if (MCInst_getOpcode(Inst) != AArch64_DUPM_ZI)
2070
1.70k
    DecodeZPRRegisterClass(Inst, Zdn, Addr, Decoder);
2071
18.5k
  MCOperand_CreateImm0(Inst, (imm));
2072
18.5k
  return Success;
2073
18.5k
}
2074
2075
#define DEFINE_DecodeSImm(Bits) \
2076
  static DecodeStatus CONCAT(DecodeSImm, Bits)(MCInst * Inst, \
2077
                 uint64_t Imm, \
2078
                 uint64_t Address, \
2079
                 const void *Decoder) \
2080
13.3k
  { \
2081
13.3k
    if (Imm & ~((1LL << Bits) - 1)) \
2082
13.3k
      return Fail; \
2083
13.3k
\
2084
13.3k
    if (Imm & (1 << (Bits - 1))) \
2085
13.3k
      Imm |= ~((1LL << Bits) - 1); \
2086
13.3k
\
2087
13.3k
    MCOperand_CreateImm0(Inst, (Imm)); \
2088
13.3k
    return Success; \
2089
13.3k
  }
AArch64Disassembler.c:DecodeSImm_5
Line
Count
Source
2080
4.54k
  { \
2081
4.54k
    if (Imm & ~((1LL << Bits) - 1)) \
2082
4.54k
      return Fail; \
2083
4.54k
\
2084
4.54k
    if (Imm & (1 << (Bits - 1))) \
2085
4.54k
      Imm |= ~((1LL << Bits) - 1); \
2086
4.54k
\
2087
4.54k
    MCOperand_CreateImm0(Inst, (Imm)); \
2088
4.54k
    return Success; \
2089
4.54k
  }
AArch64Disassembler.c:DecodeSImm_4
Line
Count
Source
2080
4.63k
  { \
2081
4.63k
    if (Imm & ~((1LL << Bits) - 1)) \
2082
4.63k
      return Fail; \
2083
4.63k
\
2084
4.63k
    if (Imm & (1 << (Bits - 1))) \
2085
4.63k
      Imm |= ~((1LL << Bits) - 1); \
2086
4.63k
\
2087
4.63k
    MCOperand_CreateImm0(Inst, (Imm)); \
2088
4.63k
    return Success; \
2089
4.63k
  }
AArch64Disassembler.c:DecodeSImm_6
Line
Count
Source
2080
627
  { \
2081
627
    if (Imm & ~((1LL << Bits) - 1)) \
2082
627
      return Fail; \
2083
627
\
2084
627
    if (Imm & (1 << (Bits - 1))) \
2085
627
      Imm |= ~((1LL << Bits) - 1); \
2086
627
\
2087
627
    MCOperand_CreateImm0(Inst, (Imm)); \
2088
627
    return Success; \
2089
627
  }
AArch64Disassembler.c:DecodeSImm_8
Line
Count
Source
2080
450
  { \
2081
450
    if (Imm & ~((1LL << Bits) - 1)) \
2082
450
      return Fail; \
2083
450
\
2084
450
    if (Imm & (1 << (Bits - 1))) \
2085
450
      Imm |= ~((1LL << Bits) - 1); \
2086
450
\
2087
450
    MCOperand_CreateImm0(Inst, (Imm)); \
2088
450
    return Success; \
2089
450
  }
AArch64Disassembler.c:DecodeSImm_9
Line
Count
Source
2080
1.98k
  { \
2081
1.98k
    if (Imm & ~((1LL << Bits) - 1)) \
2082
1.98k
      return Fail; \
2083
1.98k
\
2084
1.98k
    if (Imm & (1 << (Bits - 1))) \
2085
1.98k
      Imm |= ~((1LL << Bits) - 1); \
2086
1.98k
\
2087
1.98k
    MCOperand_CreateImm0(Inst, (Imm)); \
2088
1.98k
    return Success; \
2089
1.98k
  }
AArch64Disassembler.c:DecodeSImm_10
Line
Count
Source
2080
1.15k
  { \
2081
1.15k
    if (Imm & ~((1LL << Bits) - 1)) \
2082
1.15k
      return Fail; \
2083
1.15k
\
2084
1.15k
    if (Imm & (1 << (Bits - 1))) \
2085
1.15k
      Imm |= ~((1LL << Bits) - 1); \
2086
1.15k
\
2087
1.15k
    MCOperand_CreateImm0(Inst, (Imm)); \
2088
1.15k
    return Success; \
2089
1.15k
  }
2090
DEFINE_DecodeSImm(4);
2091
DEFINE_DecodeSImm(5);
2092
DEFINE_DecodeSImm(6);
2093
DEFINE_DecodeSImm(8);
2094
DEFINE_DecodeSImm(9);
2095
DEFINE_DecodeSImm(10);
2096
2097
// Decode 8-bit signed/unsigned immediate for a given element width.
2098
#define DEFINE_DecodeImm8OptLsl(ElementWidth) \
2099
  static DecodeStatus CONCAT(DecodeImm8OptLsl, ElementWidth)( \
2100
    MCInst * Inst, unsigned Imm, uint64_t Addr, \
2101
    const void *Decoder) \
2102
2.83k
  { \
2103
2.83k
    unsigned Val = (uint8_t)Imm; \
2104
2.83k
    unsigned Shift = (Imm & 0x100) ? 8 : 0; \
2105
2.83k
    if (ElementWidth == 8 && Shift) \
2106
2.83k
      return Fail; \
2107
2.83k
    MCOperand_CreateImm0(Inst, (Val)); \
2108
2.82k
    MCOperand_CreateImm0(Inst, (Shift)); \
2109
2.82k
    return Success; \
2110
2.83k
  }
AArch64Disassembler.c:DecodeImm8OptLsl_8
Line
Count
Source
2102
744
  { \
2103
744
    unsigned Val = (uint8_t)Imm; \
2104
744
    unsigned Shift = (Imm & 0x100) ? 8 : 0; \
2105
744
    if (ElementWidth == 8 && Shift) \
2106
744
      return Fail; \
2107
744
    MCOperand_CreateImm0(Inst, (Val)); \
2108
737
    MCOperand_CreateImm0(Inst, (Shift)); \
2109
737
    return Success; \
2110
744
  }
AArch64Disassembler.c:DecodeImm8OptLsl_16
Line
Count
Source
2102
736
  { \
2103
736
    unsigned Val = (uint8_t)Imm; \
2104
736
    unsigned Shift = (Imm & 0x100) ? 8 : 0; \
2105
736
    if (ElementWidth == 8 && Shift) \
2106
736
      return Fail; \
2107
736
    MCOperand_CreateImm0(Inst, (Val)); \
2108
736
    MCOperand_CreateImm0(Inst, (Shift)); \
2109
736
    return Success; \
2110
736
  }
AArch64Disassembler.c:DecodeImm8OptLsl_32
Line
Count
Source
2102
622
  { \
2103
622
    unsigned Val = (uint8_t)Imm; \
2104
622
    unsigned Shift = (Imm & 0x100) ? 8 : 0; \
2105
622
    if (ElementWidth == 8 && Shift) \
2106
622
      return Fail; \
2107
622
    MCOperand_CreateImm0(Inst, (Val)); \
2108
622
    MCOperand_CreateImm0(Inst, (Shift)); \
2109
622
    return Success; \
2110
622
  }
AArch64Disassembler.c:DecodeImm8OptLsl_64
Line
Count
Source
2102
732
  { \
2103
732
    unsigned Val = (uint8_t)Imm; \
2104
732
    unsigned Shift = (Imm & 0x100) ? 8 : 0; \
2105
732
    if (ElementWidth == 8 && Shift) \
2106
732
      return Fail; \
2107
732
    MCOperand_CreateImm0(Inst, (Val)); \
2108
732
    MCOperand_CreateImm0(Inst, (Shift)); \
2109
732
    return Success; \
2110
732
  }
2111
DEFINE_DecodeImm8OptLsl(8);
2112
DEFINE_DecodeImm8OptLsl(16);
2113
DEFINE_DecodeImm8OptLsl(32);
2114
DEFINE_DecodeImm8OptLsl(64);
2115
2116
// Decode uimm4 ranged from 1-16.
2117
static DecodeStatus DecodeSVEIncDecImm(MCInst *Inst, unsigned Imm,
2118
               uint64_t Addr, const void *Decoder)
2119
12.7k
{
2120
12.7k
  MCOperand_CreateImm0(Inst, (Imm + 1));
2121
12.7k
  return Success;
2122
12.7k
}
2123
2124
static DecodeStatus DecodeSVCROp(MCInst *Inst, unsigned Imm, uint64_t Address,
2125
         const void *Decoder)
2126
1.79k
{
2127
1.79k
  if (AArch64SVCR_lookupSVCRByEncoding(Imm)) {
2128
484
    MCOperand_CreateImm0(Inst, (Imm));
2129
484
    return Success;
2130
484
  }
2131
1.30k
  return Fail;
2132
1.79k
}
2133
2134
static DecodeStatus DecodeCPYMemOpInstruction(MCInst *Inst, uint32_t insn,
2135
                uint64_t Addr,
2136
                const void *Decoder)
2137
476
{
2138
476
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
2139
476
  unsigned Rs = fieldFromInstruction_4(insn, 16, 5);
2140
476
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
2141
2142
  // None of the registers may alias: if they do, then the instruction is not
2143
  // merely unpredictable but actually entirely unallocated.
2144
476
  if (Rd == Rs || Rs == Rn || Rd == Rn)
2145
13
    return MCDisassembler_Fail;
2146
2147
  // All three register operands are written back, so they all appear
2148
  // twice in the operand list, once as outputs and once as inputs.
2149
463
  if (!DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
2150
459
      !DecodeGPR64commonRegisterClass(Inst, Rs, Addr, Decoder) ||
2151
455
      !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
2152
455
      !DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
2153
455
      !DecodeGPR64commonRegisterClass(Inst, Rs, Addr, Decoder) ||
2154
455
      !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder))
2155
8
    return MCDisassembler_Fail;
2156
2157
455
  return MCDisassembler_Success;
2158
463
}
2159
2160
static DecodeStatus DecodeSETMemOpInstruction(MCInst *Inst, uint32_t insn,
2161
                uint64_t Addr,
2162
                const void *Decoder)
2163
1.18k
{
2164
1.18k
  unsigned Rd = fieldFromInstruction_4(insn, 0, 5);
2165
1.18k
  unsigned Rm = fieldFromInstruction_4(insn, 16, 5);
2166
1.18k
  unsigned Rn = fieldFromInstruction_4(insn, 5, 5);
2167
2168
  // None of the registers may alias: if they do, then the instruction is not
2169
  // merely unpredictable but actually entirely unallocated.
2170
1.18k
  if (Rd == Rm || Rm == Rn || Rd == Rn)
2171
7
    return MCDisassembler_Fail;
2172
2173
  // Rd and Rn (not Rm) register operands are written back, so they appear
2174
  // twice in the operand list, once as outputs and once as inputs.
2175
1.17k
  if (!DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
2176
1.17k
      !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
2177
1.17k
      !DecodeGPR64commonRegisterClass(Inst, Rd, Addr, Decoder) ||
2178
1.17k
      !DecodeGPR64RegisterClass(Inst, Rn, Addr, Decoder) ||
2179
1.17k
      !DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder))
2180
2
    return MCDisassembler_Fail;
2181
2182
1.17k
  return MCDisassembler_Success;
2183
1.17k
}
2184
2185
static DecodeStatus DecodePRFMRegInstruction(MCInst *Inst, uint32_t insn,
2186
               uint64_t Addr, const void *Decoder)
2187
889
{
2188
  // PRFM with Rt = '11xxx' should be decoded as RPRFM.
2189
  // Fail to decode and defer to fallback decoder table to decode RPRFM.
2190
889
  unsigned Mask = 0x18;
2191
889
  uint64_t Rt = fieldFromInstruction_4(insn, 0, 5);
2192
889
  if ((Rt & Mask) == Mask)
2193
688
    return Fail;
2194
2195
201
  uint64_t Rn = fieldFromInstruction_4(insn, 5, 5);
2196
201
  uint64_t Shift = fieldFromInstruction_4(insn, 12, 1);
2197
201
  uint64_t Extend = fieldFromInstruction_4(insn, 15, 1);
2198
201
  uint64_t Rm = fieldFromInstruction_4(insn, 16, 5);
2199
2200
201
  MCOperand_CreateImm0(Inst, (Rt));
2201
201
  DecodeGPR64spRegisterClass(Inst, Rn, Addr, Decoder);
2202
2203
201
  switch (MCInst_getOpcode(Inst)) {
2204
0
  default:
2205
0
    return Fail;
2206
115
  case AArch64_PRFMroW:
2207
115
    DecodeGPR32RegisterClass(Inst, Rm, Addr, Decoder);
2208
115
    break;
2209
86
  case AArch64_PRFMroX:
2210
86
    DecodeGPR64RegisterClass(Inst, Rm, Addr, Decoder);
2211
86
    break;
2212
201
  }
2213
2214
201
  DecodeMemExtend(Inst, (Extend << 1) | Shift, Addr, Decoder);
2215
2216
201
  return Success;
2217
201
}