Coverage Report

Created: 2026-01-09 06:55

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an AArch64 MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <stdio.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include <capstone/platform.h>
31
32
#include "../../Mapping.h"
33
#include "../../MCInst.h"
34
#include "../../MCInstPrinter.h"
35
#include "../../MCRegisterInfo.h"
36
#include "../../SStream.h"
37
#include "../../utils.h"
38
#include "AArch64AddressingModes.h"
39
#include "AArch64BaseInfo.h"
40
#include "AArch64DisassemblerExtension.h"
41
#include "AArch64InstPrinter.h"
42
#include "AArch64Linkage.h"
43
#include "AArch64Mapping.h"
44
45
#define GET_BANKEDREG_IMPL
46
#include "AArch64GenSystemOperands.inc"
47
48
411k
#define CONCAT(a, b) CONCAT_(a, b)
49
411k
#define CONCAT_(a, b) a##_##b
50
51
#define CONCATs(a, b) CONCATS(a, b)
52
#define CONCATS(a, b) a##b
53
54
#define DEBUG_TYPE "asm-printer"
55
56
// BEGIN Static declarations.
57
// These functions must be declared statically here, because they
58
// are also defined in the ARM module.
59
// If they are not static, we fail during linking.
60
61
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
62
            unsigned OpIdx, unsigned PrintMethodIdx,
63
            SStream *OS);
64
65
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
66
67
#define DECLARE_printComplexRotationOp(Angle, Remainder) \
68
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
69
    MCInst * MI, unsigned OpNo, SStream *O);
70
DECLARE_printComplexRotationOp(180, 90);
71
DECLARE_printComplexRotationOp(90, 0);
72
73
// END Static declarations.
74
75
#define GET_INSTRUCTION_NAME
76
#define PRINT_ALIAS_INSTR
77
#include "AArch64GenAsmWriter.inc"
78
79
void printRegName(SStream *OS, unsigned Reg)
80
663k
{
81
663k
  SStream_concat(OS, "%s%s", markup("<reg:"),
82
663k
           getRegisterName(Reg, AArch64_NoRegAltName));
83
663k
  SStream_concat0(OS, markup(">"));
84
663k
}
85
86
void printRegNameAlt(SStream *OS, unsigned Reg, unsigned AltIdx)
87
160k
{
88
160k
  SStream_concat(OS, "%s%s", markup("<reg:"),
89
160k
           getRegisterName(Reg, AltIdx));
90
160k
  SStream_concat0(OS, markup(">"));
91
160k
}
92
93
const char *getRegName(unsigned Reg)
94
0
{
95
0
  return getRegisterName(Reg, AArch64_NoRegAltName);
96
0
}
97
98
void printInst(MCInst *MI, uint64_t Address, const char *Annot, SStream *O)
99
331k
{
100
331k
  bool isAlias = false;
101
331k
  bool useAliasDetails = map_use_alias_details(MI);
102
331k
  map_set_fill_detail_ops(MI, useAliasDetails);
103
104
331k
  unsigned Opcode = MCInst_getOpcode(MI);
105
106
331k
  if (Opcode == AArch64_SYSxt) {
107
5.40k
    if (printSysAlias(MI, O)) {
108
1.54k
      isAlias = true;
109
1.54k
      MCInst_setIsAlias(MI, isAlias);
110
1.54k
      if (useAliasDetails)
111
1.54k
        return;
112
1.54k
    }
113
5.40k
  }
114
115
330k
  if (Opcode == AArch64_SYSPxt || Opcode == AArch64_SYSPxt_XZR) {
116
2.92k
    if (printSyspAlias(MI, O)) {
117
1.54k
      isAlias = true;
118
1.54k
      MCInst_setIsAlias(MI, isAlias);
119
1.54k
      if (useAliasDetails)
120
1.54k
        return;
121
1.54k
    }
122
2.92k
  }
123
124
  // RPRFM overlaps PRFM (reg), so try to print it as RPRFM here.
125
328k
  if ((Opcode == AArch64_PRFMroX) || (Opcode == AArch64_PRFMroW)) {
126
201
    if (printRangePrefetchAlias(MI, O, Annot)) {
127
0
      isAlias = true;
128
0
      MCInst_setIsAlias(MI, isAlias);
129
0
      if (useAliasDetails)
130
0
        return;
131
0
    }
132
201
  }
133
134
  // SBFM/UBFM should print to a nicer aliased form if possible.
135
328k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
136
326k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
137
4.86k
    MCOperand *Op0 = MCInst_getOperand(MI, (0));
138
4.86k
    MCOperand *Op1 = MCInst_getOperand(MI, (1));
139
4.86k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
140
4.86k
    MCOperand *Op3 = MCInst_getOperand(MI, (3));
141
142
4.86k
    bool IsSigned = (Opcode == AArch64_SBFMXri ||
143
2.88k
         Opcode == AArch64_SBFMWri);
144
4.86k
    bool Is64Bit = (Opcode == AArch64_SBFMXri ||
145
2.88k
        Opcode == AArch64_UBFMXri);
146
4.86k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 &&
147
3.41k
        MCOperand_isImm(Op3)) {
148
3.41k
      const char *AsmMnemonic = NULL;
149
150
3.41k
      switch (MCOperand_getImm(Op3)) {
151
641
      default:
152
641
        break;
153
1.10k
      case 7:
154
1.10k
        if (IsSigned)
155
439
          AsmMnemonic = "sxtb";
156
664
        else if (!Is64Bit)
157
110
          AsmMnemonic = "uxtb";
158
1.10k
        break;
159
1.23k
      case 15:
160
1.23k
        if (IsSigned)
161
864
          AsmMnemonic = "sxth";
162
371
        else if (!Is64Bit)
163
63
          AsmMnemonic = "uxth";
164
1.23k
        break;
165
432
      case 31:
166
        // *xtw is only valid for signed 64-bit operations.
167
432
        if (Is64Bit && IsSigned)
168
136
          AsmMnemonic = "sxtw";
169
432
        break;
170
3.41k
      }
171
172
3.41k
      if (AsmMnemonic) {
173
1.61k
        SStream_concat(O, "%s", AsmMnemonic);
174
1.61k
        SStream_concat0(O, " ");
175
176
1.61k
        printRegName(O, MCOperand_getReg(Op0));
177
1.61k
        SStream_concat0(O, ", ");
178
1.61k
        printRegName(O, getWRegFromXReg(
179
1.61k
              MCOperand_getReg(Op1)));
180
1.61k
        if (detail_is_set(MI) && useAliasDetails) {
181
1.61k
          AArch64_set_detail_op_reg(
182
1.61k
            MI, 0, MCOperand_getReg(Op0));
183
1.61k
          AArch64_set_detail_op_reg(
184
1.61k
            MI, 1,
185
1.61k
            getWRegFromXReg(
186
1.61k
              MCOperand_getReg(Op1)));
187
1.61k
          if (strings_match(AsmMnemonic, "uxtb"))
188
110
            AArch64_get_detail_op(MI, -1)
189
110
              ->ext =
190
110
              AARCH64_EXT_UXTB;
191
1.50k
          else if (strings_match(AsmMnemonic,
192
1.50k
                     "sxtb"))
193
439
            AArch64_get_detail_op(MI, -1)
194
439
              ->ext =
195
439
              AARCH64_EXT_SXTB;
196
1.06k
          else if (strings_match(AsmMnemonic,
197
1.06k
                     "uxth"))
198
63
            AArch64_get_detail_op(MI, -1)
199
63
              ->ext =
200
63
              AARCH64_EXT_UXTH;
201
1.00k
          else if (strings_match(AsmMnemonic,
202
1.00k
                     "sxth"))
203
864
            AArch64_get_detail_op(MI, -1)
204
864
              ->ext =
205
864
              AARCH64_EXT_SXTH;
206
136
          else if (strings_match(AsmMnemonic,
207
136
                     "sxtw"))
208
136
            AArch64_get_detail_op(MI, -1)
209
136
              ->ext =
210
136
              AARCH64_EXT_SXTW;
211
0
          else
212
0
            AArch64_get_detail_op(MI, -1)
213
0
              ->ext =
214
0
              AARCH64_EXT_INVALID;
215
1.61k
        }
216
1.61k
        isAlias = true;
217
1.61k
        MCInst_setIsAlias(MI, isAlias);
218
1.61k
        if (useAliasDetails)
219
1.61k
          return;
220
0
        else
221
0
          goto add_real_detail;
222
1.61k
      }
223
3.41k
    }
224
225
    // All immediate shifts are aliases, implemented using the Bitfield
226
    // instruction. In all cases the immediate shift amount shift must be in
227
    // the range 0 to (reg.size -1).
228
3.25k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
229
3.25k
      const char *AsmMnemonic = NULL;
230
3.25k
      int shift = 0;
231
3.25k
      int64_t immr = MCOperand_getImm(Op2);
232
3.25k
      int64_t imms = MCOperand_getImm(Op3);
233
3.25k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F &&
234
128
          ((imms + 1) == immr)) {
235
79
        AsmMnemonic = "lsl";
236
79
        shift = 31 - imms;
237
3.17k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
238
1.92k
           ((imms + 1 == immr))) {
239
257
        AsmMnemonic = "lsl";
240
257
        shift = 63 - imms;
241
2.92k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
242
80
        AsmMnemonic = "lsr";
243
80
        shift = immr;
244
2.84k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
245
36
        AsmMnemonic = "lsr";
246
36
        shift = immr;
247
2.80k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
248
74
        AsmMnemonic = "asr";
249
74
        shift = immr;
250
2.73k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
251
78
        AsmMnemonic = "asr";
252
78
        shift = immr;
253
78
      }
254
3.25k
      if (AsmMnemonic) {
255
604
        SStream_concat(O, "%s", AsmMnemonic);
256
604
        SStream_concat0(O, " ");
257
258
604
        printRegName(O, MCOperand_getReg(Op0));
259
604
        SStream_concat0(O, ", ");
260
604
        printRegName(O, MCOperand_getReg(Op1));
261
604
        SStream_concat(O, "%s%s#%d", ", ",
262
604
                 markup("<imm:"), shift);
263
604
        SStream_concat0(O, markup(">"));
264
604
        if (detail_is_set(MI) && useAliasDetails) {
265
604
          AArch64_set_detail_op_reg(
266
604
            MI, 0, MCOperand_getReg(Op0));
267
604
          AArch64_set_detail_op_reg(
268
604
            MI, 1, MCOperand_getReg(Op1));
269
604
          if (strings_match(AsmMnemonic, "lsl"))
270
336
            AArch64_get_detail_op(MI, -1)
271
336
              ->shift.type =
272
336
              AARCH64_SFT_LSL;
273
268
          else if (strings_match(AsmMnemonic,
274
268
                     "lsr"))
275
116
            AArch64_get_detail_op(MI, -1)
276
116
              ->shift.type =
277
116
              AARCH64_SFT_LSR;
278
152
          else if (strings_match(AsmMnemonic,
279
152
                     "asr"))
280
152
            AArch64_get_detail_op(MI, -1)
281
152
              ->shift.type =
282
152
              AARCH64_SFT_ASR;
283
0
          else
284
0
            AArch64_get_detail_op(MI, -1)
285
0
              ->shift.type =
286
0
              AARCH64_SFT_INVALID;
287
604
          AArch64_get_detail_op(MI, -1)
288
604
            ->shift.value = shift;
289
604
        }
290
604
        isAlias = true;
291
604
        MCInst_setIsAlias(MI, isAlias);
292
604
        if (useAliasDetails)
293
604
          return;
294
0
        else
295
0
          goto add_real_detail;
296
604
      }
297
3.25k
    }
298
299
    // SBFIZ/UBFIZ aliases
300
2.65k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
301
811
      SStream_concat(O, "%s", (IsSigned ? "sbfiz" : "ubfiz"));
302
811
      SStream_concat0(O, " ");
303
304
811
      printRegName(O, MCOperand_getReg(Op0));
305
811
      SStream_concat0(O, ", ");
306
811
      printRegName(O, MCOperand_getReg(Op1));
307
811
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
308
811
      printUInt32Bang(O, (Is64Bit ? 64 : 32) -
309
811
               MCOperand_getImm(Op2));
310
811
      SStream_concat(O, "%s%s%s", markup(">"), ", ",
311
811
               markup("<imm:"));
312
811
      printInt64Bang(O, MCOperand_getImm(Op3) + 1);
313
811
      SStream_concat0(O, markup(">"));
314
811
      if (detail_is_set(MI) && useAliasDetails) {
315
811
        AArch64_set_detail_op_reg(
316
811
          MI, 0, MCOperand_getReg(Op0));
317
811
        AArch64_set_detail_op_reg(
318
811
          MI, 1, MCOperand_getReg(Op1));
319
811
        AArch64_set_detail_op_imm(
320
811
          MI, 2, AARCH64_OP_IMM,
321
811
          (Is64Bit ? 64 : 32) -
322
811
            MCOperand_getImm(Op2));
323
811
        AArch64_set_detail_op_imm(
324
811
          MI, 3, AARCH64_OP_IMM,
325
811
          MCOperand_getImm(Op3) + 1);
326
811
      }
327
811
      isAlias = true;
328
811
      MCInst_setIsAlias(MI, isAlias);
329
811
      if (useAliasDetails)
330
811
        return;
331
0
      else
332
0
        goto add_real_detail;
333
811
    }
334
335
    // Otherwise SBFX/UBFX is the preferred form
336
1.84k
    SStream_concat(O, "%s", (IsSigned ? "sbfx" : "ubfx"));
337
1.84k
    SStream_concat0(O, " ");
338
339
1.84k
    printRegName(O, MCOperand_getReg(Op0));
340
1.84k
    SStream_concat0(O, ", ");
341
1.84k
    printRegName(O, MCOperand_getReg(Op1));
342
1.84k
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
343
1.84k
    printInt64Bang(O, MCOperand_getImm(Op2));
344
1.84k
    SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
345
1.84k
    printInt64Bang(O, MCOperand_getImm(Op3) -
346
1.84k
            MCOperand_getImm(Op2) + 1);
347
1.84k
    SStream_concat0(O, markup(">"));
348
1.84k
    if (detail_is_set(MI) && useAliasDetails) {
349
1.84k
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
350
1.84k
      AArch64_set_detail_op_reg(MI, 1, MCOperand_getReg(Op1));
351
1.84k
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
352
1.84k
              MCOperand_getImm(Op2));
353
1.84k
      AArch64_set_detail_op_imm(
354
1.84k
        MI, 3, AARCH64_OP_IMM,
355
1.84k
        MCOperand_getImm(Op3) - MCOperand_getImm(Op2) +
356
1.84k
          1);
357
1.84k
    }
358
1.84k
    isAlias = true;
359
1.84k
    MCInst_setIsAlias(MI, isAlias);
360
1.84k
    if (useAliasDetails)
361
1.84k
      return;
362
0
    else
363
0
      goto add_real_detail;
364
1.84k
  }
365
366
323k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
367
1.66k
    isAlias = true;
368
1.66k
    MCInst_setIsAlias(MI, isAlias);
369
1.66k
    MCOperand *Op0 = MCInst_getOperand(MI, (0)); // Op1 == Op0
370
1.66k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
371
1.66k
    int ImmR = MCOperand_getImm(MCInst_getOperand(MI, (3)));
372
1.66k
    int ImmS = MCOperand_getImm(MCInst_getOperand(MI, (4)));
373
374
1.66k
    if ((MCOperand_getReg(Op2) == AArch64_WZR ||
375
1.50k
         MCOperand_getReg(Op2) == AArch64_XZR) &&
376
872
        (ImmR == 0 || ImmS < ImmR) &&
377
558
        (AArch64_getFeatureBits(MI->csh->mode,
378
558
              AArch64_FeatureAll) ||
379
0
         AArch64_getFeatureBits(MI->csh->mode,
380
558
              AArch64_HasV8_2aOps))) {
381
      // BFC takes precedence over its entire range, sligtly differently
382
      // to BFI.
383
558
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
384
558
      int LSB = (BitWidth - ImmR) % BitWidth;
385
558
      int Width = ImmS + 1;
386
387
558
      SStream_concat0(O, "bfc ");
388
558
      printRegName(O, MCOperand_getReg(Op0));
389
558
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
390
558
               LSB);
391
558
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
392
558
               markup("<imm:"), Width);
393
558
      SStream_concat0(O, markup(">"));
394
558
      if (detail_is_set(MI) && useAliasDetails) {
395
558
        AArch64_set_detail_op_reg(
396
558
          MI, 0, MCOperand_getReg(Op0));
397
558
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
398
558
                LSB);
399
558
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
400
558
                Width);
401
558
      }
402
403
558
      if (useAliasDetails)
404
558
        return;
405
0
      else
406
0
        goto add_real_detail;
407
1.11k
    } else if (ImmS < ImmR) {
408
      // BFI alias
409
388
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
410
388
      int LSB = (BitWidth - ImmR) % BitWidth;
411
388
      int Width = ImmS + 1;
412
413
388
      SStream_concat0(O, "bfi ");
414
388
      printRegName(O, MCOperand_getReg(Op0));
415
388
      SStream_concat0(O, ", ");
416
388
      printRegName(O, MCOperand_getReg(Op2));
417
388
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
418
388
               LSB);
419
388
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
420
388
               markup("<imm:"), Width);
421
388
      SStream_concat0(O, markup(">"));
422
388
      if (detail_is_set(MI) && useAliasDetails) {
423
388
        AArch64_set_detail_op_reg(
424
388
          MI, 0, MCOperand_getReg(Op0));
425
388
        AArch64_set_detail_op_reg(
426
388
          MI, 2, MCOperand_getReg(Op2));
427
388
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
428
388
                LSB);
429
388
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
430
388
                Width);
431
388
      }
432
388
      if (useAliasDetails)
433
388
        return;
434
0
      else
435
0
        goto add_real_detail;
436
388
    }
437
438
722
    int LSB = ImmR;
439
722
    int Width = ImmS - ImmR + 1;
440
    // Otherwise BFXIL the preferred form
441
722
    SStream_concat0(O, "bfxil ");
442
722
    printRegName(O, MCOperand_getReg(Op0));
443
722
    SStream_concat0(O, ", ");
444
722
    printRegName(O, MCOperand_getReg(Op2));
445
722
    SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"), LSB);
446
722
    SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
447
722
             markup("<imm:"), Width);
448
722
    SStream_concat0(O, markup(">"));
449
722
    if (detail_is_set(MI) && useAliasDetails) {
450
722
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
451
722
      AArch64_set_detail_op_reg(MI, 2, MCOperand_getReg(Op2));
452
722
      AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM, LSB);
453
722
      AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM, Width);
454
722
    }
455
722
    if (useAliasDetails)
456
722
      return;
457
722
  }
458
459
  // Symbolic operands for MOVZ, MOVN and MOVK already imply a shift
460
  // (e.g. :gottprel_g1: is always going to be "lsl #16") so it should not be
461
  // printed.
462
322k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi ||
463
320k
       Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
464
2.33k
      MCOperand_isExpr(MCInst_getOperand(MI, (1)))) {
465
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 1));
466
0
    if (detail_is_set(MI) && useAliasDetails) {
467
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
468
0
              MCInst_getOpVal(MI, 1));
469
0
    }
470
0
  }
471
472
322k
  if ((Opcode == AArch64_MOVKXi || Opcode == AArch64_MOVKWi) &&
473
1.61k
      MCOperand_isExpr(MCInst_getOperand(MI, (2)))) {
474
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 2));
475
0
    if (detail_is_set(MI) && useAliasDetails) {
476
0
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
477
0
              MCInst_getOpVal(MI, 2));
478
0
    }
479
0
  }
480
481
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but
482
  // their domains overlap so they need to be prioritized. The chain is "MOVZ
483
  // lsl #0 > MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest
484
  // instruction that can represent the move is the MOV alias, and the rest
485
  // get printed normally.
486
322k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
487
1.63k
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
488
1.63k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
489
1.63k
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
490
1.63k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
491
1.63k
    uint64_t Value =
492
1.63k
      (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
493
1.63k
      << Shift;
494
495
1.63k
    if (AArch64_AM_isMOVZMovAlias(
496
1.63k
          Value, Shift, Opcode == AArch64_MOVZXi ? 64 : 32)) {
497
1.21k
      isAlias = true;
498
1.21k
      MCInst_setIsAlias(MI, isAlias);
499
1.21k
      SStream_concat0(O, "mov ");
500
1.21k
      printRegName(O, MCOperand_getReg(
501
1.21k
            MCInst_getOperand(MI, (0))));
502
1.21k
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
503
1.21k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
504
1.21k
      SStream_concat0(O, markup(">"));
505
1.21k
      if (detail_is_set(MI) && useAliasDetails) {
506
1.21k
        AArch64_set_detail_op_reg(
507
1.21k
          MI, 0, MCInst_getOpVal(MI, 0));
508
1.21k
        AArch64_set_detail_op_imm(
509
1.21k
          MI, 1, AARCH64_OP_IMM,
510
1.21k
          SignExtend64(Value, RegWidth));
511
1.21k
      }
512
1.21k
      if (useAliasDetails)
513
1.21k
        return;
514
1.21k
    }
515
1.63k
  }
516
517
320k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
518
705
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
519
705
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
520
705
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
521
705
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
522
705
    uint64_t Value =
523
705
      ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
524
705
        << Shift);
525
705
    if (RegWidth == 32)
526
277
      Value = Value & 0xffffffff;
527
528
705
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
529
615
      isAlias = true;
530
615
      MCInst_setIsAlias(MI, isAlias);
531
615
      SStream_concat0(O, "mov ");
532
615
      printRegName(O, MCOperand_getReg(
533
615
            MCInst_getOperand(MI, (0))));
534
615
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
535
615
      printInt64Bang(O, SignExtend64(Value, RegWidth));
536
615
      SStream_concat0(O, markup(">"));
537
615
      if (detail_is_set(MI) && useAliasDetails) {
538
615
        AArch64_set_detail_op_reg(
539
615
          MI, 0, MCInst_getOpVal(MI, 0));
540
615
        AArch64_set_detail_op_imm(
541
615
          MI, 1, AARCH64_OP_IMM,
542
615
          SignExtend64(Value, RegWidth));
543
615
      }
544
615
      if (useAliasDetails)
545
615
        return;
546
615
    }
547
705
  }
548
549
320k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
550
2.36k
      (MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_XZR ||
551
1.14k
       MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_WZR) &&
552
1.49k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
553
1.49k
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
554
1.49k
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
555
1.49k
      MCOperand_getImm(MCInst_getOperand(MI, (2))), RegWidth);
556
1.49k
    if (!AArch64_AM_isAnyMOVWMovAlias(Value, RegWidth)) {
557
878
      isAlias = true;
558
878
      MCInst_setIsAlias(MI, isAlias);
559
878
      SStream_concat0(O, "mov ");
560
878
      printRegName(O, MCOperand_getReg(
561
878
            MCInst_getOperand(MI, (0))));
562
878
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
563
878
      printInt64Bang(O, SignExtend64(Value, RegWidth));
564
878
      SStream_concat0(O, markup(">"));
565
878
      if (detail_is_set(MI) && useAliasDetails) {
566
878
        AArch64_set_detail_op_reg(
567
878
          MI, 0, MCInst_getOpVal(MI, 0));
568
878
        AArch64_set_detail_op_imm(
569
878
          MI, 2, AARCH64_OP_IMM,
570
878
          SignExtend64(Value, RegWidth));
571
878
      }
572
878
      if (useAliasDetails)
573
878
        return;
574
878
    }
575
1.49k
  }
576
577
319k
  if (Opcode == AArch64_SPACE) {
578
0
    isAlias = true;
579
0
    MCInst_setIsAlias(MI, isAlias);
580
0
    SStream_concat1(O, ' ');
581
0
    SStream_concat(O, "%s", " SPACE ");
582
0
    printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (1))));
583
0
    if (detail_is_set(MI) && useAliasDetails) {
584
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
585
0
              MCInst_getOpVal(MI, 1));
586
0
    }
587
0
    if (useAliasDetails)
588
0
      return;
589
0
  }
590
591
319k
  if (!isAlias)
592
319k
    isAlias |= printAliasInstr(MI, Address, O);
593
594
319k
add_real_detail:
595
319k
  MCInst_setIsAlias(MI, isAlias);
596
597
319k
  if (!isAlias || !useAliasDetails) {
598
284k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
599
284k
    if (isAlias)
600
0
      SStream_Close(O);
601
284k
    printInstruction(MI, Address, O);
602
284k
    if (isAlias)
603
0
      SStream_Open(O);
604
284k
  }
605
319k
}
606
607
bool printRangePrefetchAlias(MCInst *MI, SStream *O, const char *Annot)
608
201
{
609
201
  unsigned Opcode = MCInst_getOpcode(MI);
610
611
201
#ifndef NDEBUG
612
613
201
#endif
614
615
201
  unsigned PRFOp = MCOperand_getImm(MCInst_getOperand(MI, (0)));
616
201
  unsigned Mask = 0x18; // 0b11000
617
201
  if ((PRFOp & Mask) != Mask)
618
201
    return false; // Rt != '11xxx', it's a PRFM instruction.
619
620
0
  unsigned Rm = MCOperand_getReg(MCInst_getOperand(MI, (2)));
621
622
  // "Rm" must be a 64-bit GPR for RPRFM.
623
0
  if (MCRegisterInfo_getRegClass(MI->MRI, Rm))
624
0
    Rm = MCRegisterInfo_getMatchingSuperReg(
625
0
      MI->MRI, Rm, AArch64_sub_32,
626
0
      MCRegisterInfo_getRegClass(MI->MRI, Rm));
627
628
0
  unsigned SignExtend = MCOperand_getImm(
629
0
    MCInst_getOperand(MI, (3))); // encoded in "option<2>".
630
0
  unsigned Shift =
631
0
    MCOperand_getImm(MCInst_getOperand(MI, (4))); // encoded in "S".
632
633
0
  unsigned Option0 = (Opcode == AArch64_PRFMroX) ? 1 : 0;
634
635
  // encoded in "option<2>:option<0>:S:Rt<2:0>".
636
0
  unsigned RPRFOp = (SignExtend << 5) | (Option0 << 4) | (Shift << 3) |
637
0
        (PRFOp & 0x7);
638
639
0
  SStream_concat0(O, "rprfm ");
640
0
  const AArch64RPRFM_RPRFM *RPRFM =
641
0
    AArch64RPRFM_lookupRPRFMByEncoding(RPRFOp);
642
0
  if (RPRFM) {
643
0
    SStream_concat0(O, RPRFM->Name);
644
0
  } else {
645
0
    printUInt32Bang(O, RPRFOp);
646
0
    SStream_concat(O, ", ");
647
0
  }
648
0
  SStream_concat0(O, getRegisterName(Rm, AArch64_NoRegAltName));
649
0
  SStream_concat0(O, ", [");
650
0
  printOperand(MI, 1, O); // "Rn".
651
0
  SStream_concat0(O, "]");
652
653
0
  return true;
654
201
}
655
656
bool printSysAlias(MCInst *MI, SStream *O)
657
5.40k
{
658
5.40k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
659
5.40k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
660
5.40k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
661
5.40k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
662
663
5.40k
  unsigned Op1Val = MCOperand_getImm(Op1);
664
5.40k
  unsigned CnVal = MCOperand_getImm(Cn);
665
5.40k
  unsigned CmVal = MCOperand_getImm(Cm);
666
5.40k
  unsigned Op2Val = MCOperand_getImm(Op2);
667
668
5.40k
  uint16_t Encoding = Op2Val;
669
5.40k
  Encoding |= CmVal << 3;
670
5.40k
  Encoding |= CnVal << 7;
671
5.40k
  Encoding |= Op1Val << 11;
672
673
5.40k
  bool NeedsReg;
674
5.40k
  const char *Ins;
675
5.40k
  const char *Name;
676
677
5.40k
  if (CnVal == 7) {
678
2.66k
    switch (CmVal) {
679
204
    default:
680
204
      return false;
681
    // Maybe IC, maybe Prediction Restriction
682
561
    case 1:
683
561
      switch (Op1Val) {
684
67
      default:
685
67
        return false;
686
458
      case 0:
687
458
        goto Search_IC;
688
36
      case 3:
689
36
        goto Search_PRCTX;
690
561
      }
691
    // Prediction Restriction aliases
692
120
    case 3: {
693
156
Search_PRCTX:
694
156
      if (Op1Val != 3 || CnVal != 7 || CmVal != 3)
695
70
        return false;
696
697
86
      unsigned int Requires =
698
86
        Op2Val == 6 ? AArch64_FeatureSPECRES2 :
699
86
                AArch64_FeaturePredRes;
700
86
      if (!(AArch64_getFeatureBits(MI->csh->mode,
701
86
                 AArch64_FeatureAll) ||
702
0
            AArch64_getFeatureBits(MI->csh->mode, Requires)))
703
0
        return false;
704
705
86
      NeedsReg = true;
706
86
      switch (Op2Val) {
707
35
      default:
708
35
        return false;
709
24
      case 4:
710
24
        Ins = "cfp ";
711
24
        break;
712
17
      case 5:
713
17
        Ins = "dvp ";
714
17
        break;
715
8
      case 6:
716
8
        Ins = "cosp ";
717
8
        break;
718
2
      case 7:
719
2
        Ins = "cpp ";
720
2
        break;
721
86
      }
722
51
      Name = "RCTX";
723
51
    } break;
724
    // IC aliases
725
855
    case 5: {
726
1.31k
Search_IC: {
727
1.31k
  const AArch64IC_IC *IC = AArch64IC_lookupICByEncoding(Encoding);
728
1.31k
  if (!IC ||
729
1.07k
      !AArch64_testFeatureList(MI->csh->mode, IC->FeaturesRequired))
730
236
    return false;
731
1.07k
  if (detail_is_set(MI)) {
732
1.07k
    aarch64_sysop sysop = { 0 };
733
1.07k
    sysop.reg = IC->SysReg;
734
1.07k
    sysop.sub_type = AARCH64_OP_IC;
735
1.07k
    AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
736
1.07k
    AArch64_get_detail_op(MI, 0)->sysop = sysop;
737
1.07k
    AArch64_inc_op_count(MI);
738
1.07k
  }
739
740
1.07k
  NeedsReg = IC->NeedsReg;
741
1.07k
  Ins = "ic ";
742
1.07k
  Name = IC->Name;
743
1.07k
}
744
1.07k
    } break;
745
    // DC aliases
746
507
    case 4:
747
547
    case 6:
748
590
    case 10:
749
627
    case 11:
750
661
    case 12:
751
688
    case 13:
752
802
    case 14: {
753
802
      const AArch64DC_DC *DC =
754
802
        AArch64DC_lookupDCByEncoding(Encoding);
755
802
      if (!DC || !AArch64_testFeatureList(
756
119
             MI->csh->mode, DC->FeaturesRequired))
757
683
        return false;
758
119
      if (detail_is_set(MI)) {
759
119
        aarch64_sysop sysop = { 0 };
760
119
        sysop.alias = DC->SysAlias;
761
119
        sysop.sub_type = AARCH64_OP_DC;
762
119
        AArch64_get_detail_op(MI, 0)->type =
763
119
          AARCH64_OP_SYSALIAS;
764
119
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
765
119
        AArch64_inc_op_count(MI);
766
119
      }
767
768
119
      NeedsReg = true;
769
119
      Ins = "dc ";
770
119
      Name = DC->Name;
771
119
    } break;
772
    // AT aliases
773
96
    case 8:
774
119
    case 9: {
775
119
      const AArch64AT_AT *AT =
776
119
        AArch64AT_lookupATByEncoding(Encoding);
777
119
      if (!AT || !AArch64_testFeatureList(
778
48
             MI->csh->mode, AT->FeaturesRequired))
779
71
        return false;
780
781
48
      if (detail_is_set(MI)) {
782
48
        aarch64_sysop sysop = { 0 };
783
48
        sysop.alias = AT->SysAlias;
784
48
        sysop.sub_type = AARCH64_OP_AT;
785
48
        AArch64_get_detail_op(MI, 0)->type =
786
48
          AARCH64_OP_SYSALIAS;
787
48
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
788
48
        AArch64_inc_op_count(MI);
789
48
      }
790
48
      NeedsReg = true;
791
48
      Ins = "at ";
792
48
      Name = AT->Name;
793
48
    } break;
794
2.66k
    }
795
2.74k
  } else if (CnVal == 8 || CnVal == 9) {
796
    // TLBI aliases
797
1.33k
    const AArch64TLBI_TLBI *TLBI =
798
1.33k
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
799
1.33k
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
800
247
                  TLBI->FeaturesRequired))
801
1.08k
      return false;
802
803
247
    if (detail_is_set(MI)) {
804
247
      aarch64_sysop sysop = { 0 };
805
247
      sysop.reg = TLBI->SysReg;
806
247
      sysop.sub_type = AARCH64_OP_TLBI;
807
247
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
808
247
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
809
247
      AArch64_inc_op_count(MI);
810
247
    }
811
247
    NeedsReg = TLBI->NeedsReg;
812
247
    Ins = "tlbi ";
813
247
    Name = TLBI->Name;
814
247
  } else
815
1.40k
    return false;
816
817
3.08k
#define TMP_STR_LEN 32
818
1.54k
  char Str[TMP_STR_LEN] = { 0 };
819
1.54k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
820
1.54k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
821
1.54k
#undef TMP_STR_LEN
822
823
1.54k
  SStream_concat1(O, ' ');
824
1.54k
  SStream_concat0(O, Str);
825
1.54k
  if (NeedsReg) {
826
441
    SStream_concat0(O, ", ");
827
441
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (4))));
828
441
    AArch64_set_detail_op_reg(MI, 4, MCInst_getOpVal(MI, 4));
829
441
  }
830
831
1.54k
  return true;
832
5.40k
}
833
834
bool printSyspAlias(MCInst *MI, SStream *O)
835
2.92k
{
836
2.92k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
837
2.92k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
838
2.92k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
839
2.92k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
840
841
2.92k
  unsigned Op1Val = MCOperand_getImm(Op1);
842
2.92k
  unsigned CnVal = MCOperand_getImm(Cn);
843
2.92k
  unsigned CmVal = MCOperand_getImm(Cm);
844
2.92k
  unsigned Op2Val = MCOperand_getImm(Op2);
845
846
2.92k
  uint16_t Encoding = Op2Val;
847
2.92k
  Encoding |= CmVal << 3;
848
2.92k
  Encoding |= CnVal << 7;
849
2.92k
  Encoding |= Op1Val << 11;
850
851
2.92k
  const char *Ins;
852
2.92k
  const char *Name;
853
854
2.92k
  if (CnVal == 8 || CnVal == 9) {
855
    // TLBIP aliases
856
857
2.02k
    if (CnVal == 9) {
858
716
      if (!AArch64_getFeatureBits(MI->csh->mode,
859
716
                AArch64_FeatureAll) ||
860
716
          !AArch64_getFeatureBits(MI->csh->mode,
861
716
                AArch64_FeatureXS))
862
0
        return false;
863
716
      Encoding &= ~(1 << 7);
864
716
    }
865
866
2.02k
    const AArch64TLBI_TLBI *TLBI =
867
2.02k
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
868
2.02k
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
869
1.54k
                  TLBI->FeaturesRequired))
870
485
      return false;
871
872
1.54k
    if (detail_is_set(MI)) {
873
1.54k
      aarch64_sysop sysop = { 0 };
874
1.54k
      sysop.reg = TLBI->SysReg;
875
1.54k
      sysop.sub_type = AARCH64_OP_TLBI;
876
1.54k
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
877
1.54k
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
878
1.54k
      AArch64_inc_op_count(MI);
879
1.54k
    }
880
1.54k
    Ins = "tlbip ";
881
1.54k
    Name = TLBI->Name;
882
1.54k
  } else
883
900
    return false;
884
885
3.65k
#define TMP_STR_LEN 32
886
1.54k
  char Str[TMP_STR_LEN] = { 0 };
887
1.54k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
888
1.54k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
889
890
1.54k
  if (CnVal == 9) {
891
571
    append_to_str_lower(Str, TMP_STR_LEN, "nxs");
892
571
  }
893
1.54k
#undef TMP_STR_LEN
894
895
1.54k
  SStream_concat1(O, ' ');
896
1.54k
  SStream_concat0(O, Str);
897
1.54k
  SStream_concat0(O, ", ");
898
1.54k
  if (MCOperand_getReg(MCInst_getOperand(MI, (4))) == AArch64_XZR)
899
913
    printSyspXzrPair(MI, 4, O);
900
629
  else
901
629
    CONCAT(printGPRSeqPairsClassOperand, 64)(MI, 4, O);
902
903
1.54k
  return true;
904
2.92k
}
905
906
#define DEFINE_printMatrix(EltSize) \
907
  void CONCAT(printMatrix, EltSize)(MCInst * MI, unsigned OpNum, \
908
            SStream *O) \
909
10.9k
  { \
910
10.9k
    AArch64_add_cs_detail_1( \
911
10.9k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
10.9k
      EltSize); \
913
10.9k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
10.9k
\
915
10.9k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
10.9k
    switch (EltSize) { \
917
1.55k
    case 0: \
918
1.55k
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.33k
    case 16: \
923
1.33k
      SStream_concat0(O, ".h"); \
924
1.33k
      break; \
925
4.58k
    case 32: \
926
4.58k
      SStream_concat0(O, ".s"); \
927
4.58k
      break; \
928
3.52k
    case 64: \
929
3.52k
      SStream_concat0(O, ".d"); \
930
3.52k
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
10.9k
    } \
937
10.9k
  }
printMatrix_64
Line
Count
Source
909
3.52k
  { \
910
3.52k
    AArch64_add_cs_detail_1( \
911
3.52k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
3.52k
      EltSize); \
913
3.52k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
3.52k
\
915
3.52k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
3.52k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
3.52k
    case 64: \
929
3.52k
      SStream_concat0(O, ".d"); \
930
3.52k
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
3.52k
    } \
937
3.52k
  }
printMatrix_32
Line
Count
Source
909
4.58k
  { \
910
4.58k
    AArch64_add_cs_detail_1( \
911
4.58k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
4.58k
      EltSize); \
913
4.58k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
4.58k
\
915
4.58k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
4.58k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
4.58k
    case 32: \
926
4.58k
      SStream_concat0(O, ".s"); \
927
4.58k
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
4.58k
    } \
937
4.58k
  }
printMatrix_16
Line
Count
Source
909
1.33k
  { \
910
1.33k
    AArch64_add_cs_detail_1( \
911
1.33k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
1.33k
      EltSize); \
913
1.33k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
1.33k
\
915
1.33k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
1.33k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.33k
    case 16: \
923
1.33k
      SStream_concat0(O, ".h"); \
924
1.33k
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
1.33k
    } \
937
1.33k
  }
printMatrix_0
Line
Count
Source
909
1.55k
  { \
910
1.55k
    AArch64_add_cs_detail_1( \
911
1.55k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
1.55k
      EltSize); \
913
1.55k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
1.55k
\
915
1.55k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
1.55k
    switch (EltSize) { \
917
1.55k
    case 0: \
918
1.55k
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
1.55k
    } \
937
1.55k
  }
938
DEFINE_printMatrix(64);
939
DEFINE_printMatrix(32);
940
DEFINE_printMatrix(16);
941
DEFINE_printMatrix(0);
942
943
#define DEFINE_printMatrixTileVector(IsVertical) \
944
  void CONCAT(printMatrixTileVector, \
945
        IsVertical)(MCInst * MI, unsigned OpNum, SStream *O) \
946
7.50k
  { \
947
7.50k
    AArch64_add_cs_detail_1( \
948
7.50k
      MI, \
949
7.50k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
7.50k
      OpNum, IsVertical); \
951
7.50k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
7.50k
\
953
7.50k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
7.50k
                  AArch64_NoRegAltName); \
955
7.50k
\
956
7.50k
    unsigned buf_len = strlen(RegName) + 1; \
957
7.50k
    char *Base = cs_mem_calloc(1, buf_len); \
958
7.50k
    memcpy(Base, RegName, buf_len); \
959
7.50k
    char *Dot = strchr(Base, '.'); \
960
7.50k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
7.50k
    *Dot = '\0'; /* Split string */ \
965
7.50k
    char *Suffix = Dot + 1; \
966
7.50k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
7.50k
    SStream_concat1(O, '.'); \
968
7.50k
    SStream_concat0(O, Suffix); \
969
7.50k
    cs_mem_free(Base); \
970
7.50k
  }
printMatrixTileVector_0
Line
Count
Source
946
4.18k
  { \
947
4.18k
    AArch64_add_cs_detail_1( \
948
4.18k
      MI, \
949
4.18k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
4.18k
      OpNum, IsVertical); \
951
4.18k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
4.18k
\
953
4.18k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
4.18k
                  AArch64_NoRegAltName); \
955
4.18k
\
956
4.18k
    unsigned buf_len = strlen(RegName) + 1; \
957
4.18k
    char *Base = cs_mem_calloc(1, buf_len); \
958
4.18k
    memcpy(Base, RegName, buf_len); \
959
4.18k
    char *Dot = strchr(Base, '.'); \
960
4.18k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
4.18k
    *Dot = '\0'; /* Split string */ \
965
4.18k
    char *Suffix = Dot + 1; \
966
4.18k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
4.18k
    SStream_concat1(O, '.'); \
968
4.18k
    SStream_concat0(O, Suffix); \
969
4.18k
    cs_mem_free(Base); \
970
4.18k
  }
printMatrixTileVector_1
Line
Count
Source
946
3.32k
  { \
947
3.32k
    AArch64_add_cs_detail_1( \
948
3.32k
      MI, \
949
3.32k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
3.32k
      OpNum, IsVertical); \
951
3.32k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
3.32k
\
953
3.32k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
3.32k
                  AArch64_NoRegAltName); \
955
3.32k
\
956
3.32k
    unsigned buf_len = strlen(RegName) + 1; \
957
3.32k
    char *Base = cs_mem_calloc(1, buf_len); \
958
3.32k
    memcpy(Base, RegName, buf_len); \
959
3.32k
    char *Dot = strchr(Base, '.'); \
960
3.32k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
3.32k
    *Dot = '\0'; /* Split string */ \
965
3.32k
    char *Suffix = Dot + 1; \
966
3.32k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
3.32k
    SStream_concat1(O, '.'); \
968
3.32k
    SStream_concat0(O, Suffix); \
969
3.32k
    cs_mem_free(Base); \
970
3.32k
  }
971
DEFINE_printMatrixTileVector(0);
972
DEFINE_printMatrixTileVector(1);
973
974
void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
975
2.13k
{
976
2.13k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTile, OpNum);
977
2.13k
  MCOperand *RegOp = MCInst_getOperand(MI, (OpNum));
978
979
2.13k
  printRegName(O, MCOperand_getReg(RegOp));
980
2.13k
}
981
982
void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
983
0
{
984
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVCROp, OpNum);
985
0
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
986
987
0
  unsigned svcrop = MCOperand_getImm(MO);
988
0
  const AArch64SVCR_SVCR *SVCR = AArch64SVCR_lookupSVCRByEncoding(svcrop);
989
990
0
  SStream_concat0(O, SVCR->Name);
991
0
}
992
993
void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
994
419k
{
995
419k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Operand, OpNo);
996
419k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
997
419k
  if (MCOperand_isReg(Op)) {
998
354k
    unsigned Reg = MCOperand_getReg(Op);
999
354k
    printRegName(O, Reg);
1000
354k
  } else if (MCOperand_isImm(Op)) {
1001
64.7k
    Op = MCInst_getOperand(MI, (OpNo));
1002
64.7k
    SStream_concat(O, "%s", markup("<imm:"));
1003
64.7k
    printInt64Bang(O, MCOperand_getImm(Op));
1004
64.7k
    SStream_concat0(O, markup(">"));
1005
64.7k
  } else {
1006
0
    printUInt64Bang(O, MCInst_getOpVal(MI, OpNo));
1007
0
  }
1008
419k
}
1009
1010
void printImm(MCInst *MI, unsigned OpNo, SStream *O)
1011
5.82k
{
1012
5.82k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Imm, OpNo);
1013
5.82k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1014
5.82k
  SStream_concat(O, "%s", markup("<imm:"));
1015
5.82k
  printInt64Bang(O, MCOperand_getImm(Op));
1016
5.82k
  SStream_concat0(O, markup(">"));
1017
5.82k
}
1018
1019
void printImmHex(MCInst *MI, unsigned OpNo, SStream *O)
1020
238
{
1021
238
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImmHex, OpNo);
1022
238
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1023
238
  SStream_concat(O, "%s", markup("<imm:"));
1024
238
  printInt64Bang(O, MCOperand_getImm(Op));
1025
238
  SStream_concat0(O, markup(">"));
1026
238
}
1027
1028
#define DEFINE_printSImm(Size) \
1029
  void CONCAT(printSImm, Size)(MCInst * MI, unsigned OpNo, SStream *O) \
1030
2.42k
  { \
1031
2.42k
    AArch64_add_cs_detail_1( \
1032
2.42k
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
2.42k
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
2.42k
    if (Size == 8) { \
1035
663
      SStream_concat(O, "%s", markup("<imm:")); \
1036
663
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
663
      SStream_concat0(O, markup(">")); \
1038
1.75k
    } else if (Size == 16) { \
1039
1.75k
      SStream_concat(O, "%s", markup("<imm:")); \
1040
1.75k
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
1.75k
      SStream_concat0(O, markup(">")); \
1042
1.75k
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
2.42k
  }
printSImm_16
Line
Count
Source
1030
1.75k
  { \
1031
1.75k
    AArch64_add_cs_detail_1( \
1032
1.75k
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
1.75k
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
1.75k
    if (Size == 8) { \
1035
0
      SStream_concat(O, "%s", markup("<imm:")); \
1036
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
0
      SStream_concat0(O, markup(">")); \
1038
1.75k
    } else if (Size == 16) { \
1039
1.75k
      SStream_concat(O, "%s", markup("<imm:")); \
1040
1.75k
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
1.75k
      SStream_concat0(O, markup(">")); \
1042
1.75k
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
1.75k
  }
printSImm_8
Line
Count
Source
1030
663
  { \
1031
663
    AArch64_add_cs_detail_1( \
1032
663
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
663
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
663
    if (Size == 8) { \
1035
663
      SStream_concat(O, "%s", markup("<imm:")); \
1036
663
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
663
      SStream_concat0(O, markup(">")); \
1038
663
    } else if (Size == 16) { \
1039
0
      SStream_concat(O, "%s", markup("<imm:")); \
1040
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
0
      SStream_concat0(O, markup(">")); \
1042
0
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
663
  }
1048
DEFINE_printSImm(16);
1049
DEFINE_printSImm(8);
1050
1051
void printPostIncOperand(MCInst *MI, unsigned OpNo, unsigned Imm, SStream *O)
1052
13.9k
{
1053
13.9k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1054
13.9k
  if (MCOperand_isReg(Op)) {
1055
13.9k
    unsigned Reg = MCOperand_getReg(Op);
1056
13.9k
    if (Reg == AArch64_XZR) {
1057
0
      SStream_concat(O, "%s", markup("<imm:"));
1058
0
      printUInt64Bang(O, Imm);
1059
0
      SStream_concat0(O, markup(">"));
1060
0
    } else
1061
13.9k
      printRegName(O, Reg);
1062
13.9k
  } else
1063
0
    CS_ASSERT_RET(0 &&
1064
13.9k
            "unknown operand kind in printPostIncOperand64");
1065
13.9k
}
1066
1067
void printVRegOperand(MCInst *MI, unsigned OpNo, SStream *O)
1068
77.2k
{
1069
77.2k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_VRegOperand, OpNo);
1070
77.2k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1071
1072
77.2k
  unsigned Reg = MCOperand_getReg(Op);
1073
77.2k
  printRegNameAlt(O, Reg, AArch64_vreg);
1074
77.2k
}
1075
1076
void printSysCROperand(MCInst *MI, unsigned OpNo, SStream *O)
1077
11.2k
{
1078
11.2k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SysCROperand, OpNo);
1079
11.2k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1080
1081
11.2k
  SStream_concat(O, "%s", "c");
1082
11.2k
  printUInt32(O, MCOperand_getImm(Op));
1083
11.2k
  SStream_concat1(O, '\0');
1084
11.2k
}
1085
1086
void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1087
3.39k
{
1088
3.39k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AddSubImm, OpNum);
1089
3.39k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1090
3.39k
  if (MCOperand_isImm(MO)) {
1091
3.39k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1092
1093
3.39k
    unsigned Shift = AArch64_AM_getShiftValue(
1094
3.39k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))));
1095
3.39k
    SStream_concat(O, "%s", markup("<imm:"));
1096
3.39k
    printUInt32Bang(O, (Val));
1097
3.39k
    SStream_concat0(O, markup(">"));
1098
3.39k
    if (Shift != 0) {
1099
1.20k
      printShifter(MI, OpNum + 1, O);
1100
1.20k
    }
1101
3.39k
  } else {
1102
0
    printShifter(MI, OpNum + 1, O);
1103
0
  }
1104
3.39k
}
1105
1106
#define DEFINE_printLogicalImm(T) \
1107
  void CONCAT(printLogicalImm, T)(MCInst * MI, unsigned OpNum, \
1108
          SStream *O) \
1109
7.75k
  { \
1110
7.75k
    AArch64_add_cs_detail_1( \
1111
7.75k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
7.75k
      sizeof(T)); \
1113
7.75k
    uint64_t Val = \
1114
7.75k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
7.75k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
7.75k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
7.75k
             Val, 8 * sizeof(T)))); \
1118
7.75k
    SStream_concat0(O, markup(">")); \
1119
7.75k
  }
printLogicalImm_int64_t
Line
Count
Source
1109
3.06k
  { \
1110
3.06k
    AArch64_add_cs_detail_1( \
1111
3.06k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
3.06k
      sizeof(T)); \
1113
3.06k
    uint64_t Val = \
1114
3.06k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
3.06k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
3.06k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
3.06k
             Val, 8 * sizeof(T)))); \
1118
3.06k
    SStream_concat0(O, markup(">")); \
1119
3.06k
  }
printLogicalImm_int32_t
Line
Count
Source
1109
1.82k
  { \
1110
1.82k
    AArch64_add_cs_detail_1( \
1111
1.82k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.82k
      sizeof(T)); \
1113
1.82k
    uint64_t Val = \
1114
1.82k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.82k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.82k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.82k
             Val, 8 * sizeof(T)))); \
1118
1.82k
    SStream_concat0(O, markup(">")); \
1119
1.82k
  }
printLogicalImm_int8_t
Line
Count
Source
1109
1.77k
  { \
1110
1.77k
    AArch64_add_cs_detail_1( \
1111
1.77k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.77k
      sizeof(T)); \
1113
1.77k
    uint64_t Val = \
1114
1.77k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.77k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.77k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.77k
             Val, 8 * sizeof(T)))); \
1118
1.77k
    SStream_concat0(O, markup(">")); \
1119
1.77k
  }
printLogicalImm_int16_t
Line
Count
Source
1109
1.08k
  { \
1110
1.08k
    AArch64_add_cs_detail_1( \
1111
1.08k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.08k
      sizeof(T)); \
1113
1.08k
    uint64_t Val = \
1114
1.08k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.08k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.08k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.08k
             Val, 8 * sizeof(T)))); \
1118
1.08k
    SStream_concat0(O, markup(">")); \
1119
1.08k
  }
1120
DEFINE_printLogicalImm(int64_t);
1121
DEFINE_printLogicalImm(int32_t);
1122
DEFINE_printLogicalImm(int8_t);
1123
DEFINE_printLogicalImm(int16_t);
1124
1125
void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1126
11.9k
{
1127
11.9k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Shifter, OpNum);
1128
11.9k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1129
  // LSL #0 should not be printed.
1130
11.9k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1131
7.55k
      AArch64_AM_getShiftValue(Val) == 0)
1132
1.43k
    return;
1133
10.5k
  SStream_concat(
1134
10.5k
    O, "%s%s%s%s#%d", ", ",
1135
10.5k
    AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)),
1136
10.5k
    " ", markup("<imm:"), AArch64_AM_getShiftValue(Val));
1137
10.5k
  SStream_concat0(O, markup(">"));
1138
10.5k
}
1139
1140
void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1141
5.55k
{
1142
5.55k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ShiftedRegister, OpNum);
1143
5.55k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1144
5.55k
  printShifter(MI, OpNum + 1, O);
1145
5.55k
}
1146
1147
void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1148
3.80k
{
1149
3.80k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ExtendedRegister, OpNum);
1150
3.80k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1151
3.80k
  printArithExtend(MI, OpNum + 1, O);
1152
3.80k
}
1153
1154
void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1155
4.43k
{
1156
4.43k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ArithExtend, OpNum);
1157
4.43k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1158
4.43k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1159
4.43k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1160
1161
  // If the destination or first source register operand is [W]SP, print
1162
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1163
  // all.
1164
4.43k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1165
2.25k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1166
2.25k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, (1)));
1167
2.25k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1168
799
         ExtType == AArch64_AM_UXTX) ||
1169
2.17k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1170
739
         ExtType == AArch64_AM_UXTW)) {
1171
129
      if (ShiftVal != 0) {
1172
129
        SStream_concat(O, "%s%s", ", lsl ",
1173
129
                 markup("<imm:"));
1174
129
        printUInt32Bang(O, ShiftVal);
1175
129
        SStream_concat0(O, markup(">"));
1176
129
      }
1177
129
      return;
1178
129
    }
1179
2.25k
  }
1180
4.30k
  SStream_concat(O, "%s", ", ");
1181
4.30k
  SStream_concat0(O, AArch64_AM_getShiftExtendName(ExtType));
1182
4.30k
  if (ShiftVal != 0) {
1183
4.04k
    SStream_concat(O, "%s%s#%d", " ", markup("<imm:"), ShiftVal);
1184
4.04k
    SStream_concat0(O, markup(">"));
1185
4.04k
  }
1186
4.30k
}
1187
1188
static void printMemExtendImpl(bool SignExtend, bool DoShift, unsigned Width,
1189
             char SrcRegKind, SStream *O, bool getUseMarkup)
1190
16.8k
{
1191
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1192
16.8k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1193
16.8k
  if (IsLSL)
1194
7.88k
    SStream_concat0(O, "lsl");
1195
9.01k
  else {
1196
9.01k
    SStream_concat(O, "%c%s", (SignExtend ? 's' : 'u'), "xt");
1197
9.01k
    SStream_concat1(O, SrcRegKind);
1198
9.01k
  }
1199
1200
16.8k
  if (DoShift || IsLSL) {
1201
13.7k
    SStream_concat0(O, " ");
1202
13.7k
    if (getUseMarkup)
1203
0
      SStream_concat0(O, "<imm:");
1204
13.7k
    unsigned ShiftAmount = DoShift ? Log2_32(Width / 8) : 0;
1205
13.7k
    SStream_concat(O, "%s%d", "#", ShiftAmount);
1206
13.7k
    if (getUseMarkup)
1207
0
      SStream_concat0(O, ">");
1208
13.7k
  }
1209
16.8k
}
1210
1211
void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind,
1212
        unsigned Width)
1213
2.52k
{
1214
2.52k
  bool SignExtend = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1215
2.52k
  bool DoShift = MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1)));
1216
2.52k
  printMemExtendImpl(SignExtend, DoShift, Width, SrcRegKind, O,
1217
2.52k
         getUseMarkup());
1218
2.52k
}
1219
1220
#define DEFINE_printRegWithShiftExtend(SignExtend, ExtWidth, SrcRegKind, \
1221
               Suffix) \
1222
  void CONCAT(printRegWithShiftExtend, \
1223
        CONCAT(SignExtend, \
1224
         CONCAT(ExtWidth, CONCAT(SrcRegKind, Suffix))))( \
1225
    MCInst * MI, unsigned OpNum, SStream *O) \
1226
18.5k
  { \
1227
18.5k
    AArch64_add_cs_detail_4( \
1228
18.5k
      MI, \
1229
18.5k
      CONCAT(CONCAT(CONCAT(CONCAT(AArch64_OP_GROUP_RegWithShiftExtend, \
1230
18.5k
                SignExtend), \
1231
18.5k
               ExtWidth), \
1232
18.5k
              SrcRegKind), \
1233
18.5k
             Suffix), \
1234
18.5k
      OpNum, SignExtend, ExtWidth, CHAR(SrcRegKind), \
1235
18.5k
      CHAR(Suffix)); \
1236
18.5k
    printOperand(MI, OpNum, O); \
1237
18.5k
    if (CHAR(Suffix) == 's' || CHAR(Suffix) == 'd') { \
1238
10.8k
      SStream_concat1(O, '.'); \
1239
10.8k
      SStream_concat1(O, CHAR(Suffix)); \
1240
10.8k
      SStream_concat1(O, '\0'); \
1241
10.8k
    } else \
1242
18.5k
      CS_ASSERT_RET((CHAR(Suffix) == '0') && \
1243
18.5k
              "Unsupported suffix size"); \
1244
18.5k
    bool DoShift = ExtWidth != 8; \
1245
18.5k
    if (SignExtend || DoShift || CHAR(SrcRegKind) == 'w') { \
1246
14.3k
      SStream_concat0(O, ", "); \
1247
14.3k
      printMemExtendImpl(SignExtend, DoShift, ExtWidth, \
1248
14.3k
             CHAR(SrcRegKind), O, \
1249
14.3k
             getUseMarkup()); \
1250
14.3k
    } \
1251
18.5k
  }
1252
1.31k
DEFINE_printRegWithShiftExtend(false, 8, x, d);
1253
405
DEFINE_printRegWithShiftExtend(true, 8, w, d);
1254
1.28k
DEFINE_printRegWithShiftExtend(false, 8, w, d);
1255
2.79k
DEFINE_printRegWithShiftExtend(false, 8, x, 0);
1256
349
DEFINE_printRegWithShiftExtend(true, 8, w, s);
1257
215
DEFINE_printRegWithShiftExtend(false, 8, w, s);
1258
1.05k
DEFINE_printRegWithShiftExtend(false, 64, x, d);
1259
308
DEFINE_printRegWithShiftExtend(true, 64, w, d);
1260
439
DEFINE_printRegWithShiftExtend(false, 64, w, d);
1261
1.52k
DEFINE_printRegWithShiftExtend(false, 64, x, 0);
1262
122
DEFINE_printRegWithShiftExtend(true, 64, w, s);
1263
84
DEFINE_printRegWithShiftExtend(false, 64, w, s);
1264
253
DEFINE_printRegWithShiftExtend(false, 16, x, d);
1265
930
DEFINE_printRegWithShiftExtend(true, 16, w, d);
1266
706
DEFINE_printRegWithShiftExtend(false, 16, w, d);
1267
1.79k
DEFINE_printRegWithShiftExtend(false, 16, x, 0);
1268
345
DEFINE_printRegWithShiftExtend(true, 16, w, s);
1269
205
DEFINE_printRegWithShiftExtend(false, 16, w, s);
1270
780
DEFINE_printRegWithShiftExtend(false, 32, x, d);
1271
170
DEFINE_printRegWithShiftExtend(true, 32, w, d);
1272
1.02k
DEFINE_printRegWithShiftExtend(false, 32, w, d);
1273
1.16k
DEFINE_printRegWithShiftExtend(false, 32, x, 0);
1274
458
DEFINE_printRegWithShiftExtend(true, 32, w, s);
1275
235
DEFINE_printRegWithShiftExtend(false, 32, w, s);
1276
24
DEFINE_printRegWithShiftExtend(false, 8, x, s);
1277
35
DEFINE_printRegWithShiftExtend(false, 16, x, s);
1278
87
DEFINE_printRegWithShiftExtend(false, 32, x, s);
1279
18
DEFINE_printRegWithShiftExtend(false, 64, x, s);
1280
395
DEFINE_printRegWithShiftExtend(false, 128, x, 0);
1281
1282
#define DEFINE_printPredicateAsCounter(EltSize) \
1283
  void CONCAT(printPredicateAsCounter, \
1284
        EltSize)(MCInst * MI, unsigned OpNum, SStream *O) \
1285
11.0k
  { \
1286
11.0k
    AArch64_add_cs_detail_1( \
1287
11.0k
      MI, \
1288
11.0k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
11.0k
      OpNum, EltSize); \
1290
11.0k
    unsigned Reg = \
1291
11.0k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
11.0k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
11.0k
      CS_ASSERT_RET( \
1294
11.0k
        0 && \
1295
11.0k
        "Unsupported predicate-as-counter register"); \
1296
11.0k
    SStream_concat(O, "%s", "pn"); \
1297
11.0k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
11.0k
    switch (EltSize) { \
1299
9.51k
    case 0: \
1300
9.51k
      break; \
1301
478
    case 8: \
1302
478
      SStream_concat0(O, ".b"); \
1303
478
      break; \
1304
469
    case 16: \
1305
469
      SStream_concat0(O, ".h"); \
1306
469
      break; \
1307
87
    case 32: \
1308
87
      SStream_concat0(O, ".s"); \
1309
87
      break; \
1310
492
    case 64: \
1311
492
      SStream_concat0(O, ".d"); \
1312
492
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
11.0k
    } \
1316
11.0k
  }
printPredicateAsCounter_8
Line
Count
Source
1285
478
  { \
1286
478
    AArch64_add_cs_detail_1( \
1287
478
      MI, \
1288
478
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
478
      OpNum, EltSize); \
1290
478
    unsigned Reg = \
1291
478
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
478
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
478
      CS_ASSERT_RET( \
1294
478
        0 && \
1295
478
        "Unsupported predicate-as-counter register"); \
1296
478
    SStream_concat(O, "%s", "pn"); \
1297
478
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
478
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
478
    case 8: \
1302
478
      SStream_concat0(O, ".b"); \
1303
478
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
478
    } \
1316
478
  }
printPredicateAsCounter_64
Line
Count
Source
1285
492
  { \
1286
492
    AArch64_add_cs_detail_1( \
1287
492
      MI, \
1288
492
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
492
      OpNum, EltSize); \
1290
492
    unsigned Reg = \
1291
492
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
492
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
492
      CS_ASSERT_RET( \
1294
492
        0 && \
1295
492
        "Unsupported predicate-as-counter register"); \
1296
492
    SStream_concat(O, "%s", "pn"); \
1297
492
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
492
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
492
    case 64: \
1311
492
      SStream_concat0(O, ".d"); \
1312
492
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
492
    } \
1316
492
  }
printPredicateAsCounter_16
Line
Count
Source
1285
469
  { \
1286
469
    AArch64_add_cs_detail_1( \
1287
469
      MI, \
1288
469
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
469
      OpNum, EltSize); \
1290
469
    unsigned Reg = \
1291
469
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
469
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
469
      CS_ASSERT_RET( \
1294
469
        0 && \
1295
469
        "Unsupported predicate-as-counter register"); \
1296
469
    SStream_concat(O, "%s", "pn"); \
1297
469
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
469
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
469
    case 16: \
1305
469
      SStream_concat0(O, ".h"); \
1306
469
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
469
    } \
1316
469
  }
printPredicateAsCounter_32
Line
Count
Source
1285
87
  { \
1286
87
    AArch64_add_cs_detail_1( \
1287
87
      MI, \
1288
87
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
87
      OpNum, EltSize); \
1290
87
    unsigned Reg = \
1291
87
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
87
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
87
      CS_ASSERT_RET( \
1294
87
        0 && \
1295
87
        "Unsupported predicate-as-counter register"); \
1296
87
    SStream_concat(O, "%s", "pn"); \
1297
87
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
87
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
87
    case 32: \
1308
87
      SStream_concat0(O, ".s"); \
1309
87
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
87
    } \
1316
87
  }
printPredicateAsCounter_0
Line
Count
Source
1285
9.51k
  { \
1286
9.51k
    AArch64_add_cs_detail_1( \
1287
9.51k
      MI, \
1288
9.51k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
9.51k
      OpNum, EltSize); \
1290
9.51k
    unsigned Reg = \
1291
9.51k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
9.51k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
9.51k
      CS_ASSERT_RET( \
1294
9.51k
        0 && \
1295
9.51k
        "Unsupported predicate-as-counter register"); \
1296
9.51k
    SStream_concat(O, "%s", "pn"); \
1297
9.51k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
9.51k
    switch (EltSize) { \
1299
9.51k
    case 0: \
1300
9.51k
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
9.51k
    } \
1316
9.51k
  }
1317
DEFINE_printPredicateAsCounter(8);
1318
DEFINE_printPredicateAsCounter(64);
1319
DEFINE_printPredicateAsCounter(16);
1320
DEFINE_printPredicateAsCounter(32);
1321
DEFINE_printPredicateAsCounter(0);
1322
1323
void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1324
2.11k
{
1325
2.11k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_CondCode, OpNum);
1326
2.11k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1327
2.11k
    MCInst_getOperand(MI, (OpNum)));
1328
2.11k
  SStream_concat0(O, AArch64CC_getCondCodeName(CC));
1329
2.11k
}
1330
1331
void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1332
604
{
1333
604
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_InverseCondCode, OpNum);
1334
604
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1335
604
    MCInst_getOperand(MI, (OpNum)));
1336
604
  SStream_concat0(O, AArch64CC_getCondCodeName(
1337
604
           AArch64CC_getInvertedCondCode(CC)));
1338
604
}
1339
1340
void printAMNoIndex(MCInst *MI, unsigned OpNum, SStream *O)
1341
0
{
1342
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AMNoIndex, OpNum);
1343
0
  SStream_concat0(O, "[");
1344
1345
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1346
0
  SStream_concat0(O, "]");
1347
0
}
1348
1349
#define DEFINE_printImmScale(Scale) \
1350
  void CONCAT(printImmScale, Scale)(MCInst * MI, unsigned OpNum, \
1351
            SStream *O) \
1352
20.3k
  { \
1353
20.3k
    AArch64_add_cs_detail_1( \
1354
20.3k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
20.3k
      Scale); \
1356
20.3k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
20.3k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
20.3k
            MCInst_getOperand(MI, (OpNum)))); \
1359
20.3k
    SStream_concat0(O, markup(">")); \
1360
20.3k
  }
printImmScale_8
Line
Count
Source
1352
5.60k
  { \
1353
5.60k
    AArch64_add_cs_detail_1( \
1354
5.60k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
5.60k
      Scale); \
1356
5.60k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
5.60k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
5.60k
            MCInst_getOperand(MI, (OpNum)))); \
1359
5.60k
    SStream_concat0(O, markup(">")); \
1360
5.60k
  }
printImmScale_2
Line
Count
Source
1352
1.03k
  { \
1353
1.03k
    AArch64_add_cs_detail_1( \
1354
1.03k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
1.03k
      Scale); \
1356
1.03k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
1.03k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
1.03k
            MCInst_getOperand(MI, (OpNum)))); \
1359
1.03k
    SStream_concat0(O, markup(">")); \
1360
1.03k
  }
printImmScale_4
Line
Count
Source
1352
9.18k
  { \
1353
9.18k
    AArch64_add_cs_detail_1( \
1354
9.18k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
9.18k
      Scale); \
1356
9.18k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
9.18k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
9.18k
            MCInst_getOperand(MI, (OpNum)))); \
1359
9.18k
    SStream_concat0(O, markup(">")); \
1360
9.18k
  }
printImmScale_16
Line
Count
Source
1352
4.33k
  { \
1353
4.33k
    AArch64_add_cs_detail_1( \
1354
4.33k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
4.33k
      Scale); \
1356
4.33k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
4.33k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
4.33k
            MCInst_getOperand(MI, (OpNum)))); \
1359
4.33k
    SStream_concat0(O, markup(">")); \
1360
4.33k
  }
printImmScale_32
Line
Count
Source
1352
70
  { \
1353
70
    AArch64_add_cs_detail_1( \
1354
70
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
70
      Scale); \
1356
70
    SStream_concat(O, "%s", markup("<imm:")); \
1357
70
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
70
            MCInst_getOperand(MI, (OpNum)))); \
1359
70
    SStream_concat0(O, markup(">")); \
1360
70
  }
printImmScale_3
Line
Count
Source
1352
107
  { \
1353
107
    AArch64_add_cs_detail_1( \
1354
107
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
107
      Scale); \
1356
107
    SStream_concat(O, "%s", markup("<imm:")); \
1357
107
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
107
            MCInst_getOperand(MI, (OpNum)))); \
1359
107
    SStream_concat0(O, markup(">")); \
1360
107
  }
1361
DEFINE_printImmScale(8);
1362
DEFINE_printImmScale(2);
1363
DEFINE_printImmScale(4);
1364
DEFINE_printImmScale(16);
1365
DEFINE_printImmScale(32);
1366
DEFINE_printImmScale(3);
1367
1368
#define DEFINE_printImmRangeScale(Scale, Offset) \
1369
  void CONCAT(printImmRangeScale, CONCAT(Scale, Offset))( \
1370
    MCInst * MI, unsigned OpNum, SStream *O) \
1371
6.11k
  { \
1372
6.11k
    AArch64_add_cs_detail_2( \
1373
6.11k
      MI, \
1374
6.11k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
6.11k
             Offset), \
1376
6.11k
      OpNum, Scale, Offset); \
1377
6.11k
    unsigned FirstImm = \
1378
6.11k
      Scale * \
1379
6.11k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
6.11k
    printUInt32(O, (FirstImm)); \
1381
6.11k
    SStream_concat(O, "%s", ":"); \
1382
6.11k
    printUInt32(O, (FirstImm + Offset)); \
1383
6.11k
    SStream_concat1(O, '\0'); \
1384
6.11k
  }
printImmRangeScale_2_1
Line
Count
Source
1371
2.98k
  { \
1372
2.98k
    AArch64_add_cs_detail_2( \
1373
2.98k
      MI, \
1374
2.98k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
2.98k
             Offset), \
1376
2.98k
      OpNum, Scale, Offset); \
1377
2.98k
    unsigned FirstImm = \
1378
2.98k
      Scale * \
1379
2.98k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
2.98k
    printUInt32(O, (FirstImm)); \
1381
2.98k
    SStream_concat(O, "%s", ":"); \
1382
2.98k
    printUInt32(O, (FirstImm + Offset)); \
1383
2.98k
    SStream_concat1(O, '\0'); \
1384
2.98k
  }
printImmRangeScale_4_3
Line
Count
Source
1371
3.12k
  { \
1372
3.12k
    AArch64_add_cs_detail_2( \
1373
3.12k
      MI, \
1374
3.12k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
3.12k
             Offset), \
1376
3.12k
      OpNum, Scale, Offset); \
1377
3.12k
    unsigned FirstImm = \
1378
3.12k
      Scale * \
1379
3.12k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
3.12k
    printUInt32(O, (FirstImm)); \
1381
3.12k
    SStream_concat(O, "%s", ":"); \
1382
3.12k
    printUInt32(O, (FirstImm + Offset)); \
1383
3.12k
    SStream_concat1(O, '\0'); \
1384
3.12k
  }
1385
DEFINE_printImmRangeScale(2, 1);
1386
DEFINE_printImmRangeScale(4, 3);
1387
1388
void printUImm12Offset(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1389
6.40k
{
1390
6.40k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1391
6.40k
  if (MCOperand_isImm(MO)) {
1392
6.40k
    SStream_concat(O, "%s", markup("<imm:"));
1393
6.40k
    printUInt32Bang(O, (MCOperand_getImm(MO) * Scale));
1394
6.40k
    SStream_concat0(O, markup(">"));
1395
6.40k
  } else {
1396
0
    printUInt64Bang(O, MCOperand_getImm(MO));
1397
0
  }
1398
6.40k
}
1399
1400
void printAMIndexedWB(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1401
0
{
1402
0
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum + 1));
1403
0
  SStream_concat0(O, "[");
1404
1405
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1406
0
  if (MCOperand_isImm(MO1)) {
1407
0
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1408
0
    printUInt32Bang(O, MCOperand_getImm(MO1) * Scale);
1409
0
    SStream_concat0(O, markup(">"));
1410
0
  } else {
1411
0
    printUInt64Bang(O, MCOperand_getImm(MO1));
1412
0
  }
1413
0
  SStream_concat0(O, "]");
1414
0
}
1415
1416
void printRPRFMOperand(MCInst *MI, unsigned OpNum, SStream *O)
1417
688
{
1418
688
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_RPRFMOperand, OpNum);
1419
688
  unsigned prfop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1420
688
  const AArch64PRFM_PRFM *PRFM =
1421
688
    AArch64RPRFM_lookupRPRFMByEncoding(prfop);
1422
688
  if (PRFM) {
1423
514
    SStream_concat0(O, PRFM->Name);
1424
514
    return;
1425
514
  }
1426
1427
174
  printUInt32Bang(O, (prfop));
1428
174
  SStream_concat1(O, '\0');
1429
174
}
1430
1431
#define DEFINE_printPrefetchOp(IsSVEPrefetch) \
1432
  void CONCAT(printPrefetchOp, \
1433
        IsSVEPrefetch)(MCInst * MI, unsigned OpNum, SStream *O) \
1434
5.30k
  { \
1435
5.30k
    AArch64_add_cs_detail_1(MI, \
1436
5.30k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
5.30k
                 IsSVEPrefetch), \
1438
5.30k
          OpNum, IsSVEPrefetch); \
1439
5.30k
    unsigned prfop = \
1440
5.30k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
5.30k
    if (IsSVEPrefetch) { \
1442
3.72k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
3.72k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
3.72k
      if (PRFM) { \
1445
2.97k
        SStream_concat0(O, PRFM->Name); \
1446
2.97k
        return; \
1447
2.97k
      } \
1448
3.72k
    } else { \
1449
1.58k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.58k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.58k
      if (PRFM && \
1452
1.58k
          AArch64_testFeatureList(MI->csh->mode, \
1453
946
                PRFM->FeaturesRequired)) { \
1454
946
        SStream_concat0(O, PRFM->Name); \
1455
946
        return; \
1456
946
      } \
1457
1.58k
    } \
1458
5.30k
\
1459
5.30k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
1.38k
    printUInt32Bang(O, (prfop)); \
1461
1.38k
    SStream_concat0(O, markup(">")); \
1462
1.38k
  }
printPrefetchOp_0
Line
Count
Source
1434
1.58k
  { \
1435
1.58k
    AArch64_add_cs_detail_1(MI, \
1436
1.58k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
1.58k
                 IsSVEPrefetch), \
1438
1.58k
          OpNum, IsSVEPrefetch); \
1439
1.58k
    unsigned prfop = \
1440
1.58k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
1.58k
    if (IsSVEPrefetch) { \
1442
0
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
0
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
0
      if (PRFM) { \
1445
0
        SStream_concat0(O, PRFM->Name); \
1446
0
        return; \
1447
0
      } \
1448
1.58k
    } else { \
1449
1.58k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.58k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.58k
      if (PRFM && \
1452
1.58k
          AArch64_testFeatureList(MI->csh->mode, \
1453
946
                PRFM->FeaturesRequired)) { \
1454
946
        SStream_concat0(O, PRFM->Name); \
1455
946
        return; \
1456
946
      } \
1457
1.58k
    } \
1458
1.58k
\
1459
1.58k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
638
    printUInt32Bang(O, (prfop)); \
1461
638
    SStream_concat0(O, markup(">")); \
1462
638
  }
printPrefetchOp_1
Line
Count
Source
1434
3.72k
  { \
1435
3.72k
    AArch64_add_cs_detail_1(MI, \
1436
3.72k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
3.72k
                 IsSVEPrefetch), \
1438
3.72k
          OpNum, IsSVEPrefetch); \
1439
3.72k
    unsigned prfop = \
1440
3.72k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
3.72k
    if (IsSVEPrefetch) { \
1442
3.72k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
3.72k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
3.72k
      if (PRFM) { \
1445
2.97k
        SStream_concat0(O, PRFM->Name); \
1446
2.97k
        return; \
1447
2.97k
      } \
1448
3.72k
    } else { \
1449
0
      const AArch64PRFM_PRFM *PRFM = \
1450
0
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
0
      if (PRFM && \
1452
0
          AArch64_testFeatureList(MI->csh->mode, \
1453
0
                PRFM->FeaturesRequired)) { \
1454
0
        SStream_concat0(O, PRFM->Name); \
1455
0
        return; \
1456
0
      } \
1457
0
    } \
1458
3.72k
\
1459
3.72k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
750
    printUInt32Bang(O, (prfop)); \
1461
750
    SStream_concat0(O, markup(">")); \
1462
750
  }
1463
DEFINE_printPrefetchOp(false);
1464
DEFINE_printPrefetchOp(true);
1465
1466
void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1467
497
{
1468
497
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_PSBHintOp, OpNum);
1469
497
  unsigned psbhintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1470
497
  const AArch64PSBHint_PSB *PSB =
1471
497
    AArch64PSBHint_lookupPSBByEncoding(psbhintop);
1472
497
  if (PSB)
1473
497
    SStream_concat0(O, PSB->Name);
1474
0
  else {
1475
0
    SStream_concat(O, "%s", markup("<imm:"));
1476
0
    SStream_concat1(O, '#');
1477
0
    printUInt32Bang(O, (psbhintop));
1478
0
    SStream_concat0(O, markup(">"));
1479
0
  }
1480
497
}
1481
1482
void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1483
555
{
1484
555
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BTIHintOp, OpNum);
1485
555
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ^
1486
555
           32;
1487
555
  const AArch64BTIHint_BTI *BTI =
1488
555
    AArch64BTIHint_lookupBTIByEncoding(btihintop);
1489
555
  if (BTI)
1490
555
    SStream_concat0(O, BTI->Name);
1491
0
  else {
1492
0
    SStream_concat(O, "%s", markup("<imm:"));
1493
0
    printUInt32Bang(O, (btihintop));
1494
0
    SStream_concat0(O, markup(">"));
1495
0
  }
1496
555
}
1497
1498
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1499
197
{
1500
197
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_FPImmOperand, OpNum);
1501
197
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1502
197
  float FPImm = MCOperand_isDFPImm(MO) ?
1503
0
            BitsToDouble(MCOperand_getImm(MO)) :
1504
197
            AArch64_AM_getFPImmFloat(MCOperand_getImm(MO));
1505
1506
  // 8 decimal places are enough to perfectly represent permitted floats.
1507
197
  SStream_concat(O, "%s", markup("<imm:"));
1508
197
  SStream_concat(O, "#%.8f", FPImm);
1509
197
  SStream_concat0(O, markup(">"));
1510
197
}
1511
1512
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride /* = 1 */)
1513
157k
{
1514
411k
  while (Stride--) {
1515
254k
    switch (Reg) {
1516
0
    default:
1517
0
      CS_ASSERT_RET_VAL(0 && "Vector register expected!", 0);
1518
7.67k
    case AArch64_Q0:
1519
7.67k
      Reg = AArch64_Q1;
1520
7.67k
      break;
1521
6.89k
    case AArch64_Q1:
1522
6.89k
      Reg = AArch64_Q2;
1523
6.89k
      break;
1524
2.40k
    case AArch64_Q2:
1525
2.40k
      Reg = AArch64_Q3;
1526
2.40k
      break;
1527
1.65k
    case AArch64_Q3:
1528
1.65k
      Reg = AArch64_Q4;
1529
1.65k
      break;
1530
1.40k
    case AArch64_Q4:
1531
1.40k
      Reg = AArch64_Q5;
1532
1.40k
      break;
1533
1.78k
    case AArch64_Q5:
1534
1.78k
      Reg = AArch64_Q6;
1535
1.78k
      break;
1536
1.37k
    case AArch64_Q6:
1537
1.37k
      Reg = AArch64_Q7;
1538
1.37k
      break;
1539
1.53k
    case AArch64_Q7:
1540
1.53k
      Reg = AArch64_Q8;
1541
1.53k
      break;
1542
1.21k
    case AArch64_Q8:
1543
1.21k
      Reg = AArch64_Q9;
1544
1.21k
      break;
1545
1.41k
    case AArch64_Q9:
1546
1.41k
      Reg = AArch64_Q10;
1547
1.41k
      break;
1548
4.26k
    case AArch64_Q10:
1549
4.26k
      Reg = AArch64_Q11;
1550
4.26k
      break;
1551
3.61k
    case AArch64_Q11:
1552
3.61k
      Reg = AArch64_Q12;
1553
3.61k
      break;
1554
4.35k
    case AArch64_Q12:
1555
4.35k
      Reg = AArch64_Q13;
1556
4.35k
      break;
1557
3.19k
    case AArch64_Q13:
1558
3.19k
      Reg = AArch64_Q14;
1559
3.19k
      break;
1560
2.15k
    case AArch64_Q14:
1561
2.15k
      Reg = AArch64_Q15;
1562
2.15k
      break;
1563
1.46k
    case AArch64_Q15:
1564
1.46k
      Reg = AArch64_Q16;
1565
1.46k
      break;
1566
1.65k
    case AArch64_Q16:
1567
1.65k
      Reg = AArch64_Q17;
1568
1.65k
      break;
1569
1.37k
    case AArch64_Q17:
1570
1.37k
      Reg = AArch64_Q18;
1571
1.37k
      break;
1572
2.21k
    case AArch64_Q18:
1573
2.21k
      Reg = AArch64_Q19;
1574
2.21k
      break;
1575
2.11k
    case AArch64_Q19:
1576
2.11k
      Reg = AArch64_Q20;
1577
2.11k
      break;
1578
3.54k
    case AArch64_Q20:
1579
3.54k
      Reg = AArch64_Q21;
1580
3.54k
      break;
1581
2.78k
    case AArch64_Q21:
1582
2.78k
      Reg = AArch64_Q22;
1583
2.78k
      break;
1584
3.81k
    case AArch64_Q22:
1585
3.81k
      Reg = AArch64_Q23;
1586
3.81k
      break;
1587
3.39k
    case AArch64_Q23:
1588
3.39k
      Reg = AArch64_Q24;
1589
3.39k
      break;
1590
2.91k
    case AArch64_Q24:
1591
2.91k
      Reg = AArch64_Q25;
1592
2.91k
      break;
1593
3.22k
    case AArch64_Q25:
1594
3.22k
      Reg = AArch64_Q26;
1595
3.22k
      break;
1596
1.87k
    case AArch64_Q26:
1597
1.87k
      Reg = AArch64_Q27;
1598
1.87k
      break;
1599
1.67k
    case AArch64_Q27:
1600
1.67k
      Reg = AArch64_Q28;
1601
1.67k
      break;
1602
1.65k
    case AArch64_Q28:
1603
1.65k
      Reg = AArch64_Q29;
1604
1.65k
      break;
1605
1.43k
    case AArch64_Q29:
1606
1.43k
      Reg = AArch64_Q30;
1607
1.43k
      break;
1608
737
    case AArch64_Q30:
1609
737
      Reg = AArch64_Q31;
1610
737
      break;
1611
    // Vector lists can wrap around.
1612
2.64k
    case AArch64_Q31:
1613
2.64k
      Reg = AArch64_Q0;
1614
2.64k
      break;
1615
14.4k
    case AArch64_Z0:
1616
14.4k
      Reg = AArch64_Z1;
1617
14.4k
      break;
1618
11.4k
    case AArch64_Z1:
1619
11.4k
      Reg = AArch64_Z2;
1620
11.4k
      break;
1621
12.3k
    case AArch64_Z2:
1622
12.3k
      Reg = AArch64_Z3;
1623
12.3k
      break;
1624
4.09k
    case AArch64_Z3:
1625
4.09k
      Reg = AArch64_Z4;
1626
4.09k
      break;
1627
11.1k
    case AArch64_Z4:
1628
11.1k
      Reg = AArch64_Z5;
1629
11.1k
      break;
1630
6.09k
    case AArch64_Z5:
1631
6.09k
      Reg = AArch64_Z6;
1632
6.09k
      break;
1633
5.77k
    case AArch64_Z6:
1634
5.77k
      Reg = AArch64_Z7;
1635
5.77k
      break;
1636
2.96k
    case AArch64_Z7:
1637
2.96k
      Reg = AArch64_Z8;
1638
2.96k
      break;
1639
7.29k
    case AArch64_Z8:
1640
7.29k
      Reg = AArch64_Z9;
1641
7.29k
      break;
1642
5.82k
    case AArch64_Z9:
1643
5.82k
      Reg = AArch64_Z10;
1644
5.82k
      break;
1645
5.93k
    case AArch64_Z10:
1646
5.93k
      Reg = AArch64_Z11;
1647
5.93k
      break;
1648
2.55k
    case AArch64_Z11:
1649
2.55k
      Reg = AArch64_Z12;
1650
2.55k
      break;
1651
3.64k
    case AArch64_Z12:
1652
3.64k
      Reg = AArch64_Z13;
1653
3.64k
      break;
1654
3.35k
    case AArch64_Z13:
1655
3.35k
      Reg = AArch64_Z14;
1656
3.35k
      break;
1657
4.82k
    case AArch64_Z14:
1658
4.82k
      Reg = AArch64_Z15;
1659
4.82k
      break;
1660
3.01k
    case AArch64_Z15:
1661
3.01k
      Reg = AArch64_Z16;
1662
3.01k
      break;
1663
3.22k
    case AArch64_Z16:
1664
3.22k
      Reg = AArch64_Z17;
1665
3.22k
      break;
1666
1.79k
    case AArch64_Z17:
1667
1.79k
      Reg = AArch64_Z18;
1668
1.79k
      break;
1669
1.81k
    case AArch64_Z18:
1670
1.81k
      Reg = AArch64_Z19;
1671
1.81k
      break;
1672
2.10k
    case AArch64_Z19:
1673
2.10k
      Reg = AArch64_Z20;
1674
2.10k
      break;
1675
7.92k
    case AArch64_Z20:
1676
7.92k
      Reg = AArch64_Z21;
1677
7.92k
      break;
1678
7.01k
    case AArch64_Z21:
1679
7.01k
      Reg = AArch64_Z22;
1680
7.01k
      break;
1681
6.70k
    case AArch64_Z22:
1682
6.70k
      Reg = AArch64_Z23;
1683
6.70k
      break;
1684
2.27k
    case AArch64_Z23:
1685
2.27k
      Reg = AArch64_Z24;
1686
2.27k
      break;
1687
4.52k
    case AArch64_Z24:
1688
4.52k
      Reg = AArch64_Z25;
1689
4.52k
      break;
1690
3.54k
    case AArch64_Z25:
1691
3.54k
      Reg = AArch64_Z26;
1692
3.54k
      break;
1693
4.35k
    case AArch64_Z26:
1694
4.35k
      Reg = AArch64_Z27;
1695
4.35k
      break;
1696
2.77k
    case AArch64_Z27:
1697
2.77k
      Reg = AArch64_Z28;
1698
2.77k
      break;
1699
3.46k
    case AArch64_Z28:
1700
3.46k
      Reg = AArch64_Z29;
1701
3.46k
      break;
1702
2.66k
    case AArch64_Z29:
1703
2.66k
      Reg = AArch64_Z30;
1704
2.66k
      break;
1705
3.24k
    case AArch64_Z30:
1706
3.24k
      Reg = AArch64_Z31;
1707
3.24k
      break;
1708
    // Vector lists can wrap around.
1709
2.84k
    case AArch64_Z31:
1710
2.84k
      Reg = AArch64_Z0;
1711
2.84k
      break;
1712
529
    case AArch64_P0:
1713
529
      Reg = AArch64_P1;
1714
529
      break;
1715
534
    case AArch64_P1:
1716
534
      Reg = AArch64_P2;
1717
534
      break;
1718
550
    case AArch64_P2:
1719
550
      Reg = AArch64_P3;
1720
550
      break;
1721
176
    case AArch64_P3:
1722
176
      Reg = AArch64_P4;
1723
176
      break;
1724
508
    case AArch64_P4:
1725
508
      Reg = AArch64_P5;
1726
508
      break;
1727
630
    case AArch64_P5:
1728
630
      Reg = AArch64_P6;
1729
630
      break;
1730
462
    case AArch64_P6:
1731
462
      Reg = AArch64_P7;
1732
462
      break;
1733
76
    case AArch64_P7:
1734
76
      Reg = AArch64_P8;
1735
76
      break;
1736
198
    case AArch64_P8:
1737
198
      Reg = AArch64_P9;
1738
198
      break;
1739
132
    case AArch64_P9:
1740
132
      Reg = AArch64_P10;
1741
132
      break;
1742
156
    case AArch64_P10:
1743
156
      Reg = AArch64_P11;
1744
156
      break;
1745
522
    case AArch64_P11:
1746
522
      Reg = AArch64_P12;
1747
522
      break;
1748
206
    case AArch64_P12:
1749
206
      Reg = AArch64_P13;
1750
206
      break;
1751
1.35k
    case AArch64_P13:
1752
1.35k
      Reg = AArch64_P14;
1753
1.35k
      break;
1754
120
    case AArch64_P14:
1755
120
      Reg = AArch64_P15;
1756
120
      break;
1757
    // Vector lists can wrap around.
1758
70
    case AArch64_P15:
1759
70
      Reg = AArch64_P0;
1760
70
      break;
1761
254k
    }
1762
254k
  }
1763
157k
  return Reg;
1764
157k
}
1765
1766
#define DEFINE_printGPRSeqPairsClassOperand(size) \
1767
  void CONCAT(printGPRSeqPairsClassOperand, \
1768
        size)(MCInst * MI, unsigned OpNum, SStream *O) \
1769
2.29k
  { \
1770
2.29k
    AArch64_add_cs_detail_1( \
1771
2.29k
      MI, \
1772
2.29k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
2.29k
             size), \
1774
2.29k
      OpNum, size); \
1775
2.29k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
2.29k
            "Template parameter must be either 32 or 64"); \
1777
2.29k
    unsigned Reg = \
1778
2.29k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
2.29k
\
1780
2.29k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
2.29k
                 AArch64_sube64; \
1782
2.29k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
2.29k
                 AArch64_subo64; \
1784
2.29k
\
1785
2.29k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
2.29k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
2.29k
    printRegName(O, Even); \
1788
2.29k
    SStream_concat0(O, ", "); \
1789
2.29k
    printRegName(O, Odd); \
1790
2.29k
  }
printGPRSeqPairsClassOperand_32
Line
Count
Source
1769
562
  { \
1770
562
    AArch64_add_cs_detail_1( \
1771
562
      MI, \
1772
562
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
562
             size), \
1774
562
      OpNum, size); \
1775
562
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
562
            "Template parameter must be either 32 or 64"); \
1777
562
    unsigned Reg = \
1778
562
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
562
\
1780
562
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
562
                 AArch64_sube64; \
1782
562
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
562
                 AArch64_subo64; \
1784
562
\
1785
562
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
562
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
562
    printRegName(O, Even); \
1788
562
    SStream_concat0(O, ", "); \
1789
562
    printRegName(O, Odd); \
1790
562
  }
printGPRSeqPairsClassOperand_64
Line
Count
Source
1769
1.73k
  { \
1770
1.73k
    AArch64_add_cs_detail_1( \
1771
1.73k
      MI, \
1772
1.73k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
1.73k
             size), \
1774
1.73k
      OpNum, size); \
1775
1.73k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
1.73k
            "Template parameter must be either 32 or 64"); \
1777
1.73k
    unsigned Reg = \
1778
1.73k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
1.73k
\
1780
1.73k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
1.73k
                 AArch64_sube64; \
1782
1.73k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
1.73k
                 AArch64_subo64; \
1784
1.73k
\
1785
1.73k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
1.73k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
1.73k
    printRegName(O, Even); \
1788
1.73k
    SStream_concat0(O, ", "); \
1789
1.73k
    printRegName(O, Odd); \
1790
1.73k
  }
1791
DEFINE_printGPRSeqPairsClassOperand(32);
1792
DEFINE_printGPRSeqPairsClassOperand(64);
1793
1794
#define DEFINE_printMatrixIndex(Scale) \
1795
  void CONCAT(printMatrixIndex, Scale)(MCInst * MI, unsigned OpNum, \
1796
               SStream *O) \
1797
13.3k
  { \
1798
13.3k
    AArch64_add_cs_detail_1( \
1799
13.3k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
13.3k
      OpNum, Scale); \
1801
13.3k
    printInt64(O, Scale *MCOperand_getImm( \
1802
13.3k
              MCInst_getOperand(MI, (OpNum)))); \
1803
13.3k
  }
printMatrixIndex_8
Line
Count
Source
1797
258
  { \
1798
258
    AArch64_add_cs_detail_1( \
1799
258
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
258
      OpNum, Scale); \
1801
258
    printInt64(O, Scale *MCOperand_getImm( \
1802
258
              MCInst_getOperand(MI, (OpNum)))); \
1803
258
  }
Unexecuted instantiation: printMatrixIndex_0
printMatrixIndex_1
Line
Count
Source
1797
13.1k
  { \
1798
13.1k
    AArch64_add_cs_detail_1( \
1799
13.1k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
13.1k
      OpNum, Scale); \
1801
13.1k
    printInt64(O, Scale *MCOperand_getImm( \
1802
13.1k
              MCInst_getOperand(MI, (OpNum)))); \
1803
13.1k
  }
1804
DEFINE_printMatrixIndex(8);
1805
DEFINE_printMatrixIndex(0);
1806
DEFINE_printMatrixIndex(1);
1807
1808
void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O)
1809
360
{
1810
360
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTileList, OpNum);
1811
360
  unsigned MaxRegs = 8;
1812
360
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1813
1814
360
  unsigned NumRegs = 0;
1815
3.24k
  for (unsigned I = 0; I < MaxRegs; ++I)
1816
2.88k
    if ((RegMask & (1 << I)) != 0)
1817
1.25k
      ++NumRegs;
1818
1819
360
  SStream_concat0(O, "{");
1820
360
  unsigned Printed = 0;
1821
3.24k
  for (unsigned I = 0; I < MaxRegs; ++I) {
1822
2.88k
    unsigned Reg = RegMask & (1 << I);
1823
2.88k
    if (Reg == 0)
1824
1.62k
      continue;
1825
1.25k
    printRegName(O, AArch64_ZAD0 + I);
1826
1.25k
    if (Printed + 1 != NumRegs)
1827
901
      SStream_concat0(O, ", ");
1828
1.25k
    ++Printed;
1829
1.25k
  }
1830
360
  SStream_concat0(O, "}");
1831
360
}
1832
1833
void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1834
         const char *LayoutSuffix)
1835
75.0k
{
1836
75.0k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1837
1838
75.0k
  SStream_concat0(O, "{ ");
1839
1840
  // Work out how many registers there are in the list (if there is an actual
1841
  // list).
1842
75.0k
  unsigned NumRegs = 1;
1843
75.0k
  if (MCRegisterClass_contains(
1844
75.0k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_DDRegClassID),
1845
75.0k
        Reg) ||
1846
73.2k
      MCRegisterClass_contains(
1847
73.2k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPR2RegClassID),
1848
73.2k
        Reg) ||
1849
61.9k
      MCRegisterClass_contains(
1850
61.9k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_QQRegClassID),
1851
61.9k
        Reg) ||
1852
53.1k
      MCRegisterClass_contains(
1853
53.1k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPR2RegClassID),
1854
53.1k
        Reg) ||
1855
50.0k
      MCRegisterClass_contains(
1856
50.0k
        MCRegisterInfo_getRegClass(MI->MRI,
1857
50.0k
                 AArch64_ZPR2StridedRegClassID),
1858
50.0k
        Reg))
1859
27.9k
    NumRegs = 2;
1860
47.0k
  else if (MCRegisterClass_contains(
1861
47.0k
       MCRegisterInfo_getRegClass(MI->MRI,
1862
47.0k
                AArch64_DDDRegClassID),
1863
47.0k
       Reg) ||
1864
46.6k
     MCRegisterClass_contains(
1865
46.6k
       MCRegisterInfo_getRegClass(MI->MRI,
1866
46.6k
                AArch64_ZPR3RegClassID),
1867
46.6k
       Reg) ||
1868
46.3k
     MCRegisterClass_contains(
1869
46.3k
       MCRegisterInfo_getRegClass(MI->MRI,
1870
46.3k
                AArch64_QQQRegClassID),
1871
46.3k
       Reg))
1872
9.25k
    NumRegs = 3;
1873
37.8k
  else if (MCRegisterClass_contains(
1874
37.8k
       MCRegisterInfo_getRegClass(MI->MRI,
1875
37.8k
                AArch64_DDDDRegClassID),
1876
37.8k
       Reg) ||
1877
36.9k
     MCRegisterClass_contains(
1878
36.9k
       MCRegisterInfo_getRegClass(MI->MRI,
1879
36.9k
                AArch64_ZPR4RegClassID),
1880
36.9k
       Reg) ||
1881
27.8k
     MCRegisterClass_contains(
1882
27.8k
       MCRegisterInfo_getRegClass(MI->MRI,
1883
27.8k
                AArch64_QQQQRegClassID),
1884
27.8k
       Reg) ||
1885
21.6k
     MCRegisterClass_contains(
1886
21.6k
       MCRegisterInfo_getRegClass(
1887
21.6k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1888
21.6k
       Reg))
1889
17.8k
    NumRegs = 4;
1890
1891
75.0k
  unsigned Stride = 1;
1892
75.0k
  if (MCRegisterClass_contains(
1893
75.0k
        MCRegisterInfo_getRegClass(MI->MRI,
1894
75.0k
                 AArch64_ZPR2StridedRegClassID),
1895
75.0k
        Reg))
1896
2.96k
    Stride = 8;
1897
72.0k
  else if (MCRegisterClass_contains(
1898
72.0k
       MCRegisterInfo_getRegClass(
1899
72.0k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1900
72.0k
       Reg))
1901
1.62k
    Stride = 4;
1902
1903
  // Now forget about the list and find out what the first register is.
1904
75.0k
  if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0))
1905
3.14k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0);
1906
71.8k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0))
1907
23.5k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0);
1908
48.3k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0))
1909
25.2k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0);
1910
23.1k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0))
1911
3.09k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0);
1912
1913
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1914
  // printing (otherwise getRegisterName fails).
1915
75.0k
  if (MCRegisterClass_contains(MCRegisterInfo_getRegClass(
1916
75.0k
               MI->MRI, AArch64_FPR64RegClassID),
1917
75.0k
             Reg)) {
1918
3.57k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(
1919
3.57k
      MI->MRI, AArch64_FPR128RegClassID);
1920
3.57k
    Reg = MCRegisterInfo_getMatchingSuperReg(
1921
3.57k
      MI->MRI, Reg, AArch64_dsub, FPR128RC);
1922
3.57k
  }
1923
1924
75.0k
  if ((MCRegisterClass_contains(
1925
75.0k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPRRegClassID),
1926
75.0k
         Reg) ||
1927
36.6k
       MCRegisterClass_contains(
1928
36.6k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPRRegClassID),
1929
36.6k
         Reg)) &&
1930
41.4k
      NumRegs > 1 && Stride == 1 &&
1931
      // Do not print the range when the last register is lower than the
1932
      // first. Because it is a wrap-around register.
1933
23.7k
      Reg < getNextVectorRegister(Reg, NumRegs - 1)) {
1934
23.4k
    printRegName(O, Reg);
1935
23.4k
    SStream_concat0(O, LayoutSuffix);
1936
23.4k
    if (NumRegs > 1) {
1937
      // Set of two sve registers should be separated by ','
1938
23.4k
      const char *split_char = NumRegs == 2 ? ", " : " - ";
1939
23.4k
      SStream_concat0(O, split_char);
1940
23.4k
      printRegName(O,
1941
23.4k
             (getNextVectorRegister(Reg, NumRegs - 1)));
1942
23.4k
      SStream_concat0(O, LayoutSuffix);
1943
23.4k
    }
1944
51.5k
  } else {
1945
161k
    for (unsigned i = 0; i < NumRegs;
1946
109k
         ++i, Reg = getNextVectorRegister(Reg, Stride)) {
1947
      // wrap-around sve register
1948
109k
      if (MCRegisterClass_contains(
1949
109k
            MCRegisterInfo_getRegClass(
1950
109k
              MI->MRI, AArch64_ZPRRegClassID),
1951
109k
            Reg) ||
1952
83.5k
          MCRegisterClass_contains(
1953
83.5k
            MCRegisterInfo_getRegClass(
1954
83.5k
              MI->MRI, AArch64_PPRRegClassID),
1955
83.5k
            Reg))
1956
26.3k
        printRegName(O, Reg);
1957
83.4k
      else
1958
83.4k
        printRegNameAlt(O, Reg, AArch64_vreg);
1959
109k
      SStream_concat0(O, LayoutSuffix);
1960
109k
      if (i + 1 != NumRegs)
1961
58.2k
        SStream_concat0(O, ", ");
1962
109k
    }
1963
51.5k
  }
1964
75.0k
  SStream_concat0(O, " }");
1965
75.0k
}
1966
1967
void printImplicitlyTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O)
1968
0
{
1969
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImplicitlyTypedVectorList,
1970
0
        OpNum);
1971
0
  printVectorList(MI, OpNum, O, "");
1972
0
}
1973
1974
#define DEFINE_printTypedVectorList(NumLanes, LaneKind) \
1975
  void CONCAT(printTypedVectorList, CONCAT(NumLanes, LaneKind))( \
1976
    MCInst * MI, unsigned OpNum, SStream *O) \
1977
75.0k
  { \
1978
75.0k
    AArch64_add_cs_detail_2( \
1979
75.0k
      MI, \
1980
75.0k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
75.0k
              NumLanes), \
1982
75.0k
             LaneKind), \
1983
75.0k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
75.0k
    if (CHAR(LaneKind) == '0') { \
1985
42
      printVectorList(MI, OpNum, O, ""); \
1986
42
      return; \
1987
42
    } \
1988
75.0k
    char Suffix[32]; \
1989
74.9k
    if (NumLanes) \
1990
74.9k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
14.6k
            CHAR(LaneKind)); \
1992
74.9k
    else \
1993
74.9k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
60.3k
            CHAR(LaneKind)); \
1995
74.9k
\
1996
74.9k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
74.9k
  }
printTypedVectorList_0_b
Line
Count
Source
1977
15.0k
  { \
1978
15.0k
    AArch64_add_cs_detail_2( \
1979
15.0k
      MI, \
1980
15.0k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
15.0k
              NumLanes), \
1982
15.0k
             LaneKind), \
1983
15.0k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
15.0k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
15.0k
    char Suffix[32]; \
1989
15.0k
    if (NumLanes) \
1990
15.0k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
15.0k
    else \
1993
15.0k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
15.0k
            CHAR(LaneKind)); \
1995
15.0k
\
1996
15.0k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
15.0k
  }
printTypedVectorList_0_d
Line
Count
Source
1977
18.3k
  { \
1978
18.3k
    AArch64_add_cs_detail_2( \
1979
18.3k
      MI, \
1980
18.3k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
18.3k
              NumLanes), \
1982
18.3k
             LaneKind), \
1983
18.3k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
18.3k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
18.3k
    char Suffix[32]; \
1989
18.3k
    if (NumLanes) \
1990
18.3k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
18.3k
    else \
1993
18.3k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
18.3k
            CHAR(LaneKind)); \
1995
18.3k
\
1996
18.3k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
18.3k
  }
printTypedVectorList_0_h
Line
Count
Source
1977
13.7k
  { \
1978
13.7k
    AArch64_add_cs_detail_2( \
1979
13.7k
      MI, \
1980
13.7k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
13.7k
              NumLanes), \
1982
13.7k
             LaneKind), \
1983
13.7k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
13.7k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
13.7k
    char Suffix[32]; \
1989
13.7k
    if (NumLanes) \
1990
13.7k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
13.7k
    else \
1993
13.7k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
13.7k
            CHAR(LaneKind)); \
1995
13.7k
\
1996
13.7k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
13.7k
  }
printTypedVectorList_0_s
Line
Count
Source
1977
12.5k
  { \
1978
12.5k
    AArch64_add_cs_detail_2( \
1979
12.5k
      MI, \
1980
12.5k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
12.5k
              NumLanes), \
1982
12.5k
             LaneKind), \
1983
12.5k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
12.5k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
12.5k
    char Suffix[32]; \
1989
12.5k
    if (NumLanes) \
1990
12.5k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
12.5k
    else \
1993
12.5k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
12.5k
            CHAR(LaneKind)); \
1995
12.5k
\
1996
12.5k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
12.5k
  }
printTypedVectorList_0_q
Line
Count
Source
1977
626
  { \
1978
626
    AArch64_add_cs_detail_2( \
1979
626
      MI, \
1980
626
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
626
              NumLanes), \
1982
626
             LaneKind), \
1983
626
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
626
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
626
    char Suffix[32]; \
1989
626
    if (NumLanes) \
1990
626
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
626
    else \
1993
626
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
626
            CHAR(LaneKind)); \
1995
626
\
1996
626
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
626
  }
printTypedVectorList_16_b
Line
Count
Source
1977
2.80k
  { \
1978
2.80k
    AArch64_add_cs_detail_2( \
1979
2.80k
      MI, \
1980
2.80k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.80k
              NumLanes), \
1982
2.80k
             LaneKind), \
1983
2.80k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.80k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.80k
    char Suffix[32]; \
1989
2.80k
    if (NumLanes) \
1990
2.80k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.80k
            CHAR(LaneKind)); \
1992
2.80k
    else \
1993
2.80k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.80k
\
1996
2.80k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.80k
  }
printTypedVectorList_1_d
Line
Count
Source
1977
189
  { \
1978
189
    AArch64_add_cs_detail_2( \
1979
189
      MI, \
1980
189
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
189
              NumLanes), \
1982
189
             LaneKind), \
1983
189
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
189
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
189
    char Suffix[32]; \
1989
189
    if (NumLanes) \
1990
189
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
189
            CHAR(LaneKind)); \
1992
189
    else \
1993
189
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
189
\
1996
189
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
189
  }
printTypedVectorList_2_d
Line
Count
Source
1977
2.24k
  { \
1978
2.24k
    AArch64_add_cs_detail_2( \
1979
2.24k
      MI, \
1980
2.24k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.24k
              NumLanes), \
1982
2.24k
             LaneKind), \
1983
2.24k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.24k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.24k
    char Suffix[32]; \
1989
2.24k
    if (NumLanes) \
1990
2.24k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.24k
            CHAR(LaneKind)); \
1992
2.24k
    else \
1993
2.24k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.24k
\
1996
2.24k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.24k
  }
printTypedVectorList_2_s
Line
Count
Source
1977
845
  { \
1978
845
    AArch64_add_cs_detail_2( \
1979
845
      MI, \
1980
845
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
845
              NumLanes), \
1982
845
             LaneKind), \
1983
845
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
845
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
845
    char Suffix[32]; \
1989
845
    if (NumLanes) \
1990
845
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
845
            CHAR(LaneKind)); \
1992
845
    else \
1993
845
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
845
\
1996
845
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
845
  }
printTypedVectorList_4_h
Line
Count
Source
1977
1.22k
  { \
1978
1.22k
    AArch64_add_cs_detail_2( \
1979
1.22k
      MI, \
1980
1.22k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.22k
              NumLanes), \
1982
1.22k
             LaneKind), \
1983
1.22k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.22k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.22k
    char Suffix[32]; \
1989
1.22k
    if (NumLanes) \
1990
1.22k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.22k
            CHAR(LaneKind)); \
1992
1.22k
    else \
1993
1.22k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.22k
\
1996
1.22k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.22k
  }
printTypedVectorList_4_s
Line
Count
Source
1977
2.20k
  { \
1978
2.20k
    AArch64_add_cs_detail_2( \
1979
2.20k
      MI, \
1980
2.20k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.20k
              NumLanes), \
1982
2.20k
             LaneKind), \
1983
2.20k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.20k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.20k
    char Suffix[32]; \
1989
2.20k
    if (NumLanes) \
1990
2.20k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.20k
            CHAR(LaneKind)); \
1992
2.20k
    else \
1993
2.20k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.20k
\
1996
2.20k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.20k
  }
printTypedVectorList_8_b
Line
Count
Source
1977
1.31k
  { \
1978
1.31k
    AArch64_add_cs_detail_2( \
1979
1.31k
      MI, \
1980
1.31k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.31k
              NumLanes), \
1982
1.31k
             LaneKind), \
1983
1.31k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.31k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.31k
    char Suffix[32]; \
1989
1.31k
    if (NumLanes) \
1990
1.31k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.31k
            CHAR(LaneKind)); \
1992
1.31k
    else \
1993
1.31k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.31k
\
1996
1.31k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.31k
  }
printTypedVectorList_8_h
Line
Count
Source
1977
3.86k
  { \
1978
3.86k
    AArch64_add_cs_detail_2( \
1979
3.86k
      MI, \
1980
3.86k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
3.86k
              NumLanes), \
1982
3.86k
             LaneKind), \
1983
3.86k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
3.86k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
3.86k
    char Suffix[32]; \
1989
3.86k
    if (NumLanes) \
1990
3.86k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
3.86k
            CHAR(LaneKind)); \
1992
3.86k
    else \
1993
3.86k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
3.86k
\
1996
3.86k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
3.86k
  }
printTypedVectorList_0_0
Line
Count
Source
1977
42
  { \
1978
42
    AArch64_add_cs_detail_2( \
1979
42
      MI, \
1980
42
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
42
              NumLanes), \
1982
42
             LaneKind), \
1983
42
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
42
    if (CHAR(LaneKind) == '0') { \
1985
42
      printVectorList(MI, OpNum, O, ""); \
1986
42
      return; \
1987
42
    } \
1988
42
    char Suffix[32]; \
1989
0
    if (NumLanes) \
1990
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
0
    else \
1993
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
0
\
1996
0
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
0
  }
1998
DEFINE_printTypedVectorList(0, b);
1999
DEFINE_printTypedVectorList(0, d);
2000
DEFINE_printTypedVectorList(0, h);
2001
DEFINE_printTypedVectorList(0, s);
2002
DEFINE_printTypedVectorList(0, q);
2003
DEFINE_printTypedVectorList(16, b);
2004
DEFINE_printTypedVectorList(1, d);
2005
DEFINE_printTypedVectorList(2, d);
2006
DEFINE_printTypedVectorList(2, s);
2007
DEFINE_printTypedVectorList(4, h);
2008
DEFINE_printTypedVectorList(4, s);
2009
DEFINE_printTypedVectorList(8, b);
2010
DEFINE_printTypedVectorList(8, h);
2011
DEFINE_printTypedVectorList(0, 0);
2012
2013
#define DEFINE_printVectorIndex(Scale) \
2014
  void CONCAT(printVectorIndex, Scale)(MCInst * MI, unsigned OpNum, \
2015
               SStream *O) \
2016
39.8k
  { \
2017
39.8k
    AArch64_add_cs_detail_1( \
2018
39.8k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
39.8k
      OpNum, Scale); \
2020
39.8k
    SStream_concat(O, "%s", "["); \
2021
39.8k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
39.8k
               MCInst_getOperand(MI, (OpNum)))); \
2023
39.8k
    SStream_concat0(O, "]"); \
2024
39.8k
  }
printVectorIndex_1
Line
Count
Source
2016
39.8k
  { \
2017
39.8k
    AArch64_add_cs_detail_1( \
2018
39.8k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
39.8k
      OpNum, Scale); \
2020
39.8k
    SStream_concat(O, "%s", "["); \
2021
39.8k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
39.8k
               MCInst_getOperand(MI, (OpNum)))); \
2023
39.8k
    SStream_concat0(O, "]"); \
2024
39.8k
  }
Unexecuted instantiation: printVectorIndex_8
2025
DEFINE_printVectorIndex(1);
2026
DEFINE_printVectorIndex(8);
2027
2028
void printAlignedLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2029
12.4k
{
2030
12.4k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AlignedLabel, OpNum);
2031
12.4k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2032
2033
  // If the label has already been resolved to an immediate offset (say, when
2034
  // we're running the disassembler), just print the immediate.
2035
12.4k
  if (MCOperand_isImm(Op)) {
2036
12.3k
    SStream_concat0(O, markup("<imm:"));
2037
12.3k
    int64_t Offset = MCOperand_getImm(Op) * 4;
2038
12.3k
    if (MI->csh->PrintBranchImmAsAddress)
2039
12.3k
      printUInt64(O, (Address + Offset));
2040
0
    else {
2041
0
      printUInt64Bang(O, (Offset));
2042
0
    }
2043
12.3k
    SStream_concat0(O, markup(">"));
2044
12.3k
    return;
2045
12.3k
  }
2046
2047
85
  printUInt64Bang(O, MCOperand_getImm(Op));
2048
85
}
2049
2050
void printAdrLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2051
0
{
2052
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrLabel, OpNum);
2053
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2054
2055
  // If the label has already been resolved to an immediate offset (say, when
2056
  // we're running the disassembler), just print the immediate.
2057
0
  if (MCOperand_isImm(Op)) {
2058
0
    const int64_t Offset = MCOperand_getImm(Op);
2059
0
    SStream_concat0(O, markup("<imm:"));
2060
0
    if (MI->csh->PrintBranchImmAsAddress)
2061
0
      printUInt64(O, ((Address & -4) + Offset));
2062
0
    else {
2063
0
      printUInt64Bang(O, Offset);
2064
0
    }
2065
0
    SStream_concat0(O, markup(">"));
2066
0
    return;
2067
0
  }
2068
2069
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2070
0
}
2071
2072
void printAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2073
0
{
2074
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrpLabel, OpNum);
2075
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2076
2077
  // If the label has already been resolved to an immediate offset (say, when
2078
  // we're running the disassembler), just print the immediate.
2079
0
  if (MCOperand_isImm(Op)) {
2080
0
    const int64_t Offset = MCOperand_getImm(Op) * 4096;
2081
0
    SStream_concat0(O, markup("<imm:"));
2082
0
    if (MI->csh->PrintBranchImmAsAddress)
2083
0
      printUInt64(O, ((Address & -4096) + Offset));
2084
0
    else {
2085
0
      printUInt64Bang(O, Offset);
2086
0
    }
2087
0
    SStream_concat0(O, markup(">"));
2088
0
    return;
2089
0
  }
2090
2091
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2092
0
}
2093
2094
void printAdrAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2095
4.81k
{
2096
4.81k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrAdrpLabel, OpNum);
2097
4.81k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2098
2099
  // If the label has already been resolved to an immediate offset (say, when
2100
  // we're running the disassembler), just print the immediate.
2101
4.81k
  if (MCOperand_isImm(Op)) {
2102
4.81k
    int64_t Offset = MCOperand_getImm(Op);
2103
4.81k
    if (MCInst_getOpcode(MI) == AArch64_ADRP) {
2104
1.61k
      Offset = Offset * 4096;
2105
1.61k
      Address = Address & -4096;
2106
1.61k
    }
2107
4.81k
    SStream_concat0(O, markup(">"));
2108
4.81k
    if (MI->csh->PrintBranchImmAsAddress)
2109
4.81k
      printUInt64(O, (Address + Offset));
2110
0
    else {
2111
0
      printUInt64Bang(O, Offset);
2112
0
    }
2113
4.81k
    SStream_concat0(O, markup(">"));
2114
4.81k
    return;
2115
4.81k
  }
2116
2117
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2118
0
}
2119
2120
/// Not part of upstream LLVM.
2121
/// Just prints the barrier options as documented in
2122
/// https://github.com/AsahiLinux/docs/blob/main/docs/hw/cpu/apple-instructions.md
2123
void printAppleSysBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2124
778
{
2125
778
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AppleSysBarrierOption,
2126
778
        OpNo);
2127
778
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2128
778
  switch (Val) {
2129
434
  default:
2130
434
    SStream_concat0(O, "<undefined>");
2131
434
    break;
2132
12
  case 0:
2133
12
    SStream_concat0(O, "osh");
2134
12
    break;
2135
208
  case 1:
2136
208
    SStream_concat0(O, "nsh");
2137
208
    break;
2138
27
  case 2:
2139
27
    SStream_concat0(O, "ish");
2140
27
    break;
2141
97
  case 3:
2142
97
    SStream_concat0(O, "sy");
2143
97
    break;
2144
778
  }
2145
778
}
2146
2147
void printBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2148
1.13k
{
2149
1.13k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarrierOption, OpNo);
2150
1.13k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2151
1.13k
  unsigned Opcode = MCInst_getOpcode(MI);
2152
2153
1.13k
  const char *Name;
2154
1.13k
  if (Opcode == AArch64_ISB) {
2155
35
    const AArch64ISB_ISB *ISB = AArch64ISB_lookupISBByEncoding(Val);
2156
35
    Name = ISB ? ISB->Name : "";
2157
1.10k
  } else if (Opcode == AArch64_TSB) {
2158
68
    const AArch64TSB_TSB *TSB = AArch64TSB_lookupTSBByEncoding(Val);
2159
68
    Name = TSB ? TSB->Name : "";
2160
1.03k
  } else {
2161
1.03k
    const AArch64DB_DB *DB = AArch64DB_lookupDBByEncoding(Val);
2162
1.03k
    Name = DB ? DB->Name : "";
2163
1.03k
  }
2164
1.13k
  if (Name[0] != '\0')
2165
831
    SStream_concat0(O, Name);
2166
307
  else {
2167
307
    SStream_concat(O, "%s", markup("<imm:"));
2168
307
    printUInt32Bang(O, Val);
2169
307
    SStream_concat0(O, markup(">"));
2170
307
  }
2171
1.13k
}
2172
2173
void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O)
2174
1.29k
{
2175
1.29k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarriernXSOption, OpNo);
2176
1.29k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2177
2178
1.29k
  const char *Name;
2179
1.29k
  const AArch64DBnXS_DBnXS *DB = AArch64DBnXS_lookupDBnXSByEncoding(Val);
2180
1.29k
  Name = DB ? DB->Name : "";
2181
2182
1.29k
  if (Name[0] != '\0')
2183
1.29k
    SStream_concat0(O, Name);
2184
0
  else {
2185
0
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", Val);
2186
0
    SStream_concat0(O, markup(">"));
2187
0
  }
2188
1.29k
}
2189
2190
static bool isValidSysReg(const AArch64SysReg_SysReg *Reg, bool Read,
2191
        unsigned mode)
2192
7.39k
{
2193
7.39k
  return (Reg && (Read ? Reg->Readable : Reg->Writeable) &&
2194
766
    AArch64_testFeatureList(mode, Reg->FeaturesRequired));
2195
7.39k
}
2196
2197
// Looks up a system register either by encoding or by name. Some system
2198
// registers share the same encoding between different architectures,
2199
// therefore a tablegen lookup by encoding will return an entry regardless
2200
// of the register's predication on a specific subtarget feature. To work
2201
// around this problem we keep an alternative name for such registers and
2202
// look them up by that name if the first lookup was unsuccessful.
2203
static const AArch64SysReg_SysReg *lookupSysReg(unsigned Val, bool Read,
2204
            unsigned mode)
2205
6.14k
{
2206
6.14k
  const AArch64SysReg_SysReg *Reg =
2207
6.14k
    AArch64SysReg_lookupSysRegByEncoding(Val);
2208
2209
6.14k
  if (Reg && !isValidSysReg(Reg, Read, mode))
2210
863
    Reg = AArch64SysReg_lookupSysRegByName(Reg->AltName);
2211
2212
6.14k
  return Reg;
2213
6.14k
}
2214
2215
void printMRSSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2216
1.61k
{
2217
1.61k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MRSSystemRegister, OpNo);
2218
1.61k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2219
2220
  // Horrible hack for the one register that has identical encodings but
2221
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2222
  // going to get the wrong entry
2223
1.61k
  if (Val == AARCH64_SYSREG_DBGDTRRX_EL0) {
2224
218
    SStream_concat0(O, "DBGDTRRX_EL0");
2225
218
    return;
2226
218
  }
2227
2228
  // Horrible hack for two different registers having the same encoding.
2229
1.39k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2230
75
    SStream_concat0(O, "TRCEXTINSELR");
2231
75
    return;
2232
75
  }
2233
2234
1.32k
  const AArch64SysReg_SysReg *Reg =
2235
1.32k
    lookupSysReg(Val, true /*Read*/, MI->csh->mode);
2236
2237
1.32k
  if (isValidSysReg(Reg, true /*Read*/, MI->csh->mode))
2238
78
    SStream_concat0(O, Reg->Name);
2239
1.24k
  else {
2240
1.24k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2241
1.24k
    AArch64SysReg_genericRegisterString(Val, result);
2242
1.24k
    SStream_concat0(O, result);
2243
1.24k
  }
2244
1.32k
}
2245
2246
void printMSRSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2247
5.01k
{
2248
5.01k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MSRSystemRegister, OpNo);
2249
5.01k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2250
2251
  // Horrible hack for the one register that has identical encodings but
2252
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2253
  // going to get the wrong entry
2254
5.01k
  if (Val == AARCH64_SYSREG_DBGDTRTX_EL0) {
2255
148
    SStream_concat0(O, "DBGDTRTX_EL0");
2256
148
    return;
2257
148
  }
2258
2259
  // Horrible hack for two different registers having the same encoding.
2260
4.86k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2261
48
    SStream_concat0(O, "TRCEXTINSELR");
2262
48
    return;
2263
48
  }
2264
2265
4.82k
  const AArch64SysReg_SysReg *Reg =
2266
4.82k
    lookupSysReg(Val, false /*Read*/, MI->csh->mode);
2267
2268
4.82k
  if (isValidSysReg(Reg, false /*Read*/, MI->csh->mode))
2269
305
    SStream_concat0(O, Reg->Name);
2270
4.51k
  else {
2271
4.51k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2272
4.51k
    AArch64SysReg_genericRegisterString(Val, result);
2273
4.51k
    SStream_concat0(O, result);
2274
4.51k
  }
2275
4.82k
}
2276
2277
void printSystemPStateField(MCInst *MI, unsigned OpNo, SStream *O)
2278
797
{
2279
797
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SystemPStateField, OpNo);
2280
797
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2281
2282
797
  const AArch64PState_PStateImm0_15 *PStateImm15 =
2283
797
    AArch64PState_lookupPStateImm0_15ByEncoding(Val);
2284
797
  const AArch64PState_PStateImm0_1 *PStateImm1 =
2285
797
    AArch64PState_lookupPStateImm0_1ByEncoding(Val);
2286
797
  if (PStateImm15 &&
2287
673
      AArch64_testFeatureList(MI->csh->mode,
2288
673
            PStateImm15->FeaturesRequired))
2289
673
    SStream_concat0(O, PStateImm15->Name);
2290
124
  else if (PStateImm1 &&
2291
124
     AArch64_testFeatureList(MI->csh->mode,
2292
124
           PStateImm1->FeaturesRequired))
2293
124
    SStream_concat0(O, PStateImm1->Name);
2294
0
  else {
2295
0
    printUInt32Bang(O, (Val));
2296
0
    SStream_concat1(O, '\0');
2297
0
  }
2298
797
}
2299
2300
void printSIMDType10Operand(MCInst *MI, unsigned OpNo, SStream *O)
2301
1.32k
{
2302
1.32k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SIMDType10Operand, OpNo);
2303
1.32k
  unsigned RawVal = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2304
1.32k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2305
1.32k
  SStream_concat(O, "%s#%#016llx", markup("<imm:"), Val);
2306
1.32k
  SStream_concat0(O, markup(">"));
2307
1.32k
}
2308
2309
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
2310
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
2311
    MCInst * MI, unsigned OpNo, SStream *O) \
2312
3.55k
  { \
2313
3.55k
    AArch64_add_cs_detail_2( \
2314
3.55k
      MI, \
2315
3.55k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
3.55k
              Angle), \
2317
3.55k
             Remainder), \
2318
3.55k
      OpNo, Angle, Remainder); \
2319
3.55k
    unsigned Val = \
2320
3.55k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
3.55k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
3.55k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
3.55k
    SStream_concat0(O, markup(">")); \
2324
3.55k
  }
AArch64InstPrinter.c:printComplexRotationOp_180_90
Line
Count
Source
2312
526
  { \
2313
526
    AArch64_add_cs_detail_2( \
2314
526
      MI, \
2315
526
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
526
              Angle), \
2317
526
             Remainder), \
2318
526
      OpNo, Angle, Remainder); \
2319
526
    unsigned Val = \
2320
526
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
526
    SStream_concat(O, "%s", markup("<imm:")); \
2322
526
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
526
    SStream_concat0(O, markup(">")); \
2324
526
  }
AArch64InstPrinter.c:printComplexRotationOp_90_0
Line
Count
Source
2312
3.03k
  { \
2313
3.03k
    AArch64_add_cs_detail_2( \
2314
3.03k
      MI, \
2315
3.03k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
3.03k
              Angle), \
2317
3.03k
             Remainder), \
2318
3.03k
      OpNo, Angle, Remainder); \
2319
3.03k
    unsigned Val = \
2320
3.03k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
3.03k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
3.03k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
3.03k
    SStream_concat0(O, markup(">")); \
2324
3.03k
  }
2325
DEFINE_printComplexRotationOp(180, 90);
2326
DEFINE_printComplexRotationOp(90, 0);
2327
2328
void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2329
7.18k
{
2330
7.18k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEPattern, OpNum);
2331
7.18k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2332
7.18k
  const AArch64SVEPredPattern_SVEPREDPAT *Pat =
2333
7.18k
    AArch64SVEPredPattern_lookupSVEPREDPATByEncoding(Val);
2334
7.18k
  if (Pat)
2335
4.64k
    SStream_concat0(O, Pat->Name);
2336
2.53k
  else
2337
2.53k
    printUInt32Bang(O, Val);
2338
7.18k
}
2339
2340
void printSVEVecLenSpecifier(MCInst *MI, unsigned OpNum, SStream *O)
2341
1.11k
{
2342
1.11k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEVecLenSpecifier, OpNum);
2343
1.11k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2344
  // Pattern has only 1 bit
2345
1.11k
  if (Val > 1)
2346
0
    CS_ASSERT_RET(0 && "Invalid vector length specifier");
2347
1.11k
  const AArch64SVEVecLenSpecifier_SVEVECLENSPECIFIER *Pat =
2348
1.11k
    AArch64SVEVecLenSpecifier_lookupSVEVECLENSPECIFIERByEncoding(
2349
1.11k
      Val);
2350
1.11k
  if (Pat)
2351
1.11k
    SStream_concat0(O, Pat->Name);
2352
1.11k
}
2353
2354
#define DEFINE_printSVERegOp(suffix) \
2355
  void CONCAT(printSVERegOp, suffix)(MCInst * MI, unsigned OpNum, \
2356
             SStream *O) \
2357
167k
  { \
2358
167k
    AArch64_add_cs_detail_1( \
2359
167k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
167k
      CHAR(suffix)); \
2361
167k
    switch (CHAR(suffix)) { \
2362
49.4k
    case '0': \
2363
80.8k
    case 'b': \
2364
117k
    case 'h': \
2365
140k
    case 's': \
2366
166k
    case 'd': \
2367
167k
    case 'q': \
2368
167k
      break; \
2369
166k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
167k
    } \
2372
167k
\
2373
167k
    unsigned Reg = \
2374
167k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
167k
    printRegName(O, Reg); \
2376
167k
    if (CHAR(suffix) != '0') { \
2377
118k
      SStream_concat1(O, '.'); \
2378
118k
      SStream_concat1(O, CHAR(suffix)); \
2379
118k
    } \
2380
167k
  }
printSVERegOp_b
Line
Count
Source
2357
31.4k
  { \
2358
31.4k
    AArch64_add_cs_detail_1( \
2359
31.4k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
31.4k
      CHAR(suffix)); \
2361
31.4k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
31.4k
    case 'b': \
2364
31.4k
    case 'h': \
2365
31.4k
    case 's': \
2366
31.4k
    case 'd': \
2367
31.4k
    case 'q': \
2368
31.4k
      break; \
2369
31.4k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
31.4k
    } \
2372
31.4k
\
2373
31.4k
    unsigned Reg = \
2374
31.4k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
31.4k
    printRegName(O, Reg); \
2376
31.4k
    if (CHAR(suffix) != '0') { \
2377
31.4k
      SStream_concat1(O, '.'); \
2378
31.4k
      SStream_concat1(O, CHAR(suffix)); \
2379
31.4k
    } \
2380
31.4k
  }
printSVERegOp_d
Line
Count
Source
2357
26.3k
  { \
2358
26.3k
    AArch64_add_cs_detail_1( \
2359
26.3k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
26.3k
      CHAR(suffix)); \
2361
26.3k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
0
    case 's': \
2366
26.3k
    case 'd': \
2367
26.3k
    case 'q': \
2368
26.3k
      break; \
2369
26.3k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
26.3k
    } \
2372
26.3k
\
2373
26.3k
    unsigned Reg = \
2374
26.3k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
26.3k
    printRegName(O, Reg); \
2376
26.3k
    if (CHAR(suffix) != '0') { \
2377
26.3k
      SStream_concat1(O, '.'); \
2378
26.3k
      SStream_concat1(O, CHAR(suffix)); \
2379
26.3k
    } \
2380
26.3k
  }
printSVERegOp_h
Line
Count
Source
2357
36.7k
  { \
2358
36.7k
    AArch64_add_cs_detail_1( \
2359
36.7k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
36.7k
      CHAR(suffix)); \
2361
36.7k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
36.7k
    case 'h': \
2365
36.7k
    case 's': \
2366
36.7k
    case 'd': \
2367
36.7k
    case 'q': \
2368
36.7k
      break; \
2369
36.7k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
36.7k
    } \
2372
36.7k
\
2373
36.7k
    unsigned Reg = \
2374
36.7k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
36.7k
    printRegName(O, Reg); \
2376
36.7k
    if (CHAR(suffix) != '0') { \
2377
36.7k
      SStream_concat1(O, '.'); \
2378
36.7k
      SStream_concat1(O, CHAR(suffix)); \
2379
36.7k
    } \
2380
36.7k
  }
printSVERegOp_s
Line
Count
Source
2357
22.6k
  { \
2358
22.6k
    AArch64_add_cs_detail_1( \
2359
22.6k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
22.6k
      CHAR(suffix)); \
2361
22.6k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
22.6k
    case 's': \
2366
22.6k
    case 'd': \
2367
22.6k
    case 'q': \
2368
22.6k
      break; \
2369
22.6k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
22.6k
    } \
2372
22.6k
\
2373
22.6k
    unsigned Reg = \
2374
22.6k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
22.6k
    printRegName(O, Reg); \
2376
22.6k
    if (CHAR(suffix) != '0') { \
2377
22.6k
      SStream_concat1(O, '.'); \
2378
22.6k
      SStream_concat1(O, CHAR(suffix)); \
2379
22.6k
    } \
2380
22.6k
  }
printSVERegOp_0
Line
Count
Source
2357
49.4k
  { \
2358
49.4k
    AArch64_add_cs_detail_1( \
2359
49.4k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
49.4k
      CHAR(suffix)); \
2361
49.4k
    switch (CHAR(suffix)) { \
2362
49.4k
    case '0': \
2363
49.4k
    case 'b': \
2364
49.4k
    case 'h': \
2365
49.4k
    case 's': \
2366
49.4k
    case 'd': \
2367
49.4k
    case 'q': \
2368
49.4k
      break; \
2369
49.4k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
49.4k
    } \
2372
49.4k
\
2373
49.4k
    unsigned Reg = \
2374
49.4k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
49.4k
    printRegName(O, Reg); \
2376
49.4k
    if (CHAR(suffix) != '0') { \
2377
0
      SStream_concat1(O, '.'); \
2378
0
      SStream_concat1(O, CHAR(suffix)); \
2379
0
    } \
2380
49.4k
  }
printSVERegOp_q
Line
Count
Source
2357
1.18k
  { \
2358
1.18k
    AArch64_add_cs_detail_1( \
2359
1.18k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
1.18k
      CHAR(suffix)); \
2361
1.18k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
0
    case 's': \
2366
0
    case 'd': \
2367
1.18k
    case 'q': \
2368
1.18k
      break; \
2369
0
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
1.18k
    } \
2372
1.18k
\
2373
1.18k
    unsigned Reg = \
2374
1.18k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
1.18k
    printRegName(O, Reg); \
2376
1.18k
    if (CHAR(suffix) != '0') { \
2377
1.18k
      SStream_concat1(O, '.'); \
2378
1.18k
      SStream_concat1(O, CHAR(suffix)); \
2379
1.18k
    } \
2380
1.18k
  }
2381
DEFINE_printSVERegOp(b);
2382
DEFINE_printSVERegOp(d);
2383
DEFINE_printSVERegOp(h);
2384
DEFINE_printSVERegOp(s);
2385
DEFINE_printSVERegOp(0);
2386
DEFINE_printSVERegOp(q);
2387
2388
#define DECLARE_printImmSVE_S32(T) \
2389
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2390
3.59k
  { \
2391
3.59k
    printInt32Bang(O, Val); \
2392
3.59k
  }
printImmSVE_int16_t
Line
Count
Source
2390
1.36k
  { \
2391
1.36k
    printInt32Bang(O, Val); \
2392
1.36k
  }
printImmSVE_int8_t
Line
Count
Source
2390
624
  { \
2391
624
    printInt32Bang(O, Val); \
2392
624
  }
printImmSVE_int32_t
Line
Count
Source
2390
1.60k
  { \
2391
1.60k
    printInt32Bang(O, Val); \
2392
1.60k
  }
2393
DECLARE_printImmSVE_S32(int16_t);
2394
DECLARE_printImmSVE_S32(int8_t);
2395
DECLARE_printImmSVE_S32(int32_t);
2396
2397
#define DECLARE_printImmSVE_U32(T) \
2398
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2399
492
  { \
2400
492
    printUInt32Bang(O, Val); \
2401
492
  }
printImmSVE_uint16_t
Line
Count
Source
2399
127
  { \
2400
127
    printUInt32Bang(O, Val); \
2401
127
  }
printImmSVE_uint8_t
Line
Count
Source
2399
113
  { \
2400
113
    printUInt32Bang(O, Val); \
2401
113
  }
printImmSVE_uint32_t
Line
Count
Source
2399
252
  { \
2400
252
    printUInt32Bang(O, Val); \
2401
252
  }
2402
DECLARE_printImmSVE_U32(uint16_t);
2403
DECLARE_printImmSVE_U32(uint8_t);
2404
DECLARE_printImmSVE_U32(uint32_t);
2405
2406
#define DECLARE_printImmSVE_S64(T) \
2407
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2408
1.17k
  { \
2409
1.17k
    printInt64Bang(O, Val); \
2410
1.17k
  }
2411
DECLARE_printImmSVE_S64(int64_t);
2412
2413
#define DECLARE_printImmSVE_U64(T) \
2414
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2415
129
  { \
2416
129
    printUInt64Bang(O, Val); \
2417
129
  }
2418
DECLARE_printImmSVE_U64(uint64_t);
2419
2420
#define DEFINE_isSignedType(T) \
2421
  static inline bool CONCAT(isSignedType, T)() \
2422
2.19k
  { \
2423
2.19k
    return CHAR(T) == 'i'; \
2424
2.19k
  }
AArch64InstPrinter.c:isSignedType_int16_t
Line
Count
Source
2422
341
  { \
2423
341
    return CHAR(T) == 'i'; \
2424
341
  }
AArch64InstPrinter.c:isSignedType_int8_t
Line
Count
Source
2422
624
  { \
2423
624
    return CHAR(T) == 'i'; \
2424
624
  }
AArch64InstPrinter.c:isSignedType_int64_t
Line
Count
Source
2422
353
  { \
2423
353
    return CHAR(T) == 'i'; \
2424
353
  }
AArch64InstPrinter.c:isSignedType_int32_t
Line
Count
Source
2422
258
  { \
2423
258
    return CHAR(T) == 'i'; \
2424
258
  }
AArch64InstPrinter.c:isSignedType_uint16_t
Line
Count
Source
2422
127
  { \
2423
127
    return CHAR(T) == 'i'; \
2424
127
  }
AArch64InstPrinter.c:isSignedType_uint8_t
Line
Count
Source
2422
113
  { \
2423
113
    return CHAR(T) == 'i'; \
2424
113
  }
AArch64InstPrinter.c:isSignedType_uint64_t
Line
Count
Source
2422
129
  { \
2423
129
    return CHAR(T) == 'i'; \
2424
129
  }
AArch64InstPrinter.c:isSignedType_uint32_t
Line
Count
Source
2422
252
  { \
2423
252
    return CHAR(T) == 'i'; \
2424
252
  }
2425
DEFINE_isSignedType(int8_t);
2426
DEFINE_isSignedType(int16_t);
2427
DEFINE_isSignedType(int32_t);
2428
DEFINE_isSignedType(int64_t);
2429
DEFINE_isSignedType(uint8_t);
2430
DEFINE_isSignedType(uint16_t);
2431
DEFINE_isSignedType(uint32_t);
2432
DEFINE_isSignedType(uint64_t);
2433
2434
#define DEFINE_printImm8OptLsl(T) \
2435
  void CONCAT(printImm8OptLsl, T)(MCInst * MI, unsigned OpNum, \
2436
          SStream *O) \
2437
2.82k
  { \
2438
2.82k
    AArch64_add_cs_detail_1( \
2439
2.82k
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
2.82k
      sizeof(T)); \
2441
2.82k
    unsigned UnscaledVal = \
2442
2.82k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
2.82k
    unsigned Shift = \
2444
2.82k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
2.82k
\
2446
2.82k
    if ((UnscaledVal == 0) && \
2447
2.82k
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
630
      SStream_concat(O, "%s", markup("<imm:")); \
2449
630
      SStream_concat1(O, '#'); \
2450
630
      printUInt64(O, (UnscaledVal)); \
2451
630
      SStream_concat0(O, markup(">")); \
2452
630
      printShifter(MI, OpNum + 1, O); \
2453
630
      return; \
2454
630
    } \
2455
2.82k
\
2456
2.82k
    T Val; \
2457
2.19k
    if (CONCAT(isSignedType, T)()) \
2458
2.19k
      Val = (int8_t)UnscaledVal * \
2459
1.57k
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
2.19k
    else \
2461
2.19k
      Val = (uint8_t)UnscaledVal * \
2462
621
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
2.19k
\
2464
2.19k
    CONCAT(printImmSVE, T)(Val, O); \
2465
2.19k
  }
printImm8OptLsl_int16_t
Line
Count
Source
2437
549
  { \
2438
549
    AArch64_add_cs_detail_1( \
2439
549
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
549
      sizeof(T)); \
2441
549
    unsigned UnscaledVal = \
2442
549
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
549
    unsigned Shift = \
2444
549
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
549
\
2446
549
    if ((UnscaledVal == 0) && \
2447
549
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
208
      SStream_concat(O, "%s", markup("<imm:")); \
2449
208
      SStream_concat1(O, '#'); \
2450
208
      printUInt64(O, (UnscaledVal)); \
2451
208
      SStream_concat0(O, markup(">")); \
2452
208
      printShifter(MI, OpNum + 1, O); \
2453
208
      return; \
2454
208
    } \
2455
549
\
2456
549
    T Val; \
2457
341
    if (CONCAT(isSignedType, T)()) \
2458
341
      Val = (int8_t)UnscaledVal * \
2459
341
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
341
    else \
2461
341
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
341
\
2464
341
    CONCAT(printImmSVE, T)(Val, O); \
2465
341
  }
printImm8OptLsl_int8_t
Line
Count
Source
2437
624
  { \
2438
624
    AArch64_add_cs_detail_1( \
2439
624
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
624
      sizeof(T)); \
2441
624
    unsigned UnscaledVal = \
2442
624
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
624
    unsigned Shift = \
2444
624
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
624
\
2446
624
    if ((UnscaledVal == 0) && \
2447
624
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
0
      SStream_concat(O, "%s", markup("<imm:")); \
2449
0
      SStream_concat1(O, '#'); \
2450
0
      printUInt64(O, (UnscaledVal)); \
2451
0
      SStream_concat0(O, markup(">")); \
2452
0
      printShifter(MI, OpNum + 1, O); \
2453
0
      return; \
2454
0
    } \
2455
624
\
2456
624
    T Val; \
2457
624
    if (CONCAT(isSignedType, T)()) \
2458
624
      Val = (int8_t)UnscaledVal * \
2459
624
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
624
    else \
2461
624
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
624
\
2464
624
    CONCAT(printImmSVE, T)(Val, O); \
2465
624
  }
printImm8OptLsl_int64_t
Line
Count
Source
2437
431
  { \
2438
431
    AArch64_add_cs_detail_1( \
2439
431
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
431
      sizeof(T)); \
2441
431
    unsigned UnscaledVal = \
2442
431
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
431
    unsigned Shift = \
2444
431
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
431
\
2446
431
    if ((UnscaledVal == 0) && \
2447
431
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
78
      SStream_concat(O, "%s", markup("<imm:")); \
2449
78
      SStream_concat1(O, '#'); \
2450
78
      printUInt64(O, (UnscaledVal)); \
2451
78
      SStream_concat0(O, markup(">")); \
2452
78
      printShifter(MI, OpNum + 1, O); \
2453
78
      return; \
2454
78
    } \
2455
431
\
2456
431
    T Val; \
2457
353
    if (CONCAT(isSignedType, T)()) \
2458
353
      Val = (int8_t)UnscaledVal * \
2459
353
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
353
    else \
2461
353
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
353
\
2464
353
    CONCAT(printImmSVE, T)(Val, O); \
2465
353
  }
printImm8OptLsl_int32_t
Line
Count
Source
2437
296
  { \
2438
296
    AArch64_add_cs_detail_1( \
2439
296
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
296
      sizeof(T)); \
2441
296
    unsigned UnscaledVal = \
2442
296
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
296
    unsigned Shift = \
2444
296
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
296
\
2446
296
    if ((UnscaledVal == 0) && \
2447
296
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
38
      SStream_concat(O, "%s", markup("<imm:")); \
2449
38
      SStream_concat1(O, '#'); \
2450
38
      printUInt64(O, (UnscaledVal)); \
2451
38
      SStream_concat0(O, markup(">")); \
2452
38
      printShifter(MI, OpNum + 1, O); \
2453
38
      return; \
2454
38
    } \
2455
296
\
2456
296
    T Val; \
2457
258
    if (CONCAT(isSignedType, T)()) \
2458
258
      Val = (int8_t)UnscaledVal * \
2459
258
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
258
    else \
2461
258
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
258
\
2464
258
    CONCAT(printImmSVE, T)(Val, O); \
2465
258
  }
printImm8OptLsl_uint16_t
Line
Count
Source
2437
187
  { \
2438
187
    AArch64_add_cs_detail_1( \
2439
187
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
187
      sizeof(T)); \
2441
187
    unsigned UnscaledVal = \
2442
187
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
187
    unsigned Shift = \
2444
187
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
187
\
2446
187
    if ((UnscaledVal == 0) && \
2447
187
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
60
      SStream_concat(O, "%s", markup("<imm:")); \
2449
60
      SStream_concat1(O, '#'); \
2450
60
      printUInt64(O, (UnscaledVal)); \
2451
60
      SStream_concat0(O, markup(">")); \
2452
60
      printShifter(MI, OpNum + 1, O); \
2453
60
      return; \
2454
60
    } \
2455
187
\
2456
187
    T Val; \
2457
127
    if (CONCAT(isSignedType, T)()) \
2458
127
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
127
    else \
2461
127
      Val = (uint8_t)UnscaledVal * \
2462
127
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
127
\
2464
127
    CONCAT(printImmSVE, T)(Val, O); \
2465
127
  }
printImm8OptLsl_uint8_t
Line
Count
Source
2437
113
  { \
2438
113
    AArch64_add_cs_detail_1( \
2439
113
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
113
      sizeof(T)); \
2441
113
    unsigned UnscaledVal = \
2442
113
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
113
    unsigned Shift = \
2444
113
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
113
\
2446
113
    if ((UnscaledVal == 0) && \
2447
113
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
0
      SStream_concat(O, "%s", markup("<imm:")); \
2449
0
      SStream_concat1(O, '#'); \
2450
0
      printUInt64(O, (UnscaledVal)); \
2451
0
      SStream_concat0(O, markup(">")); \
2452
0
      printShifter(MI, OpNum + 1, O); \
2453
0
      return; \
2454
0
    } \
2455
113
\
2456
113
    T Val; \
2457
113
    if (CONCAT(isSignedType, T)()) \
2458
113
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
113
    else \
2461
113
      Val = (uint8_t)UnscaledVal * \
2462
113
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
113
\
2464
113
    CONCAT(printImmSVE, T)(Val, O); \
2465
113
  }
printImm8OptLsl_uint64_t
Line
Count
Source
2437
301
  { \
2438
301
    AArch64_add_cs_detail_1( \
2439
301
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
301
      sizeof(T)); \
2441
301
    unsigned UnscaledVal = \
2442
301
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
301
    unsigned Shift = \
2444
301
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
301
\
2446
301
    if ((UnscaledVal == 0) && \
2447
301
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
172
      SStream_concat(O, "%s", markup("<imm:")); \
2449
172
      SStream_concat1(O, '#'); \
2450
172
      printUInt64(O, (UnscaledVal)); \
2451
172
      SStream_concat0(O, markup(">")); \
2452
172
      printShifter(MI, OpNum + 1, O); \
2453
172
      return; \
2454
172
    } \
2455
301
\
2456
301
    T Val; \
2457
129
    if (CONCAT(isSignedType, T)()) \
2458
129
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
129
    else \
2461
129
      Val = (uint8_t)UnscaledVal * \
2462
129
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
129
\
2464
129
    CONCAT(printImmSVE, T)(Val, O); \
2465
129
  }
printImm8OptLsl_uint32_t
Line
Count
Source
2437
326
  { \
2438
326
    AArch64_add_cs_detail_1( \
2439
326
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
326
      sizeof(T)); \
2441
326
    unsigned UnscaledVal = \
2442
326
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
326
    unsigned Shift = \
2444
326
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
326
\
2446
326
    if ((UnscaledVal == 0) && \
2447
326
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
74
      SStream_concat(O, "%s", markup("<imm:")); \
2449
74
      SStream_concat1(O, '#'); \
2450
74
      printUInt64(O, (UnscaledVal)); \
2451
74
      SStream_concat0(O, markup(">")); \
2452
74
      printShifter(MI, OpNum + 1, O); \
2453
74
      return; \
2454
74
    } \
2455
326
\
2456
326
    T Val; \
2457
252
    if (CONCAT(isSignedType, T)()) \
2458
252
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
252
    else \
2461
252
      Val = (uint8_t)UnscaledVal * \
2462
252
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
252
\
2464
252
    CONCAT(printImmSVE, T)(Val, O); \
2465
252
  }
2466
DEFINE_printImm8OptLsl(int16_t);
2467
DEFINE_printImm8OptLsl(int8_t);
2468
DEFINE_printImm8OptLsl(int64_t);
2469
DEFINE_printImm8OptLsl(int32_t);
2470
DEFINE_printImm8OptLsl(uint16_t);
2471
DEFINE_printImm8OptLsl(uint8_t);
2472
DEFINE_printImm8OptLsl(uint64_t);
2473
DEFINE_printImm8OptLsl(uint32_t);
2474
2475
#define DEFINE_printSVELogicalImm(T) \
2476
  void CONCAT(printSVELogicalImm, T)(MCInst * MI, unsigned OpNum, \
2477
             SStream *O) \
2478
4.26k
  { \
2479
4.26k
    AArch64_add_cs_detail_1( \
2480
4.26k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
4.26k
      sizeof(T)); \
2482
4.26k
    typedef T SignedT; \
2483
4.26k
    typedef CONCATS(u, T) UnsignedT; \
2484
4.26k
\
2485
4.26k
    uint64_t Val = \
2486
4.26k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
4.26k
    UnsignedT PrintVal = \
2488
4.26k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
4.26k
\
2490
4.26k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
4.26k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
4.26k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
2.08k
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
2.08k
    else { \
2495
1.07k
      SStream_concat(O, "%s", markup("<imm:")); \
2496
1.07k
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
1.07k
      SStream_concat0(O, markup(">")); \
2498
1.07k
    } \
2499
4.26k
  }
printSVELogicalImm_int16_t
Line
Count
Source
2478
1.02k
  { \
2479
1.02k
    AArch64_add_cs_detail_1( \
2480
1.02k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.02k
      sizeof(T)); \
2482
1.02k
    typedef T SignedT; \
2483
1.02k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.02k
\
2485
1.02k
    uint64_t Val = \
2486
1.02k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.02k
    UnsignedT PrintVal = \
2488
1.02k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.02k
\
2490
1.02k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.02k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.02k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
0
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
0
    else { \
2495
0
      SStream_concat(O, "%s", markup("<imm:")); \
2496
0
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
0
      SStream_concat0(O, markup(">")); \
2498
0
    } \
2499
1.02k
  }
printSVELogicalImm_int32_t
Line
Count
Source
2478
1.59k
  { \
2479
1.59k
    AArch64_add_cs_detail_1( \
2480
1.59k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.59k
      sizeof(T)); \
2482
1.59k
    typedef T SignedT; \
2483
1.59k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.59k
\
2485
1.59k
    uint64_t Val = \
2486
1.59k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.59k
    UnsignedT PrintVal = \
2488
1.59k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.59k
\
2490
1.59k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.59k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.59k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
493
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
493
    else { \
2495
249
      SStream_concat(O, "%s", markup("<imm:")); \
2496
249
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
249
      SStream_concat0(O, markup(">")); \
2498
249
    } \
2499
1.59k
  }
printSVELogicalImm_int64_t
Line
Count
Source
2478
1.64k
  { \
2479
1.64k
    AArch64_add_cs_detail_1( \
2480
1.64k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.64k
      sizeof(T)); \
2482
1.64k
    typedef T SignedT; \
2483
1.64k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.64k
\
2485
1.64k
    uint64_t Val = \
2486
1.64k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.64k
    UnsignedT PrintVal = \
2488
1.64k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.64k
\
2490
1.64k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.64k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.64k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
1.59k
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
1.59k
    else { \
2495
825
      SStream_concat(O, "%s", markup("<imm:")); \
2496
825
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
825
      SStream_concat0(O, markup(">")); \
2498
825
    } \
2499
1.64k
  }
2500
DEFINE_printSVELogicalImm(int16_t);
2501
DEFINE_printSVELogicalImm(int32_t);
2502
DEFINE_printSVELogicalImm(int64_t);
2503
2504
#define DEFINE_printZPRasFPR(Width) \
2505
  void CONCAT(printZPRasFPR, Width)(MCInst * MI, unsigned OpNum, \
2506
            SStream *O) \
2507
3.23k
  { \
2508
3.23k
    AArch64_add_cs_detail_1( \
2509
3.23k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
3.23k
      Width); \
2511
3.23k
    unsigned Base; \
2512
3.23k
    switch (Width) { \
2513
541
    case 8: \
2514
541
      Base = AArch64_B0; \
2515
541
      break; \
2516
1.14k
    case 16: \
2517
1.14k
      Base = AArch64_H0; \
2518
1.14k
      break; \
2519
294
    case 32: \
2520
294
      Base = AArch64_S0; \
2521
294
      break; \
2522
1.18k
    case 64: \
2523
1.18k
      Base = AArch64_D0; \
2524
1.18k
      break; \
2525
68
    case 128: \
2526
68
      Base = AArch64_Q0; \
2527
68
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
3.23k
    } \
2531
3.23k
    unsigned Reg = \
2532
3.23k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
3.23k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
3.23k
  }
printZPRasFPR_8
Line
Count
Source
2507
541
  { \
2508
541
    AArch64_add_cs_detail_1( \
2509
541
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
541
      Width); \
2511
541
    unsigned Base; \
2512
541
    switch (Width) { \
2513
541
    case 8: \
2514
541
      Base = AArch64_B0; \
2515
541
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
541
    } \
2531
541
    unsigned Reg = \
2532
541
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
541
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
541
  }
printZPRasFPR_64
Line
Count
Source
2507
1.18k
  { \
2508
1.18k
    AArch64_add_cs_detail_1( \
2509
1.18k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
1.18k
      Width); \
2511
1.18k
    unsigned Base; \
2512
1.18k
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
1.18k
    case 64: \
2523
1.18k
      Base = AArch64_D0; \
2524
1.18k
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
1.18k
    } \
2531
1.18k
    unsigned Reg = \
2532
1.18k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
1.18k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
1.18k
  }
printZPRasFPR_16
Line
Count
Source
2507
1.14k
  { \
2508
1.14k
    AArch64_add_cs_detail_1( \
2509
1.14k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
1.14k
      Width); \
2511
1.14k
    unsigned Base; \
2512
1.14k
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
1.14k
    case 16: \
2517
1.14k
      Base = AArch64_H0; \
2518
1.14k
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
1.14k
    } \
2531
1.14k
    unsigned Reg = \
2532
1.14k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
1.14k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
1.14k
  }
printZPRasFPR_32
Line
Count
Source
2507
294
  { \
2508
294
    AArch64_add_cs_detail_1( \
2509
294
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
294
      Width); \
2511
294
    unsigned Base; \
2512
294
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
294
    case 32: \
2520
294
      Base = AArch64_S0; \
2521
294
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
294
    } \
2531
294
    unsigned Reg = \
2532
294
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
294
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
294
  }
printZPRasFPR_128
Line
Count
Source
2507
68
  { \
2508
68
    AArch64_add_cs_detail_1( \
2509
68
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
68
      Width); \
2511
68
    unsigned Base; \
2512
68
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
68
    case 128: \
2526
68
      Base = AArch64_Q0; \
2527
68
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
68
    } \
2531
68
    unsigned Reg = \
2532
68
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
68
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
68
  }
2535
DEFINE_printZPRasFPR(8);
2536
DEFINE_printZPRasFPR(64);
2537
DEFINE_printZPRasFPR(16);
2538
DEFINE_printZPRasFPR(32);
2539
DEFINE_printZPRasFPR(128);
2540
2541
#define DEFINE_printExactFPImm(ImmIs0, ImmIs1) \
2542
  void CONCAT(printExactFPImm, CONCAT(ImmIs0, ImmIs1))( \
2543
    MCInst * MI, unsigned OpNum, SStream *O) \
2544
851
  { \
2545
851
    AArch64_add_cs_detail_2( \
2546
851
      MI, \
2547
851
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
851
             ImmIs1), \
2549
851
      OpNum, ImmIs0, ImmIs1); \
2550
851
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
851
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
851
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
851
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
851
    unsigned Val = \
2555
851
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
851
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
851
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
851
    SStream_concat0(O, markup(">")); \
2559
851
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_one
Line
Count
Source
2544
191
  { \
2545
191
    AArch64_add_cs_detail_2( \
2546
191
      MI, \
2547
191
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
191
             ImmIs1), \
2549
191
      OpNum, ImmIs0, ImmIs1); \
2550
191
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
191
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
191
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
191
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
191
    unsigned Val = \
2555
191
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
191
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
191
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
191
    SStream_concat0(O, markup(">")); \
2559
191
  }
printExactFPImm_AArch64ExactFPImm_zero_AArch64ExactFPImm_one
Line
Count
Source
2544
402
  { \
2545
402
    AArch64_add_cs_detail_2( \
2546
402
      MI, \
2547
402
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
402
             ImmIs1), \
2549
402
      OpNum, ImmIs0, ImmIs1); \
2550
402
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
402
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
402
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
402
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
402
    unsigned Val = \
2555
402
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
402
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
402
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
402
    SStream_concat0(O, markup(">")); \
2559
402
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_two
Line
Count
Source
2544
258
  { \
2545
258
    AArch64_add_cs_detail_2( \
2546
258
      MI, \
2547
258
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
258
             ImmIs1), \
2549
258
      OpNum, ImmIs0, ImmIs1); \
2550
258
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
258
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
258
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
258
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
258
    unsigned Val = \
2555
258
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
258
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
258
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
258
    SStream_concat0(O, markup(">")); \
2559
258
  }
2560
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_one);
2561
DEFINE_printExactFPImm(AArch64ExactFPImm_zero, AArch64ExactFPImm_one);
2562
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_two);
2563
2564
void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2565
5.84k
{
2566
5.84k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64as32, OpNum);
2567
5.84k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2568
5.84k
  printRegName(O, getWRegFromXReg(Reg));
2569
5.84k
}
2570
2571
void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O)
2572
108
{
2573
108
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64x8, OpNum);
2574
108
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2575
108
  printRegName(O,
2576
108
         MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0));
2577
108
}
2578
2579
void printSyspXzrPair(MCInst *MI, unsigned OpNum, SStream *O)
2580
913
{
2581
913
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SyspXzrPair, OpNum);
2582
913
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2583
2584
913
  SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName),
2585
913
           ", ");
2586
913
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2587
913
}
2588
2589
const char *AArch64_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
2590
196k
{
2591
196k
  return getRegisterName(RegNo, AltIdx);
2592
196k
}
2593
2594
void AArch64_LLVM_printInstruction(MCInst *MI, SStream *O,
2595
           void * /* MCRegisterInfo* */ info)
2596
331k
{
2597
331k
  printInst(MI, MI->address, "", O);
2598
331k
}