Coverage Report

Created: 2026-01-09 06:55

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/RISCV/RISCVInstPrinter.c
Line
Count
Source
1
//===-- RISCVInstPrinter.cpp - Convert RISCV MCInst to asm syntax ---------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an RISCV MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
#ifdef CAPSTONE_HAS_RISCV
15
16
#include <stdio.h> // DEBUG
17
#include <stdlib.h>
18
#include <string.h>
19
#include <capstone/platform.h>
20
21
#include "RISCVInstPrinter.h"
22
#include "RISCVBaseInfo.h"
23
#include "../../MCInst.h"
24
#include "../../SStream.h"
25
#include "../../MCRegisterInfo.h"
26
#include "../../utils.h"
27
#include "../../Mapping.h"
28
#include "RISCVMapping.h"
29
30
//#include "RISCVDisassembler.h"
31
32
#define GET_REGINFO_ENUM
33
#define GET_REGINFO_MC_DESC
34
#include "RISCVGenRegisterInfo.inc"
35
#define GET_INSTRINFO_ENUM
36
#include "RISCVGenInstrInfo.inc"
37
38
// Autogenerated by tblgen.
39
static void printInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI);
40
static bool printAliasInstr(MCInst *MI, SStream *OS, void *info);
41
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
42
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O);
43
static void printCSRSystemRegister(MCInst *, unsigned, SStream *);
44
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O);
45
static void printCustomAliasOperand(MCInst *, unsigned, unsigned, SStream *);
46
/// getRegisterName - This method is automatically generated by tblgen
47
/// from the register set description.  This returns the assembler name
48
/// for the specified register.
49
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
50
51
// Include the auto-generated portion of the assembly writer.
52
#define PRINT_ALIAS_INSTR
53
#include "RISCVGenAsmWriter.inc"
54
55
static void fixDetailOfEffectiveAddr(MCInst *MI)
56
10.7k
{
57
  // Operands for load and store instructions in RISCV vary widely
58
10.7k
  unsigned id = MI->flat_insn->id;
59
10.7k
  unsigned reg = 0;
60
10.7k
  int64_t imm = 0;
61
10.7k
  uint8_t access = 0;
62
63
10.7k
  switch (id) {
64
0
  case RISCV_INS_C_FLD:
65
0
  case RISCV_INS_C_LW:
66
0
  case RISCV_INS_C_FLW:
67
0
  case RISCV_INS_C_LD:
68
0
  case RISCV_INS_C_FSD:
69
0
  case RISCV_INS_C_SW:
70
0
  case RISCV_INS_C_FSW:
71
0
  case RISCV_INS_C_SD:
72
0
  case RISCV_INS_C_FLDSP:
73
0
  case RISCV_INS_C_LWSP:
74
0
  case RISCV_INS_C_FLWSP:
75
0
  case RISCV_INS_C_LDSP:
76
0
  case RISCV_INS_C_FSDSP:
77
0
  case RISCV_INS_C_SWSP:
78
0
  case RISCV_INS_C_FSWSP:
79
0
  case RISCV_INS_C_SDSP:
80
262
  case RISCV_INS_FLW:
81
518
  case RISCV_INS_FSW:
82
720
  case RISCV_INS_FLD:
83
846
  case RISCV_INS_FSD:
84
1.09k
  case RISCV_INS_LB:
85
1.21k
  case RISCV_INS_LBU:
86
1.30k
  case RISCV_INS_LD:
87
1.38k
  case RISCV_INS_LH:
88
1.47k
  case RISCV_INS_LHU:
89
1.55k
  case RISCV_INS_LW:
90
1.64k
  case RISCV_INS_LWU:
91
1.74k
  case RISCV_INS_SB:
92
2.03k
  case RISCV_INS_SD:
93
2.44k
  case RISCV_INS_SH:
94
2.78k
  case RISCV_INS_SW: {
95
2.78k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
96
2.78k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
97
2.78k
    CS_ASSERT(RISCV_OP_IMM == RISCV_get_detail_op(MI, -2)->type);
98
2.78k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
99
100
2.78k
    imm = RISCV_get_detail_op(MI, -2)->imm;
101
2.78k
    reg = RISCV_get_detail_op(MI, -1)->reg;
102
2.78k
    access = RISCV_get_detail_op(MI, -1)->access;
103
104
2.78k
    RISCV_get_detail_op(MI, -2)->type = RISCV_OP_MEM;
105
2.78k
    RISCV_get_detail_op(MI, -2)->mem.base = reg;
106
2.78k
    RISCV_get_detail_op(MI, -2)->mem.disp = imm;
107
2.78k
    RISCV_get_detail_op(MI, -2)->access = access;
108
109
2.78k
    RISCV_dec_op_count(MI);
110
111
2.78k
    break;
112
2.44k
  }
113
22
  case RISCV_INS_LR_W:
114
57
  case RISCV_INS_LR_W_AQ:
115
120
  case RISCV_INS_LR_W_AQ_RL:
116
162
  case RISCV_INS_LR_W_RL:
117
180
  case RISCV_INS_LR_D:
118
249
  case RISCV_INS_LR_D_AQ:
119
479
  case RISCV_INS_LR_D_AQ_RL:
120
515
  case RISCV_INS_LR_D_RL: {
121
515
    CS_ASSERT(2 == MI->flat_insn->detail->riscv.op_count);
122
515
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
123
515
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
124
125
515
    reg = RISCV_get_detail_op(MI, -1)->reg;
126
127
515
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
128
515
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
129
515
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
130
131
515
    break;
132
479
  }
133
76
  case RISCV_INS_SC_W:
134
1.20k
  case RISCV_INS_SC_W_AQ:
135
1.24k
  case RISCV_INS_SC_W_AQ_RL:
136
1.27k
  case RISCV_INS_SC_W_RL:
137
1.31k
  case RISCV_INS_SC_D:
138
1.32k
  case RISCV_INS_SC_D_AQ:
139
1.37k
  case RISCV_INS_SC_D_AQ_RL:
140
1.39k
  case RISCV_INS_SC_D_RL:
141
1.50k
  case RISCV_INS_AMOADD_D:
142
1.51k
  case RISCV_INS_AMOADD_D_AQ:
143
1.70k
  case RISCV_INS_AMOADD_D_AQ_RL:
144
1.73k
  case RISCV_INS_AMOADD_D_RL:
145
1.77k
  case RISCV_INS_AMOADD_W:
146
1.97k
  case RISCV_INS_AMOADD_W_AQ:
147
2.04k
  case RISCV_INS_AMOADD_W_AQ_RL:
148
2.26k
  case RISCV_INS_AMOADD_W_RL:
149
2.46k
  case RISCV_INS_AMOAND_D:
150
2.50k
  case RISCV_INS_AMOAND_D_AQ:
151
2.51k
  case RISCV_INS_AMOAND_D_AQ_RL:
152
2.90k
  case RISCV_INS_AMOAND_D_RL:
153
2.92k
  case RISCV_INS_AMOAND_W:
154
2.96k
  case RISCV_INS_AMOAND_W_AQ:
155
3.03k
  case RISCV_INS_AMOAND_W_AQ_RL:
156
3.05k
  case RISCV_INS_AMOAND_W_RL:
157
3.08k
  case RISCV_INS_AMOMAXU_D:
158
3.12k
  case RISCV_INS_AMOMAXU_D_AQ:
159
3.16k
  case RISCV_INS_AMOMAXU_D_AQ_RL:
160
3.19k
  case RISCV_INS_AMOMAXU_D_RL:
161
3.26k
  case RISCV_INS_AMOMAXU_W:
162
3.33k
  case RISCV_INS_AMOMAXU_W_AQ:
163
3.40k
  case RISCV_INS_AMOMAXU_W_AQ_RL:
164
3.47k
  case RISCV_INS_AMOMAXU_W_RL:
165
3.51k
  case RISCV_INS_AMOMAX_D:
166
3.54k
  case RISCV_INS_AMOMAX_D_AQ:
167
3.62k
  case RISCV_INS_AMOMAX_D_AQ_RL:
168
3.69k
  case RISCV_INS_AMOMAX_D_RL:
169
3.73k
  case RISCV_INS_AMOMAX_W:
170
3.74k
  case RISCV_INS_AMOMAX_W_AQ:
171
3.81k
  case RISCV_INS_AMOMAX_W_AQ_RL:
172
3.93k
  case RISCV_INS_AMOMAX_W_RL:
173
4.62k
  case RISCV_INS_AMOMINU_D:
174
4.65k
  case RISCV_INS_AMOMINU_D_AQ:
175
4.69k
  case RISCV_INS_AMOMINU_D_AQ_RL:
176
4.90k
  case RISCV_INS_AMOMINU_D_RL:
177
5.15k
  case RISCV_INS_AMOMINU_W:
178
5.17k
  case RISCV_INS_AMOMINU_W_AQ:
179
5.20k
  case RISCV_INS_AMOMINU_W_AQ_RL:
180
5.30k
  case RISCV_INS_AMOMINU_W_RL:
181
5.62k
  case RISCV_INS_AMOMIN_D:
182
5.65k
  case RISCV_INS_AMOMIN_D_AQ:
183
5.74k
  case RISCV_INS_AMOMIN_D_AQ_RL:
184
5.78k
  case RISCV_INS_AMOMIN_D_RL:
185
5.79k
  case RISCV_INS_AMOMIN_W:
186
5.83k
  case RISCV_INS_AMOMIN_W_AQ:
187
5.91k
  case RISCV_INS_AMOMIN_W_AQ_RL:
188
5.98k
  case RISCV_INS_AMOMIN_W_RL:
189
5.99k
  case RISCV_INS_AMOOR_D:
190
6.00k
  case RISCV_INS_AMOOR_D_AQ:
191
6.07k
  case RISCV_INS_AMOOR_D_AQ_RL:
192
6.08k
  case RISCV_INS_AMOOR_D_RL:
193
6.12k
  case RISCV_INS_AMOOR_W:
194
6.15k
  case RISCV_INS_AMOOR_W_AQ:
195
6.19k
  case RISCV_INS_AMOOR_W_AQ_RL:
196
6.26k
  case RISCV_INS_AMOOR_W_RL:
197
6.33k
  case RISCV_INS_AMOSWAP_D:
198
6.36k
  case RISCV_INS_AMOSWAP_D_AQ:
199
6.48k
  case RISCV_INS_AMOSWAP_D_AQ_RL:
200
6.52k
  case RISCV_INS_AMOSWAP_D_RL:
201
6.59k
  case RISCV_INS_AMOSWAP_W:
202
6.63k
  case RISCV_INS_AMOSWAP_W_AQ:
203
6.64k
  case RISCV_INS_AMOSWAP_W_AQ_RL:
204
6.68k
  case RISCV_INS_AMOSWAP_W_RL:
205
6.75k
  case RISCV_INS_AMOXOR_D:
206
6.79k
  case RISCV_INS_AMOXOR_D_AQ:
207
6.82k
  case RISCV_INS_AMOXOR_D_AQ_RL:
208
6.93k
  case RISCV_INS_AMOXOR_D_RL:
209
7.13k
  case RISCV_INS_AMOXOR_W:
210
7.34k
  case RISCV_INS_AMOXOR_W_AQ:
211
7.39k
  case RISCV_INS_AMOXOR_W_AQ_RL:
212
7.42k
  case RISCV_INS_AMOXOR_W_RL: {
213
7.42k
    CS_ASSERT(3 == MI->flat_insn->detail->riscv.op_count);
214
7.42k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -3)->type);
215
7.42k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -2)->type);
216
7.42k
    CS_ASSERT(RISCV_OP_REG == RISCV_get_detail_op(MI, -1)->type);
217
218
7.42k
    reg = RISCV_get_detail_op(MI, -1)->reg;
219
220
7.42k
    RISCV_get_detail_op(MI, -1)->type = RISCV_OP_MEM;
221
7.42k
    RISCV_get_detail_op(MI, -1)->mem.base = reg;
222
7.42k
    RISCV_get_detail_op(MI, -1)->mem.disp = 0;
223
224
7.42k
    break;
225
7.39k
  }
226
0
  default: {
227
0
    CS_ASSERT(0 && "id is not a RISC-V memory instruction");
228
0
    break;
229
7.39k
  }
230
10.7k
  }
231
10.7k
  return;
232
10.7k
}
233
234
//void RISCVInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
235
//                                 StringRef Annot, const MCSubtargetInfo &STI)
236
void RISCV_printInst(MCInst *MI, SStream *O, void *info)
237
213k
{
238
213k
  MCRegisterInfo *MRI = (MCRegisterInfo *)info;
239
  //bool Res = false;
240
  //MCInst *NewMI = MI;
241
  // TODO: RISCV compressd instructions.
242
  //MCInst UncompressedMI;
243
  //if (!NoAliases)
244
  //Res = uncompressInst(UncompressedMI, *MI, MRI, STI);
245
  //if (Res)
246
  //NewMI = const_cast<MCInst *>(&UncompressedMI);
247
213k
  if (/*NoAliases ||*/ !printAliasInstr(MI, O, info))
248
155k
    printInstruction(MI, O, MRI);
249
  //printAnnotation(O, Annot);
250
  // fix load/store type insttuction
251
213k
  if (MI->csh->detail_opt &&
252
213k
      MI->flat_insn->detail->riscv.need_effective_addr)
253
12.3k
    fixDetailOfEffectiveAddr(MI);
254
255
213k
  return;
256
213k
}
257
258
static void printRegName(SStream *OS, unsigned RegNo)
259
367k
{
260
367k
  SStream_concat0(OS, getRegisterName(RegNo, RISCV_ABIRegAltName));
261
367k
}
262
263
/**
264
void RISCVInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
265
                                    raw_ostream &O, const char *Modifier) 
266
*/
267
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
268
184k
{
269
184k
  unsigned reg;
270
184k
  int64_t Imm = 0;
271
272
184k
  RISCV_add_cs_detail(MI, OpNo);
273
274
184k
  MCOperand *MO = MCInst_getOperand(MI, OpNo);
275
276
184k
  if (MCOperand_isReg(MO)) {
277
159k
    reg = MCOperand_getReg(MO);
278
159k
    printRegName(O, reg);
279
159k
  } else {
280
25.4k
    CS_ASSERT(MCOperand_isImm(MO) &&
281
25.4k
        "Unknown operand kind in printOperand");
282
25.4k
    Imm = MCOperand_getImm(MO);
283
25.4k
    if (Imm >= 0) {
284
22.6k
      if (Imm > HEX_THRESHOLD)
285
14.8k
        SStream_concat(O, "0x%" PRIx64, Imm);
286
7.82k
      else
287
7.82k
        SStream_concat(O, "%" PRIu64, Imm);
288
22.6k
    } else {
289
2.81k
      if (Imm < -HEX_THRESHOLD)
290
2.66k
        SStream_concat(O, "-0x%" PRIx64, -Imm);
291
154
      else
292
154
        SStream_concat(O, "-%" PRIu64, -Imm);
293
2.81k
    }
294
25.4k
  }
295
296
  //CS_ASSERT(MO.isExpr() && "Unknown operand kind in printOperand");
297
298
184k
  return;
299
184k
}
300
301
static const char *getCSRSystemRegisterName(unsigned CsrNo)
302
125k
{
303
125k
  switch (CsrNo) {
304
  /*
305
   * From RISC-V Privileged Architecture Version 1.10.
306
   * In the same order as Table 2.5.
307
   */
308
326
  case 0x0000:
309
326
    return "ustatus";
310
526
  case 0x0004:
311
526
    return "uie";
312
100
  case 0x0005:
313
100
    return "utvec";
314
315
195
  case 0x0040:
316
195
    return "uscratch";
317
147
  case 0x0041:
318
147
    return "uepc";
319
905
  case 0x0042:
320
905
    return "ucause";
321
257
  case 0x0043:
322
257
    return "utval";
323
131
  case 0x0044:
324
131
    return "uip";
325
326
455
  case 0x0001:
327
455
    return "fflags";
328
698
  case 0x0002:
329
698
    return "frm";
330
603
  case 0x0003:
331
603
    return "fcsr";
332
333
947
  case 0x0c00:
334
947
    return "cycle";
335
1.00k
  case 0x0c01:
336
1.00k
    return "time";
337
472
  case 0x0c02:
338
472
    return "instret";
339
181
  case 0x0c03:
340
181
    return "hpmcounter3";
341
1.34k
  case 0x0c04:
342
1.34k
    return "hpmcounter4";
343
485
  case 0x0c05:
344
485
    return "hpmcounter5";
345
343
  case 0x0c06:
346
343
    return "hpmcounter6";
347
766
  case 0x0c07:
348
766
    return "hpmcounter7";
349
593
  case 0x0c08:
350
593
    return "hpmcounter8";
351
724
  case 0x0c09:
352
724
    return "hpmcounter9";
353
835
  case 0x0c0a:
354
835
    return "hpmcounter10";
355
922
  case 0x0c0b:
356
922
    return "hpmcounter11";
357
429
  case 0x0c0c:
358
429
    return "hpmcounter12";
359
516
  case 0x0c0d:
360
516
    return "hpmcounter13";
361
279
  case 0x0c0e:
362
279
    return "hpmcounter14";
363
795
  case 0x0c0f:
364
795
    return "hpmcounter15";
365
432
  case 0x0c10:
366
432
    return "hpmcounter16";
367
326
  case 0x0c11:
368
326
    return "hpmcounter17";
369
490
  case 0x0c12:
370
490
    return "hpmcounter18";
371
105
  case 0x0c13:
372
105
    return "hpmcounter19";
373
855
  case 0x0c14:
374
855
    return "hpmcounter20";
375
192
  case 0x0c15:
376
192
    return "hpmcounter21";
377
187
  case 0x0c16:
378
187
    return "hpmcounter22";
379
1.38k
  case 0x0c17:
380
1.38k
    return "hpmcounter23";
381
309
  case 0x0c18:
382
309
    return "hpmcounter24";
383
591
  case 0x0c19:
384
591
    return "hpmcounter25";
385
250
  case 0x0c1a:
386
250
    return "hpmcounter26";
387
438
  case 0x0c1b:
388
438
    return "hpmcounter27";
389
252
  case 0x0c1c:
390
252
    return "hpmcounter28";
391
176
  case 0x0c1d:
392
176
    return "hpmcounter29";
393
1.47k
  case 0x0c1e:
394
1.47k
    return "hpmcounter30";
395
560
  case 0x0c1f:
396
560
    return "hpmcounter31";
397
624
  case 0x0c80:
398
624
    return "cycleh";
399
309
  case 0x0c81:
400
309
    return "timeh";
401
1.95k
  case 0x0c82:
402
1.95k
    return "instreth";
403
663
  case 0x0c83:
404
663
    return "hpmcounter3h";
405
141
  case 0x0c84:
406
141
    return "hpmcounter4h";
407
145
  case 0x0c85:
408
145
    return "hpmcounter5h";
409
793
  case 0x0c86:
410
793
    return "hpmcounter6h";
411
796
  case 0x0c87:
412
796
    return "hpmcounter7h";
413
463
  case 0x0c88:
414
463
    return "hpmcounter8h";
415
68
  case 0x0c89:
416
68
    return "hpmcounter9h";
417
501
  case 0x0c8a:
418
501
    return "hpmcounter10h";
419
322
  case 0x0c8b:
420
322
    return "hpmcounter11h";
421
521
  case 0x0c8c:
422
521
    return "hpmcounter12h";
423
852
  case 0x0c8d:
424
852
    return "hpmcounter13h";
425
198
  case 0x0c8e:
426
198
    return "hpmcounter14h";
427
746
  case 0x0c8f:
428
746
    return "hpmcounter15h";
429
434
  case 0x0c90:
430
434
    return "hpmcounter16h";
431
372
  case 0x0c91:
432
372
    return "hpmcounter17h";
433
1.10k
  case 0x0c92:
434
1.10k
    return "hpmcounter18h";
435
154
  case 0x0c93:
436
154
    return "hpmcounter19h";
437
142
  case 0x0c94:
438
142
    return "hpmcounter20h";
439
316
  case 0x0c95:
440
316
    return "hpmcounter21h";
441
492
  case 0x0c96:
442
492
    return "hpmcounter22h";
443
220
  case 0x0c97:
444
220
    return "hpmcounter23h";
445
239
  case 0x0c98:
446
239
    return "hpmcounter24h";
447
699
  case 0x0c99:
448
699
    return "hpmcounter25h";
449
123
  case 0x0c9a:
450
123
    return "hpmcounter26h";
451
571
  case 0x0c9b:
452
571
    return "hpmcounter27h";
453
1.37k
  case 0x0c9c:
454
1.37k
    return "hpmcounter28h";
455
769
  case 0x0c9d:
456
769
    return "hpmcounter29h";
457
619
  case 0x0c9e:
458
619
    return "hpmcounter30h";
459
2.12k
  case 0x0c9f:
460
2.12k
    return "hpmcounter31h";
461
462
546
  case 0x0100:
463
546
    return "sstatus";
464
301
  case 0x0102:
465
301
    return "sedeleg";
466
976
  case 0x0103:
467
976
    return "sideleg";
468
620
  case 0x0104:
469
620
    return "sie";
470
1.61k
  case 0x0105:
471
1.61k
    return "stvec";
472
1.15k
  case 0x0106:
473
1.15k
    return "scounteren";
474
475
225
  case 0x0140:
476
225
    return "sscratch";
477
223
  case 0x0141:
478
223
    return "sepc";
479
264
  case 0x0142:
480
264
    return "scause";
481
164
  case 0x0143:
482
164
    return "stval";
483
435
  case 0x0144:
484
435
    return "sip";
485
486
134
  case 0x0180:
487
134
    return "satp";
488
489
103
  case 0x0f11:
490
103
    return "mvendorid";
491
317
  case 0x0f12:
492
317
    return "marchid";
493
702
  case 0x0f13:
494
702
    return "mimpid";
495
102
  case 0x0f14:
496
102
    return "mhartid";
497
498
168
  case 0x0300:
499
168
    return "mstatus";
500
288
  case 0x0301:
501
288
    return "misa";
502
1.00k
  case 0x0302:
503
1.00k
    return "medeleg";
504
258
  case 0x0303:
505
258
    return "mideleg";
506
478
  case 0x0304:
507
478
    return "mie";
508
647
  case 0x0305:
509
647
    return "mtvec";
510
114
  case 0x0306:
511
114
    return "mcounteren";
512
513
167
  case 0x0340:
514
167
    return "mscratch";
515
154
  case 0x0341:
516
154
    return "mepc";
517
339
  case 0x0342:
518
339
    return "mcause";
519
130
  case 0x0343:
520
130
    return "mtval";
521
448
  case 0x0344:
522
448
    return "mip";
523
524
135
  case 0x03a0:
525
135
    return "pmpcfg0";
526
186
  case 0x03a1:
527
186
    return "pmpcfg1";
528
551
  case 0x03a2:
529
551
    return "pmpcfg2";
530
284
  case 0x03a3:
531
284
    return "pmpcfg3";
532
556
  case 0x03b0:
533
556
    return "pmpaddr0";
534
294
  case 0x03b1:
535
294
    return "pmpaddr1";
536
658
  case 0x03b2:
537
658
    return "pmpaddr2";
538
412
  case 0x03b3:
539
412
    return "pmpaddr3";
540
134
  case 0x03b4:
541
134
    return "pmpaddr4";
542
681
  case 0x03b5:
543
681
    return "pmpaddr5";
544
319
  case 0x03b6:
545
319
    return "pmpaddr6";
546
163
  case 0x03b7:
547
163
    return "pmpaddr7";
548
137
  case 0x03b8:
549
137
    return "pmpaddr8";
550
505
  case 0x03b9:
551
505
    return "pmpaddr9";
552
141
  case 0x03ba:
553
141
    return "pmpaddr10";
554
398
  case 0x03bb:
555
398
    return "pmpaddr11";
556
657
  case 0x03bc:
557
657
    return "pmpaddr12";
558
86
  case 0x03bd:
559
86
    return "pmpaddr13";
560
886
  case 0x03be:
561
886
    return "pmpaddr14";
562
569
  case 0x03bf:
563
569
    return "pmpaddr15";
564
565
137
  case 0x0b00:
566
137
    return "mcycle";
567
298
  case 0x0b02:
568
298
    return "minstret";
569
137
  case 0x0b03:
570
137
    return "mhpmcounter3";
571
266
  case 0x0b04:
572
266
    return "mhpmcounter4";
573
828
  case 0x0b05:
574
828
    return "mhpmcounter5";
575
935
  case 0x0b06:
576
935
    return "mhpmcounter6";
577
110
  case 0x0b07:
578
110
    return "mhpmcounter7";
579
383
  case 0x0b08:
580
383
    return "mhpmcounter8";
581
105
  case 0x0b09:
582
105
    return "mhpmcounter9";
583
103
  case 0x0b0a:
584
103
    return "mhpmcounter10";
585
199
  case 0x0b0b:
586
199
    return "mhpmcounter11";
587
343
  case 0x0b0c:
588
343
    return "mhpmcounter12";
589
259
  case 0x0b0d:
590
259
    return "mhpmcounter13";
591
343
  case 0x0b0e:
592
343
    return "mhpmcounter14";
593
80
  case 0x0b0f:
594
80
    return "mhpmcounter15";
595
764
  case 0x0b10:
596
764
    return "mhpmcounter16";
597
686
  case 0x0b11:
598
686
    return "mhpmcounter17";
599
953
  case 0x0b12:
600
953
    return "mhpmcounter18";
601
524
  case 0x0b13:
602
524
    return "mhpmcounter19";
603
414
  case 0x0b14:
604
414
    return "mhpmcounter20";
605
402
  case 0x0b15:
606
402
    return "mhpmcounter21";
607
466
  case 0x0b16:
608
466
    return "mhpmcounter22";
609
113
  case 0x0b17:
610
113
    return "mhpmcounter23";
611
110
  case 0x0b18:
612
110
    return "mhpmcounter24";
613
506
  case 0x0b19:
614
506
    return "mhpmcounter25";
615
350
  case 0x0b1a:
616
350
    return "mhpmcounter26";
617
525
  case 0x0b1b:
618
525
    return "mhpmcounter27";
619
565
  case 0x0b1c:
620
565
    return "mhpmcounter28";
621
605
  case 0x0b1d:
622
605
    return "mhpmcounter29";
623
365
  case 0x0b1e:
624
365
    return "mhpmcounter30";
625
243
  case 0x0b1f:
626
243
    return "mhpmcounter31";
627
862
  case 0x0b80:
628
862
    return "mcycleh";
629
407
  case 0x0b82:
630
407
    return "minstreth";
631
287
  case 0x0b83:
632
287
    return "mhpmcounter3h";
633
284
  case 0x0b84:
634
284
    return "mhpmcounter4h";
635
138
  case 0x0b85:
636
138
    return "mhpmcounter5h";
637
393
  case 0x0b86:
638
393
    return "mhpmcounter6h";
639
152
  case 0x0b87:
640
152
    return "mhpmcounter7h";
641
83
  case 0x0b88:
642
83
    return "mhpmcounter8h";
643
110
  case 0x0b89:
644
110
    return "mhpmcounter9h";
645
268
  case 0x0b8a:
646
268
    return "mhpmcounter10h";
647
2.73k
  case 0x0b8b:
648
2.73k
    return "mhpmcounter11h";
649
123
  case 0x0b8c:
650
123
    return "mhpmcounter12h";
651
136
  case 0x0b8d:
652
136
    return "mhpmcounter13h";
653
864
  case 0x0b8e:
654
864
    return "mhpmcounter14h";
655
567
  case 0x0b8f:
656
567
    return "mhpmcounter15h";
657
338
  case 0x0b90:
658
338
    return "mhpmcounter16h";
659
301
  case 0x0b91:
660
301
    return "mhpmcounter17h";
661
556
  case 0x0b92:
662
556
    return "mhpmcounter18h";
663
716
  case 0x0b93:
664
716
    return "mhpmcounter19h";
665
111
  case 0x0b94:
666
111
    return "mhpmcounter20h";
667
399
  case 0x0b95:
668
399
    return "mhpmcounter21h";
669
615
  case 0x0b96:
670
615
    return "mhpmcounter22h";
671
123
  case 0x0b97:
672
123
    return "mhpmcounter23h";
673
264
  case 0x0b98:
674
264
    return "mhpmcounter24h";
675
358
  case 0x0b99:
676
358
    return "mhpmcounter25h";
677
209
  case 0x0b9a:
678
209
    return "mhpmcounter26h";
679
1.16k
  case 0x0b9b:
680
1.16k
    return "mhpmcounter27h";
681
454
  case 0x0b9c:
682
454
    return "mhpmcounter28h";
683
435
  case 0x0b9d:
684
435
    return "mhpmcounter29h";
685
216
  case 0x0b9e:
686
216
    return "mhpmcounter30h";
687
238
  case 0x0b9f:
688
238
    return "mhpmcounter31h";
689
690
125
  case 0x0323:
691
125
    return "mhpmevent3";
692
153
  case 0x0324:
693
153
    return "mhpmevent4";
694
830
  case 0x0325:
695
830
    return "mhpmevent5";
696
112
  case 0x0326:
697
112
    return "mhpmevent6";
698
351
  case 0x0327:
699
351
    return "mhpmevent7";
700
1.22k
  case 0x0328:
701
1.22k
    return "mhpmevent8";
702
210
  case 0x0329:
703
210
    return "mhpmevent9";
704
172
  case 0x032a:
705
172
    return "mhpmevent10";
706
379
  case 0x032b:
707
379
    return "mhpmevent11";
708
292
  case 0x032c:
709
292
    return "mhpmevent12";
710
849
  case 0x032d:
711
849
    return "mhpmevent13";
712
490
  case 0x032e:
713
490
    return "mhpmevent14";
714
272
  case 0x032f:
715
272
    return "mhpmevent15";
716
313
  case 0x0330:
717
313
    return "mhpmevent16";
718
350
  case 0x0331:
719
350
    return "mhpmevent17";
720
1.36k
  case 0x0332:
721
1.36k
    return "mhpmevent18";
722
166
  case 0x0333:
723
166
    return "mhpmevent19";
724
636
  case 0x0334:
725
636
    return "mhpmevent20";
726
804
  case 0x0335:
727
804
    return "mhpmevent21";
728
258
  case 0x0336:
729
258
    return "mhpmevent22";
730
407
  case 0x0337:
731
407
    return "mhpmevent23";
732
230
  case 0x0338:
733
230
    return "mhpmevent24";
734
1.03k
  case 0x0339:
735
1.03k
    return "mhpmevent25";
736
254
  case 0x033a:
737
254
    return "mhpmevent26";
738
197
  case 0x033b:
739
197
    return "mhpmevent27";
740
438
  case 0x033c:
741
438
    return "mhpmevent28";
742
1.11k
  case 0x033d:
743
1.11k
    return "mhpmevent29";
744
502
  case 0x033e:
745
502
    return "mhpmevent30";
746
736
  case 0x033f:
747
736
    return "mhpmevent31";
748
749
238
  case 0x07a0:
750
238
    return "tselect";
751
876
  case 0x07a1:
752
876
    return "tdata1";
753
409
  case 0x07a2:
754
409
    return "tdata2";
755
247
  case 0x07a3:
756
247
    return "tdata3";
757
758
139
  case 0x07b0:
759
139
    return "dcsr";
760
152
  case 0x07b1:
761
152
    return "dpc";
762
355
  case 0x07b2:
763
355
    return "dscratch";
764
125k
  }
765
21.0k
  return NULL;
766
125k
}
767
768
static void printCSRSystemRegister(MCInst *MI, unsigned OpNo,
769
           //const MCSubtargetInfo &STI,
770
           SStream *O)
771
125k
{
772
125k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
773
125k
  const char *Name = getCSRSystemRegisterName(Imm);
774
775
125k
  if (Name) {
776
104k
    SStream_concat0(O, Name);
777
104k
  } else {
778
21.0k
    SStream_concat(O, "%u", Imm);
779
21.0k
  }
780
125k
}
781
782
static void printFenceArg(MCInst *MI, unsigned OpNo, SStream *O)
783
3.33k
{
784
3.33k
  unsigned FenceArg = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
785
  //CS_ASSERT (((FenceArg >> 4) == 0) && "Invalid immediate in printFenceArg");
786
787
3.33k
  if ((FenceArg & RISCVFenceField_I) != 0)
788
1.67k
    SStream_concat0(O, "i");
789
3.33k
  if ((FenceArg & RISCVFenceField_O) != 0)
790
1.40k
    SStream_concat0(O, "o");
791
3.33k
  if ((FenceArg & RISCVFenceField_R) != 0)
792
1.61k
    SStream_concat0(O, "r");
793
3.33k
  if ((FenceArg & RISCVFenceField_W) != 0)
794
1.53k
    SStream_concat0(O, "w");
795
3.33k
  if (FenceArg == 0)
796
913
    SStream_concat0(O, "unknown");
797
3.33k
}
798
799
static void printFRMArg(MCInst *MI, unsigned OpNo, SStream *O)
800
20.0k
{
801
20.0k
  enum RoundingMode FRMArg = (enum RoundingMode)MCOperand_getImm(
802
20.0k
    MCInst_getOperand(MI, OpNo));
803
#if 0
804
  auto FRMArg =
805
      static_cast<RISCVFPRndMode::RoundingMode>(MI->getOperand(OpNo).getImm());
806
  O << RISCVFPRndMode::roundingModeToString(FRMArg);
807
#endif
808
20.0k
  SStream_concat0(O, roundingModeToString(FRMArg));
809
20.0k
}
810
811
#endif // CAPSTONE_HAS_RISCV