Coverage Report

Created: 2026-01-10 06:34

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
6.43k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.84k
#define BIT_5(A)  ((A) & 0x00000020)
61
4.90k
#define BIT_6(A)  ((A) & 0x00000040)
62
4.90k
#define BIT_7(A)  ((A) & 0x00000080)
63
13.5k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.53k
#define BIT_A(A)  ((A) & 0x00000400)
66
18.2k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
21.8k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.85k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
137k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
297k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
8.64k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
13.5k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
4.90k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
4.90k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
11.9k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
20.4k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
11.9k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
11.9k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
4.90k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.37k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
4.90k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.82k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
29.4k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
29.4k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.03M
{
149
1.03M
  const uint16_t v0 = info->code[addr + 0];
150
1.03M
  const uint16_t v1 = info->code[addr + 1];
151
1.03M
  return (v0 << 8) | v1;
152
1.03M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
454k
{
156
454k
  const uint32_t v0 = info->code[addr + 0];
157
454k
  const uint32_t v1 = info->code[addr + 1];
158
454k
  const uint32_t v2 = info->code[addr + 2];
159
454k
  const uint32_t v3 = info->code[addr + 3];
160
454k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
454k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
140
{
165
140
  const uint64_t v0 = info->code[addr + 0];
166
140
  const uint64_t v1 = info->code[addr + 1];
167
140
  const uint64_t v2 = info->code[addr + 2];
168
140
  const uint64_t v3 = info->code[addr + 3];
169
140
  const uint64_t v4 = info->code[addr + 4];
170
140
  const uint64_t v5 = info->code[addr + 5];
171
140
  const uint64_t v6 = info->code[addr + 6];
172
140
  const uint64_t v7 = info->code[addr + 7];
173
140
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
140
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.03M
{
178
1.03M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.03M
  if (info->code_len < addr + 2) {
180
1.73k
    return 0xaaaa;
181
1.73k
  }
182
1.03M
  return m68k_read_disassembler_16(info, addr);
183
1.03M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
460k
{
187
460k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
460k
  if (info->code_len < addr + 4) {
189
5.28k
    return 0xaaaaaaaa;
190
5.28k
  }
191
454k
  return m68k_read_disassembler_32(info, addr);
192
460k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
147
{
196
147
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
147
  if (info->code_len < addr + 8) {
198
7
    return 0xaaaaaaaaaaaaaaaaLL;
199
7
  }
200
140
  return m68k_read_disassembler_64(info, addr);
201
147
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
101k
  do {           \
269
101k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
29.1k
      d68000_invalid(info);   \
271
29.1k
      return;       \
272
29.1k
    }          \
273
101k
  } while (0)
274
275
29.8k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.00M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
460k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
147
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
29.8k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
572k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
22.6k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
147
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
23.4k
{
302
23.4k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
23.4k
}
304
305
static int make_int_16(int value)
306
7.73k
{
307
7.73k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
7.73k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
13.5k
{
312
13.5k
  uint32_t extension = read_imm_16(info);
313
314
13.5k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
13.5k
  if (EXT_FULL(extension)) {
317
4.90k
    uint32_t preindex;
318
4.90k
    uint32_t postindex;
319
320
4.90k
    op->mem.base_reg = M68K_REG_INVALID;
321
4.90k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
4.90k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
4.90k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
4.90k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
2.98k
      if (is_pc) {
335
660
        op->mem.base_reg = M68K_REG_PC;
336
2.32k
      } else {
337
2.32k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.32k
      }
339
2.98k
    }
340
341
4.90k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.29k
      if (EXT_INDEX_AR(extension)) {
343
1.69k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
1.69k
      } else {
345
1.60k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
1.60k
      }
347
348
3.29k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.29k
      if (EXT_INDEX_SCALE(extension)) {
351
2.56k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.56k
      }
353
3.29k
    }
354
355
4.90k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
4.90k
    postindex = (extension & 7) > 4;
357
358
4.90k
    if (preindex) {
359
2.24k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
2.66k
    } else if (postindex) {
361
1.65k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.65k
    }
363
364
4.90k
    return;
365
4.90k
  }
366
367
8.64k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
8.64k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
8.64k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.23k
    if (is_pc) {
372
517
      op->mem.base_reg = M68K_REG_PC;
373
517
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
715
    } else {
375
715
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
715
    }
377
7.41k
  } else {
378
7.41k
    if (is_pc) {
379
1.04k
      op->mem.base_reg = M68K_REG_PC;
380
1.04k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.37k
    } else {
382
6.37k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.37k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.37k
    }
385
386
7.41k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.41k
  }
388
389
8.64k
  if (EXT_INDEX_SCALE(extension)) {
390
5.89k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.89k
  }
392
8.64k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
290k
{
397
  // default to memory
398
399
290k
  op->type = M68K_OP_MEM;
400
401
290k
  switch (instruction & 0x3f) {
402
85.6k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
85.6k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
85.6k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
85.6k
      op->type = M68K_OP_REG;
407
85.6k
      break;
408
409
14.3k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
14.3k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
14.3k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
14.3k
      op->type = M68K_OP_REG;
414
14.3k
      break;
415
416
35.2k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
35.2k
      op->address_mode = M68K_AM_REGI_ADDR;
419
35.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
35.2k
      break;
421
422
31.3k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
31.3k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
31.3k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
31.3k
      break;
427
428
58.9k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
58.9k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
58.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
58.9k
      break;
433
434
21.6k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
21.6k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
21.6k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
21.6k
      op->mem.disp = (int16_t)read_imm_16(info);
439
21.6k
      break;
440
441
25.4k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
25.4k
      get_with_index_address_mode(info, op, instruction, size, false);
444
25.4k
      break;
445
446
3.60k
    case 0x38:
447
      /* absolute short address */
448
3.60k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
3.60k
      op->imm = read_imm_16(info);
450
3.60k
      break;
451
452
1.68k
    case 0x39:
453
      /* absolute long address */
454
1.68k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
1.68k
      op->imm = read_imm_32(info);
456
1.68k
      break;
457
458
3.30k
    case 0x3a:
459
      /* program counter with displacement */
460
3.30k
      op->address_mode = M68K_AM_PCI_DISP;
461
3.30k
      op->mem.disp = (int16_t)read_imm_16(info);
462
3.30k
      break;
463
464
4.46k
    case 0x3b:
465
      /* program counter with index */
466
4.46k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.46k
      break;
468
469
4.49k
    case 0x3c:
470
4.49k
      op->address_mode = M68K_AM_IMMEDIATE;
471
4.49k
      op->type = M68K_OP_IMM;
472
473
4.49k
      if (size == 1)
474
718
        op->imm = read_imm_8(info) & 0xff;
475
3.77k
      else if (size == 2)
476
2.11k
        op->imm = read_imm_16(info) & 0xffff;
477
1.65k
      else if (size == 4)
478
1.50k
        op->imm = read_imm_32(info);
479
147
      else
480
147
        op->imm = read_imm_64(info);
481
482
4.49k
      break;
483
484
888
    default:
485
888
      break;
486
290k
  }
487
290k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
75.4k
{
491
75.4k
  info->groups[info->groups_count++] = (uint8_t)group;
492
75.4k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
416k
{
496
416k
  cs_m68k* ext;
497
498
416k
  MCInst_setOpcode(info->inst, opcode);
499
500
416k
  ext = &info->extension;
501
502
416k
  ext->op_count = (uint8_t)count;
503
416k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
416k
  ext->op_size.cpu_size = size;
505
506
416k
  return ext;
507
416k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
34.1k
{
511
34.1k
  cs_m68k_op* op0;
512
34.1k
  cs_m68k_op* op1;
513
34.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
34.1k
  op0 = &ext->operands[0];
516
34.1k
  op1 = &ext->operands[1];
517
518
34.1k
  if (isDreg) {
519
34.1k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
34.1k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
34.1k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
34.1k
  get_ea_mode_op(info, op1, info->ir, size);
527
34.1k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
34.1k
{
531
34.1k
  build_re_gen_1(info, true, opcode, size);
532
34.1k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
32.9k
{
536
32.9k
  cs_m68k_op* op0;
537
32.9k
  cs_m68k_op* op1;
538
32.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
32.9k
  op0 = &ext->operands[0];
541
32.9k
  op1 = &ext->operands[1];
542
543
32.9k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
32.9k
  if (isDreg) {
546
32.9k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
32.9k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
32.9k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
32.9k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
6.81k
{
556
6.81k
  cs_m68k_op* op0;
557
6.81k
  cs_m68k_op* op1;
558
6.81k
  cs_m68k_op* op2;
559
6.81k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
6.81k
  op0 = &ext->operands[0];
562
6.81k
  op1 = &ext->operands[1];
563
6.81k
  op2 = &ext->operands[2];
564
565
6.81k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
6.81k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
6.81k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
6.81k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
6.81k
  if (imm > 0) {
572
1.70k
    ext->op_count = 3;
573
1.70k
    op2->type = M68K_OP_IMM;
574
1.70k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.70k
    op2->imm = imm;
576
1.70k
  }
577
6.81k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
12.0k
{
581
12.0k
  cs_m68k_op* op0;
582
12.0k
  cs_m68k_op* op1;
583
12.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
12.0k
  op0 = &ext->operands[0];
586
12.0k
  op1 = &ext->operands[1];
587
588
12.0k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
12.0k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
12.0k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
12.0k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
12.0k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
38.6k
{
597
38.6k
  cs_m68k_op* op0;
598
38.6k
  cs_m68k_op* op1;
599
38.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
38.6k
  op0 = &ext->operands[0];
602
38.6k
  op1 = &ext->operands[1];
603
604
38.6k
  op0->type = M68K_OP_IMM;
605
38.6k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
38.6k
  op0->imm = imm;
607
608
38.6k
  get_ea_mode_op(info, op1, info->ir, size);
609
38.6k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
13.3k
{
613
13.3k
  cs_m68k_op* op0;
614
13.3k
  cs_m68k_op* op1;
615
13.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
13.3k
  op0 = &ext->operands[0];
618
13.3k
  op1 = &ext->operands[1];
619
620
13.3k
  op0->type = M68K_OP_IMM;
621
13.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
13.3k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
13.3k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
13.3k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
13.3k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
12.9k
{
630
12.9k
  cs_m68k_op* op0;
631
12.9k
  cs_m68k_op* op1;
632
12.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
12.9k
  op0 = &ext->operands[0];
635
12.9k
  op1 = &ext->operands[1];
636
637
12.9k
  op0->type = M68K_OP_IMM;
638
12.9k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
12.9k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
12.9k
  get_ea_mode_op(info, op1, info->ir, size);
642
12.9k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
7.61k
{
646
7.61k
  cs_m68k_op* op0;
647
7.61k
  cs_m68k_op* op1;
648
7.61k
  cs_m68k_op* op2;
649
7.61k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
7.61k
  op0 = &ext->operands[0];
652
7.61k
  op1 = &ext->operands[1];
653
7.61k
  op2 = &ext->operands[2];
654
655
7.61k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
7.61k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
7.61k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
7.61k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
7.61k
  if (imm > 0) {
662
2.43k
    ext->op_count = 3;
663
2.43k
    op2->type = M68K_OP_IMM;
664
2.43k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.43k
    op2->imm = imm;
666
2.43k
  }
667
7.61k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
27.8k
{
671
27.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
27.8k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
27.8k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
14.3k
{
677
14.3k
  cs_m68k_op* op0;
678
14.3k
  cs_m68k_op* op1;
679
14.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
14.3k
  op0 = &ext->operands[0];
682
14.3k
  op1 = &ext->operands[1];
683
684
14.3k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
14.3k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
14.3k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
14.3k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
46.5k
{
692
46.5k
  cs_m68k_op* op0;
693
46.5k
  cs_m68k_op* op1;
694
46.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
46.5k
  op0 = &ext->operands[0];
697
46.5k
  op1 = &ext->operands[1];
698
699
46.5k
  get_ea_mode_op(info, op0, info->ir, size);
700
46.5k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
46.5k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.12k
{
705
2.12k
  cs_m68k_op* op0;
706
2.12k
  cs_m68k_op* op1;
707
2.12k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.12k
  op0 = &ext->operands[0];
710
2.12k
  op1 = &ext->operands[1];
711
712
2.12k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.12k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.12k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.12k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.12k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
2.26k
{
721
2.26k
  cs_m68k_op* op0;
722
2.26k
  cs_m68k_op* op1;
723
2.26k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
2.26k
  op0 = &ext->operands[0];
726
2.26k
  op1 = &ext->operands[1];
727
728
2.26k
  op0->type = M68K_OP_IMM;
729
2.26k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
2.26k
  op0->imm = imm;
731
732
2.26k
  op1->address_mode = M68K_AM_NONE;
733
2.26k
  op1->reg = reg;
734
2.26k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
27.4k
{
738
27.4k
  cs_m68k_op* op;
739
27.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
27.4k
  op = &ext->operands[0];
742
743
27.4k
  op->type = M68K_OP_BR_DISP;
744
27.4k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
27.4k
  op->br_disp.disp = displacement;
746
27.4k
  op->br_disp.disp_size = size;
747
748
27.4k
  set_insn_group(info, M68K_GRP_JUMP);
749
27.4k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
27.4k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
4.52k
{
754
4.52k
  cs_m68k_op* op;
755
4.52k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
4.52k
  op = &ext->operands[0];
758
759
4.52k
  op->type = M68K_OP_IMM;
760
4.52k
  op->address_mode = M68K_AM_IMMEDIATE;
761
4.52k
  op->imm = immediate;
762
763
4.52k
  set_insn_group(info, M68K_GRP_JUMP);
764
4.52k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
19.6k
{
768
19.6k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
19.6k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.80k
{
773
1.80k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.80k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.08k
{
778
1.08k
  cs_m68k_op* op0;
779
1.08k
  cs_m68k_op* op1;
780
1.08k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.08k
  op0 = &ext->operands[0];
783
1.08k
  op1 = &ext->operands[1];
784
785
1.08k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.08k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.08k
  op1->type = M68K_OP_BR_DISP;
789
1.08k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.08k
  op1->br_disp.disp = displacement;
791
1.08k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.08k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.08k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.08k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
568
{
799
568
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
568
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
342
{
804
342
  cs_m68k_op* op0;
805
342
  cs_m68k_op* op1;
806
342
  cs_m68k_op* op2;
807
342
  uint32_t extension = read_imm_16(info);
808
342
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
342
  op0 = &ext->operands[0];
811
342
  op1 = &ext->operands[1];
812
342
  op2 = &ext->operands[2];
813
814
342
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
342
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
342
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
342
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
342
  get_ea_mode_op(info, op2, info->ir, size);
821
342
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.84k
{
825
2.84k
  uint8_t offset;
826
2.84k
  uint8_t width;
827
2.84k
  cs_m68k_op* op_ea;
828
2.84k
  cs_m68k_op* op1;
829
2.84k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.84k
  uint32_t extension = read_imm_16(info);
831
832
2.84k
  op_ea = &ext->operands[0];
833
2.84k
  op1 = &ext->operands[1];
834
835
2.84k
  if (BIT_B(extension))
836
1.16k
    offset = (extension >> 6) & 7;
837
1.68k
  else
838
1.68k
    offset = (extension >> 6) & 31;
839
840
2.84k
  if (BIT_5(extension))
841
1.09k
    width = extension & 7;
842
1.74k
  else
843
1.74k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.84k
  if (has_d_arg) {
846
1.41k
    ext->op_count = 2;
847
1.41k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.41k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.41k
  }
850
851
2.84k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.84k
  op_ea->mem.bitfield = 1;
854
2.84k
  op_ea->mem.width = width;
855
2.84k
  op_ea->mem.offset = offset;
856
2.84k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
869
{
860
869
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
869
  cs_m68k_op* op;
862
863
869
  op = &ext->operands[0];
864
865
869
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
869
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
869
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
2.50k
{
871
2.50k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
2.50k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
20.0k
  for (v >>= 1; v; v >>= 1) {
875
17.5k
    r <<= 1;
876
17.5k
    r |= v & 1;
877
17.5k
    s--;
878
17.5k
  }
879
880
2.50k
  return r <<= s; // shift when v's highest bits are zero
881
2.50k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.38k
{
885
1.38k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.38k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
6.84k
  for (v >>= 1; v; v >>= 1) {
889
5.45k
    r <<= 1;
890
5.45k
    r |= v & 1;
891
5.45k
    s--;
892
5.45k
  }
893
894
1.38k
  return r <<= s; // shift when v's highest bits are zero
895
1.38k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
5.32k
{
900
5.32k
  cs_m68k_op* op0;
901
5.32k
  cs_m68k_op* op1;
902
5.32k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
5.32k
  op0 = &ext->operands[0];
905
5.32k
  op1 = &ext->operands[1];
906
907
5.32k
  op0->type = M68K_OP_REG_BITS;
908
5.32k
  op0->register_bits = read_imm_16(info);
909
910
5.32k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
5.32k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
2.50k
    op0->register_bits = reverse_bits(op0->register_bits);
914
5.32k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
2.22k
{
918
2.22k
  cs_m68k_op* op0;
919
2.22k
  cs_m68k_op* op1;
920
2.22k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
2.22k
  op0 = &ext->operands[0];
923
2.22k
  op1 = &ext->operands[1];
924
925
2.22k
  op1->type = M68K_OP_REG_BITS;
926
2.22k
  op1->register_bits = read_imm_16(info);
927
928
2.22k
  get_ea_mode_op(info, op0, info->ir, size);
929
2.22k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
65.5k
{
933
65.5k
  cs_m68k_op* op;
934
65.5k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
65.5k
  MCInst_setOpcode(info->inst, opcode);
937
938
65.5k
  op = &ext->operands[0];
939
940
65.5k
  op->type = M68K_OP_IMM;
941
65.5k
  op->address_mode = M68K_AM_IMMEDIATE;
942
65.5k
  op->imm = data;
943
65.5k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
820
{
947
820
  build_imm(info, M68K_INS_ILLEGAL, data);
948
820
}
949
950
static void build_invalid(m68k_info *info, int data)
951
64.6k
{
952
64.6k
  build_imm(info, M68K_INS_INVALID, data);
953
64.6k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
2.50k
{
957
2.50k
  uint32_t word3;
958
2.50k
  uint32_t extension;
959
2.50k
  cs_m68k_op* op0;
960
2.50k
  cs_m68k_op* op1;
961
2.50k
  cs_m68k_op* op2;
962
2.50k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
2.50k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
2.50k
  word3 = peek_imm_32(info) & 0xffff;
967
2.50k
  if (!instruction_is_valid(info, word3))
968
652
    return;
969
970
1.85k
  op0 = &ext->operands[0];
971
1.85k
  op1 = &ext->operands[1];
972
1.85k
  op2 = &ext->operands[2];
973
974
1.85k
  extension = read_imm_32(info);
975
976
1.85k
  op0->address_mode = M68K_AM_NONE;
977
1.85k
  op0->type = M68K_OP_REG_PAIR;
978
1.85k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.85k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.85k
  op1->address_mode = M68K_AM_NONE;
982
1.85k
  op1->type = M68K_OP_REG_PAIR;
983
1.85k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.85k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.85k
  reg_0 = (extension >> 28) & 7;
987
1.85k
  reg_1 = (extension >> 12) & 7;
988
989
1.85k
  op2->address_mode = M68K_AM_NONE;
990
1.85k
  op2->type = M68K_OP_REG_PAIR;
991
1.85k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.85k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.85k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
700
{
997
700
  cs_m68k_op* op0;
998
700
  cs_m68k_op* op1;
999
700
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
700
  uint32_t extension = read_imm_16(info);
1002
1003
700
  if (BIT_B(extension))
1004
195
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
505
  else
1006
505
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
700
  op0 = &ext->operands[0];
1009
700
  op1 = &ext->operands[1];
1010
1011
700
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
700
  op1->address_mode = M68K_AM_NONE;
1014
700
  op1->type = M68K_OP_REG;
1015
700
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
700
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.50k
{
1020
1.50k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.50k
  int i;
1022
1023
4.50k
  for (i = 0; i < 2; ++i) {
1024
3.00k
    cs_m68k_op* op = &ext->operands[i];
1025
3.00k
    const int d = data[i];
1026
3.00k
    const int m = modes[i];
1027
1028
3.00k
    op->type = M68K_OP_MEM;
1029
1030
3.00k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.98k
      op->address_mode = m;
1032
1.98k
      op->reg = M68K_REG_A0 + d;
1033
1.98k
    } else {
1034
1.01k
      op->address_mode = m;
1035
1.01k
      op->imm = d;
1036
1.01k
    }
1037
3.00k
  }
1038
1.50k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
891
{
1042
891
  cs_m68k_op* op0;
1043
891
  cs_m68k_op* op1;
1044
891
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
891
  op0 = &ext->operands[0];
1047
891
  op1 = &ext->operands[1];
1048
1049
891
  op0->address_mode = M68K_AM_NONE;
1050
891
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
891
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
891
  op1->type = M68K_OP_IMM;
1054
891
  op1->imm = disp;
1055
891
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
3.03k
{
1059
3.03k
  cs_m68k_op* op0;
1060
3.03k
  cs_m68k_op* op1;
1061
3.03k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
3.03k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
1.23k
    case 0:
1066
1.23k
      d68000_invalid(info);
1067
1.23k
      return;
1068
      // Line
1069
245
    case 1:
1070
245
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
245
      break;
1072
      // Page
1073
1.23k
    case 2:
1074
1.23k
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
1.23k
      break;
1076
      // All
1077
333
    case 3:
1078
333
      ext->op_count = 1;
1079
333
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
333
      break;
1081
3.03k
  }
1082
1083
1.80k
  op0 = &ext->operands[0];
1084
1.80k
  op1 = &ext->operands[1];
1085
1086
1.80k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.80k
  op0->type = M68K_OP_IMM;
1088
1.80k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.80k
  op1->type = M68K_OP_MEM;
1091
1.80k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.80k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.80k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.00k
{
1097
1.00k
  cs_m68k_op* op0;
1098
1.00k
  cs_m68k_op* op1;
1099
1.00k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.00k
  op0 = &ext->operands[0];
1102
1.00k
  op1 = &ext->operands[1];
1103
1104
1.00k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.00k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.00k
  op1->type = M68K_OP_MEM;
1108
1.00k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.00k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.00k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.41k
{
1114
2.41k
  cs_m68k_op* op0;
1115
2.41k
  cs_m68k_op* op1;
1116
2.41k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.41k
  op0 = &ext->operands[0];
1119
2.41k
  op1 = &ext->operands[1];
1120
1121
2.41k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.41k
  op0->type = M68K_OP_MEM;
1123
2.41k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.41k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.41k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.41k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
915
{
1131
915
  cs_m68k_op* op0;
1132
915
  cs_m68k_op* op1;
1133
915
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
915
  uint32_t extension = read_imm_16(info);
1135
1136
915
  op0 = &ext->operands[0];
1137
915
  op1 = &ext->operands[1];
1138
1139
915
  if (BIT_B(extension)) {
1140
304
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
304
    get_ea_mode_op(info, op1, info->ir, size);
1142
611
  } else {
1143
611
    get_ea_mode_op(info, op0, info->ir, size);
1144
611
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
611
  }
1146
915
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
32.9k
{
1150
32.9k
  build_er_gen_1(info, true, opcode, size);
1151
32.9k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
32.6k
{
1194
32.6k
  build_invalid(info, info->ir);
1195
32.6k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
820
{
1199
820
  build_illegal(info, info->ir);
1200
820
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
15.3k
{
1204
15.3k
  build_invalid(info, info->ir);
1205
15.3k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
16.6k
{
1209
16.6k
  build_invalid(info, info->ir);
1210
16.6k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
389
{
1214
389
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
389
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
555
{
1219
555
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
555
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.12k
{
1224
1.12k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.12k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
854
{
1229
854
  build_er_1(info, M68K_INS_ADD, 2);
1230
854
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
1.38k
{
1234
1.38k
  build_er_1(info, M68K_INS_ADD, 4);
1235
1.38k
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
754
{
1239
754
  build_re_1(info, M68K_INS_ADD, 1);
1240
754
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
706
{
1244
706
  build_re_1(info, M68K_INS_ADD, 2);
1245
706
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
718
{
1249
718
  build_re_1(info, M68K_INS_ADD, 4);
1250
718
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.20k
{
1254
2.20k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.20k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
3.66k
{
1259
3.66k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
3.66k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
902
{
1264
902
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
902
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
703
{
1269
703
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
703
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
802
{
1274
802
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
802
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.68k
{
1279
1.68k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.68k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
4.11k
{
1284
4.11k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
4.11k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
959
{
1289
959
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
959
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
645
{
1294
645
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
645
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
616
{
1299
616
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
616
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
332
{
1304
332
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
332
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
484
{
1309
484
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
484
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
1.13k
{
1314
1.13k
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
1.13k
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
296
{
1319
296
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
296
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
801
{
1324
801
  build_er_1(info, M68K_INS_AND, 1);
1325
801
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
841
{
1329
841
  build_er_1(info, M68K_INS_AND, 2);
1330
841
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
648
{
1334
648
  build_er_1(info, M68K_INS_AND, 4);
1335
648
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
826
{
1339
826
  build_re_1(info, M68K_INS_AND, 1);
1340
826
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
826
{
1344
826
  build_re_1(info, M68K_INS_AND, 2);
1345
826
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
505
{
1349
505
  build_re_1(info, M68K_INS_AND, 4);
1350
505
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.16k
{
1354
1.16k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.16k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
376
{
1359
376
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
376
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
617
{
1364
617
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
617
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
411
{
1369
411
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
411
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
267
{
1374
267
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
267
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.00k
{
1379
1.00k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.00k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
489
{
1384
489
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
489
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
1.05k
{
1389
1.05k
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
1.05k
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
517
{
1394
517
  build_r(info, M68K_INS_ASR, 1);
1395
517
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
529
{
1399
529
  build_r(info, M68K_INS_ASR, 2);
1400
529
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
469
{
1404
469
  build_r(info, M68K_INS_ASR, 4);
1405
469
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
836
{
1409
836
  build_ea(info, M68K_INS_ASR, 2);
1410
836
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
737
{
1414
737
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
737
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
546
{
1419
546
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
546
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
484
{
1424
484
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
484
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
1.14k
{
1429
1.14k
  build_r(info, M68K_INS_ASL, 1);
1430
1.14k
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
674
{
1434
674
  build_r(info, M68K_INS_ASL, 2);
1435
674
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
998
{
1439
998
  build_r(info, M68K_INS_ASL, 4);
1440
998
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.28k
{
1444
1.28k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.28k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
18.1k
{
1449
18.1k
  build_bcc(info, 1, make_int_8(info->ir));
1450
18.1k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.10k
{
1454
1.10k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.10k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
754
{
1459
754
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
438
  build_bcc(info, 4, read_imm_32(info));
1461
438
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
2.26k
{
1465
2.26k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
2.26k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
418
{
1470
418
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
418
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
2.48k
{
1475
2.48k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
2.48k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
351
{
1480
351
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
351
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
2.55k
{
1485
2.55k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
1.31k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
1.31k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
745
{
1491
745
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
433
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
433
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
473
{
1498
473
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
342
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
342
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
752
{
1504
752
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
415
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
415
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
578
{
1510
578
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
367
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
367
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
729
{
1516
729
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
479
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
479
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
465
{
1522
465
  cs_m68k* ext = &info->extension;
1523
465
  cs_m68k_op temp;
1524
1525
465
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
154
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
154
  temp = ext->operands[0];
1531
154
  ext->operands[0] = ext->operands[1];
1532
154
  ext->operands[1] = temp;
1533
154
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
575
{
1537
575
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
280
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
280
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
375
{
1543
375
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
375
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
2.90k
{
1548
2.90k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
2.90k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
1.36k
{
1553
1.36k
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
1.36k
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
246
{
1558
246
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
139
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
139
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
3.76k
{
1564
3.76k
  build_re_1(info, M68K_INS_BSET, 1);
1565
3.76k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
191
{
1569
191
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
191
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.38k
{
1574
2.38k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.38k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
600
{
1579
600
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
600
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
845
{
1584
845
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
417
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
417
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
5.51k
{
1590
5.51k
  build_re_1(info, M68K_INS_BTST, 4);
1591
5.51k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
323
{
1595
323
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
323
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
124
{
1600
124
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
575
{
1606
575
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
120
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
120
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
349
{
1612
349
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
104
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
104
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
246
{
1618
246
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
118
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
118
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
326
{
1624
326
  build_cas2(info, 2);
1625
326
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
2.18k
{
1629
2.18k
  build_cas2(info, 4);
1630
2.18k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
606
{
1634
606
  build_er_1(info, M68K_INS_CHK, 2);
1635
606
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.95k
{
1639
1.95k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
1.23k
  build_er_1(info, M68K_INS_CHK, 4);
1641
1.23k
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
763
{
1645
763
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
429
  build_chk2_cmp2(info, 1);
1647
429
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
201
{
1651
201
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
86
  build_chk2_cmp2(info, 2);
1653
86
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
305
{
1657
305
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
185
  build_chk2_cmp2(info, 4);
1659
185
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.28k
{
1663
1.28k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
1.04k
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
1.04k
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
729
{
1669
729
  build_ea(info, M68K_INS_CLR, 1);
1670
729
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
850
{
1674
850
  build_ea(info, M68K_INS_CLR, 2);
1675
850
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
470
{
1679
470
  build_ea(info, M68K_INS_CLR, 4);
1680
470
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.16k
{
1684
1.16k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.16k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.44k
{
1689
1.44k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.44k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
3.27k
{
1694
3.27k
  build_er_1(info, M68K_INS_CMP, 4);
1695
3.27k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
633
{
1699
633
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
633
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
1.17k
{
1704
1.17k
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
1.17k
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
608
{
1709
608
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
608
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
703
{
1714
703
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
471
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
471
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
478
{
1720
478
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
137
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
137
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
543
{
1726
543
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
543
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
510
{
1731
510
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
196
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
196
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
898
{
1737
898
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
290
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
290
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
422
{
1743
422
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
422
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
386
{
1748
386
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
273
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
273
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
940
{
1754
940
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
480
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
480
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
1.05k
{
1760
1.05k
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
1.05k
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
649
{
1765
649
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
649
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
422
{
1770
422
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
422
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
5.47k
{
1775
5.47k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
5.47k
  op->type = M68K_OP_BR_DISP;
1777
5.47k
  op->br_disp.disp = displacement;
1778
5.47k
  op->br_disp.disp_size = size;
1779
5.47k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
3.94k
{
1783
3.94k
  cs_m68k_op* op0;
1784
3.94k
  cs_m68k* ext;
1785
3.94k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
3.09k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
415
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
415
    info->pc += 2;
1791
415
    return;
1792
415
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.67k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.67k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.67k
  op0 = &ext->operands[0];
1799
1800
2.67k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.67k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.67k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.67k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
3.21k
{
1808
3.21k
  cs_m68k* ext;
1809
3.21k
  cs_m68k_op* op0;
1810
1811
3.21k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.88k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.88k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.88k
  op0 = &ext->operands[0];
1818
1819
1.88k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.88k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.88k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.88k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.43k
{
1827
1.43k
  cs_m68k* ext;
1828
1.43k
  cs_m68k_op* op0;
1829
1.43k
  cs_m68k_op* op1;
1830
1.43k
  uint32_t ext1, ext2;
1831
1832
1.43k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
905
  ext1 = read_imm_16(info);
1835
905
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
905
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
905
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
905
  op0 = &ext->operands[0];
1842
905
  op1 = &ext->operands[1];
1843
1844
905
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
905
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
905
  set_insn_group(info, M68K_GRP_JUMP);
1849
905
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
905
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
3.35k
{
1854
3.35k
  cs_m68k_op* special;
1855
3.35k
  cs_m68k_op* op_ea;
1856
1857
3.35k
  int regsel = (extension >> 10) & 0x7;
1858
3.35k
  int dir = (extension >> 13) & 0x1;
1859
1860
3.35k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
3.35k
  special = &ext->operands[0];
1863
3.35k
  op_ea = &ext->operands[1];
1864
1865
3.35k
  if (!dir) {
1866
1.00k
    cs_m68k_op* t = special;
1867
1.00k
    special = op_ea;
1868
1.00k
    op_ea = t;
1869
1.00k
  }
1870
1871
3.35k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
3.35k
  if (regsel & 4)
1874
950
    special->reg = M68K_REG_FPCR;
1875
2.40k
  else if (regsel & 2)
1876
249
    special->reg = M68K_REG_FPSR;
1877
2.15k
  else if (regsel & 1)
1878
1.08k
    special->reg = M68K_REG_FPIAR;
1879
3.35k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
3.27k
{
1883
3.27k
  cs_m68k_op* op_reglist;
1884
3.27k
  cs_m68k_op* op_ea;
1885
3.27k
  int dir = (extension >> 13) & 0x1;
1886
3.27k
  int mode = (extension >> 11) & 0x3;
1887
3.27k
  uint32_t reglist = extension & 0xff;
1888
3.27k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
3.27k
  op_reglist = &ext->operands[0];
1891
3.27k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
3.27k
  if (!dir) {
1896
667
    cs_m68k_op* t = op_reglist;
1897
667
    op_reglist = op_ea;
1898
667
    op_ea = t;
1899
667
  }
1900
1901
3.27k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
3.27k
  switch (mode) {
1904
625
    case 1 : // Dynamic list in dn register
1905
625
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
625
      break;
1907
1908
538
    case 0 :
1909
538
      op_reglist->address_mode = M68K_AM_NONE;
1910
538
      op_reglist->type = M68K_OP_REG_BITS;
1911
538
      op_reglist->register_bits = reglist << 16;
1912
538
      break;
1913
1914
1.38k
    case 2 : // Static list
1915
1.38k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.38k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.38k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.38k
      break;
1919
3.27k
  }
1920
3.27k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
26.2k
{
1924
26.2k
  cs_m68k *ext;
1925
26.2k
  cs_m68k_op* op0;
1926
26.2k
  cs_m68k_op* op1;
1927
26.2k
  bool supports_single_op;
1928
26.2k
  uint32_t next;
1929
26.2k
  int rm, src, dst, opmode;
1930
1931
1932
26.2k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
25.0k
  supports_single_op = true;
1935
1936
25.0k
  next = read_imm_16(info);
1937
1938
25.0k
  rm = (next >> 14) & 0x1;
1939
25.0k
  src = (next >> 10) & 0x7;
1940
25.0k
  dst = (next >> 7) & 0x7;
1941
25.0k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
25.0k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
100
    cs_m68k_op* op0;
1947
100
    cs_m68k_op* op1;
1948
100
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
100
    op0 = &ext->operands[0];
1951
100
    op1 = &ext->operands[1];
1952
1953
100
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
100
    op0->type = M68K_OP_IMM;
1955
100
    op0->imm = next & 0x3f;
1956
1957
100
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
100
    return;
1960
100
  }
1961
1962
  // deal with extended move stuff
1963
1964
24.9k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
1.00k
    case 0x4: // FMOVEM ea, FPCR
1967
3.35k
    case 0x5: // FMOVEM FPCR, ea
1968
3.35k
      fmove_fpcr(info, next);
1969
3.35k
      return;
1970
1971
    // fmovem list
1972
667
    case 0x6:
1973
3.27k
    case 0x7:
1974
3.27k
      fmovem(info, next);
1975
3.27k
      return;
1976
24.9k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
18.3k
  if ((next >> 6) & 1)
1981
6.20k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
18.3k
  switch (opmode) {
1986
1.46k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
315
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
844
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
893
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
415
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
261
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
130
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
303
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
147
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
659
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
324
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
456
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
230
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
909
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
639
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
465
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
674
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
249
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
165
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
165
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
408
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
551
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
145
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
289
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
112
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
136
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
186
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
475
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
646
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
1.48k
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
375
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
227
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
483
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
1.01k
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
398
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
390
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
285
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.02k
    default:
2024
1.02k
      break;
2025
18.3k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
18.3k
  if ((next >> 6) & 1) {
2032
6.20k
    if ((next >> 2) & 1)
2033
3.08k
      info->inst->Opcode += 2;
2034
3.12k
    else
2035
3.12k
      info->inst->Opcode += 1;
2036
6.20k
  }
2037
2038
18.3k
  ext = &info->extension;
2039
2040
18.3k
  ext->op_count = 2;
2041
18.3k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
18.3k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
18.3k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
802
    op0 = &ext->operands[1];
2047
802
    op1 = &ext->operands[0];
2048
17.5k
  } else {
2049
17.5k
    op0 = &ext->operands[0];
2050
17.5k
    op1 = &ext->operands[1];
2051
17.5k
  }
2052
2053
18.3k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.80k
    ext->op_count = 1;
2055
1.80k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.80k
    return;
2057
1.80k
  }
2058
2059
16.5k
  if (rm == 1) {
2060
8.79k
    switch (src) {
2061
2.49k
      case 0x00 :
2062
2.49k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
2.49k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
2.49k
        break;
2065
2066
1.08k
      case 0x06 :
2067
1.08k
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
1.08k
        get_ea_mode_op(info, op0, info->ir, 1);
2069
1.08k
        break;
2070
2071
1.74k
      case 0x04 :
2072
1.74k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.74k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.74k
        break;
2075
2076
914
      case 0x01 :
2077
914
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
914
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
914
        get_ea_mode_op(info, op0, info->ir, 4);
2080
914
        op0->type = M68K_OP_FP_SINGLE;
2081
914
        break;
2082
2083
1.37k
      case 0x05:
2084
1.37k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.37k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.37k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.37k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.37k
        break;
2089
2090
1.18k
      default :
2091
1.18k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.18k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.18k
        break;
2094
8.79k
    }
2095
8.79k
  } else {
2096
7.73k
    op0->reg = M68K_REG_FP0 + src;
2097
7.73k
  }
2098
2099
16.5k
  op1->reg = M68K_REG_FP0 + dst;
2100
16.5k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.59k
{
2104
1.59k
  cs_m68k* ext;
2105
1.59k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
931
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
931
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
931
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.92k
{
2113
1.92k
  cs_m68k* ext;
2114
2115
1.92k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.11k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.11k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.11k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
2.06k
{
2123
2.06k
  cs_m68k* ext;
2124
2125
2.06k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.32k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.32k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.32k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.32k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
531
{
2136
531
  uint32_t extension1;
2137
531
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
424
  extension1 = read_imm_16(info);
2140
2141
424
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
424
  info->inst->Opcode += (extension1 & 0x2f);
2145
424
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
776
{
2149
776
  uint32_t extension1, extension2;
2150
776
  cs_m68k_op* op0;
2151
776
  cs_m68k* ext;
2152
2153
776
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
517
  extension1 = read_imm_16(info);
2156
517
  extension2 = read_imm_16(info);
2157
2158
517
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
517
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
517
  op0 = &ext->operands[0];
2164
2165
517
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
517
  op0->type = M68K_OP_IMM;
2167
517
  op0->imm = extension2;
2168
517
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
655
{
2172
655
  uint32_t extension1, extension2;
2173
655
  cs_m68k* ext;
2174
655
  cs_m68k_op* op0;
2175
2176
655
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
134
  extension1 = read_imm_16(info);
2179
134
  extension2 = read_imm_32(info);
2180
2181
134
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
134
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
134
  op0 = &ext->operands[0];
2187
2188
134
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
134
  op0->type = M68K_OP_IMM;
2190
134
  op0->imm = extension2;
2191
134
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
2.58k
{
2195
2.58k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.99k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.99k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
513
{
2201
513
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
513
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
568
{
2206
568
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
568
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
2.79k
{
2211
2.79k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
2.79k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
2.06k
{
2216
2.06k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
2.06k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.62k
{
2221
1.62k
  uint32_t extension, insn_signed;
2222
1.62k
  cs_m68k* ext;
2223
1.62k
  cs_m68k_op* op0;
2224
1.62k
  cs_m68k_op* op1;
2225
1.62k
  uint32_t reg_0, reg_1;
2226
2227
1.62k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
1.41k
  extension = read_imm_16(info);
2230
1.41k
  insn_signed = 0;
2231
2232
1.41k
  if (BIT_B((extension)))
2233
471
    insn_signed = 1;
2234
2235
1.41k
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
1.41k
  op0 = &ext->operands[0];
2238
1.41k
  op1 = &ext->operands[1];
2239
2240
1.41k
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
1.41k
  reg_0 = extension & 7;
2243
1.41k
  reg_1 = (extension >> 12) & 7;
2244
2245
1.41k
  op1->address_mode = M68K_AM_NONE;
2246
1.41k
  op1->type = M68K_OP_REG_PAIR;
2247
1.41k
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
1.41k
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
1.41k
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
1.00k
    op1->type = M68K_OP_REG;
2252
1.00k
    op1->reg = M68K_REG_D0 + reg_1;
2253
1.00k
  }
2254
1.41k
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.52k
{
2258
1.52k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.52k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
839
{
2263
839
  build_re_1(info, M68K_INS_EOR, 2);
2264
839
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
2.83k
{
2268
2.83k
  build_re_1(info, M68K_INS_EOR, 4);
2269
2.83k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
606
{
2273
606
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
606
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
477
{
2278
477
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
477
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
360
{
2283
360
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
360
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
87
{
2288
87
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
87
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
342
{
2293
342
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
342
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
363
{
2298
363
  build_r(info, M68K_INS_EXG, 4);
2299
363
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
291
{
2303
291
  cs_m68k_op* op0;
2304
291
  cs_m68k_op* op1;
2305
291
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
291
  op0 = &ext->operands[0];
2308
291
  op1 = &ext->operands[1];
2309
2310
291
  op0->address_mode = M68K_AM_NONE;
2311
291
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
291
  op1->address_mode = M68K_AM_NONE;
2314
291
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
291
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
636
{
2319
636
  cs_m68k_op* op0;
2320
636
  cs_m68k_op* op1;
2321
636
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
636
  op0 = &ext->operands[0];
2324
636
  op1 = &ext->operands[1];
2325
2326
636
  op0->address_mode = M68K_AM_NONE;
2327
636
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
636
  op1->address_mode = M68K_AM_NONE;
2330
636
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
636
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
355
{
2335
355
  build_d(info, M68K_INS_EXT, 2);
2336
355
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
158
{
2340
158
  build_d(info, M68K_INS_EXT, 4);
2341
158
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
994
{
2345
994
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
153
  build_d(info, M68K_INS_EXTB, 4);
2347
153
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
600
{
2351
600
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
600
  set_insn_group(info, M68K_GRP_JUMP);
2353
600
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
600
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
530
{
2358
530
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
530
  set_insn_group(info, M68K_GRP_JUMP);
2360
530
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
530
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
795
{
2365
795
  build_ea_a(info, M68K_INS_LEA, 4);
2366
795
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
195
{
2370
195
  build_link(info, read_imm_16(info), 2);
2371
195
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
804
{
2375
804
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
696
  build_link(info, read_imm_32(info), 4);
2377
696
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
867
{
2381
867
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
867
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
402
{
2386
402
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
402
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
488
{
2391
488
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
488
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
350
{
2396
350
  build_r(info, M68K_INS_LSR, 1);
2397
350
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
547
{
2401
547
  build_r(info, M68K_INS_LSR, 2);
2402
547
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
461
{
2406
461
  build_r(info, M68K_INS_LSR, 4);
2407
461
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
1.04k
{
2411
1.04k
  build_ea(info, M68K_INS_LSR, 2);
2412
1.04k
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
397
{
2416
397
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
397
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
417
{
2421
417
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
417
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
438
{
2426
438
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
438
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
358
{
2431
358
  build_r(info, M68K_INS_LSL, 1);
2432
358
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
420
{
2436
420
  build_r(info, M68K_INS_LSL, 2);
2437
420
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
175
{
2441
175
  build_r(info, M68K_INS_LSL, 4);
2442
175
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
589
{
2446
589
  build_ea(info, M68K_INS_LSL, 2);
2447
589
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
12.2k
{
2451
12.2k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
12.2k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
11.9k
{
2456
11.9k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
11.9k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
22.3k
{
2461
22.3k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
22.3k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.43k
{
2466
1.43k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.43k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.25k
{
2471
2.25k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.25k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
502
{
2476
502
  cs_m68k_op* op0;
2477
502
  cs_m68k_op* op1;
2478
502
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
502
  op0 = &ext->operands[0];
2481
502
  op1 = &ext->operands[1];
2482
2483
502
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
502
  op1->address_mode = M68K_AM_NONE;
2486
502
  op1->reg = M68K_REG_CCR;
2487
502
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
934
{
2491
934
  cs_m68k_op* op0;
2492
934
  cs_m68k_op* op1;
2493
934
  cs_m68k* ext;
2494
2495
934
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
395
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
395
  op0 = &ext->operands[0];
2500
395
  op1 = &ext->operands[1];
2501
2502
395
  op0->address_mode = M68K_AM_NONE;
2503
395
  op0->reg = M68K_REG_CCR;
2504
2505
395
  get_ea_mode_op(info, op1, info->ir, 1);
2506
395
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
695
{
2510
695
  cs_m68k_op* op0;
2511
695
  cs_m68k_op* op1;
2512
695
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
695
  op0 = &ext->operands[0];
2515
695
  op1 = &ext->operands[1];
2516
2517
695
  op0->address_mode = M68K_AM_NONE;
2518
695
  op0->reg = M68K_REG_SR;
2519
2520
695
  get_ea_mode_op(info, op1, info->ir, 2);
2521
695
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
347
{
2525
347
  cs_m68k_op* op0;
2526
347
  cs_m68k_op* op1;
2527
347
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
347
  op0 = &ext->operands[0];
2530
347
  op1 = &ext->operands[1];
2531
2532
347
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
347
  op1->address_mode = M68K_AM_NONE;
2535
347
  op1->reg = M68K_REG_SR;
2536
347
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
348
{
2540
348
  cs_m68k_op* op0;
2541
348
  cs_m68k_op* op1;
2542
348
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
348
  op0 = &ext->operands[0];
2545
348
  op1 = &ext->operands[1];
2546
2547
348
  op0->address_mode = M68K_AM_NONE;
2548
348
  op0->reg = M68K_REG_USP;
2549
2550
348
  op1->address_mode = M68K_AM_NONE;
2551
348
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
348
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
502
{
2556
502
  cs_m68k_op* op0;
2557
502
  cs_m68k_op* op1;
2558
502
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
502
  op0 = &ext->operands[0];
2561
502
  op1 = &ext->operands[1];
2562
2563
502
  op0->address_mode = M68K_AM_NONE;
2564
502
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
502
  op1->address_mode = M68K_AM_NONE;
2567
502
  op1->reg = M68K_REG_USP;
2568
502
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
6.70k
{
2572
6.70k
  uint32_t extension;
2573
6.70k
  m68k_reg reg;
2574
6.70k
  cs_m68k* ext;
2575
6.70k
  cs_m68k_op* op0;
2576
6.70k
  cs_m68k_op* op1;
2577
2578
2579
6.70k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
6.43k
  extension = read_imm_16(info);
2582
6.43k
  reg = M68K_REG_INVALID;
2583
2584
6.43k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
6.43k
  op0 = &ext->operands[0];
2587
6.43k
  op1 = &ext->operands[1];
2588
2589
6.43k
  switch (extension & 0xfff) {
2590
126
    case 0x000: reg = M68K_REG_SFC; break;
2591
244
    case 0x001: reg = M68K_REG_DFC; break;
2592
442
    case 0x800: reg = M68K_REG_USP; break;
2593
347
    case 0x801: reg = M68K_REG_VBR; break;
2594
326
    case 0x002: reg = M68K_REG_CACR; break;
2595
169
    case 0x802: reg = M68K_REG_CAAR; break;
2596
393
    case 0x803: reg = M68K_REG_MSP; break;
2597
154
    case 0x804: reg = M68K_REG_ISP; break;
2598
378
    case 0x003: reg = M68K_REG_TC; break;
2599
212
    case 0x004: reg = M68K_REG_ITT0; break;
2600
641
    case 0x005: reg = M68K_REG_ITT1; break;
2601
138
    case 0x006: reg = M68K_REG_DTT0; break;
2602
204
    case 0x007: reg = M68K_REG_DTT1; break;
2603
107
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
616
    case 0x806: reg = M68K_REG_URP; break;
2605
564
    case 0x807: reg = M68K_REG_SRP; break;
2606
6.43k
  }
2607
2608
6.43k
  if (BIT_0(info->ir)) {
2609
2.12k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
2.12k
    op1->reg = reg;
2611
4.31k
  } else {
2612
4.31k
    op0->reg = reg;
2613
4.31k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
4.31k
  }
2615
6.43k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.58k
{
2619
1.58k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.58k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
921
{
2624
921
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
921
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
986
{
2629
986
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
986
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
1.24k
{
2634
1.24k
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
1.24k
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
2.06k
{
2639
2.06k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
2.06k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
749
{
2644
749
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
749
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
550
{
2649
550
  build_movep_re(info, 2);
2650
550
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
458
{
2654
458
  build_movep_re(info, 4);
2655
458
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.54k
{
2659
1.54k
  build_movep_er(info, 2);
2660
1.54k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
879
{
2664
879
  build_movep_er(info, 4);
2665
879
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
605
{
2669
605
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
494
  build_moves(info, 1);
2671
494
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
236
{
2675
  //uint32_t extension;
2676
236
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
134
  build_moves(info, 2);
2678
134
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
384
{
2682
384
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
287
  build_moves(info, 4);
2684
287
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
9.63k
{
2688
9.63k
  cs_m68k_op* op0;
2689
9.63k
  cs_m68k_op* op1;
2690
2691
9.63k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
9.63k
  op0 = &ext->operands[0];
2694
9.63k
  op1 = &ext->operands[1];
2695
2696
9.63k
  op0->type = M68K_OP_IMM;
2697
9.63k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
9.63k
  op0->imm = (info->ir & 0xff);
2699
2700
9.63k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
9.63k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
9.63k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
804
{
2706
804
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
804
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
804
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
487
  build_move16(info, data, modes);
2712
487
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
836
{
2716
836
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
836
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
836
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
328
  build_move16(info, data, modes);
2722
328
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
337
{
2726
337
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
337
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
337
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
237
  build_move16(info, data, modes);
2732
237
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
476
{
2736
476
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
476
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
476
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
203
  build_move16(info, data, modes);
2742
203
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
362
{
2746
362
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
362
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
362
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
245
  build_move16(info, data, modes);
2752
245
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
2.00k
{
2756
2.00k
  build_er_1(info, M68K_INS_MULS, 2);
2757
2.00k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.46k
{
2761
2.46k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.46k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
678
{
2766
678
  uint32_t extension, insn_signed;
2767
678
  cs_m68k* ext;
2768
678
  cs_m68k_op* op0;
2769
678
  cs_m68k_op* op1;
2770
678
  uint32_t reg_0, reg_1;
2771
2772
678
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
423
  extension = read_imm_16(info);
2775
423
  insn_signed = 0;
2776
2777
423
  if (BIT_B((extension)))
2778
114
    insn_signed = 1;
2779
2780
423
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
423
  op0 = &ext->operands[0];
2783
423
  op1 = &ext->operands[1];
2784
2785
423
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
423
  reg_0 = extension & 7;
2788
423
  reg_1 = (extension >> 12) & 7;
2789
2790
423
  op1->address_mode = M68K_AM_NONE;
2791
423
  op1->type = M68K_OP_REG_PAIR;
2792
423
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
423
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
423
  if (!BIT_A(extension)) {
2796
307
    op1->type = M68K_OP_REG;
2797
307
    op1->reg = M68K_REG_D0 + reg_1;
2798
307
  }
2799
423
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
1.15k
{
2803
1.15k
  build_ea(info, M68K_INS_NBCD, 1);
2804
1.15k
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
582
{
2808
582
  build_ea(info, M68K_INS_NEG, 1);
2809
582
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
793
{
2813
793
  build_ea(info, M68K_INS_NEG, 2);
2814
793
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
941
{
2818
941
  build_ea(info, M68K_INS_NEG, 4);
2819
941
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
737
{
2823
737
  build_ea(info, M68K_INS_NEGX, 1);
2824
737
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
1.13k
{
2828
1.13k
  build_ea(info, M68K_INS_NEGX, 2);
2829
1.13k
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
384
{
2833
384
  build_ea(info, M68K_INS_NEGX, 4);
2834
384
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
139
{
2838
139
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
139
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
543
{
2843
543
  build_ea(info, M68K_INS_NOT, 1);
2844
543
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
1.23k
{
2848
1.23k
  build_ea(info, M68K_INS_NOT, 2);
2849
1.23k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
532
{
2853
532
  build_ea(info, M68K_INS_NOT, 4);
2854
532
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.59k
{
2858
1.59k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.59k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
787
{
2863
787
  build_er_1(info, M68K_INS_OR, 2);
2864
787
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.72k
{
2868
1.72k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.72k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
969
{
2873
969
  build_re_1(info, M68K_INS_OR, 1);
2874
969
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.60k
{
2878
1.60k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.60k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.50k
{
2883
1.50k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.50k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
22.0k
{
2888
22.0k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
22.0k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
2.21k
{
2893
2.21k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
2.21k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
2.12k
{
2898
2.12k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
2.12k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
593
{
2903
593
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
593
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
568
{
2908
568
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
568
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.48k
{
2913
1.48k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
1.07k
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
1.07k
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.54k
{
2919
1.54k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
602
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
602
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
578
{
2925
578
  build_ea(info, M68K_INS_PEA, 4);
2926
578
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
276
{
2930
276
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
276
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
401
{
2935
401
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
401
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
556
{
2940
556
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
556
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
535
{
2945
535
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
535
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
495
{
2950
495
  build_r(info, M68K_INS_ROR, 1);
2951
495
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
312
{
2955
312
  build_r(info, M68K_INS_ROR, 2);
2956
312
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
386
{
2960
386
  build_r(info, M68K_INS_ROR, 4);
2961
386
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
859
{
2965
859
  build_ea(info, M68K_INS_ROR, 2);
2966
859
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
668
{
2970
668
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
668
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
475
{
2975
475
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
475
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
343
{
2980
343
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
343
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
601
{
2985
601
  build_r(info, M68K_INS_ROL, 1);
2986
601
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
398
{
2990
398
  build_r(info, M68K_INS_ROL, 2);
2991
398
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
545
{
2995
545
  build_r(info, M68K_INS_ROL, 4);
2996
545
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
1.14k
{
3000
1.14k
  build_ea(info, M68K_INS_ROL, 2);
3001
1.14k
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
392
{
3005
392
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
392
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
358
{
3010
358
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
358
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
353
{
3015
353
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
353
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
495
{
3020
495
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
495
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
187
{
3025
187
  build_r(info, M68K_INS_ROXR, 2);
3026
187
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
605
{
3030
605
  build_r(info, M68K_INS_ROXR, 4);
3031
605
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
806
{
3035
806
  build_ea(info, M68K_INS_ROXR, 2);
3036
806
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
483
{
3040
483
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
483
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
481
{
3045
481
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
481
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
439
{
3050
439
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
439
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
524
{
3055
524
  build_r(info, M68K_INS_ROXL, 1);
3056
524
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
398
{
3060
398
  build_r(info, M68K_INS_ROXL, 2);
3061
398
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
543
{
3065
543
  build_r(info, M68K_INS_ROXL, 4);
3066
543
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
1.42k
{
3070
1.42k
  build_ea(info, M68K_INS_ROXL, 2);
3071
1.42k
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
684
{
3075
684
  set_insn_group(info, M68K_GRP_RET);
3076
684
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
301
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
301
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
458
{
3082
458
  set_insn_group(info, M68K_GRP_IRET);
3083
458
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
458
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
382
{
3088
382
  cs_m68k* ext;
3089
382
  cs_m68k_op* op;
3090
3091
382
  set_insn_group(info, M68K_GRP_RET);
3092
3093
382
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
81
{
3112
81
  set_insn_group(info, M68K_GRP_RET);
3113
81
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
81
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
160
{
3118
160
  set_insn_group(info, M68K_GRP_RET);
3119
160
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
160
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
677
{
3124
677
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
677
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
972
{
3129
972
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
972
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.11k
{
3134
2.11k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.11k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.11k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
138
{
3140
138
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
138
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.59k
{
3145
1.59k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.59k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.36k
{
3150
1.36k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.36k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
3.21k
{
3155
3.21k
  build_er_1(info, M68K_INS_SUB, 4);
3156
3.21k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
721
{
3160
721
  build_re_1(info, M68K_INS_SUB, 1);
3161
721
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
1.02k
{
3165
1.02k
  build_re_1(info, M68K_INS_SUB, 2);
3166
1.02k
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
4.73k
{
3170
4.73k
  build_re_1(info, M68K_INS_SUB, 4);
3171
4.73k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.16k
{
3175
1.16k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.16k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.05k
{
3180
1.05k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.05k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
751
{
3185
751
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
751
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
472
{
3190
472
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
472
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
273
{
3195
273
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
273
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.44k
{
3200
1.44k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.44k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
4.01k
{
3205
4.01k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
4.01k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
764
{
3210
764
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
764
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
649
{
3215
649
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
649
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
570
{
3220
570
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
570
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
546
{
3225
546
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
546
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
418
{
3230
418
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
418
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
1.08k
{
3235
1.08k
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
1.08k
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
503
{
3240
503
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
503
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
203
{
3245
203
  build_d(info, M68K_INS_SWAP, 0);
3246
203
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
515
{
3250
515
  build_ea(info, M68K_INS_TAS, 1);
3251
515
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
966
{
3255
966
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
966
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
970
{
3260
970
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
520
  build_trap(info, 0, 0);
3262
3263
520
  info->extension.op_count = 0;
3264
520
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
1.13k
{
3268
1.13k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
800
  build_trap(info, 2, read_imm_16(info));
3270
800
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
872
{
3274
872
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
487
  build_trap(info, 4, read_imm_32(info));
3276
487
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
291
{
3280
291
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
291
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.07k
{
3285
1.07k
  build_ea(info, M68K_INS_TST, 1);
3286
1.07k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
341
{
3290
341
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
122
  build_ea(info, M68K_INS_TST, 1);
3292
122
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
922
{
3296
922
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
676
  build_ea(info, M68K_INS_TST, 1);
3298
676
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
586
{
3302
586
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
398
  build_ea(info, M68K_INS_TST, 1);
3304
398
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
767
{
3308
767
  build_ea(info, M68K_INS_TST, 2);
3309
767
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
2.69k
{
3313
2.69k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.87k
  build_ea(info, M68K_INS_TST, 2);
3315
1.87k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
704
{
3319
704
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
381
  build_ea(info, M68K_INS_TST, 2);
3321
381
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
870
{
3325
870
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
685
  build_ea(info, M68K_INS_TST, 2);
3327
685
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
840
{
3331
840
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
245
  build_ea(info, M68K_INS_TST, 2);
3333
245
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
934
{
3337
934
  build_ea(info, M68K_INS_TST, 4);
3338
934
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
763
{
3342
763
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
505
  build_ea(info, M68K_INS_TST, 4);
3344
505
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
584
{
3348
584
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
323
  build_ea(info, M68K_INS_TST, 4);
3350
323
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
424
{
3354
424
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
314
  build_ea(info, M68K_INS_TST, 4);
3356
314
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
821
{
3360
821
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
415
  build_ea(info, M68K_INS_TST, 4);
3362
415
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
371
{
3366
371
  cs_m68k_op* op;
3367
371
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
371
  op = &ext->operands[0];
3370
3371
371
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
371
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
371
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
2.91k
{
3377
2.91k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.32k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.32k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
2.31k
{
3383
2.31k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.56k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.56k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
437k
{
3392
437k
  const unsigned int instruction = info->ir;
3393
437k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
437k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
436k
    (i->instruction == d68000_invalid) ) {
3397
2.28k
    d68000_invalid(info);
3398
2.28k
    return 0;
3399
2.28k
  }
3400
3401
435k
  return 1;
3402
437k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
561k
{
3406
561k
  uint8_t i;
3407
3408
808k
  for (i = 0; i < count; ++i) {
3409
257k
    if (regs[i] == (uint16_t)reg)
3410
9.94k
      return 1;
3411
257k
  }
3412
3413
551k
  return 0;
3414
561k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
600k
{
3418
600k
  if (reg == M68K_REG_INVALID)
3419
39.0k
    return;
3420
3421
561k
  if (write)
3422
327k
  {
3423
327k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
5.57k
      return;
3425
3426
322k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
322k
    info->regs_write_count++;
3428
322k
  }
3429
233k
  else
3430
233k
  {
3431
233k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
4.36k
      return;
3433
3434
229k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
229k
    info->regs_read_count++;
3436
229k
  }
3437
561k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
193k
{
3441
193k
  switch (op->address_mode) {
3442
1.92k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.92k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.92k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.92k
      break;
3446
3447
32.8k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
91.5k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
91.5k
      add_reg_to_rw_list(info, op->reg, 1);
3450
91.5k
      break;
3451
3452
35.1k
    case M68K_AM_REGI_ADDR:
3453
60.1k
    case M68K_AM_REGI_ADDR_DISP:
3454
60.1k
      add_reg_to_rw_list(info, op->reg, 0);
3455
60.1k
      break;
3456
3457
13.7k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
18.3k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
21.7k
    case M68K_AM_MEMI_POST_INDEX:
3460
25.5k
    case M68K_AM_MEMI_PRE_INDEX:
3461
27.4k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
28.2k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
29.5k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
29.8k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
29.8k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
29.8k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
29.8k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
9.83k
    default:
3471
9.83k
      break;
3472
193k
  }
3473
193k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
28.4k
{
3477
28.4k
  int i;
3478
3479
255k
  for (i = 0; i < 8; ++i) {
3480
227k
    if (bits & (1 << i)) {
3481
49.0k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
49.0k
    }
3483
227k
  }
3484
28.4k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
9.48k
{
3488
9.48k
  uint32_t bits = op->register_bits;
3489
9.48k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
9.48k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
9.48k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
9.48k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
727k
{
3496
727k
  switch ((int)op->type) {
3497
325k
    case M68K_OP_REG:
3498
325k
      add_reg_to_rw_list(info, op->reg, write);
3499
325k
      break;
3500
3501
193k
    case M68K_OP_MEM:
3502
193k
      update_am_reg_list(info, op, write);
3503
193k
      break;
3504
3505
9.48k
    case M68K_OP_REG_BITS:
3506
9.48k
      update_reg_list_regbits(info, op, write);
3507
9.48k
      break;
3508
3509
6.09k
    case M68K_OP_REG_PAIR:
3510
6.09k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
6.09k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
6.09k
      break;
3513
727k
  }
3514
727k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
433k
{
3518
433k
  int i;
3519
3520
433k
  if (!info->extension.op_count)
3521
2.76k
    return;
3522
3523
430k
  if (info->extension.op_count == 1) {
3524
139k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
290k
  } else {
3526
    // first operand is always read
3527
290k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
587k
    for (i = 1; i < info->extension.op_count; ++i)
3531
297k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
290k
  }
3533
430k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
434k
{
3537
434k
  info->inst = inst;
3538
434k
  info->pc = pc;
3539
434k
  info->ir = 0;
3540
434k
  info->type = cpu_type;
3541
434k
  info->address_mask = 0xffffffff;
3542
3543
434k
  switch(info->type) {
3544
137k
    case M68K_CPU_TYPE_68000:
3545
137k
      info->type = TYPE_68000;
3546
137k
      info->address_mask = 0x00ffffff;
3547
137k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
297k
    case M68K_CPU_TYPE_68040:
3565
297k
      info->type = TYPE_68040;
3566
297k
      info->address_mask = 0xffffffff;
3567
297k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
434k
  }
3572
434k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
434k
{
3581
434k
  MCInst *inst = info->inst;
3582
434k
  cs_m68k* ext = &info->extension;
3583
434k
  int i;
3584
434k
  unsigned int size;
3585
3586
434k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
434k
  memset(ext, 0, sizeof(cs_m68k));
3589
434k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.17M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.73M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
434k
  info->ir = peek_imm_16(info);
3595
434k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
433k
    info->ir = read_imm_16(info);
3597
433k
    g_instruction_table[info->ir].instruction(info);
3598
433k
  }
3599
3600
434k
  size = info->pc - (unsigned int)pc;
3601
434k
  info->pc = (unsigned int)pc;
3602
3603
434k
  return size;
3604
434k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
436k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
436k
  int s;
3612
436k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
436k
  cs_struct* handle = instr->csh;
3614
436k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
436k
  if (code_len < 2) {
3619
1.65k
    *size = 0;
3620
1.65k
    return false;
3621
1.65k
  }
3622
3623
434k
  if (instr->flat_insn->detail) {
3624
434k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
434k
  }
3626
3627
434k
  info->groups_count = 0;
3628
434k
  info->regs_read_count = 0;
3629
434k
  info->regs_write_count = 0;
3630
434k
  info->code = code;
3631
434k
  info->code_len = code_len;
3632
434k
  info->baseAddress = address;
3633
3634
434k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
434k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
434k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
434k
  if (handle->mode & CS_MODE_M68K_040)
3641
297k
    cpu_type = M68K_CPU_TYPE_68040;
3642
434k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
434k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
434k
  s = m68k_disassemble(info, address);
3647
3648
434k
  if (s == 0) {
3649
1.62k
    *size = 2;
3650
1.62k
    return false;
3651
1.62k
  }
3652
3653
433k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
433k
  if (s > (int)code_len)
3662
1.94k
    *size = (uint16_t)code_len;
3663
431k
  else
3664
431k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
434k
}
3668