Coverage Report

Created: 2026-01-10 06:34

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
32.3k
{
38
32.3k
  SStream ss;
39
32.3k
  char *p, *p2, tmp[8];
40
32.3k
  unsigned int unit = 0;
41
32.3k
  int i;
42
32.3k
  cs_tms320c64x *tms320c64x;
43
44
32.3k
  if (mci->csh->detail) {
45
32.3k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
32.3k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
32.3k
      switch(insn->detail->groups[i]) {
49
8.60k
        case TMS320C64X_GRP_FUNIT_D:
50
8.60k
          unit = TMS320C64X_FUNIT_D;
51
8.60k
          break;
52
7.89k
        case TMS320C64X_GRP_FUNIT_L:
53
7.89k
          unit = TMS320C64X_FUNIT_L;
54
7.89k
          break;
55
1.82k
        case TMS320C64X_GRP_FUNIT_M:
56
1.82k
          unit = TMS320C64X_FUNIT_M;
57
1.82k
          break;
58
12.9k
        case TMS320C64X_GRP_FUNIT_S:
59
12.9k
          unit = TMS320C64X_FUNIT_S;
60
12.9k
          break;
61
1.10k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.10k
          unit = TMS320C64X_FUNIT_NO;
63
1.10k
          break;
64
32.3k
      }
65
32.3k
      if (unit != 0)
66
32.3k
        break;
67
32.3k
    }
68
32.3k
    tms320c64x->funit.unit = unit;
69
70
32.3k
    SStream_Init(&ss);
71
32.3k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
22.6k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
32.3k
    p = strchr(insn_asm, '\t');
75
32.3k
    if (p != NULL)
76
31.7k
      *p++ = '\0';
77
78
32.3k
    SStream_concat0(&ss, insn_asm);
79
32.3k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
29.9k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
22.5k
        p2--;
82
7.35k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.35k
      if (*p2 == 'a')
87
3.66k
        strcpy(tmp, "1T");
88
3.68k
      else
89
3.68k
        strcpy(tmp, "2T");
90
25.0k
    } else {
91
25.0k
      tmp[0] = '\0';
92
25.0k
    }
93
32.3k
    switch(tms320c64x->funit.unit) {
94
8.60k
      case TMS320C64X_FUNIT_D:
95
8.60k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
8.60k
        break;
97
7.89k
      case TMS320C64X_FUNIT_L:
98
7.89k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
7.89k
        break;
100
1.82k
      case TMS320C64X_FUNIT_M:
101
1.82k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
1.82k
        break;
103
12.9k
      case TMS320C64X_FUNIT_S:
104
12.9k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
12.9k
        break;
106
32.3k
    }
107
32.3k
    if (tms320c64x->funit.crosspath > 0)
108
8.15k
      SStream_concat0(&ss, "X");
109
110
32.3k
    if (p != NULL)
111
31.7k
      SStream_concat(&ss, "\t%s", p);
112
113
32.3k
    if (tms320c64x->parallel != 0)
114
14.5k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
32.3k
    strcpy(insn_asm, ss.buffer);
118
32.3k
  }
119
32.3k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
126k
{
129
126k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
126k
  unsigned reg;
131
132
126k
  if (MCOperand_isReg(Op)) {
133
89.7k
    reg = MCOperand_getReg(Op);
134
89.7k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
3.52k
      switch(reg) {
136
1.91k
        case TMS320C64X_REG_EFR:
137
1.91k
          SStream_concat0(O, "EFR");
138
1.91k
          break;
139
924
        case TMS320C64X_REG_IFR:
140
924
          SStream_concat0(O, "IFR");
141
924
          break;
142
678
        default:
143
678
          SStream_concat0(O, getRegisterName(reg));
144
678
          break;
145
3.52k
      }
146
86.2k
    } else {
147
86.2k
      SStream_concat0(O, getRegisterName(reg));
148
86.2k
    }
149
150
89.7k
    if (MI->csh->detail) {
151
89.7k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
89.7k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
89.7k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
89.7k
    }
155
89.7k
  } else if (MCOperand_isImm(Op)) {
156
36.2k
    int64_t Imm = MCOperand_getImm(Op);
157
158
36.2k
    if (Imm >= 0) {
159
29.3k
      if (Imm > HEX_THRESHOLD)
160
17.2k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
12.1k
      else
162
12.1k
        SStream_concat(O, "%"PRIu64, Imm);
163
29.3k
    } else {
164
6.92k
      if (Imm < -HEX_THRESHOLD)
165
5.85k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
1.06k
      else
167
1.06k
        SStream_concat(O, "-%"PRIu64, -Imm);
168
6.92k
    }
169
170
36.2k
    if (MI->csh->detail) {
171
36.2k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
36.2k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
36.2k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
36.2k
    }
175
36.2k
  }
176
126k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
7.89k
{
180
7.89k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
7.89k
  int64_t Val = MCOperand_getImm(Op);
182
7.89k
  unsigned scaled, base, offset, mode, unit;
183
7.89k
  cs_tms320c64x *tms320c64x;
184
7.89k
  char st, nd;
185
186
7.89k
  scaled = (Val >> 19) & 1;
187
7.89k
  base = (Val >> 12) & 0x7f;
188
7.89k
  offset = (Val >> 5) & 0x7f;
189
7.89k
  mode = (Val >> 1) & 0xf;
190
7.89k
  unit = Val & 1;
191
192
7.89k
  if (scaled) {
193
7.01k
    st = '[';
194
7.01k
    nd = ']';
195
7.01k
  } else {
196
888
    st = '(';
197
888
    nd = ')';
198
888
  }
199
200
7.89k
  switch(mode) {
201
1.28k
    case 0:
202
1.28k
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
1.28k
      break;
204
971
    case 1:
205
971
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
971
      break;
207
578
    case 4:
208
578
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
578
      break;
210
373
    case 5:
211
373
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
373
      break;
213
594
    case 8:
214
594
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
594
      break;
216
536
    case 9:
217
536
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
536
      break;
219
544
    case 10:
220
544
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
544
      break;
222
1.15k
    case 11:
223
1.15k
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
1.15k
      break;
225
578
    case 12:
226
578
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
578
      break;
228
568
    case 13:
229
568
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
568
      break;
231
364
    case 14:
232
364
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
364
      break;
234
351
    case 15:
235
351
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
351
      break;
237
7.89k
  }
238
239
7.89k
  if (MI->csh->detail) {
240
7.89k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
7.89k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
7.89k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
7.89k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
7.89k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
7.89k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
7.89k
    switch(mode) {
248
1.28k
      case 0:
249
1.28k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
1.28k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
1.28k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
1.28k
        break;
253
971
      case 1:
254
971
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
971
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
971
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
971
        break;
258
578
      case 4:
259
578
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
578
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
578
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
578
        break;
263
373
      case 5:
264
373
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
373
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
373
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
373
        break;
268
594
      case 8:
269
594
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
594
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
594
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
594
        break;
273
536
      case 9:
274
536
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
536
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
536
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
536
        break;
278
544
      case 10:
279
544
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
544
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
544
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
544
        break;
283
1.15k
      case 11:
284
1.15k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
1.15k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
1.15k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
1.15k
        break;
288
578
      case 12:
289
578
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
578
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
578
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
578
        break;
293
568
      case 13:
294
568
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
568
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
568
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
568
        break;
298
364
      case 14:
299
364
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
364
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
364
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
364
        break;
303
351
      case 15:
304
351
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
351
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
351
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
351
        break;
308
7.89k
    }
309
7.89k
    tms320c64x->op_count++;
310
7.89k
  }
311
7.89k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
6.96k
{
315
6.96k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
6.96k
  int64_t Val = MCOperand_getImm(Op);
317
6.96k
  uint16_t offset;
318
6.96k
  unsigned basereg;
319
6.96k
  cs_tms320c64x *tms320c64x;
320
321
6.96k
  basereg = Val & 0x7f;
322
6.96k
  offset = (Val >> 7) & 0x7fff;
323
6.96k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
6.96k
  if (MI->csh->detail) {
326
6.96k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
6.96k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
6.96k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
6.96k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
6.96k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
6.96k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
6.96k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
6.96k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
6.96k
    tms320c64x->op_count++;
336
6.96k
  }
337
6.96k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
20.3k
{
341
20.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
20.3k
  unsigned reg = MCOperand_getReg(Op);
343
20.3k
  cs_tms320c64x *tms320c64x;
344
345
20.3k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
20.3k
  if (MI->csh->detail) {
348
20.3k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
20.3k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
20.3k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
20.3k
    tms320c64x->op_count++;
353
20.3k
  }
354
20.3k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
69.1k
{
358
69.1k
  unsigned opcode = MCInst_getOpcode(MI);
359
69.1k
  MCOperand *op;
360
361
69.1k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
324
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
841
    case TMS320C64x_ADD_l1_irr:
366
1.25k
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
1.74k
    case TMS320C64x_ADD_s1_irr:
369
1.74k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
1.74k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
1.74k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
1.74k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
1.74k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
588
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
588
        op = MCInst_getOperand(MI, 2);
377
588
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
588
        SStream_concat0(O, "SUB\t");
380
588
        printOperand(MI, 1, O);
381
588
        SStream_concat0(O, ", ");
382
588
        printOperand(MI, 2, O);
383
588
        SStream_concat0(O, ", ");
384
588
        printOperand(MI, 0, O);
385
386
588
        return true;
387
588
      }
388
1.15k
      break;
389
69.1k
  }
390
68.5k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
361
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
514
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
837
    case TMS320C64x_ADD_l1_irr:
397
955
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.23k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.70k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
2.13k
    case TMS320C64x_OR_s1_irr:
404
2.13k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
2.13k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
2.13k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
2.13k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
2.13k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
422
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
422
        MI->size--;
412
413
422
        SStream_concat0(O, "MV\t");
414
422
        printOperand(MI, 1, O);
415
422
        SStream_concat0(O, ", ");
416
422
        printOperand(MI, 0, O);
417
418
422
        return true;
419
422
      }
420
1.71k
      break;
421
68.5k
  }
422
68.1k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
474
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
621
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.10k
    case TMS320C64x_XOR_s1_irr:
429
1.10k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.10k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.10k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.10k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
358
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
358
        MI->size--;
437
438
358
        SStream_concat0(O, "NOT\t");
439
358
        printOperand(MI, 1, O);
440
358
        SStream_concat0(O, ", ");
441
358
        printOperand(MI, 0, O);
442
443
358
        return true;
444
358
      }
445
750
      break;
446
68.1k
  }
447
67.8k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
442
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
2.37k
    case TMS320C64x_MVK_l2_ir:
452
2.37k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
2.37k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
2.37k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
2.37k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
259
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
259
        MI->size--;
459
460
259
        SStream_concat0(O, "ZERO\t");
461
259
        printOperand(MI, 0, O);
462
463
259
        return true;
464
259
      }
465
2.11k
      break;
466
67.8k
  }
467
67.5k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
598
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
933
    case TMS320C64x_SUB_s1_rrr:
472
933
      if ((MCInst_getNumOperands(MI) == 3) &&
473
933
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
933
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
933
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
933
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
320
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
320
        MI->size -= 2;
480
481
320
        SStream_concat0(O, "ZERO\t");
482
320
        printOperand(MI, 0, O);
483
484
320
        return true;
485
320
      }
486
613
      break;
487
67.5k
  }
488
67.2k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
521
    case TMS320C64x_SUB_l1_irr:
491
1.09k
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.44k
    case TMS320C64x_SUB_s1_irr:
494
1.44k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.44k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.44k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.44k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.44k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
216
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
216
        MI->size--;
502
503
216
        SStream_concat0(O, "NEG\t");
504
216
        printOperand(MI, 1, O);
505
216
        SStream_concat0(O, ", ");
506
216
        printOperand(MI, 0, O);
507
508
216
        return true;
509
216
      }
510
1.22k
      break;
511
67.2k
  }
512
67.0k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
297
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
730
    case TMS320C64x_PACKLH2_s1_rrr:
517
730
      if ((MCInst_getNumOperands(MI) == 3) &&
518
730
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
730
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
730
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
730
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
168
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
168
        MI->size--;
525
526
168
        SStream_concat0(O, "SWAP2\t");
527
168
        printOperand(MI, 1, O);
528
168
        SStream_concat0(O, ", ");
529
168
        printOperand(MI, 0, O);
530
531
168
        return true;
532
168
      }
533
562
      break;
534
67.0k
  }
535
66.8k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.89k
    case TMS320C64x_NOP_n:
539
1.89k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.89k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.89k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
344
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
344
        MI->size--;
545
546
344
        SStream_concat0(O, "IDLE");
547
548
344
        return true;
549
344
      }
550
1.55k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.55k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.55k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
786
        MI->size--;
555
556
786
        SStream_concat0(O, "NOP");
557
558
786
        return true;
559
786
      }
560
768
      break;
561
66.8k
  }
562
563
65.7k
  return false;
564
66.8k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
69.1k
{
568
69.1k
  if (!printAliasInstruction(MI, O, Info))
569
65.7k
    printInstruction(MI, O, Info);
570
69.1k
}
571
572
#endif