Coverage Report

Created: 2026-01-12 07:13

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an AArch64 MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <stdio.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include <capstone/platform.h>
31
32
#include "../../Mapping.h"
33
#include "../../MCInst.h"
34
#include "../../MCInstPrinter.h"
35
#include "../../MCRegisterInfo.h"
36
#include "../../SStream.h"
37
#include "../../utils.h"
38
#include "AArch64AddressingModes.h"
39
#include "AArch64BaseInfo.h"
40
#include "AArch64DisassemblerExtension.h"
41
#include "AArch64InstPrinter.h"
42
#include "AArch64Linkage.h"
43
#include "AArch64Mapping.h"
44
45
#define GET_BANKEDREG_IMPL
46
#include "AArch64GenSystemOperands.inc"
47
48
438k
#define CONCAT(a, b) CONCAT_(a, b)
49
438k
#define CONCAT_(a, b) a##_##b
50
51
#define CONCATs(a, b) CONCATS(a, b)
52
#define CONCATS(a, b) a##b
53
54
#define DEBUG_TYPE "asm-printer"
55
56
// BEGIN Static declarations.
57
// These functions must be declared statically here, because they
58
// are also defined in the ARM module.
59
// If they are not static, we fail during linking.
60
61
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
62
            unsigned OpIdx, unsigned PrintMethodIdx,
63
            SStream *OS);
64
65
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
66
67
#define DECLARE_printComplexRotationOp(Angle, Remainder) \
68
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
69
    MCInst * MI, unsigned OpNo, SStream *O);
70
DECLARE_printComplexRotationOp(180, 90);
71
DECLARE_printComplexRotationOp(90, 0);
72
73
// END Static declarations.
74
75
#define GET_INSTRUCTION_NAME
76
#define PRINT_ALIAS_INSTR
77
#include "AArch64GenAsmWriter.inc"
78
79
void printRegName(SStream *OS, unsigned Reg)
80
701k
{
81
701k
  SStream_concat(OS, "%s%s", markup("<reg:"),
82
701k
           getRegisterName(Reg, AArch64_NoRegAltName));
83
701k
  SStream_concat0(OS, markup(">"));
84
701k
}
85
86
void printRegNameAlt(SStream *OS, unsigned Reg, unsigned AltIdx)
87
181k
{
88
181k
  SStream_concat(OS, "%s%s", markup("<reg:"),
89
181k
           getRegisterName(Reg, AltIdx));
90
181k
  SStream_concat0(OS, markup(">"));
91
181k
}
92
93
const char *getRegName(unsigned Reg)
94
0
{
95
0
  return getRegisterName(Reg, AArch64_NoRegAltName);
96
0
}
97
98
void printInst(MCInst *MI, uint64_t Address, const char *Annot, SStream *O)
99
358k
{
100
358k
  bool isAlias = false;
101
358k
  bool useAliasDetails = map_use_alias_details(MI);
102
358k
  map_set_fill_detail_ops(MI, useAliasDetails);
103
104
358k
  unsigned Opcode = MCInst_getOpcode(MI);
105
106
358k
  if (Opcode == AArch64_SYSxt) {
107
5.81k
    if (printSysAlias(MI, O)) {
108
1.87k
      isAlias = true;
109
1.87k
      MCInst_setIsAlias(MI, isAlias);
110
1.87k
      if (useAliasDetails)
111
1.87k
        return;
112
1.87k
    }
113
5.81k
  }
114
115
356k
  if (Opcode == AArch64_SYSPxt || Opcode == AArch64_SYSPxt_XZR) {
116
2.99k
    if (printSyspAlias(MI, O)) {
117
1.53k
      isAlias = true;
118
1.53k
      MCInst_setIsAlias(MI, isAlias);
119
1.53k
      if (useAliasDetails)
120
1.53k
        return;
121
1.53k
    }
122
2.99k
  }
123
124
  // RPRFM overlaps PRFM (reg), so try to print it as RPRFM here.
125
355k
  if ((Opcode == AArch64_PRFMroX) || (Opcode == AArch64_PRFMroW)) {
126
190
    if (printRangePrefetchAlias(MI, O, Annot)) {
127
0
      isAlias = true;
128
0
      MCInst_setIsAlias(MI, isAlias);
129
0
      if (useAliasDetails)
130
0
        return;
131
0
    }
132
190
  }
133
134
  // SBFM/UBFM should print to a nicer aliased form if possible.
135
355k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
136
352k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
137
5.63k
    MCOperand *Op0 = MCInst_getOperand(MI, (0));
138
5.63k
    MCOperand *Op1 = MCInst_getOperand(MI, (1));
139
5.63k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
140
5.63k
    MCOperand *Op3 = MCInst_getOperand(MI, (3));
141
142
5.63k
    bool IsSigned = (Opcode == AArch64_SBFMXri ||
143
3.66k
         Opcode == AArch64_SBFMWri);
144
5.63k
    bool Is64Bit = (Opcode == AArch64_SBFMXri ||
145
3.66k
        Opcode == AArch64_UBFMXri);
146
5.63k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 &&
147
4.00k
        MCOperand_isImm(Op3)) {
148
4.00k
      const char *AsmMnemonic = NULL;
149
150
4.00k
      switch (MCOperand_getImm(Op3)) {
151
618
      default:
152
618
        break;
153
1.37k
      case 7:
154
1.37k
        if (IsSigned)
155
442
          AsmMnemonic = "sxtb";
156
933
        else if (!Is64Bit)
157
99
          AsmMnemonic = "uxtb";
158
1.37k
        break;
159
1.40k
      case 15:
160
1.40k
        if (IsSigned)
161
859
          AsmMnemonic = "sxth";
162
546
        else if (!Is64Bit)
163
75
          AsmMnemonic = "uxth";
164
1.40k
        break;
165
604
      case 31:
166
        // *xtw is only valid for signed 64-bit operations.
167
604
        if (Is64Bit && IsSigned)
168
145
          AsmMnemonic = "sxtw";
169
604
        break;
170
4.00k
      }
171
172
4.00k
      if (AsmMnemonic) {
173
1.62k
        SStream_concat(O, "%s", AsmMnemonic);
174
1.62k
        SStream_concat0(O, " ");
175
176
1.62k
        printRegName(O, MCOperand_getReg(Op0));
177
1.62k
        SStream_concat0(O, ", ");
178
1.62k
        printRegName(O, getWRegFromXReg(
179
1.62k
              MCOperand_getReg(Op1)));
180
1.62k
        if (detail_is_set(MI) && useAliasDetails) {
181
1.62k
          AArch64_set_detail_op_reg(
182
1.62k
            MI, 0, MCOperand_getReg(Op0));
183
1.62k
          AArch64_set_detail_op_reg(
184
1.62k
            MI, 1,
185
1.62k
            getWRegFromXReg(
186
1.62k
              MCOperand_getReg(Op1)));
187
1.62k
          if (strings_match(AsmMnemonic, "uxtb"))
188
99
            AArch64_get_detail_op(MI, -1)
189
99
              ->ext =
190
99
              AARCH64_EXT_UXTB;
191
1.52k
          else if (strings_match(AsmMnemonic,
192
1.52k
                     "sxtb"))
193
442
            AArch64_get_detail_op(MI, -1)
194
442
              ->ext =
195
442
              AARCH64_EXT_SXTB;
196
1.07k
          else if (strings_match(AsmMnemonic,
197
1.07k
                     "uxth"))
198
75
            AArch64_get_detail_op(MI, -1)
199
75
              ->ext =
200
75
              AARCH64_EXT_UXTH;
201
1.00k
          else if (strings_match(AsmMnemonic,
202
1.00k
                     "sxth"))
203
859
            AArch64_get_detail_op(MI, -1)
204
859
              ->ext =
205
859
              AARCH64_EXT_SXTH;
206
145
          else if (strings_match(AsmMnemonic,
207
145
                     "sxtw"))
208
145
            AArch64_get_detail_op(MI, -1)
209
145
              ->ext =
210
145
              AARCH64_EXT_SXTW;
211
0
          else
212
0
            AArch64_get_detail_op(MI, -1)
213
0
              ->ext =
214
0
              AARCH64_EXT_INVALID;
215
1.62k
        }
216
1.62k
        isAlias = true;
217
1.62k
        MCInst_setIsAlias(MI, isAlias);
218
1.62k
        if (useAliasDetails)
219
1.62k
          return;
220
0
        else
221
0
          goto add_real_detail;
222
1.62k
      }
223
4.00k
    }
224
225
    // All immediate shifts are aliases, implemented using the Bitfield
226
    // instruction. In all cases the immediate shift amount shift must be in
227
    // the range 0 to (reg.size -1).
228
4.01k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
229
4.01k
      const char *AsmMnemonic = NULL;
230
4.01k
      int shift = 0;
231
4.01k
      int64_t immr = MCOperand_getImm(Op2);
232
4.01k
      int64_t imms = MCOperand_getImm(Op3);
233
4.01k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F &&
234
147
          ((imms + 1) == immr)) {
235
95
        AsmMnemonic = "lsl";
236
95
        shift = 31 - imms;
237
3.91k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
238
2.75k
           ((imms + 1 == immr))) {
239
391
        AsmMnemonic = "lsl";
240
391
        shift = 63 - imms;
241
3.52k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
242
69
        AsmMnemonic = "lsr";
243
69
        shift = immr;
244
3.45k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
245
35
        AsmMnemonic = "lsr";
246
35
        shift = immr;
247
3.42k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
248
68
        AsmMnemonic = "asr";
249
68
        shift = immr;
250
3.35k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
251
80
        AsmMnemonic = "asr";
252
80
        shift = immr;
253
80
      }
254
4.01k
      if (AsmMnemonic) {
255
738
        SStream_concat(O, "%s", AsmMnemonic);
256
738
        SStream_concat0(O, " ");
257
258
738
        printRegName(O, MCOperand_getReg(Op0));
259
738
        SStream_concat0(O, ", ");
260
738
        printRegName(O, MCOperand_getReg(Op1));
261
738
        SStream_concat(O, "%s%s#%d", ", ",
262
738
                 markup("<imm:"), shift);
263
738
        SStream_concat0(O, markup(">"));
264
738
        if (detail_is_set(MI) && useAliasDetails) {
265
738
          AArch64_set_detail_op_reg(
266
738
            MI, 0, MCOperand_getReg(Op0));
267
738
          AArch64_set_detail_op_reg(
268
738
            MI, 1, MCOperand_getReg(Op1));
269
738
          if (strings_match(AsmMnemonic, "lsl"))
270
486
            AArch64_get_detail_op(MI, -1)
271
486
              ->shift.type =
272
486
              AARCH64_SFT_LSL;
273
252
          else if (strings_match(AsmMnemonic,
274
252
                     "lsr"))
275
104
            AArch64_get_detail_op(MI, -1)
276
104
              ->shift.type =
277
104
              AARCH64_SFT_LSR;
278
148
          else if (strings_match(AsmMnemonic,
279
148
                     "asr"))
280
148
            AArch64_get_detail_op(MI, -1)
281
148
              ->shift.type =
282
148
              AARCH64_SFT_ASR;
283
0
          else
284
0
            AArch64_get_detail_op(MI, -1)
285
0
              ->shift.type =
286
0
              AARCH64_SFT_INVALID;
287
738
          AArch64_get_detail_op(MI, -1)
288
738
            ->shift.value = shift;
289
738
        }
290
738
        isAlias = true;
291
738
        MCInst_setIsAlias(MI, isAlias);
292
738
        if (useAliasDetails)
293
738
          return;
294
0
        else
295
0
          goto add_real_detail;
296
738
      }
297
4.01k
    }
298
299
    // SBFIZ/UBFIZ aliases
300
3.27k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
301
850
      SStream_concat(O, "%s", (IsSigned ? "sbfiz" : "ubfiz"));
302
850
      SStream_concat0(O, " ");
303
304
850
      printRegName(O, MCOperand_getReg(Op0));
305
850
      SStream_concat0(O, ", ");
306
850
      printRegName(O, MCOperand_getReg(Op1));
307
850
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
308
850
      printUInt32Bang(O, (Is64Bit ? 64 : 32) -
309
850
               MCOperand_getImm(Op2));
310
850
      SStream_concat(O, "%s%s%s", markup(">"), ", ",
311
850
               markup("<imm:"));
312
850
      printInt64Bang(O, MCOperand_getImm(Op3) + 1);
313
850
      SStream_concat0(O, markup(">"));
314
850
      if (detail_is_set(MI) && useAliasDetails) {
315
850
        AArch64_set_detail_op_reg(
316
850
          MI, 0, MCOperand_getReg(Op0));
317
850
        AArch64_set_detail_op_reg(
318
850
          MI, 1, MCOperand_getReg(Op1));
319
850
        AArch64_set_detail_op_imm(
320
850
          MI, 2, AARCH64_OP_IMM,
321
850
          (Is64Bit ? 64 : 32) -
322
850
            MCOperand_getImm(Op2));
323
850
        AArch64_set_detail_op_imm(
324
850
          MI, 3, AARCH64_OP_IMM,
325
850
          MCOperand_getImm(Op3) + 1);
326
850
      }
327
850
      isAlias = true;
328
850
      MCInst_setIsAlias(MI, isAlias);
329
850
      if (useAliasDetails)
330
850
        return;
331
0
      else
332
0
        goto add_real_detail;
333
850
    }
334
335
    // Otherwise SBFX/UBFX is the preferred form
336
2.42k
    SStream_concat(O, "%s", (IsSigned ? "sbfx" : "ubfx"));
337
2.42k
    SStream_concat0(O, " ");
338
339
2.42k
    printRegName(O, MCOperand_getReg(Op0));
340
2.42k
    SStream_concat0(O, ", ");
341
2.42k
    printRegName(O, MCOperand_getReg(Op1));
342
2.42k
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
343
2.42k
    printInt64Bang(O, MCOperand_getImm(Op2));
344
2.42k
    SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
345
2.42k
    printInt64Bang(O, MCOperand_getImm(Op3) -
346
2.42k
            MCOperand_getImm(Op2) + 1);
347
2.42k
    SStream_concat0(O, markup(">"));
348
2.42k
    if (detail_is_set(MI) && useAliasDetails) {
349
2.42k
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
350
2.42k
      AArch64_set_detail_op_reg(MI, 1, MCOperand_getReg(Op1));
351
2.42k
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
352
2.42k
              MCOperand_getImm(Op2));
353
2.42k
      AArch64_set_detail_op_imm(
354
2.42k
        MI, 3, AARCH64_OP_IMM,
355
2.42k
        MCOperand_getImm(Op3) - MCOperand_getImm(Op2) +
356
2.42k
          1);
357
2.42k
    }
358
2.42k
    isAlias = true;
359
2.42k
    MCInst_setIsAlias(MI, isAlias);
360
2.42k
    if (useAliasDetails)
361
2.42k
      return;
362
0
    else
363
0
      goto add_real_detail;
364
2.42k
  }
365
366
349k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
367
2.08k
    isAlias = true;
368
2.08k
    MCInst_setIsAlias(MI, isAlias);
369
2.08k
    MCOperand *Op0 = MCInst_getOperand(MI, (0)); // Op1 == Op0
370
2.08k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
371
2.08k
    int ImmR = MCOperand_getImm(MCInst_getOperand(MI, (3)));
372
2.08k
    int ImmS = MCOperand_getImm(MCInst_getOperand(MI, (4)));
373
374
2.08k
    if ((MCOperand_getReg(Op2) == AArch64_WZR ||
375
1.93k
         MCOperand_getReg(Op2) == AArch64_XZR) &&
376
1.18k
        (ImmR == 0 || ImmS < ImmR) &&
377
729
        (AArch64_getFeatureBits(MI->csh->mode,
378
729
              AArch64_FeatureAll) ||
379
0
         AArch64_getFeatureBits(MI->csh->mode,
380
729
              AArch64_HasV8_2aOps))) {
381
      // BFC takes precedence over its entire range, sligtly differently
382
      // to BFI.
383
729
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
384
729
      int LSB = (BitWidth - ImmR) % BitWidth;
385
729
      int Width = ImmS + 1;
386
387
729
      SStream_concat0(O, "bfc ");
388
729
      printRegName(O, MCOperand_getReg(Op0));
389
729
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
390
729
               LSB);
391
729
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
392
729
               markup("<imm:"), Width);
393
729
      SStream_concat0(O, markup(">"));
394
729
      if (detail_is_set(MI) && useAliasDetails) {
395
729
        AArch64_set_detail_op_reg(
396
729
          MI, 0, MCOperand_getReg(Op0));
397
729
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
398
729
                LSB);
399
729
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
400
729
                Width);
401
729
      }
402
403
729
      if (useAliasDetails)
404
729
        return;
405
0
      else
406
0
        goto add_real_detail;
407
1.35k
    } else if (ImmS < ImmR) {
408
      // BFI alias
409
407
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
410
407
      int LSB = (BitWidth - ImmR) % BitWidth;
411
407
      int Width = ImmS + 1;
412
413
407
      SStream_concat0(O, "bfi ");
414
407
      printRegName(O, MCOperand_getReg(Op0));
415
407
      SStream_concat0(O, ", ");
416
407
      printRegName(O, MCOperand_getReg(Op2));
417
407
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
418
407
               LSB);
419
407
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
420
407
               markup("<imm:"), Width);
421
407
      SStream_concat0(O, markup(">"));
422
407
      if (detail_is_set(MI) && useAliasDetails) {
423
407
        AArch64_set_detail_op_reg(
424
407
          MI, 0, MCOperand_getReg(Op0));
425
407
        AArch64_set_detail_op_reg(
426
407
          MI, 2, MCOperand_getReg(Op2));
427
407
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
428
407
                LSB);
429
407
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
430
407
                Width);
431
407
      }
432
407
      if (useAliasDetails)
433
407
        return;
434
0
      else
435
0
        goto add_real_detail;
436
407
    }
437
438
952
    int LSB = ImmR;
439
952
    int Width = ImmS - ImmR + 1;
440
    // Otherwise BFXIL the preferred form
441
952
    SStream_concat0(O, "bfxil ");
442
952
    printRegName(O, MCOperand_getReg(Op0));
443
952
    SStream_concat0(O, ", ");
444
952
    printRegName(O, MCOperand_getReg(Op2));
445
952
    SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"), LSB);
446
952
    SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
447
952
             markup("<imm:"), Width);
448
952
    SStream_concat0(O, markup(">"));
449
952
    if (detail_is_set(MI) && useAliasDetails) {
450
952
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
451
952
      AArch64_set_detail_op_reg(MI, 2, MCOperand_getReg(Op2));
452
952
      AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM, LSB);
453
952
      AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM, Width);
454
952
    }
455
952
    if (useAliasDetails)
456
952
      return;
457
952
  }
458
459
  // Symbolic operands for MOVZ, MOVN and MOVK already imply a shift
460
  // (e.g. :gottprel_g1: is always going to be "lsl #16") so it should not be
461
  // printed.
462
347k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi ||
463
345k
       Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
464
2.32k
      MCOperand_isExpr(MCInst_getOperand(MI, (1)))) {
465
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 1));
466
0
    if (detail_is_set(MI) && useAliasDetails) {
467
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
468
0
              MCInst_getOpVal(MI, 1));
469
0
    }
470
0
  }
471
472
347k
  if ((Opcode == AArch64_MOVKXi || Opcode == AArch64_MOVKWi) &&
473
1.77k
      MCOperand_isExpr(MCInst_getOperand(MI, (2)))) {
474
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 2));
475
0
    if (detail_is_set(MI) && useAliasDetails) {
476
0
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
477
0
              MCInst_getOpVal(MI, 2));
478
0
    }
479
0
  }
480
481
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but
482
  // their domains overlap so they need to be prioritized. The chain is "MOVZ
483
  // lsl #0 > MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest
484
  // instruction that can represent the move is the MOV alias, and the rest
485
  // get printed normally.
486
347k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
487
1.64k
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
488
1.64k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
489
1.64k
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
490
1.64k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
491
1.64k
    uint64_t Value =
492
1.64k
      (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
493
1.64k
      << Shift;
494
495
1.64k
    if (AArch64_AM_isMOVZMovAlias(
496
1.64k
          Value, Shift, Opcode == AArch64_MOVZXi ? 64 : 32)) {
497
1.23k
      isAlias = true;
498
1.23k
      MCInst_setIsAlias(MI, isAlias);
499
1.23k
      SStream_concat0(O, "mov ");
500
1.23k
      printRegName(O, MCOperand_getReg(
501
1.23k
            MCInst_getOperand(MI, (0))));
502
1.23k
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
503
1.23k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
504
1.23k
      SStream_concat0(O, markup(">"));
505
1.23k
      if (detail_is_set(MI) && useAliasDetails) {
506
1.23k
        AArch64_set_detail_op_reg(
507
1.23k
          MI, 0, MCInst_getOpVal(MI, 0));
508
1.23k
        AArch64_set_detail_op_imm(
509
1.23k
          MI, 1, AARCH64_OP_IMM,
510
1.23k
          SignExtend64(Value, RegWidth));
511
1.23k
      }
512
1.23k
      if (useAliasDetails)
513
1.23k
        return;
514
1.23k
    }
515
1.64k
  }
516
517
346k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
518
684
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
519
684
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
520
684
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
521
684
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
522
684
    uint64_t Value =
523
684
      ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
524
684
        << Shift);
525
684
    if (RegWidth == 32)
526
272
      Value = Value & 0xffffffff;
527
528
684
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
529
599
      isAlias = true;
530
599
      MCInst_setIsAlias(MI, isAlias);
531
599
      SStream_concat0(O, "mov ");
532
599
      printRegName(O, MCOperand_getReg(
533
599
            MCInst_getOperand(MI, (0))));
534
599
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
535
599
      printInt64Bang(O, SignExtend64(Value, RegWidth));
536
599
      SStream_concat0(O, markup(">"));
537
599
      if (detail_is_set(MI) && useAliasDetails) {
538
599
        AArch64_set_detail_op_reg(
539
599
          MI, 0, MCInst_getOpVal(MI, 0));
540
599
        AArch64_set_detail_op_imm(
541
599
          MI, 1, AARCH64_OP_IMM,
542
599
          SignExtend64(Value, RegWidth));
543
599
      }
544
599
      if (useAliasDetails)
545
599
        return;
546
599
    }
547
684
  }
548
549
345k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
550
2.90k
      (MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_XZR ||
551
1.21k
       MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_WZR) &&
552
2.00k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
553
2.00k
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
554
2.00k
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
555
2.00k
      MCOperand_getImm(MCInst_getOperand(MI, (2))), RegWidth);
556
2.00k
    if (!AArch64_AM_isAnyMOVWMovAlias(Value, RegWidth)) {
557
1.19k
      isAlias = true;
558
1.19k
      MCInst_setIsAlias(MI, isAlias);
559
1.19k
      SStream_concat0(O, "mov ");
560
1.19k
      printRegName(O, MCOperand_getReg(
561
1.19k
            MCInst_getOperand(MI, (0))));
562
1.19k
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
563
1.19k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
564
1.19k
      SStream_concat0(O, markup(">"));
565
1.19k
      if (detail_is_set(MI) && useAliasDetails) {
566
1.19k
        AArch64_set_detail_op_reg(
567
1.19k
          MI, 0, MCInst_getOpVal(MI, 0));
568
1.19k
        AArch64_set_detail_op_imm(
569
1.19k
          MI, 2, AARCH64_OP_IMM,
570
1.19k
          SignExtend64(Value, RegWidth));
571
1.19k
      }
572
1.19k
      if (useAliasDetails)
573
1.19k
        return;
574
1.19k
    }
575
2.00k
  }
576
577
344k
  if (Opcode == AArch64_SPACE) {
578
0
    isAlias = true;
579
0
    MCInst_setIsAlias(MI, isAlias);
580
0
    SStream_concat1(O, ' ');
581
0
    SStream_concat(O, "%s", " SPACE ");
582
0
    printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (1))));
583
0
    if (detail_is_set(MI) && useAliasDetails) {
584
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
585
0
              MCInst_getOpVal(MI, 1));
586
0
    }
587
0
    if (useAliasDetails)
588
0
      return;
589
0
  }
590
591
344k
  if (!isAlias)
592
344k
    isAlias |= printAliasInstr(MI, Address, O);
593
594
344k
add_real_detail:
595
344k
  MCInst_setIsAlias(MI, isAlias);
596
597
344k
  if (!isAlias || !useAliasDetails) {
598
306k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
599
306k
    if (isAlias)
600
0
      SStream_Close(O);
601
306k
    printInstruction(MI, Address, O);
602
306k
    if (isAlias)
603
0
      SStream_Open(O);
604
306k
  }
605
344k
}
606
607
bool printRangePrefetchAlias(MCInst *MI, SStream *O, const char *Annot)
608
190
{
609
190
  unsigned Opcode = MCInst_getOpcode(MI);
610
611
190
#ifndef NDEBUG
612
613
190
#endif
614
615
190
  unsigned PRFOp = MCOperand_getImm(MCInst_getOperand(MI, (0)));
616
190
  unsigned Mask = 0x18; // 0b11000
617
190
  if ((PRFOp & Mask) != Mask)
618
190
    return false; // Rt != '11xxx', it's a PRFM instruction.
619
620
0
  unsigned Rm = MCOperand_getReg(MCInst_getOperand(MI, (2)));
621
622
  // "Rm" must be a 64-bit GPR for RPRFM.
623
0
  if (MCRegisterInfo_getRegClass(MI->MRI, Rm))
624
0
    Rm = MCRegisterInfo_getMatchingSuperReg(
625
0
      MI->MRI, Rm, AArch64_sub_32,
626
0
      MCRegisterInfo_getRegClass(MI->MRI, Rm));
627
628
0
  unsigned SignExtend = MCOperand_getImm(
629
0
    MCInst_getOperand(MI, (3))); // encoded in "option<2>".
630
0
  unsigned Shift =
631
0
    MCOperand_getImm(MCInst_getOperand(MI, (4))); // encoded in "S".
632
633
0
  unsigned Option0 = (Opcode == AArch64_PRFMroX) ? 1 : 0;
634
635
  // encoded in "option<2>:option<0>:S:Rt<2:0>".
636
0
  unsigned RPRFOp = (SignExtend << 5) | (Option0 << 4) | (Shift << 3) |
637
0
        (PRFOp & 0x7);
638
639
0
  SStream_concat0(O, "rprfm ");
640
0
  const AArch64RPRFM_RPRFM *RPRFM =
641
0
    AArch64RPRFM_lookupRPRFMByEncoding(RPRFOp);
642
0
  if (RPRFM) {
643
0
    SStream_concat0(O, RPRFM->Name);
644
0
  } else {
645
0
    printUInt32Bang(O, RPRFOp);
646
0
    SStream_concat(O, ", ");
647
0
  }
648
0
  SStream_concat0(O, getRegisterName(Rm, AArch64_NoRegAltName));
649
0
  SStream_concat0(O, ", [");
650
0
  printOperand(MI, 1, O); // "Rn".
651
0
  SStream_concat0(O, "]");
652
653
0
  return true;
654
190
}
655
656
bool printSysAlias(MCInst *MI, SStream *O)
657
5.81k
{
658
5.81k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
659
5.81k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
660
5.81k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
661
5.81k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
662
663
5.81k
  unsigned Op1Val = MCOperand_getImm(Op1);
664
5.81k
  unsigned CnVal = MCOperand_getImm(Cn);
665
5.81k
  unsigned CmVal = MCOperand_getImm(Cm);
666
5.81k
  unsigned Op2Val = MCOperand_getImm(Op2);
667
668
5.81k
  uint16_t Encoding = Op2Val;
669
5.81k
  Encoding |= CmVal << 3;
670
5.81k
  Encoding |= CnVal << 7;
671
5.81k
  Encoding |= Op1Val << 11;
672
673
5.81k
  bool NeedsReg;
674
5.81k
  const char *Ins;
675
5.81k
  const char *Name;
676
677
5.81k
  if (CnVal == 7) {
678
2.98k
    switch (CmVal) {
679
189
    default:
680
189
      return false;
681
    // Maybe IC, maybe Prediction Restriction
682
709
    case 1:
683
709
      switch (Op1Val) {
684
67
      default:
685
67
        return false;
686
605
      case 0:
687
605
        goto Search_IC;
688
37
      case 3:
689
37
        goto Search_PRCTX;
690
709
      }
691
    // Prediction Restriction aliases
692
155
    case 3: {
693
192
Search_PRCTX:
694
192
      if (Op1Val != 3 || CnVal != 7 || CmVal != 3)
695
71
        return false;
696
697
121
      unsigned int Requires =
698
121
        Op2Val == 6 ? AArch64_FeatureSPECRES2 :
699
121
                AArch64_FeaturePredRes;
700
121
      if (!(AArch64_getFeatureBits(MI->csh->mode,
701
121
                 AArch64_FeatureAll) ||
702
0
            AArch64_getFeatureBits(MI->csh->mode, Requires)))
703
0
        return false;
704
705
121
      NeedsReg = true;
706
121
      switch (Op2Val) {
707
35
      default:
708
35
        return false;
709
20
      case 4:
710
20
        Ins = "cfp ";
711
20
        break;
712
17
      case 5:
713
17
        Ins = "dvp ";
714
17
        break;
715
7
      case 6:
716
7
        Ins = "cosp ";
717
7
        break;
718
42
      case 7:
719
42
        Ins = "cpp ";
720
42
        break;
721
121
      }
722
86
      Name = "RCTX";
723
86
    } break;
724
    // IC aliases
725
1.03k
    case 5: {
726
1.63k
Search_IC: {
727
1.63k
  const AArch64IC_IC *IC = AArch64IC_lookupICByEncoding(Encoding);
728
1.63k
  if (!IC ||
729
1.35k
      !AArch64_testFeatureList(MI->csh->mode, IC->FeaturesRequired))
730
284
    return false;
731
1.35k
  if (detail_is_set(MI)) {
732
1.35k
    aarch64_sysop sysop = { 0 };
733
1.35k
    sysop.reg = IC->SysReg;
734
1.35k
    sysop.sub_type = AARCH64_OP_IC;
735
1.35k
    AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
736
1.35k
    AArch64_get_detail_op(MI, 0)->sysop = sysop;
737
1.35k
    AArch64_inc_op_count(MI);
738
1.35k
  }
739
740
1.35k
  NeedsReg = IC->NeedsReg;
741
1.35k
  Ins = "ic ";
742
1.35k
  Name = IC->Name;
743
1.35k
}
744
1.35k
    } break;
745
    // DC aliases
746
474
    case 4:
747
514
    case 6:
748
556
    case 10:
749
593
    case 11:
750
627
    case 12:
751
653
    case 13:
752
762
    case 14: {
753
762
      const AArch64DC_DC *DC =
754
762
        AArch64DC_lookupDCByEncoding(Encoding);
755
762
      if (!DC || !AArch64_testFeatureList(
756
115
             MI->csh->mode, DC->FeaturesRequired))
757
647
        return false;
758
115
      if (detail_is_set(MI)) {
759
115
        aarch64_sysop sysop = { 0 };
760
115
        sysop.alias = DC->SysAlias;
761
115
        sysop.sub_type = AARCH64_OP_DC;
762
115
        AArch64_get_detail_op(MI, 0)->type =
763
115
          AARCH64_OP_SYSALIAS;
764
115
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
765
115
        AArch64_inc_op_count(MI);
766
115
      }
767
768
115
      NeedsReg = true;
769
115
      Ins = "dc ";
770
115
      Name = DC->Name;
771
115
    } break;
772
    // AT aliases
773
116
    case 8:
774
142
    case 9: {
775
142
      const AArch64AT_AT *AT =
776
142
        AArch64AT_lookupATByEncoding(Encoding);
777
142
      if (!AT || !AArch64_testFeatureList(
778
69
             MI->csh->mode, AT->FeaturesRequired))
779
73
        return false;
780
781
69
      if (detail_is_set(MI)) {
782
69
        aarch64_sysop sysop = { 0 };
783
69
        sysop.alias = AT->SysAlias;
784
69
        sysop.sub_type = AARCH64_OP_AT;
785
69
        AArch64_get_detail_op(MI, 0)->type =
786
69
          AARCH64_OP_SYSALIAS;
787
69
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
788
69
        AArch64_inc_op_count(MI);
789
69
      }
790
69
      NeedsReg = true;
791
69
      Ins = "at ";
792
69
      Name = AT->Name;
793
69
    } break;
794
2.98k
    }
795
2.98k
  } else if (CnVal == 8 || CnVal == 9) {
796
    // TLBI aliases
797
1.24k
    const AArch64TLBI_TLBI *TLBI =
798
1.24k
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
799
1.24k
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
800
256
                  TLBI->FeaturesRequired))
801
984
      return false;
802
803
256
    if (detail_is_set(MI)) {
804
256
      aarch64_sysop sysop = { 0 };
805
256
      sysop.reg = TLBI->SysReg;
806
256
      sysop.sub_type = AARCH64_OP_TLBI;
807
256
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
808
256
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
809
256
      AArch64_inc_op_count(MI);
810
256
    }
811
256
    NeedsReg = TLBI->NeedsReg;
812
256
    Ins = "tlbi ";
813
256
    Name = TLBI->Name;
814
256
  } else
815
1.59k
    return false;
816
817
3.75k
#define TMP_STR_LEN 32
818
1.87k
  char Str[TMP_STR_LEN] = { 0 };
819
1.87k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
820
1.87k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
821
1.87k
#undef TMP_STR_LEN
822
823
1.87k
  SStream_concat1(O, ' ');
824
1.87k
  SStream_concat0(O, Str);
825
1.87k
  if (NeedsReg) {
826
495
    SStream_concat0(O, ", ");
827
495
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (4))));
828
495
    AArch64_set_detail_op_reg(MI, 4, MCInst_getOpVal(MI, 4));
829
495
  }
830
831
1.87k
  return true;
832
5.81k
}
833
834
bool printSyspAlias(MCInst *MI, SStream *O)
835
2.99k
{
836
2.99k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
837
2.99k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
838
2.99k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
839
2.99k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
840
841
2.99k
  unsigned Op1Val = MCOperand_getImm(Op1);
842
2.99k
  unsigned CnVal = MCOperand_getImm(Cn);
843
2.99k
  unsigned CmVal = MCOperand_getImm(Cm);
844
2.99k
  unsigned Op2Val = MCOperand_getImm(Op2);
845
846
2.99k
  uint16_t Encoding = Op2Val;
847
2.99k
  Encoding |= CmVal << 3;
848
2.99k
  Encoding |= CnVal << 7;
849
2.99k
  Encoding |= Op1Val << 11;
850
851
2.99k
  const char *Ins;
852
2.99k
  const char *Name;
853
854
2.99k
  if (CnVal == 8 || CnVal == 9) {
855
    // TLBIP aliases
856
857
2.01k
    if (CnVal == 9) {
858
573
      if (!AArch64_getFeatureBits(MI->csh->mode,
859
573
                AArch64_FeatureAll) ||
860
573
          !AArch64_getFeatureBits(MI->csh->mode,
861
573
                AArch64_FeatureXS))
862
0
        return false;
863
573
      Encoding &= ~(1 << 7);
864
573
    }
865
866
2.01k
    const AArch64TLBI_TLBI *TLBI =
867
2.01k
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
868
2.01k
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
869
1.53k
                  TLBI->FeaturesRequired))
870
480
      return false;
871
872
1.53k
    if (detail_is_set(MI)) {
873
1.53k
      aarch64_sysop sysop = { 0 };
874
1.53k
      sysop.reg = TLBI->SysReg;
875
1.53k
      sysop.sub_type = AARCH64_OP_TLBI;
876
1.53k
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
877
1.53k
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
878
1.53k
      AArch64_inc_op_count(MI);
879
1.53k
    }
880
1.53k
    Ins = "tlbip ";
881
1.53k
    Name = TLBI->Name;
882
1.53k
  } else
883
978
    return false;
884
885
3.54k
#define TMP_STR_LEN 32
886
1.53k
  char Str[TMP_STR_LEN] = { 0 };
887
1.53k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
888
1.53k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
889
890
1.53k
  if (CnVal == 9) {
891
468
    append_to_str_lower(Str, TMP_STR_LEN, "nxs");
892
468
  }
893
1.53k
#undef TMP_STR_LEN
894
895
1.53k
  SStream_concat1(O, ' ');
896
1.53k
  SStream_concat0(O, Str);
897
1.53k
  SStream_concat0(O, ", ");
898
1.53k
  if (MCOperand_getReg(MCInst_getOperand(MI, (4))) == AArch64_XZR)
899
1.01k
    printSyspXzrPair(MI, 4, O);
900
527
  else
901
527
    CONCAT(printGPRSeqPairsClassOperand, 64)(MI, 4, O);
902
903
1.53k
  return true;
904
2.99k
}
905
906
#define DEFINE_printMatrix(EltSize) \
907
  void CONCAT(printMatrix, EltSize)(MCInst * MI, unsigned OpNum, \
908
            SStream *O) \
909
10.8k
  { \
910
10.8k
    AArch64_add_cs_detail_1( \
911
10.8k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
10.8k
      EltSize); \
913
10.8k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
10.8k
\
915
10.8k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
10.8k
    switch (EltSize) { \
917
1.55k
    case 0: \
918
1.55k
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.23k
    case 16: \
923
1.23k
      SStream_concat0(O, ".h"); \
924
1.23k
      break; \
925
4.68k
    case 32: \
926
4.68k
      SStream_concat0(O, ".s"); \
927
4.68k
      break; \
928
3.34k
    case 64: \
929
3.34k
      SStream_concat0(O, ".d"); \
930
3.34k
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
10.8k
    } \
937
10.8k
  }
printMatrix_64
Line
Count
Source
909
3.34k
  { \
910
3.34k
    AArch64_add_cs_detail_1( \
911
3.34k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
3.34k
      EltSize); \
913
3.34k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
3.34k
\
915
3.34k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
3.34k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
3.34k
    case 64: \
929
3.34k
      SStream_concat0(O, ".d"); \
930
3.34k
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
3.34k
    } \
937
3.34k
  }
printMatrix_32
Line
Count
Source
909
4.68k
  { \
910
4.68k
    AArch64_add_cs_detail_1( \
911
4.68k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
4.68k
      EltSize); \
913
4.68k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
4.68k
\
915
4.68k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
4.68k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
4.68k
    case 32: \
926
4.68k
      SStream_concat0(O, ".s"); \
927
4.68k
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
4.68k
    } \
937
4.68k
  }
printMatrix_16
Line
Count
Source
909
1.23k
  { \
910
1.23k
    AArch64_add_cs_detail_1( \
911
1.23k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
1.23k
      EltSize); \
913
1.23k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
1.23k
\
915
1.23k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
1.23k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.23k
    case 16: \
923
1.23k
      SStream_concat0(O, ".h"); \
924
1.23k
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
1.23k
    } \
937
1.23k
  }
printMatrix_0
Line
Count
Source
909
1.55k
  { \
910
1.55k
    AArch64_add_cs_detail_1( \
911
1.55k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
1.55k
      EltSize); \
913
1.55k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
1.55k
\
915
1.55k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
1.55k
    switch (EltSize) { \
917
1.55k
    case 0: \
918
1.55k
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
1.55k
    } \
937
1.55k
  }
938
DEFINE_printMatrix(64);
939
DEFINE_printMatrix(32);
940
DEFINE_printMatrix(16);
941
DEFINE_printMatrix(0);
942
943
#define DEFINE_printMatrixTileVector(IsVertical) \
944
  void CONCAT(printMatrixTileVector, \
945
        IsVertical)(MCInst * MI, unsigned OpNum, SStream *O) \
946
7.47k
  { \
947
7.47k
    AArch64_add_cs_detail_1( \
948
7.47k
      MI, \
949
7.47k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
7.47k
      OpNum, IsVertical); \
951
7.47k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
7.47k
\
953
7.47k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
7.47k
                  AArch64_NoRegAltName); \
955
7.47k
\
956
7.47k
    unsigned buf_len = strlen(RegName) + 1; \
957
7.47k
    char *Base = cs_mem_calloc(1, buf_len); \
958
7.47k
    memcpy(Base, RegName, buf_len); \
959
7.47k
    char *Dot = strchr(Base, '.'); \
960
7.47k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
7.47k
    *Dot = '\0'; /* Split string */ \
965
7.47k
    char *Suffix = Dot + 1; \
966
7.47k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
7.47k
    SStream_concat1(O, '.'); \
968
7.47k
    SStream_concat0(O, Suffix); \
969
7.47k
    cs_mem_free(Base); \
970
7.47k
  }
printMatrixTileVector_0
Line
Count
Source
946
4.16k
  { \
947
4.16k
    AArch64_add_cs_detail_1( \
948
4.16k
      MI, \
949
4.16k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
4.16k
      OpNum, IsVertical); \
951
4.16k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
4.16k
\
953
4.16k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
4.16k
                  AArch64_NoRegAltName); \
955
4.16k
\
956
4.16k
    unsigned buf_len = strlen(RegName) + 1; \
957
4.16k
    char *Base = cs_mem_calloc(1, buf_len); \
958
4.16k
    memcpy(Base, RegName, buf_len); \
959
4.16k
    char *Dot = strchr(Base, '.'); \
960
4.16k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
4.16k
    *Dot = '\0'; /* Split string */ \
965
4.16k
    char *Suffix = Dot + 1; \
966
4.16k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
4.16k
    SStream_concat1(O, '.'); \
968
4.16k
    SStream_concat0(O, Suffix); \
969
4.16k
    cs_mem_free(Base); \
970
4.16k
  }
printMatrixTileVector_1
Line
Count
Source
946
3.30k
  { \
947
3.30k
    AArch64_add_cs_detail_1( \
948
3.30k
      MI, \
949
3.30k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
3.30k
      OpNum, IsVertical); \
951
3.30k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
3.30k
\
953
3.30k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
3.30k
                  AArch64_NoRegAltName); \
955
3.30k
\
956
3.30k
    unsigned buf_len = strlen(RegName) + 1; \
957
3.30k
    char *Base = cs_mem_calloc(1, buf_len); \
958
3.30k
    memcpy(Base, RegName, buf_len); \
959
3.30k
    char *Dot = strchr(Base, '.'); \
960
3.30k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
3.30k
    *Dot = '\0'; /* Split string */ \
965
3.30k
    char *Suffix = Dot + 1; \
966
3.30k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
3.30k
    SStream_concat1(O, '.'); \
968
3.30k
    SStream_concat0(O, Suffix); \
969
3.30k
    cs_mem_free(Base); \
970
3.30k
  }
971
DEFINE_printMatrixTileVector(0);
972
DEFINE_printMatrixTileVector(1);
973
974
void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
975
2.16k
{
976
2.16k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTile, OpNum);
977
2.16k
  MCOperand *RegOp = MCInst_getOperand(MI, (OpNum));
978
979
2.16k
  printRegName(O, MCOperand_getReg(RegOp));
980
2.16k
}
981
982
void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
983
0
{
984
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVCROp, OpNum);
985
0
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
986
987
0
  unsigned svcrop = MCOperand_getImm(MO);
988
0
  const AArch64SVCR_SVCR *SVCR = AArch64SVCR_lookupSVCRByEncoding(svcrop);
989
990
0
  SStream_concat0(O, SVCR->Name);
991
0
}
992
993
void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
994
445k
{
995
445k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Operand, OpNo);
996
445k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
997
445k
  if (MCOperand_isReg(Op)) {
998
376k
    unsigned Reg = MCOperand_getReg(Op);
999
376k
    printRegName(O, Reg);
1000
376k
  } else if (MCOperand_isImm(Op)) {
1001
69.2k
    Op = MCInst_getOperand(MI, (OpNo));
1002
69.2k
    SStream_concat(O, "%s", markup("<imm:"));
1003
69.2k
    printInt64Bang(O, MCOperand_getImm(Op));
1004
69.2k
    SStream_concat0(O, markup(">"));
1005
69.2k
  } else {
1006
0
    printUInt64Bang(O, MCInst_getOpVal(MI, OpNo));
1007
0
  }
1008
445k
}
1009
1010
void printImm(MCInst *MI, unsigned OpNo, SStream *O)
1011
6.21k
{
1012
6.21k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Imm, OpNo);
1013
6.21k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1014
6.21k
  SStream_concat(O, "%s", markup("<imm:"));
1015
6.21k
  printInt64Bang(O, MCOperand_getImm(Op));
1016
6.21k
  SStream_concat0(O, markup(">"));
1017
6.21k
}
1018
1019
void printImmHex(MCInst *MI, unsigned OpNo, SStream *O)
1020
229
{
1021
229
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImmHex, OpNo);
1022
229
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1023
229
  SStream_concat(O, "%s", markup("<imm:"));
1024
229
  printInt64Bang(O, MCOperand_getImm(Op));
1025
229
  SStream_concat0(O, markup(">"));
1026
229
}
1027
1028
#define DEFINE_printSImm(Size) \
1029
  void CONCAT(printSImm, Size)(MCInst * MI, unsigned OpNo, SStream *O) \
1030
2.52k
  { \
1031
2.52k
    AArch64_add_cs_detail_1( \
1032
2.52k
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
2.52k
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
2.52k
    if (Size == 8) { \
1035
647
      SStream_concat(O, "%s", markup("<imm:")); \
1036
647
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
647
      SStream_concat0(O, markup(">")); \
1038
1.87k
    } else if (Size == 16) { \
1039
1.87k
      SStream_concat(O, "%s", markup("<imm:")); \
1040
1.87k
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
1.87k
      SStream_concat0(O, markup(">")); \
1042
1.87k
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
2.52k
  }
printSImm_16
Line
Count
Source
1030
1.87k
  { \
1031
1.87k
    AArch64_add_cs_detail_1( \
1032
1.87k
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
1.87k
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
1.87k
    if (Size == 8) { \
1035
0
      SStream_concat(O, "%s", markup("<imm:")); \
1036
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
0
      SStream_concat0(O, markup(">")); \
1038
1.87k
    } else if (Size == 16) { \
1039
1.87k
      SStream_concat(O, "%s", markup("<imm:")); \
1040
1.87k
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
1.87k
      SStream_concat0(O, markup(">")); \
1042
1.87k
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
1.87k
  }
printSImm_8
Line
Count
Source
1030
647
  { \
1031
647
    AArch64_add_cs_detail_1( \
1032
647
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
647
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
647
    if (Size == 8) { \
1035
647
      SStream_concat(O, "%s", markup("<imm:")); \
1036
647
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
647
      SStream_concat0(O, markup(">")); \
1038
647
    } else if (Size == 16) { \
1039
0
      SStream_concat(O, "%s", markup("<imm:")); \
1040
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
0
      SStream_concat0(O, markup(">")); \
1042
0
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
647
  }
1048
DEFINE_printSImm(16);
1049
DEFINE_printSImm(8);
1050
1051
void printPostIncOperand(MCInst *MI, unsigned OpNo, unsigned Imm, SStream *O)
1052
14.4k
{
1053
14.4k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1054
14.4k
  if (MCOperand_isReg(Op)) {
1055
14.4k
    unsigned Reg = MCOperand_getReg(Op);
1056
14.4k
    if (Reg == AArch64_XZR) {
1057
0
      SStream_concat(O, "%s", markup("<imm:"));
1058
0
      printUInt64Bang(O, Imm);
1059
0
      SStream_concat0(O, markup(">"));
1060
0
    } else
1061
14.4k
      printRegName(O, Reg);
1062
14.4k
  } else
1063
0
    CS_ASSERT_RET(0 &&
1064
14.4k
            "unknown operand kind in printPostIncOperand64");
1065
14.4k
}
1066
1067
void printVRegOperand(MCInst *MI, unsigned OpNo, SStream *O)
1068
87.5k
{
1069
87.5k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_VRegOperand, OpNo);
1070
87.5k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1071
1072
87.5k
  unsigned Reg = MCOperand_getReg(Op);
1073
87.5k
  printRegNameAlt(O, Reg, AArch64_vreg);
1074
87.5k
}
1075
1076
void printSysCROperand(MCInst *MI, unsigned OpNo, SStream *O)
1077
11.5k
{
1078
11.5k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SysCROperand, OpNo);
1079
11.5k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1080
1081
11.5k
  SStream_concat(O, "%s", "c");
1082
11.5k
  printUInt32(O, MCOperand_getImm(Op));
1083
11.5k
  SStream_concat1(O, '\0');
1084
11.5k
}
1085
1086
void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1087
3.74k
{
1088
3.74k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AddSubImm, OpNum);
1089
3.74k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1090
3.74k
  if (MCOperand_isImm(MO)) {
1091
3.74k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1092
1093
3.74k
    unsigned Shift = AArch64_AM_getShiftValue(
1094
3.74k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))));
1095
3.74k
    SStream_concat(O, "%s", markup("<imm:"));
1096
3.74k
    printUInt32Bang(O, (Val));
1097
3.74k
    SStream_concat0(O, markup(">"));
1098
3.74k
    if (Shift != 0) {
1099
1.41k
      printShifter(MI, OpNum + 1, O);
1100
1.41k
    }
1101
3.74k
  } else {
1102
0
    printShifter(MI, OpNum + 1, O);
1103
0
  }
1104
3.74k
}
1105
1106
#define DEFINE_printLogicalImm(T) \
1107
  void CONCAT(printLogicalImm, T)(MCInst * MI, unsigned OpNum, \
1108
          SStream *O) \
1109
8.88k
  { \
1110
8.88k
    AArch64_add_cs_detail_1( \
1111
8.88k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
8.88k
      sizeof(T)); \
1113
8.88k
    uint64_t Val = \
1114
8.88k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
8.88k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
8.88k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
8.88k
             Val, 8 * sizeof(T)))); \
1118
8.88k
    SStream_concat0(O, markup(">")); \
1119
8.88k
  }
printLogicalImm_int64_t
Line
Count
Source
1109
3.43k
  { \
1110
3.43k
    AArch64_add_cs_detail_1( \
1111
3.43k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
3.43k
      sizeof(T)); \
1113
3.43k
    uint64_t Val = \
1114
3.43k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
3.43k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
3.43k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
3.43k
             Val, 8 * sizeof(T)))); \
1118
3.43k
    SStream_concat0(O, markup(">")); \
1119
3.43k
  }
printLogicalImm_int32_t
Line
Count
Source
1109
1.87k
  { \
1110
1.87k
    AArch64_add_cs_detail_1( \
1111
1.87k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.87k
      sizeof(T)); \
1113
1.87k
    uint64_t Val = \
1114
1.87k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.87k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.87k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.87k
             Val, 8 * sizeof(T)))); \
1118
1.87k
    SStream_concat0(O, markup(">")); \
1119
1.87k
  }
printLogicalImm_int8_t
Line
Count
Source
1109
2.33k
  { \
1110
2.33k
    AArch64_add_cs_detail_1( \
1111
2.33k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
2.33k
      sizeof(T)); \
1113
2.33k
    uint64_t Val = \
1114
2.33k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
2.33k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
2.33k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
2.33k
             Val, 8 * sizeof(T)))); \
1118
2.33k
    SStream_concat0(O, markup(">")); \
1119
2.33k
  }
printLogicalImm_int16_t
Line
Count
Source
1109
1.25k
  { \
1110
1.25k
    AArch64_add_cs_detail_1( \
1111
1.25k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.25k
      sizeof(T)); \
1113
1.25k
    uint64_t Val = \
1114
1.25k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.25k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.25k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.25k
             Val, 8 * sizeof(T)))); \
1118
1.25k
    SStream_concat0(O, markup(">")); \
1119
1.25k
  }
1120
DEFINE_printLogicalImm(int64_t);
1121
DEFINE_printLogicalImm(int32_t);
1122
DEFINE_printLogicalImm(int8_t);
1123
DEFINE_printLogicalImm(int16_t);
1124
1125
void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1126
12.8k
{
1127
12.8k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Shifter, OpNum);
1128
12.8k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1129
  // LSL #0 should not be printed.
1130
12.8k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1131
7.92k
      AArch64_AM_getShiftValue(Val) == 0)
1132
1.40k
    return;
1133
11.4k
  SStream_concat(
1134
11.4k
    O, "%s%s%s%s#%d", ", ",
1135
11.4k
    AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)),
1136
11.4k
    " ", markup("<imm:"), AArch64_AM_getShiftValue(Val));
1137
11.4k
  SStream_concat0(O, markup(">"));
1138
11.4k
}
1139
1140
void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1141
5.92k
{
1142
5.92k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ShiftedRegister, OpNum);
1143
5.92k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1144
5.92k
  printShifter(MI, OpNum + 1, O);
1145
5.92k
}
1146
1147
void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1148
3.52k
{
1149
3.52k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ExtendedRegister, OpNum);
1150
3.52k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1151
3.52k
  printArithExtend(MI, OpNum + 1, O);
1152
3.52k
}
1153
1154
void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1155
4.36k
{
1156
4.36k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ArithExtend, OpNum);
1157
4.36k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1158
4.36k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1159
4.36k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1160
1161
  // If the destination or first source register operand is [W]SP, print
1162
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1163
  // all.
1164
4.36k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1165
2.02k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1166
2.02k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, (1)));
1167
2.02k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1168
804
         ExtType == AArch64_AM_UXTX) ||
1169
1.93k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1170
729
         ExtType == AArch64_AM_UXTW)) {
1171
133
      if (ShiftVal != 0) {
1172
133
        SStream_concat(O, "%s%s", ", lsl ",
1173
133
                 markup("<imm:"));
1174
133
        printUInt32Bang(O, ShiftVal);
1175
133
        SStream_concat0(O, markup(">"));
1176
133
      }
1177
133
      return;
1178
133
    }
1179
2.02k
  }
1180
4.23k
  SStream_concat(O, "%s", ", ");
1181
4.23k
  SStream_concat0(O, AArch64_AM_getShiftExtendName(ExtType));
1182
4.23k
  if (ShiftVal != 0) {
1183
3.94k
    SStream_concat(O, "%s%s#%d", " ", markup("<imm:"), ShiftVal);
1184
3.94k
    SStream_concat0(O, markup(">"));
1185
3.94k
  }
1186
4.23k
}
1187
1188
static void printMemExtendImpl(bool SignExtend, bool DoShift, unsigned Width,
1189
             char SrcRegKind, SStream *O, bool getUseMarkup)
1190
17.6k
{
1191
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1192
17.6k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1193
17.6k
  if (IsLSL)
1194
8.28k
    SStream_concat0(O, "lsl");
1195
9.39k
  else {
1196
9.39k
    SStream_concat(O, "%c%s", (SignExtend ? 's' : 'u'), "xt");
1197
9.39k
    SStream_concat1(O, SrcRegKind);
1198
9.39k
  }
1199
1200
17.6k
  if (DoShift || IsLSL) {
1201
14.5k
    SStream_concat0(O, " ");
1202
14.5k
    if (getUseMarkup)
1203
0
      SStream_concat0(O, "<imm:");
1204
14.5k
    unsigned ShiftAmount = DoShift ? Log2_32(Width / 8) : 0;
1205
14.5k
    SStream_concat(O, "%s%d", "#", ShiftAmount);
1206
14.5k
    if (getUseMarkup)
1207
0
      SStream_concat0(O, ">");
1208
14.5k
  }
1209
17.6k
}
1210
1211
void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind,
1212
        unsigned Width)
1213
2.56k
{
1214
2.56k
  bool SignExtend = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1215
2.56k
  bool DoShift = MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1)));
1216
2.56k
  printMemExtendImpl(SignExtend, DoShift, Width, SrcRegKind, O,
1217
2.56k
         getUseMarkup());
1218
2.56k
}
1219
1220
#define DEFINE_printRegWithShiftExtend(SignExtend, ExtWidth, SrcRegKind, \
1221
               Suffix) \
1222
  void CONCAT(printRegWithShiftExtend, \
1223
        CONCAT(SignExtend, \
1224
         CONCAT(ExtWidth, CONCAT(SrcRegKind, Suffix))))( \
1225
    MCInst * MI, unsigned OpNum, SStream *O) \
1226
19.3k
  { \
1227
19.3k
    AArch64_add_cs_detail_4( \
1228
19.3k
      MI, \
1229
19.3k
      CONCAT(CONCAT(CONCAT(CONCAT(AArch64_OP_GROUP_RegWithShiftExtend, \
1230
19.3k
                SignExtend), \
1231
19.3k
               ExtWidth), \
1232
19.3k
              SrcRegKind), \
1233
19.3k
             Suffix), \
1234
19.3k
      OpNum, SignExtend, ExtWidth, CHAR(SrcRegKind), \
1235
19.3k
      CHAR(Suffix)); \
1236
19.3k
    printOperand(MI, OpNum, O); \
1237
19.3k
    if (CHAR(Suffix) == 's' || CHAR(Suffix) == 'd') { \
1238
11.3k
      SStream_concat1(O, '.'); \
1239
11.3k
      SStream_concat1(O, CHAR(Suffix)); \
1240
11.3k
      SStream_concat1(O, '\0'); \
1241
11.3k
    } else \
1242
19.3k
      CS_ASSERT_RET((CHAR(Suffix) == '0') && \
1243
19.3k
              "Unsupported suffix size"); \
1244
19.3k
    bool DoShift = ExtWidth != 8; \
1245
19.3k
    if (SignExtend || DoShift || CHAR(SrcRegKind) == 'w') { \
1246
15.1k
      SStream_concat0(O, ", "); \
1247
15.1k
      printMemExtendImpl(SignExtend, DoShift, ExtWidth, \
1248
15.1k
             CHAR(SrcRegKind), O, \
1249
15.1k
             getUseMarkup()); \
1250
15.1k
    } \
1251
19.3k
  }
1252
1.29k
DEFINE_printRegWithShiftExtend(false, 8, x, d);
1253
420
DEFINE_printRegWithShiftExtend(true, 8, w, d);
1254
1.23k
DEFINE_printRegWithShiftExtend(false, 8, w, d);
1255
2.86k
DEFINE_printRegWithShiftExtend(false, 8, x, 0);
1256
342
DEFINE_printRegWithShiftExtend(true, 8, w, s);
1257
218
DEFINE_printRegWithShiftExtend(false, 8, w, s);
1258
1.17k
DEFINE_printRegWithShiftExtend(false, 64, x, d);
1259
325
DEFINE_printRegWithShiftExtend(true, 64, w, d);
1260
452
DEFINE_printRegWithShiftExtend(false, 64, w, d);
1261
1.66k
DEFINE_printRegWithShiftExtend(false, 64, x, 0);
1262
117
DEFINE_printRegWithShiftExtend(true, 64, w, s);
1263
81
DEFINE_printRegWithShiftExtend(false, 64, w, s);
1264
217
DEFINE_printRegWithShiftExtend(false, 16, x, d);
1265
1.19k
DEFINE_printRegWithShiftExtend(true, 16, w, d);
1266
778
DEFINE_printRegWithShiftExtend(false, 16, w, d);
1267
1.89k
DEFINE_printRegWithShiftExtend(false, 16, x, 0);
1268
317
DEFINE_printRegWithShiftExtend(true, 16, w, s);
1269
200
DEFINE_printRegWithShiftExtend(false, 16, w, s);
1270
886
DEFINE_printRegWithShiftExtend(false, 32, x, d);
1271
156
DEFINE_printRegWithShiftExtend(true, 32, w, d);
1272
1.08k
DEFINE_printRegWithShiftExtend(false, 32, w, d);
1273
1.15k
DEFINE_printRegWithShiftExtend(false, 32, x, 0);
1274
485
DEFINE_printRegWithShiftExtend(true, 32, w, s);
1275
223
DEFINE_printRegWithShiftExtend(false, 32, w, s);
1276
40
DEFINE_printRegWithShiftExtend(false, 8, x, s);
1277
36
DEFINE_printRegWithShiftExtend(false, 16, x, s);
1278
86
DEFINE_printRegWithShiftExtend(false, 32, x, s);
1279
19
DEFINE_printRegWithShiftExtend(false, 64, x, s);
1280
365
DEFINE_printRegWithShiftExtend(false, 128, x, 0);
1281
1282
#define DEFINE_printPredicateAsCounter(EltSize) \
1283
  void CONCAT(printPredicateAsCounter, \
1284
        EltSize)(MCInst * MI, unsigned OpNum, SStream *O) \
1285
13.0k
  { \
1286
13.0k
    AArch64_add_cs_detail_1( \
1287
13.0k
      MI, \
1288
13.0k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
13.0k
      OpNum, EltSize); \
1290
13.0k
    unsigned Reg = \
1291
13.0k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
13.0k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
13.0k
      CS_ASSERT_RET( \
1294
13.0k
        0 && \
1295
13.0k
        "Unsupported predicate-as-counter register"); \
1296
13.0k
    SStream_concat(O, "%s", "pn"); \
1297
13.0k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
13.0k
    switch (EltSize) { \
1299
10.7k
    case 0: \
1300
10.7k
      break; \
1301
901
    case 8: \
1302
901
      SStream_concat0(O, ".b"); \
1303
901
      break; \
1304
469
    case 16: \
1305
469
      SStream_concat0(O, ".h"); \
1306
469
      break; \
1307
130
    case 32: \
1308
130
      SStream_concat0(O, ".s"); \
1309
130
      break; \
1310
873
    case 64: \
1311
873
      SStream_concat0(O, ".d"); \
1312
873
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
13.0k
    } \
1316
13.0k
  }
printPredicateAsCounter_8
Line
Count
Source
1285
901
  { \
1286
901
    AArch64_add_cs_detail_1( \
1287
901
      MI, \
1288
901
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
901
      OpNum, EltSize); \
1290
901
    unsigned Reg = \
1291
901
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
901
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
901
      CS_ASSERT_RET( \
1294
901
        0 && \
1295
901
        "Unsupported predicate-as-counter register"); \
1296
901
    SStream_concat(O, "%s", "pn"); \
1297
901
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
901
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
901
    case 8: \
1302
901
      SStream_concat0(O, ".b"); \
1303
901
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
901
    } \
1316
901
  }
printPredicateAsCounter_64
Line
Count
Source
1285
873
  { \
1286
873
    AArch64_add_cs_detail_1( \
1287
873
      MI, \
1288
873
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
873
      OpNum, EltSize); \
1290
873
    unsigned Reg = \
1291
873
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
873
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
873
      CS_ASSERT_RET( \
1294
873
        0 && \
1295
873
        "Unsupported predicate-as-counter register"); \
1296
873
    SStream_concat(O, "%s", "pn"); \
1297
873
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
873
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
873
    case 64: \
1311
873
      SStream_concat0(O, ".d"); \
1312
873
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
873
    } \
1316
873
  }
printPredicateAsCounter_16
Line
Count
Source
1285
469
  { \
1286
469
    AArch64_add_cs_detail_1( \
1287
469
      MI, \
1288
469
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
469
      OpNum, EltSize); \
1290
469
    unsigned Reg = \
1291
469
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
469
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
469
      CS_ASSERT_RET( \
1294
469
        0 && \
1295
469
        "Unsupported predicate-as-counter register"); \
1296
469
    SStream_concat(O, "%s", "pn"); \
1297
469
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
469
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
469
    case 16: \
1305
469
      SStream_concat0(O, ".h"); \
1306
469
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
469
    } \
1316
469
  }
printPredicateAsCounter_32
Line
Count
Source
1285
130
  { \
1286
130
    AArch64_add_cs_detail_1( \
1287
130
      MI, \
1288
130
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
130
      OpNum, EltSize); \
1290
130
    unsigned Reg = \
1291
130
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
130
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
130
      CS_ASSERT_RET( \
1294
130
        0 && \
1295
130
        "Unsupported predicate-as-counter register"); \
1296
130
    SStream_concat(O, "%s", "pn"); \
1297
130
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
130
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
130
    case 32: \
1308
130
      SStream_concat0(O, ".s"); \
1309
130
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
130
    } \
1316
130
  }
printPredicateAsCounter_0
Line
Count
Source
1285
10.7k
  { \
1286
10.7k
    AArch64_add_cs_detail_1( \
1287
10.7k
      MI, \
1288
10.7k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
10.7k
      OpNum, EltSize); \
1290
10.7k
    unsigned Reg = \
1291
10.7k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
10.7k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
10.7k
      CS_ASSERT_RET( \
1294
10.7k
        0 && \
1295
10.7k
        "Unsupported predicate-as-counter register"); \
1296
10.7k
    SStream_concat(O, "%s", "pn"); \
1297
10.7k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
10.7k
    switch (EltSize) { \
1299
10.7k
    case 0: \
1300
10.7k
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
10.7k
    } \
1316
10.7k
  }
1317
DEFINE_printPredicateAsCounter(8);
1318
DEFINE_printPredicateAsCounter(64);
1319
DEFINE_printPredicateAsCounter(16);
1320
DEFINE_printPredicateAsCounter(32);
1321
DEFINE_printPredicateAsCounter(0);
1322
1323
void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1324
2.13k
{
1325
2.13k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_CondCode, OpNum);
1326
2.13k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1327
2.13k
    MCInst_getOperand(MI, (OpNum)));
1328
2.13k
  SStream_concat0(O, AArch64CC_getCondCodeName(CC));
1329
2.13k
}
1330
1331
void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1332
527
{
1333
527
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_InverseCondCode, OpNum);
1334
527
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1335
527
    MCInst_getOperand(MI, (OpNum)));
1336
527
  SStream_concat0(O, AArch64CC_getCondCodeName(
1337
527
           AArch64CC_getInvertedCondCode(CC)));
1338
527
}
1339
1340
void printAMNoIndex(MCInst *MI, unsigned OpNum, SStream *O)
1341
0
{
1342
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AMNoIndex, OpNum);
1343
0
  SStream_concat0(O, "[");
1344
1345
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1346
0
  SStream_concat0(O, "]");
1347
0
}
1348
1349
#define DEFINE_printImmScale(Scale) \
1350
  void CONCAT(printImmScale, Scale)(MCInst * MI, unsigned OpNum, \
1351
            SStream *O) \
1352
21.7k
  { \
1353
21.7k
    AArch64_add_cs_detail_1( \
1354
21.7k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
21.7k
      Scale); \
1356
21.7k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
21.7k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
21.7k
            MCInst_getOperand(MI, (OpNum)))); \
1359
21.7k
    SStream_concat0(O, markup(">")); \
1360
21.7k
  }
printImmScale_8
Line
Count
Source
1352
5.94k
  { \
1353
5.94k
    AArch64_add_cs_detail_1( \
1354
5.94k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
5.94k
      Scale); \
1356
5.94k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
5.94k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
5.94k
            MCInst_getOperand(MI, (OpNum)))); \
1359
5.94k
    SStream_concat0(O, markup(">")); \
1360
5.94k
  }
printImmScale_2
Line
Count
Source
1352
1.06k
  { \
1353
1.06k
    AArch64_add_cs_detail_1( \
1354
1.06k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
1.06k
      Scale); \
1356
1.06k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
1.06k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
1.06k
            MCInst_getOperand(MI, (OpNum)))); \
1359
1.06k
    SStream_concat0(O, markup(">")); \
1360
1.06k
  }
printImmScale_4
Line
Count
Source
1352
9.82k
  { \
1353
9.82k
    AArch64_add_cs_detail_1( \
1354
9.82k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
9.82k
      Scale); \
1356
9.82k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
9.82k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
9.82k
            MCInst_getOperand(MI, (OpNum)))); \
1359
9.82k
    SStream_concat0(O, markup(">")); \
1360
9.82k
  }
printImmScale_16
Line
Count
Source
1352
4.76k
  { \
1353
4.76k
    AArch64_add_cs_detail_1( \
1354
4.76k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
4.76k
      Scale); \
1356
4.76k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
4.76k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
4.76k
            MCInst_getOperand(MI, (OpNum)))); \
1359
4.76k
    SStream_concat0(O, markup(">")); \
1360
4.76k
  }
printImmScale_32
Line
Count
Source
1352
72
  { \
1353
72
    AArch64_add_cs_detail_1( \
1354
72
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
72
      Scale); \
1356
72
    SStream_concat(O, "%s", markup("<imm:")); \
1357
72
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
72
            MCInst_getOperand(MI, (OpNum)))); \
1359
72
    SStream_concat0(O, markup(">")); \
1360
72
  }
printImmScale_3
Line
Count
Source
1352
109
  { \
1353
109
    AArch64_add_cs_detail_1( \
1354
109
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
109
      Scale); \
1356
109
    SStream_concat(O, "%s", markup("<imm:")); \
1357
109
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
109
            MCInst_getOperand(MI, (OpNum)))); \
1359
109
    SStream_concat0(O, markup(">")); \
1360
109
  }
1361
DEFINE_printImmScale(8);
1362
DEFINE_printImmScale(2);
1363
DEFINE_printImmScale(4);
1364
DEFINE_printImmScale(16);
1365
DEFINE_printImmScale(32);
1366
DEFINE_printImmScale(3);
1367
1368
#define DEFINE_printImmRangeScale(Scale, Offset) \
1369
  void CONCAT(printImmRangeScale, CONCAT(Scale, Offset))( \
1370
    MCInst * MI, unsigned OpNum, SStream *O) \
1371
6.13k
  { \
1372
6.13k
    AArch64_add_cs_detail_2( \
1373
6.13k
      MI, \
1374
6.13k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
6.13k
             Offset), \
1376
6.13k
      OpNum, Scale, Offset); \
1377
6.13k
    unsigned FirstImm = \
1378
6.13k
      Scale * \
1379
6.13k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
6.13k
    printUInt32(O, (FirstImm)); \
1381
6.13k
    SStream_concat(O, "%s", ":"); \
1382
6.13k
    printUInt32(O, (FirstImm + Offset)); \
1383
6.13k
    SStream_concat1(O, '\0'); \
1384
6.13k
  }
printImmRangeScale_2_1
Line
Count
Source
1371
3.11k
  { \
1372
3.11k
    AArch64_add_cs_detail_2( \
1373
3.11k
      MI, \
1374
3.11k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
3.11k
             Offset), \
1376
3.11k
      OpNum, Scale, Offset); \
1377
3.11k
    unsigned FirstImm = \
1378
3.11k
      Scale * \
1379
3.11k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
3.11k
    printUInt32(O, (FirstImm)); \
1381
3.11k
    SStream_concat(O, "%s", ":"); \
1382
3.11k
    printUInt32(O, (FirstImm + Offset)); \
1383
3.11k
    SStream_concat1(O, '\0'); \
1384
3.11k
  }
printImmRangeScale_4_3
Line
Count
Source
1371
3.02k
  { \
1372
3.02k
    AArch64_add_cs_detail_2( \
1373
3.02k
      MI, \
1374
3.02k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
3.02k
             Offset), \
1376
3.02k
      OpNum, Scale, Offset); \
1377
3.02k
    unsigned FirstImm = \
1378
3.02k
      Scale * \
1379
3.02k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
3.02k
    printUInt32(O, (FirstImm)); \
1381
3.02k
    SStream_concat(O, "%s", ":"); \
1382
3.02k
    printUInt32(O, (FirstImm + Offset)); \
1383
3.02k
    SStream_concat1(O, '\0'); \
1384
3.02k
  }
1385
DEFINE_printImmRangeScale(2, 1);
1386
DEFINE_printImmRangeScale(4, 3);
1387
1388
void printUImm12Offset(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1389
6.52k
{
1390
6.52k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1391
6.52k
  if (MCOperand_isImm(MO)) {
1392
6.52k
    SStream_concat(O, "%s", markup("<imm:"));
1393
6.52k
    printUInt32Bang(O, (MCOperand_getImm(MO) * Scale));
1394
6.52k
    SStream_concat0(O, markup(">"));
1395
6.52k
  } else {
1396
0
    printUInt64Bang(O, MCOperand_getImm(MO));
1397
0
  }
1398
6.52k
}
1399
1400
void printAMIndexedWB(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1401
0
{
1402
0
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum + 1));
1403
0
  SStream_concat0(O, "[");
1404
1405
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1406
0
  if (MCOperand_isImm(MO1)) {
1407
0
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1408
0
    printUInt32Bang(O, MCOperand_getImm(MO1) * Scale);
1409
0
    SStream_concat0(O, markup(">"));
1410
0
  } else {
1411
0
    printUInt64Bang(O, MCOperand_getImm(MO1));
1412
0
  }
1413
0
  SStream_concat0(O, "]");
1414
0
}
1415
1416
void printRPRFMOperand(MCInst *MI, unsigned OpNum, SStream *O)
1417
677
{
1418
677
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_RPRFMOperand, OpNum);
1419
677
  unsigned prfop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1420
677
  const AArch64PRFM_PRFM *PRFM =
1421
677
    AArch64RPRFM_lookupRPRFMByEncoding(prfop);
1422
677
  if (PRFM) {
1423
509
    SStream_concat0(O, PRFM->Name);
1424
509
    return;
1425
509
  }
1426
1427
168
  printUInt32Bang(O, (prfop));
1428
168
  SStream_concat1(O, '\0');
1429
168
}
1430
1431
#define DEFINE_printPrefetchOp(IsSVEPrefetch) \
1432
  void CONCAT(printPrefetchOp, \
1433
        IsSVEPrefetch)(MCInst * MI, unsigned OpNum, SStream *O) \
1434
5.78k
  { \
1435
5.78k
    AArch64_add_cs_detail_1(MI, \
1436
5.78k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
5.78k
                 IsSVEPrefetch), \
1438
5.78k
          OpNum, IsSVEPrefetch); \
1439
5.78k
    unsigned prfop = \
1440
5.78k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
5.78k
    if (IsSVEPrefetch) { \
1442
4.12k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
4.12k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
4.12k
      if (PRFM) { \
1445
3.23k
        SStream_concat0(O, PRFM->Name); \
1446
3.23k
        return; \
1447
3.23k
      } \
1448
4.12k
    } else { \
1449
1.65k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.65k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.65k
      if (PRFM && \
1452
1.65k
          AArch64_testFeatureList(MI->csh->mode, \
1453
1.01k
                PRFM->FeaturesRequired)) { \
1454
1.01k
        SStream_concat0(O, PRFM->Name); \
1455
1.01k
        return; \
1456
1.01k
      } \
1457
1.65k
    } \
1458
5.78k
\
1459
5.78k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
1.52k
    printUInt32Bang(O, (prfop)); \
1461
1.52k
    SStream_concat0(O, markup(">")); \
1462
1.52k
  }
printPrefetchOp_0
Line
Count
Source
1434
1.65k
  { \
1435
1.65k
    AArch64_add_cs_detail_1(MI, \
1436
1.65k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
1.65k
                 IsSVEPrefetch), \
1438
1.65k
          OpNum, IsSVEPrefetch); \
1439
1.65k
    unsigned prfop = \
1440
1.65k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
1.65k
    if (IsSVEPrefetch) { \
1442
0
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
0
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
0
      if (PRFM) { \
1445
0
        SStream_concat0(O, PRFM->Name); \
1446
0
        return; \
1447
0
      } \
1448
1.65k
    } else { \
1449
1.65k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.65k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.65k
      if (PRFM && \
1452
1.65k
          AArch64_testFeatureList(MI->csh->mode, \
1453
1.01k
                PRFM->FeaturesRequired)) { \
1454
1.01k
        SStream_concat0(O, PRFM->Name); \
1455
1.01k
        return; \
1456
1.01k
      } \
1457
1.65k
    } \
1458
1.65k
\
1459
1.65k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
633
    printUInt32Bang(O, (prfop)); \
1461
633
    SStream_concat0(O, markup(">")); \
1462
633
  }
printPrefetchOp_1
Line
Count
Source
1434
4.12k
  { \
1435
4.12k
    AArch64_add_cs_detail_1(MI, \
1436
4.12k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
4.12k
                 IsSVEPrefetch), \
1438
4.12k
          OpNum, IsSVEPrefetch); \
1439
4.12k
    unsigned prfop = \
1440
4.12k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
4.12k
    if (IsSVEPrefetch) { \
1442
4.12k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
4.12k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
4.12k
      if (PRFM) { \
1445
3.23k
        SStream_concat0(O, PRFM->Name); \
1446
3.23k
        return; \
1447
3.23k
      } \
1448
4.12k
    } else { \
1449
0
      const AArch64PRFM_PRFM *PRFM = \
1450
0
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
0
      if (PRFM && \
1452
0
          AArch64_testFeatureList(MI->csh->mode, \
1453
0
                PRFM->FeaturesRequired)) { \
1454
0
        SStream_concat0(O, PRFM->Name); \
1455
0
        return; \
1456
0
      } \
1457
0
    } \
1458
4.12k
\
1459
4.12k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
896
    printUInt32Bang(O, (prfop)); \
1461
896
    SStream_concat0(O, markup(">")); \
1462
896
  }
1463
DEFINE_printPrefetchOp(false);
1464
DEFINE_printPrefetchOp(true);
1465
1466
void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1467
516
{
1468
516
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_PSBHintOp, OpNum);
1469
516
  unsigned psbhintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1470
516
  const AArch64PSBHint_PSB *PSB =
1471
516
    AArch64PSBHint_lookupPSBByEncoding(psbhintop);
1472
516
  if (PSB)
1473
516
    SStream_concat0(O, PSB->Name);
1474
0
  else {
1475
0
    SStream_concat(O, "%s", markup("<imm:"));
1476
0
    SStream_concat1(O, '#');
1477
0
    printUInt32Bang(O, (psbhintop));
1478
0
    SStream_concat0(O, markup(">"));
1479
0
  }
1480
516
}
1481
1482
void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1483
512
{
1484
512
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BTIHintOp, OpNum);
1485
512
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ^
1486
512
           32;
1487
512
  const AArch64BTIHint_BTI *BTI =
1488
512
    AArch64BTIHint_lookupBTIByEncoding(btihintop);
1489
512
  if (BTI)
1490
512
    SStream_concat0(O, BTI->Name);
1491
0
  else {
1492
0
    SStream_concat(O, "%s", markup("<imm:"));
1493
0
    printUInt32Bang(O, (btihintop));
1494
0
    SStream_concat0(O, markup(">"));
1495
0
  }
1496
512
}
1497
1498
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1499
434
{
1500
434
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_FPImmOperand, OpNum);
1501
434
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1502
434
  float FPImm = MCOperand_isDFPImm(MO) ?
1503
0
            BitsToDouble(MCOperand_getImm(MO)) :
1504
434
            AArch64_AM_getFPImmFloat(MCOperand_getImm(MO));
1505
1506
  // 8 decimal places are enough to perfectly represent permitted floats.
1507
434
  SStream_concat(O, "%s", markup("<imm:"));
1508
434
  SStream_concat(O, "#%.8f", FPImm);
1509
434
  SStream_concat0(O, markup(">"));
1510
434
}
1511
1512
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride /* = 1 */)
1513
172k
{
1514
445k
  while (Stride--) {
1515
273k
    switch (Reg) {
1516
0
    default:
1517
0
      CS_ASSERT_RET_VAL(0 && "Vector register expected!", 0);
1518
8.48k
    case AArch64_Q0:
1519
8.48k
      Reg = AArch64_Q1;
1520
8.48k
      break;
1521
7.56k
    case AArch64_Q1:
1522
7.56k
      Reg = AArch64_Q2;
1523
7.56k
      break;
1524
2.45k
    case AArch64_Q2:
1525
2.45k
      Reg = AArch64_Q3;
1526
2.45k
      break;
1527
1.63k
    case AArch64_Q3:
1528
1.63k
      Reg = AArch64_Q4;
1529
1.63k
      break;
1530
1.50k
    case AArch64_Q4:
1531
1.50k
      Reg = AArch64_Q5;
1532
1.50k
      break;
1533
1.81k
    case AArch64_Q5:
1534
1.81k
      Reg = AArch64_Q6;
1535
1.81k
      break;
1536
1.34k
    case AArch64_Q6:
1537
1.34k
      Reg = AArch64_Q7;
1538
1.34k
      break;
1539
1.60k
    case AArch64_Q7:
1540
1.60k
      Reg = AArch64_Q8;
1541
1.60k
      break;
1542
1.28k
    case AArch64_Q8:
1543
1.28k
      Reg = AArch64_Q9;
1544
1.28k
      break;
1545
1.74k
    case AArch64_Q9:
1546
1.74k
      Reg = AArch64_Q10;
1547
1.74k
      break;
1548
4.57k
    case AArch64_Q10:
1549
4.57k
      Reg = AArch64_Q11;
1550
4.57k
      break;
1551
3.93k
    case AArch64_Q11:
1552
3.93k
      Reg = AArch64_Q12;
1553
3.93k
      break;
1554
4.58k
    case AArch64_Q12:
1555
4.58k
      Reg = AArch64_Q13;
1556
4.58k
      break;
1557
3.49k
    case AArch64_Q13:
1558
3.49k
      Reg = AArch64_Q14;
1559
3.49k
      break;
1560
2.34k
    case AArch64_Q14:
1561
2.34k
      Reg = AArch64_Q15;
1562
2.34k
      break;
1563
1.53k
    case AArch64_Q15:
1564
1.53k
      Reg = AArch64_Q16;
1565
1.53k
      break;
1566
2.13k
    case AArch64_Q16:
1567
2.13k
      Reg = AArch64_Q17;
1568
2.13k
      break;
1569
1.93k
    case AArch64_Q17:
1570
1.93k
      Reg = AArch64_Q18;
1571
1.93k
      break;
1572
2.84k
    case AArch64_Q18:
1573
2.84k
      Reg = AArch64_Q19;
1574
2.84k
      break;
1575
2.81k
    case AArch64_Q19:
1576
2.81k
      Reg = AArch64_Q20;
1577
2.81k
      break;
1578
4.74k
    case AArch64_Q20:
1579
4.74k
      Reg = AArch64_Q21;
1580
4.74k
      break;
1581
3.32k
    case AArch64_Q21:
1582
3.32k
      Reg = AArch64_Q22;
1583
3.32k
      break;
1584
4.18k
    case AArch64_Q22:
1585
4.18k
      Reg = AArch64_Q23;
1586
4.18k
      break;
1587
3.56k
    case AArch64_Q23:
1588
3.56k
      Reg = AArch64_Q24;
1589
3.56k
      break;
1590
3.21k
    case AArch64_Q24:
1591
3.21k
      Reg = AArch64_Q25;
1592
3.21k
      break;
1593
3.64k
    case AArch64_Q25:
1594
3.64k
      Reg = AArch64_Q26;
1595
3.64k
      break;
1596
2.30k
    case AArch64_Q26:
1597
2.30k
      Reg = AArch64_Q27;
1598
2.30k
      break;
1599
1.79k
    case AArch64_Q27:
1600
1.79k
      Reg = AArch64_Q28;
1601
1.79k
      break;
1602
1.69k
    case AArch64_Q28:
1603
1.69k
      Reg = AArch64_Q29;
1604
1.69k
      break;
1605
1.55k
    case AArch64_Q29:
1606
1.55k
      Reg = AArch64_Q30;
1607
1.55k
      break;
1608
730
    case AArch64_Q30:
1609
730
      Reg = AArch64_Q31;
1610
730
      break;
1611
    // Vector lists can wrap around.
1612
3.61k
    case AArch64_Q31:
1613
3.61k
      Reg = AArch64_Q0;
1614
3.61k
      break;
1615
15.4k
    case AArch64_Z0:
1616
15.4k
      Reg = AArch64_Z1;
1617
15.4k
      break;
1618
11.4k
    case AArch64_Z1:
1619
11.4k
      Reg = AArch64_Z2;
1620
11.4k
      break;
1621
12.3k
    case AArch64_Z2:
1622
12.3k
      Reg = AArch64_Z3;
1623
12.3k
      break;
1624
4.08k
    case AArch64_Z3:
1625
4.08k
      Reg = AArch64_Z4;
1626
4.08k
      break;
1627
11.4k
    case AArch64_Z4:
1628
11.4k
      Reg = AArch64_Z5;
1629
11.4k
      break;
1630
6.51k
    case AArch64_Z5:
1631
6.51k
      Reg = AArch64_Z6;
1632
6.51k
      break;
1633
6.14k
    case AArch64_Z6:
1634
6.14k
      Reg = AArch64_Z7;
1635
6.14k
      break;
1636
3.01k
    case AArch64_Z7:
1637
3.01k
      Reg = AArch64_Z8;
1638
3.01k
      break;
1639
7.16k
    case AArch64_Z8:
1640
7.16k
      Reg = AArch64_Z9;
1641
7.16k
      break;
1642
5.82k
    case AArch64_Z9:
1643
5.82k
      Reg = AArch64_Z10;
1644
5.82k
      break;
1645
5.93k
    case AArch64_Z10:
1646
5.93k
      Reg = AArch64_Z11;
1647
5.93k
      break;
1648
2.63k
    case AArch64_Z11:
1649
2.63k
      Reg = AArch64_Z12;
1650
2.63k
      break;
1651
3.67k
    case AArch64_Z12:
1652
3.67k
      Reg = AArch64_Z13;
1653
3.67k
      break;
1654
3.42k
    case AArch64_Z13:
1655
3.42k
      Reg = AArch64_Z14;
1656
3.42k
      break;
1657
4.94k
    case AArch64_Z14:
1658
4.94k
      Reg = AArch64_Z15;
1659
4.94k
      break;
1660
3.08k
    case AArch64_Z15:
1661
3.08k
      Reg = AArch64_Z16;
1662
3.08k
      break;
1663
3.59k
    case AArch64_Z16:
1664
3.59k
      Reg = AArch64_Z17;
1665
3.59k
      break;
1666
1.47k
    case AArch64_Z17:
1667
1.47k
      Reg = AArch64_Z18;
1668
1.47k
      break;
1669
1.75k
    case AArch64_Z18:
1670
1.75k
      Reg = AArch64_Z19;
1671
1.75k
      break;
1672
2.29k
    case AArch64_Z19:
1673
2.29k
      Reg = AArch64_Z20;
1674
2.29k
      break;
1675
7.92k
    case AArch64_Z20:
1676
7.92k
      Reg = AArch64_Z21;
1677
7.92k
      break;
1678
7.10k
    case AArch64_Z21:
1679
7.10k
      Reg = AArch64_Z22;
1680
7.10k
      break;
1681
7.10k
    case AArch64_Z22:
1682
7.10k
      Reg = AArch64_Z23;
1683
7.10k
      break;
1684
2.48k
    case AArch64_Z23:
1685
2.48k
      Reg = AArch64_Z24;
1686
2.48k
      break;
1687
4.71k
    case AArch64_Z24:
1688
4.71k
      Reg = AArch64_Z25;
1689
4.71k
      break;
1690
4.02k
    case AArch64_Z25:
1691
4.02k
      Reg = AArch64_Z26;
1692
4.02k
      break;
1693
4.60k
    case AArch64_Z26:
1694
4.60k
      Reg = AArch64_Z27;
1695
4.60k
      break;
1696
3.00k
    case AArch64_Z27:
1697
3.00k
      Reg = AArch64_Z28;
1698
3.00k
      break;
1699
3.78k
    case AArch64_Z28:
1700
3.78k
      Reg = AArch64_Z29;
1701
3.78k
      break;
1702
2.81k
    case AArch64_Z29:
1703
2.81k
      Reg = AArch64_Z30;
1704
2.81k
      break;
1705
3.65k
    case AArch64_Z30:
1706
3.65k
      Reg = AArch64_Z31;
1707
3.65k
      break;
1708
    // Vector lists can wrap around.
1709
3.11k
    case AArch64_Z31:
1710
3.11k
      Reg = AArch64_Z0;
1711
3.11k
      break;
1712
1.13k
    case AArch64_P0:
1713
1.13k
      Reg = AArch64_P1;
1714
1.13k
      break;
1715
590
    case AArch64_P1:
1716
590
      Reg = AArch64_P2;
1717
590
      break;
1718
620
    case AArch64_P2:
1719
620
      Reg = AArch64_P3;
1720
620
      break;
1721
314
    case AArch64_P3:
1722
314
      Reg = AArch64_P4;
1723
314
      break;
1724
532
    case AArch64_P4:
1725
532
      Reg = AArch64_P5;
1726
532
      break;
1727
644
    case AArch64_P5:
1728
644
      Reg = AArch64_P6;
1729
644
      break;
1730
802
    case AArch64_P6:
1731
802
      Reg = AArch64_P7;
1732
802
      break;
1733
140
    case AArch64_P7:
1734
140
      Reg = AArch64_P8;
1735
140
      break;
1736
152
    case AArch64_P8:
1737
152
      Reg = AArch64_P9;
1738
152
      break;
1739
140
    case AArch64_P9:
1740
140
      Reg = AArch64_P10;
1741
140
      break;
1742
144
    case AArch64_P10:
1743
144
      Reg = AArch64_P11;
1744
144
      break;
1745
578
    case AArch64_P11:
1746
578
      Reg = AArch64_P12;
1747
578
      break;
1748
204
    case AArch64_P12:
1749
204
      Reg = AArch64_P13;
1750
204
      break;
1751
1.40k
    case AArch64_P13:
1752
1.40k
      Reg = AArch64_P14;
1753
1.40k
      break;
1754
132
    case AArch64_P14:
1755
132
      Reg = AArch64_P15;
1756
132
      break;
1757
    // Vector lists can wrap around.
1758
1.07k
    case AArch64_P15:
1759
1.07k
      Reg = AArch64_P0;
1760
1.07k
      break;
1761
273k
    }
1762
273k
  }
1763
172k
  return Reg;
1764
172k
}
1765
1766
#define DEFINE_printGPRSeqPairsClassOperand(size) \
1767
  void CONCAT(printGPRSeqPairsClassOperand, \
1768
        size)(MCInst * MI, unsigned OpNum, SStream *O) \
1769
2.19k
  { \
1770
2.19k
    AArch64_add_cs_detail_1( \
1771
2.19k
      MI, \
1772
2.19k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
2.19k
             size), \
1774
2.19k
      OpNum, size); \
1775
2.19k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
2.19k
            "Template parameter must be either 32 or 64"); \
1777
2.19k
    unsigned Reg = \
1778
2.19k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
2.19k
\
1780
2.19k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
2.19k
                 AArch64_sube64; \
1782
2.19k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
2.19k
                 AArch64_subo64; \
1784
2.19k
\
1785
2.19k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
2.19k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
2.19k
    printRegName(O, Even); \
1788
2.19k
    SStream_concat0(O, ", "); \
1789
2.19k
    printRegName(O, Odd); \
1790
2.19k
  }
printGPRSeqPairsClassOperand_32
Line
Count
Source
1769
562
  { \
1770
562
    AArch64_add_cs_detail_1( \
1771
562
      MI, \
1772
562
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
562
             size), \
1774
562
      OpNum, size); \
1775
562
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
562
            "Template parameter must be either 32 or 64"); \
1777
562
    unsigned Reg = \
1778
562
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
562
\
1780
562
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
562
                 AArch64_sube64; \
1782
562
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
562
                 AArch64_subo64; \
1784
562
\
1785
562
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
562
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
562
    printRegName(O, Even); \
1788
562
    SStream_concat0(O, ", "); \
1789
562
    printRegName(O, Odd); \
1790
562
  }
printGPRSeqPairsClassOperand_64
Line
Count
Source
1769
1.63k
  { \
1770
1.63k
    AArch64_add_cs_detail_1( \
1771
1.63k
      MI, \
1772
1.63k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
1.63k
             size), \
1774
1.63k
      OpNum, size); \
1775
1.63k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
1.63k
            "Template parameter must be either 32 or 64"); \
1777
1.63k
    unsigned Reg = \
1778
1.63k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
1.63k
\
1780
1.63k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
1.63k
                 AArch64_sube64; \
1782
1.63k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
1.63k
                 AArch64_subo64; \
1784
1.63k
\
1785
1.63k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
1.63k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
1.63k
    printRegName(O, Even); \
1788
1.63k
    SStream_concat0(O, ", "); \
1789
1.63k
    printRegName(O, Odd); \
1790
1.63k
  }
1791
DEFINE_printGPRSeqPairsClassOperand(32);
1792
DEFINE_printGPRSeqPairsClassOperand(64);
1793
1794
#define DEFINE_printMatrixIndex(Scale) \
1795
  void CONCAT(printMatrixIndex, Scale)(MCInst * MI, unsigned OpNum, \
1796
               SStream *O) \
1797
13.5k
  { \
1798
13.5k
    AArch64_add_cs_detail_1( \
1799
13.5k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
13.5k
      OpNum, Scale); \
1801
13.5k
    printInt64(O, Scale *MCOperand_getImm( \
1802
13.5k
              MCInst_getOperand(MI, (OpNum)))); \
1803
13.5k
  }
printMatrixIndex_8
Line
Count
Source
1797
507
  { \
1798
507
    AArch64_add_cs_detail_1( \
1799
507
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
507
      OpNum, Scale); \
1801
507
    printInt64(O, Scale *MCOperand_getImm( \
1802
507
              MCInst_getOperand(MI, (OpNum)))); \
1803
507
  }
Unexecuted instantiation: printMatrixIndex_0
printMatrixIndex_1
Line
Count
Source
1797
13.0k
  { \
1798
13.0k
    AArch64_add_cs_detail_1( \
1799
13.0k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
13.0k
      OpNum, Scale); \
1801
13.0k
    printInt64(O, Scale *MCOperand_getImm( \
1802
13.0k
              MCInst_getOperand(MI, (OpNum)))); \
1803
13.0k
  }
1804
DEFINE_printMatrixIndex(8);
1805
DEFINE_printMatrixIndex(0);
1806
DEFINE_printMatrixIndex(1);
1807
1808
void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O)
1809
470
{
1810
470
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTileList, OpNum);
1811
470
  unsigned MaxRegs = 8;
1812
470
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1813
1814
470
  unsigned NumRegs = 0;
1815
4.23k
  for (unsigned I = 0; I < MaxRegs; ++I)
1816
3.76k
    if ((RegMask & (1 << I)) != 0)
1817
1.58k
      ++NumRegs;
1818
1819
470
  SStream_concat0(O, "{");
1820
470
  unsigned Printed = 0;
1821
4.23k
  for (unsigned I = 0; I < MaxRegs; ++I) {
1822
3.76k
    unsigned Reg = RegMask & (1 << I);
1823
3.76k
    if (Reg == 0)
1824
2.17k
      continue;
1825
1.58k
    printRegName(O, AArch64_ZAD0 + I);
1826
1.58k
    if (Printed + 1 != NumRegs)
1827
1.12k
      SStream_concat0(O, ", ");
1828
1.58k
    ++Printed;
1829
1.58k
  }
1830
470
  SStream_concat0(O, "}");
1831
470
}
1832
1833
void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1834
         const char *LayoutSuffix)
1835
81.1k
{
1836
81.1k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1837
1838
81.1k
  SStream_concat0(O, "{ ");
1839
1840
  // Work out how many registers there are in the list (if there is an actual
1841
  // list).
1842
81.1k
  unsigned NumRegs = 1;
1843
81.1k
  if (MCRegisterClass_contains(
1844
81.1k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_DDRegClassID),
1845
81.1k
        Reg) ||
1846
79.3k
      MCRegisterClass_contains(
1847
79.3k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPR2RegClassID),
1848
79.3k
        Reg) ||
1849
67.3k
      MCRegisterClass_contains(
1850
67.3k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_QQRegClassID),
1851
67.3k
        Reg) ||
1852
57.5k
      MCRegisterClass_contains(
1853
57.5k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPR2RegClassID),
1854
57.5k
        Reg) ||
1855
53.5k
      MCRegisterClass_contains(
1856
53.5k
        MCRegisterInfo_getRegClass(MI->MRI,
1857
53.5k
                 AArch64_ZPR2StridedRegClassID),
1858
53.5k
        Reg))
1859
30.8k
    NumRegs = 2;
1860
50.3k
  else if (MCRegisterClass_contains(
1861
50.3k
       MCRegisterInfo_getRegClass(MI->MRI,
1862
50.3k
                AArch64_DDDRegClassID),
1863
50.3k
       Reg) ||
1864
49.6k
     MCRegisterClass_contains(
1865
49.6k
       MCRegisterInfo_getRegClass(MI->MRI,
1866
49.6k
                AArch64_ZPR3RegClassID),
1867
49.6k
       Reg) ||
1868
49.3k
     MCRegisterClass_contains(
1869
49.3k
       MCRegisterInfo_getRegClass(MI->MRI,
1870
49.3k
                AArch64_QQQRegClassID),
1871
49.3k
       Reg))
1872
10.7k
    NumRegs = 3;
1873
39.5k
  else if (MCRegisterClass_contains(
1874
39.5k
       MCRegisterInfo_getRegClass(MI->MRI,
1875
39.5k
                AArch64_DDDDRegClassID),
1876
39.5k
       Reg) ||
1877
38.6k
     MCRegisterClass_contains(
1878
38.6k
       MCRegisterInfo_getRegClass(MI->MRI,
1879
38.6k
                AArch64_ZPR4RegClassID),
1880
38.6k
       Reg) ||
1881
29.5k
     MCRegisterClass_contains(
1882
29.5k
       MCRegisterInfo_getRegClass(MI->MRI,
1883
29.5k
                AArch64_QQQQRegClassID),
1884
29.5k
       Reg) ||
1885
22.5k
     MCRegisterClass_contains(
1886
22.5k
       MCRegisterInfo_getRegClass(
1887
22.5k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1888
22.5k
       Reg))
1889
18.6k
    NumRegs = 4;
1890
1891
81.1k
  unsigned Stride = 1;
1892
81.1k
  if (MCRegisterClass_contains(
1893
81.1k
        MCRegisterInfo_getRegClass(MI->MRI,
1894
81.1k
                 AArch64_ZPR2StridedRegClassID),
1895
81.1k
        Reg))
1896
3.21k
    Stride = 8;
1897
77.9k
  else if (MCRegisterClass_contains(
1898
77.9k
       MCRegisterInfo_getRegClass(
1899
77.9k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1900
77.9k
       Reg))
1901
1.62k
    Stride = 4;
1902
1903
  // Now forget about the list and find out what the first register is.
1904
81.1k
  if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0))
1905
3.43k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0);
1906
77.7k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0))
1907
26.5k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0);
1908
51.1k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0))
1909
26.2k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0);
1910
24.9k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0))
1911
4.03k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0);
1912
1913
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1914
  // printing (otherwise getRegisterName fails).
1915
81.1k
  if (MCRegisterClass_contains(MCRegisterInfo_getRegClass(
1916
81.1k
               MI->MRI, AArch64_FPR64RegClassID),
1917
81.1k
             Reg)) {
1918
3.97k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(
1919
3.97k
      MI->MRI, AArch64_FPR128RegClassID);
1920
3.97k
    Reg = MCRegisterInfo_getMatchingSuperReg(
1921
3.97k
      MI->MRI, Reg, AArch64_dsub, FPR128RC);
1922
3.97k
  }
1923
1924
81.1k
  if ((MCRegisterClass_contains(
1925
81.1k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPRRegClassID),
1926
81.1k
         Reg) ||
1927
41.7k
       MCRegisterClass_contains(
1928
41.7k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPRRegClassID),
1929
41.7k
         Reg)) &&
1930
43.4k
      NumRegs > 1 && Stride == 1 &&
1931
      // Do not print the range when the last register is lower than the
1932
      // first. Because it is a wrap-around register.
1933
25.4k
      Reg < getNextVectorRegister(Reg, NumRegs - 1)) {
1934
24.6k
    printRegName(O, Reg);
1935
24.6k
    SStream_concat0(O, LayoutSuffix);
1936
24.6k
    if (NumRegs > 1) {
1937
      // Set of two sve registers should be separated by ','
1938
24.6k
      const char *split_char = NumRegs == 2 ? ", " : " - ";
1939
24.6k
      SStream_concat0(O, split_char);
1940
24.6k
      printRegName(O,
1941
24.6k
             (getNextVectorRegister(Reg, NumRegs - 1)));
1942
24.6k
      SStream_concat0(O, LayoutSuffix);
1943
24.6k
    }
1944
56.4k
  } else {
1945
178k
    for (unsigned i = 0; i < NumRegs;
1946
122k
         ++i, Reg = getNextVectorRegister(Reg, Stride)) {
1947
      // wrap-around sve register
1948
122k
      if (MCRegisterClass_contains(
1949
122k
            MCRegisterInfo_getRegClass(
1950
122k
              MI->MRI, AArch64_ZPRRegClassID),
1951
122k
            Reg) ||
1952
95.0k
          MCRegisterClass_contains(
1953
95.0k
            MCRegisterInfo_getRegClass(
1954
95.0k
              MI->MRI, AArch64_PPRRegClassID),
1955
95.0k
            Reg))
1956
28.0k
        printRegName(O, Reg);
1957
93.9k
      else
1958
93.9k
        printRegNameAlt(O, Reg, AArch64_vreg);
1959
122k
      SStream_concat0(O, LayoutSuffix);
1960
122k
      if (i + 1 != NumRegs)
1961
65.5k
        SStream_concat0(O, ", ");
1962
122k
    }
1963
56.4k
  }
1964
81.1k
  SStream_concat0(O, " }");
1965
81.1k
}
1966
1967
void printImplicitlyTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O)
1968
0
{
1969
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImplicitlyTypedVectorList,
1970
0
        OpNum);
1971
0
  printVectorList(MI, OpNum, O, "");
1972
0
}
1973
1974
#define DEFINE_printTypedVectorList(NumLanes, LaneKind) \
1975
  void CONCAT(printTypedVectorList, CONCAT(NumLanes, LaneKind))( \
1976
    MCInst * MI, unsigned OpNum, SStream *O) \
1977
81.1k
  { \
1978
81.1k
    AArch64_add_cs_detail_2( \
1979
81.1k
      MI, \
1980
81.1k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
81.1k
              NumLanes), \
1982
81.1k
             LaneKind), \
1983
81.1k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
81.1k
    if (CHAR(LaneKind) == '0') { \
1985
46
      printVectorList(MI, OpNum, O, ""); \
1986
46
      return; \
1987
46
    } \
1988
81.1k
    char Suffix[32]; \
1989
81.0k
    if (NumLanes) \
1990
81.0k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
15.1k
            CHAR(LaneKind)); \
1992
81.0k
    else \
1993
81.0k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
65.9k
            CHAR(LaneKind)); \
1995
81.0k
\
1996
81.0k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
81.0k
  }
printTypedVectorList_0_b
Line
Count
Source
1977
16.1k
  { \
1978
16.1k
    AArch64_add_cs_detail_2( \
1979
16.1k
      MI, \
1980
16.1k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
16.1k
              NumLanes), \
1982
16.1k
             LaneKind), \
1983
16.1k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
16.1k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
16.1k
    char Suffix[32]; \
1989
16.1k
    if (NumLanes) \
1990
16.1k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
16.1k
    else \
1993
16.1k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
16.1k
            CHAR(LaneKind)); \
1995
16.1k
\
1996
16.1k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
16.1k
  }
printTypedVectorList_0_d
Line
Count
Source
1977
18.7k
  { \
1978
18.7k
    AArch64_add_cs_detail_2( \
1979
18.7k
      MI, \
1980
18.7k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
18.7k
              NumLanes), \
1982
18.7k
             LaneKind), \
1983
18.7k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
18.7k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
18.7k
    char Suffix[32]; \
1989
18.7k
    if (NumLanes) \
1990
18.7k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
18.7k
    else \
1993
18.7k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
18.7k
            CHAR(LaneKind)); \
1995
18.7k
\
1996
18.7k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
18.7k
  }
printTypedVectorList_0_h
Line
Count
Source
1977
15.8k
  { \
1978
15.8k
    AArch64_add_cs_detail_2( \
1979
15.8k
      MI, \
1980
15.8k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
15.8k
              NumLanes), \
1982
15.8k
             LaneKind), \
1983
15.8k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
15.8k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
15.8k
    char Suffix[32]; \
1989
15.8k
    if (NumLanes) \
1990
15.8k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
15.8k
    else \
1993
15.8k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
15.8k
            CHAR(LaneKind)); \
1995
15.8k
\
1996
15.8k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
15.8k
  }
printTypedVectorList_0_s
Line
Count
Source
1977
14.4k
  { \
1978
14.4k
    AArch64_add_cs_detail_2( \
1979
14.4k
      MI, \
1980
14.4k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
14.4k
              NumLanes), \
1982
14.4k
             LaneKind), \
1983
14.4k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
14.4k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
14.4k
    char Suffix[32]; \
1989
14.4k
    if (NumLanes) \
1990
14.4k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
14.4k
    else \
1993
14.4k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
14.4k
            CHAR(LaneKind)); \
1995
14.4k
\
1996
14.4k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
14.4k
  }
printTypedVectorList_0_q
Line
Count
Source
1977
690
  { \
1978
690
    AArch64_add_cs_detail_2( \
1979
690
      MI, \
1980
690
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
690
              NumLanes), \
1982
690
             LaneKind), \
1983
690
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
690
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
690
    char Suffix[32]; \
1989
690
    if (NumLanes) \
1990
690
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
690
    else \
1993
690
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
690
            CHAR(LaneKind)); \
1995
690
\
1996
690
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
690
  }
printTypedVectorList_16_b
Line
Count
Source
1977
2.92k
  { \
1978
2.92k
    AArch64_add_cs_detail_2( \
1979
2.92k
      MI, \
1980
2.92k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.92k
              NumLanes), \
1982
2.92k
             LaneKind), \
1983
2.92k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.92k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.92k
    char Suffix[32]; \
1989
2.92k
    if (NumLanes) \
1990
2.92k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.92k
            CHAR(LaneKind)); \
1992
2.92k
    else \
1993
2.92k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.92k
\
1996
2.92k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.92k
  }
printTypedVectorList_1_d
Line
Count
Source
1977
190
  { \
1978
190
    AArch64_add_cs_detail_2( \
1979
190
      MI, \
1980
190
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
190
              NumLanes), \
1982
190
             LaneKind), \
1983
190
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
190
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
190
    char Suffix[32]; \
1989
190
    if (NumLanes) \
1990
190
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
190
            CHAR(LaneKind)); \
1992
190
    else \
1993
190
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
190
\
1996
190
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
190
  }
printTypedVectorList_2_d
Line
Count
Source
1977
2.08k
  { \
1978
2.08k
    AArch64_add_cs_detail_2( \
1979
2.08k
      MI, \
1980
2.08k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.08k
              NumLanes), \
1982
2.08k
             LaneKind), \
1983
2.08k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.08k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.08k
    char Suffix[32]; \
1989
2.08k
    if (NumLanes) \
1990
2.08k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.08k
            CHAR(LaneKind)); \
1992
2.08k
    else \
1993
2.08k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.08k
\
1996
2.08k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.08k
  }
printTypedVectorList_2_s
Line
Count
Source
1977
1.15k
  { \
1978
1.15k
    AArch64_add_cs_detail_2( \
1979
1.15k
      MI, \
1980
1.15k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.15k
              NumLanes), \
1982
1.15k
             LaneKind), \
1983
1.15k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.15k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.15k
    char Suffix[32]; \
1989
1.15k
    if (NumLanes) \
1990
1.15k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.15k
            CHAR(LaneKind)); \
1992
1.15k
    else \
1993
1.15k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.15k
\
1996
1.15k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.15k
  }
printTypedVectorList_4_h
Line
Count
Source
1977
1.25k
  { \
1978
1.25k
    AArch64_add_cs_detail_2( \
1979
1.25k
      MI, \
1980
1.25k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.25k
              NumLanes), \
1982
1.25k
             LaneKind), \
1983
1.25k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.25k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.25k
    char Suffix[32]; \
1989
1.25k
    if (NumLanes) \
1990
1.25k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.25k
            CHAR(LaneKind)); \
1992
1.25k
    else \
1993
1.25k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.25k
\
1996
1.25k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.25k
  }
printTypedVectorList_4_s
Line
Count
Source
1977
2.19k
  { \
1978
2.19k
    AArch64_add_cs_detail_2( \
1979
2.19k
      MI, \
1980
2.19k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.19k
              NumLanes), \
1982
2.19k
             LaneKind), \
1983
2.19k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.19k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.19k
    char Suffix[32]; \
1989
2.19k
    if (NumLanes) \
1990
2.19k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.19k
            CHAR(LaneKind)); \
1992
2.19k
    else \
1993
2.19k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.19k
\
1996
2.19k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.19k
  }
printTypedVectorList_8_b
Line
Count
Source
1977
1.37k
  { \
1978
1.37k
    AArch64_add_cs_detail_2( \
1979
1.37k
      MI, \
1980
1.37k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.37k
              NumLanes), \
1982
1.37k
             LaneKind), \
1983
1.37k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.37k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.37k
    char Suffix[32]; \
1989
1.37k
    if (NumLanes) \
1990
1.37k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.37k
            CHAR(LaneKind)); \
1992
1.37k
    else \
1993
1.37k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.37k
\
1996
1.37k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.37k
  }
printTypedVectorList_8_h
Line
Count
Source
1977
4.00k
  { \
1978
4.00k
    AArch64_add_cs_detail_2( \
1979
4.00k
      MI, \
1980
4.00k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
4.00k
              NumLanes), \
1982
4.00k
             LaneKind), \
1983
4.00k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
4.00k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
4.00k
    char Suffix[32]; \
1989
4.00k
    if (NumLanes) \
1990
4.00k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
4.00k
            CHAR(LaneKind)); \
1992
4.00k
    else \
1993
4.00k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
4.00k
\
1996
4.00k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
4.00k
  }
printTypedVectorList_0_0
Line
Count
Source
1977
46
  { \
1978
46
    AArch64_add_cs_detail_2( \
1979
46
      MI, \
1980
46
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
46
              NumLanes), \
1982
46
             LaneKind), \
1983
46
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
46
    if (CHAR(LaneKind) == '0') { \
1985
46
      printVectorList(MI, OpNum, O, ""); \
1986
46
      return; \
1987
46
    } \
1988
46
    char Suffix[32]; \
1989
0
    if (NumLanes) \
1990
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
0
    else \
1993
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
0
\
1996
0
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
0
  }
1998
DEFINE_printTypedVectorList(0, b);
1999
DEFINE_printTypedVectorList(0, d);
2000
DEFINE_printTypedVectorList(0, h);
2001
DEFINE_printTypedVectorList(0, s);
2002
DEFINE_printTypedVectorList(0, q);
2003
DEFINE_printTypedVectorList(16, b);
2004
DEFINE_printTypedVectorList(1, d);
2005
DEFINE_printTypedVectorList(2, d);
2006
DEFINE_printTypedVectorList(2, s);
2007
DEFINE_printTypedVectorList(4, h);
2008
DEFINE_printTypedVectorList(4, s);
2009
DEFINE_printTypedVectorList(8, b);
2010
DEFINE_printTypedVectorList(8, h);
2011
DEFINE_printTypedVectorList(0, 0);
2012
2013
#define DEFINE_printVectorIndex(Scale) \
2014
  void CONCAT(printVectorIndex, Scale)(MCInst * MI, unsigned OpNum, \
2015
               SStream *O) \
2016
45.3k
  { \
2017
45.3k
    AArch64_add_cs_detail_1( \
2018
45.3k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
45.3k
      OpNum, Scale); \
2020
45.3k
    SStream_concat(O, "%s", "["); \
2021
45.3k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
45.3k
               MCInst_getOperand(MI, (OpNum)))); \
2023
45.3k
    SStream_concat0(O, "]"); \
2024
45.3k
  }
printVectorIndex_1
Line
Count
Source
2016
45.3k
  { \
2017
45.3k
    AArch64_add_cs_detail_1( \
2018
45.3k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
45.3k
      OpNum, Scale); \
2020
45.3k
    SStream_concat(O, "%s", "["); \
2021
45.3k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
45.3k
               MCInst_getOperand(MI, (OpNum)))); \
2023
45.3k
    SStream_concat0(O, "]"); \
2024
45.3k
  }
Unexecuted instantiation: printVectorIndex_8
2025
DEFINE_printVectorIndex(1);
2026
DEFINE_printVectorIndex(8);
2027
2028
void printAlignedLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2029
12.4k
{
2030
12.4k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AlignedLabel, OpNum);
2031
12.4k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2032
2033
  // If the label has already been resolved to an immediate offset (say, when
2034
  // we're running the disassembler), just print the immediate.
2035
12.4k
  if (MCOperand_isImm(Op)) {
2036
12.3k
    SStream_concat0(O, markup("<imm:"));
2037
12.3k
    int64_t Offset = MCOperand_getImm(Op) * 4;
2038
12.3k
    if (MI->csh->PrintBranchImmAsAddress)
2039
12.3k
      printUInt64(O, (Address + Offset));
2040
0
    else {
2041
0
      printUInt64Bang(O, (Offset));
2042
0
    }
2043
12.3k
    SStream_concat0(O, markup(">"));
2044
12.3k
    return;
2045
12.3k
  }
2046
2047
85
  printUInt64Bang(O, MCOperand_getImm(Op));
2048
85
}
2049
2050
void printAdrLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2051
0
{
2052
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrLabel, OpNum);
2053
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2054
2055
  // If the label has already been resolved to an immediate offset (say, when
2056
  // we're running the disassembler), just print the immediate.
2057
0
  if (MCOperand_isImm(Op)) {
2058
0
    const int64_t Offset = MCOperand_getImm(Op);
2059
0
    SStream_concat0(O, markup("<imm:"));
2060
0
    if (MI->csh->PrintBranchImmAsAddress)
2061
0
      printUInt64(O, ((Address & -4) + Offset));
2062
0
    else {
2063
0
      printUInt64Bang(O, Offset);
2064
0
    }
2065
0
    SStream_concat0(O, markup(">"));
2066
0
    return;
2067
0
  }
2068
2069
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2070
0
}
2071
2072
void printAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2073
0
{
2074
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrpLabel, OpNum);
2075
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2076
2077
  // If the label has already been resolved to an immediate offset (say, when
2078
  // we're running the disassembler), just print the immediate.
2079
0
  if (MCOperand_isImm(Op)) {
2080
0
    const int64_t Offset = MCOperand_getImm(Op) * 4096;
2081
0
    SStream_concat0(O, markup("<imm:"));
2082
0
    if (MI->csh->PrintBranchImmAsAddress)
2083
0
      printUInt64(O, ((Address & -4096) + Offset));
2084
0
    else {
2085
0
      printUInt64Bang(O, Offset);
2086
0
    }
2087
0
    SStream_concat0(O, markup(">"));
2088
0
    return;
2089
0
  }
2090
2091
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2092
0
}
2093
2094
void printAdrAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2095
5.34k
{
2096
5.34k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrAdrpLabel, OpNum);
2097
5.34k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2098
2099
  // If the label has already been resolved to an immediate offset (say, when
2100
  // we're running the disassembler), just print the immediate.
2101
5.34k
  if (MCOperand_isImm(Op)) {
2102
5.34k
    int64_t Offset = MCOperand_getImm(Op);
2103
5.34k
    if (MCInst_getOpcode(MI) == AArch64_ADRP) {
2104
2.03k
      Offset = Offset * 4096;
2105
2.03k
      Address = Address & -4096;
2106
2.03k
    }
2107
5.34k
    SStream_concat0(O, markup(">"));
2108
5.34k
    if (MI->csh->PrintBranchImmAsAddress)
2109
5.34k
      printUInt64(O, (Address + Offset));
2110
0
    else {
2111
0
      printUInt64Bang(O, Offset);
2112
0
    }
2113
5.34k
    SStream_concat0(O, markup(">"));
2114
5.34k
    return;
2115
5.34k
  }
2116
2117
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2118
0
}
2119
2120
/// Not part of upstream LLVM.
2121
/// Just prints the barrier options as documented in
2122
/// https://github.com/AsahiLinux/docs/blob/main/docs/hw/cpu/apple-instructions.md
2123
void printAppleSysBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2124
938
{
2125
938
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AppleSysBarrierOption,
2126
938
        OpNo);
2127
938
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2128
938
  switch (Val) {
2129
525
  default:
2130
525
    SStream_concat0(O, "<undefined>");
2131
525
    break;
2132
8
  case 0:
2133
8
    SStream_concat0(O, "osh");
2134
8
    break;
2135
269
  case 1:
2136
269
    SStream_concat0(O, "nsh");
2137
269
    break;
2138
30
  case 2:
2139
30
    SStream_concat0(O, "ish");
2140
30
    break;
2141
106
  case 3:
2142
106
    SStream_concat0(O, "sy");
2143
106
    break;
2144
938
  }
2145
938
}
2146
2147
void printBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2148
1.26k
{
2149
1.26k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarrierOption, OpNo);
2150
1.26k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2151
1.26k
  unsigned Opcode = MCInst_getOpcode(MI);
2152
2153
1.26k
  const char *Name;
2154
1.26k
  if (Opcode == AArch64_ISB) {
2155
35
    const AArch64ISB_ISB *ISB = AArch64ISB_lookupISBByEncoding(Val);
2156
35
    Name = ISB ? ISB->Name : "";
2157
1.23k
  } else if (Opcode == AArch64_TSB) {
2158
66
    const AArch64TSB_TSB *TSB = AArch64TSB_lookupTSBByEncoding(Val);
2159
66
    Name = TSB ? TSB->Name : "";
2160
1.16k
  } else {
2161
1.16k
    const AArch64DB_DB *DB = AArch64DB_lookupDBByEncoding(Val);
2162
1.16k
    Name = DB ? DB->Name : "";
2163
1.16k
  }
2164
1.26k
  if (Name[0] != '\0')
2165
922
    SStream_concat0(O, Name);
2166
344
  else {
2167
344
    SStream_concat(O, "%s", markup("<imm:"));
2168
344
    printUInt32Bang(O, Val);
2169
344
    SStream_concat0(O, markup(">"));
2170
344
  }
2171
1.26k
}
2172
2173
void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O)
2174
1.69k
{
2175
1.69k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarriernXSOption, OpNo);
2176
1.69k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2177
2178
1.69k
  const char *Name;
2179
1.69k
  const AArch64DBnXS_DBnXS *DB = AArch64DBnXS_lookupDBnXSByEncoding(Val);
2180
1.69k
  Name = DB ? DB->Name : "";
2181
2182
1.69k
  if (Name[0] != '\0')
2183
1.69k
    SStream_concat0(O, Name);
2184
0
  else {
2185
0
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", Val);
2186
0
    SStream_concat0(O, markup(">"));
2187
0
  }
2188
1.69k
}
2189
2190
static bool isValidSysReg(const AArch64SysReg_SysReg *Reg, bool Read,
2191
        unsigned mode)
2192
8.33k
{
2193
8.33k
  return (Reg && (Read ? Reg->Readable : Reg->Writeable) &&
2194
736
    AArch64_testFeatureList(mode, Reg->FeaturesRequired));
2195
8.33k
}
2196
2197
// Looks up a system register either by encoding or by name. Some system
2198
// registers share the same encoding between different architectures,
2199
// therefore a tablegen lookup by encoding will return an entry regardless
2200
// of the register's predication on a specific subtarget feature. To work
2201
// around this problem we keep an alternative name for such registers and
2202
// look them up by that name if the first lookup was unsuccessful.
2203
static const AArch64SysReg_SysReg *lookupSysReg(unsigned Val, bool Read,
2204
            unsigned mode)
2205
6.88k
{
2206
6.88k
  const AArch64SysReg_SysReg *Reg =
2207
6.88k
    AArch64SysReg_lookupSysRegByEncoding(Val);
2208
2209
6.88k
  if (Reg && !isValidSysReg(Reg, Read, mode))
2210
1.08k
    Reg = AArch64SysReg_lookupSysRegByName(Reg->AltName);
2211
2212
6.88k
  return Reg;
2213
6.88k
}
2214
2215
void printMRSSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2216
2.03k
{
2217
2.03k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MRSSystemRegister, OpNo);
2218
2.03k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2219
2220
  // Horrible hack for the one register that has identical encodings but
2221
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2222
  // going to get the wrong entry
2223
2.03k
  if (Val == AARCH64_SYSREG_DBGDTRRX_EL0) {
2224
213
    SStream_concat0(O, "DBGDTRRX_EL0");
2225
213
    return;
2226
213
  }
2227
2228
  // Horrible hack for two different registers having the same encoding.
2229
1.82k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2230
77
    SStream_concat0(O, "TRCEXTINSELR");
2231
77
    return;
2232
77
  }
2233
2234
1.74k
  const AArch64SysReg_SysReg *Reg =
2235
1.74k
    lookupSysReg(Val, true /*Read*/, MI->csh->mode);
2236
2237
1.74k
  if (isValidSysReg(Reg, true /*Read*/, MI->csh->mode))
2238
120
    SStream_concat0(O, Reg->Name);
2239
1.62k
  else {
2240
1.62k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2241
1.62k
    AArch64SysReg_genericRegisterString(Val, result);
2242
1.62k
    SStream_concat0(O, result);
2243
1.62k
  }
2244
1.74k
}
2245
2246
void printMSRSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2247
5.33k
{
2248
5.33k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MSRSystemRegister, OpNo);
2249
5.33k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2250
2251
  // Horrible hack for the one register that has identical encodings but
2252
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2253
  // going to get the wrong entry
2254
5.33k
  if (Val == AARCH64_SYSREG_DBGDTRTX_EL0) {
2255
148
    SStream_concat0(O, "DBGDTRTX_EL0");
2256
148
    return;
2257
148
  }
2258
2259
  // Horrible hack for two different registers having the same encoding.
2260
5.18k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2261
45
    SStream_concat0(O, "TRCEXTINSELR");
2262
45
    return;
2263
45
  }
2264
2265
5.13k
  const AArch64SysReg_SysReg *Reg =
2266
5.13k
    lookupSysReg(Val, false /*Read*/, MI->csh->mode);
2267
2268
5.13k
  if (isValidSysReg(Reg, false /*Read*/, MI->csh->mode))
2269
248
    SStream_concat0(O, Reg->Name);
2270
4.88k
  else {
2271
4.88k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2272
4.88k
    AArch64SysReg_genericRegisterString(Val, result);
2273
4.88k
    SStream_concat0(O, result);
2274
4.88k
  }
2275
5.13k
}
2276
2277
void printSystemPStateField(MCInst *MI, unsigned OpNo, SStream *O)
2278
928
{
2279
928
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SystemPStateField, OpNo);
2280
928
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2281
2282
928
  const AArch64PState_PStateImm0_15 *PStateImm15 =
2283
928
    AArch64PState_lookupPStateImm0_15ByEncoding(Val);
2284
928
  const AArch64PState_PStateImm0_1 *PStateImm1 =
2285
928
    AArch64PState_lookupPStateImm0_1ByEncoding(Val);
2286
928
  if (PStateImm15 &&
2287
806
      AArch64_testFeatureList(MI->csh->mode,
2288
806
            PStateImm15->FeaturesRequired))
2289
806
    SStream_concat0(O, PStateImm15->Name);
2290
122
  else if (PStateImm1 &&
2291
122
     AArch64_testFeatureList(MI->csh->mode,
2292
122
           PStateImm1->FeaturesRequired))
2293
122
    SStream_concat0(O, PStateImm1->Name);
2294
0
  else {
2295
0
    printUInt32Bang(O, (Val));
2296
0
    SStream_concat1(O, '\0');
2297
0
  }
2298
928
}
2299
2300
void printSIMDType10Operand(MCInst *MI, unsigned OpNo, SStream *O)
2301
1.98k
{
2302
1.98k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SIMDType10Operand, OpNo);
2303
1.98k
  unsigned RawVal = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2304
1.98k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2305
1.98k
  SStream_concat(O, "%s#%#016llx", markup("<imm:"), Val);
2306
1.98k
  SStream_concat0(O, markup(">"));
2307
1.98k
}
2308
2309
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
2310
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
2311
    MCInst * MI, unsigned OpNo, SStream *O) \
2312
3.68k
  { \
2313
3.68k
    AArch64_add_cs_detail_2( \
2314
3.68k
      MI, \
2315
3.68k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
3.68k
              Angle), \
2317
3.68k
             Remainder), \
2318
3.68k
      OpNo, Angle, Remainder); \
2319
3.68k
    unsigned Val = \
2320
3.68k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
3.68k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
3.68k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
3.68k
    SStream_concat0(O, markup(">")); \
2324
3.68k
  }
AArch64InstPrinter.c:printComplexRotationOp_180_90
Line
Count
Source
2312
546
  { \
2313
546
    AArch64_add_cs_detail_2( \
2314
546
      MI, \
2315
546
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
546
              Angle), \
2317
546
             Remainder), \
2318
546
      OpNo, Angle, Remainder); \
2319
546
    unsigned Val = \
2320
546
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
546
    SStream_concat(O, "%s", markup("<imm:")); \
2322
546
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
546
    SStream_concat0(O, markup(">")); \
2324
546
  }
AArch64InstPrinter.c:printComplexRotationOp_90_0
Line
Count
Source
2312
3.13k
  { \
2313
3.13k
    AArch64_add_cs_detail_2( \
2314
3.13k
      MI, \
2315
3.13k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
3.13k
              Angle), \
2317
3.13k
             Remainder), \
2318
3.13k
      OpNo, Angle, Remainder); \
2319
3.13k
    unsigned Val = \
2320
3.13k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
3.13k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
3.13k
    SStream_concat(O, "#%d", (Val * Angle) + Remainder); \
2323
3.13k
    SStream_concat0(O, markup(">")); \
2324
3.13k
  }
2325
DEFINE_printComplexRotationOp(180, 90);
2326
DEFINE_printComplexRotationOp(90, 0);
2327
2328
void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2329
8.42k
{
2330
8.42k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEPattern, OpNum);
2331
8.42k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2332
8.42k
  const AArch64SVEPredPattern_SVEPREDPAT *Pat =
2333
8.42k
    AArch64SVEPredPattern_lookupSVEPREDPATByEncoding(Val);
2334
8.42k
  if (Pat)
2335
5.61k
    SStream_concat0(O, Pat->Name);
2336
2.81k
  else
2337
2.81k
    printUInt32Bang(O, Val);
2338
8.42k
}
2339
2340
void printSVEVecLenSpecifier(MCInst *MI, unsigned OpNum, SStream *O)
2341
1.97k
{
2342
1.97k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEVecLenSpecifier, OpNum);
2343
1.97k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2344
  // Pattern has only 1 bit
2345
1.97k
  if (Val > 1)
2346
0
    CS_ASSERT_RET(0 && "Invalid vector length specifier");
2347
1.97k
  const AArch64SVEVecLenSpecifier_SVEVECLENSPECIFIER *Pat =
2348
1.97k
    AArch64SVEVecLenSpecifier_lookupSVEVECLENSPECIFIERByEncoding(
2349
1.97k
      Val);
2350
1.97k
  if (Pat)
2351
1.97k
    SStream_concat0(O, Pat->Name);
2352
1.97k
}
2353
2354
#define DEFINE_printSVERegOp(suffix) \
2355
  void CONCAT(printSVERegOp, suffix)(MCInst * MI, unsigned OpNum, \
2356
             SStream *O) \
2357
176k
  { \
2358
176k
    AArch64_add_cs_detail_1( \
2359
176k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
176k
      CHAR(suffix)); \
2361
176k
    switch (CHAR(suffix)) { \
2362
51.3k
    case '0': \
2363
84.6k
    case 'b': \
2364
122k
    case 'h': \
2365
147k
    case 's': \
2366
175k
    case 'd': \
2367
176k
    case 'q': \
2368
176k
      break; \
2369
175k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
176k
    } \
2372
176k
\
2373
176k
    unsigned Reg = \
2374
176k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
176k
    printRegName(O, Reg); \
2376
176k
    if (CHAR(suffix) != '0') { \
2377
125k
      SStream_concat1(O, '.'); \
2378
125k
      SStream_concat1(O, CHAR(suffix)); \
2379
125k
    } \
2380
176k
  }
printSVERegOp_b
Line
Count
Source
2357
33.3k
  { \
2358
33.3k
    AArch64_add_cs_detail_1( \
2359
33.3k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
33.3k
      CHAR(suffix)); \
2361
33.3k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
33.3k
    case 'b': \
2364
33.3k
    case 'h': \
2365
33.3k
    case 's': \
2366
33.3k
    case 'd': \
2367
33.3k
    case 'q': \
2368
33.3k
      break; \
2369
33.3k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
33.3k
    } \
2372
33.3k
\
2373
33.3k
    unsigned Reg = \
2374
33.3k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
33.3k
    printRegName(O, Reg); \
2376
33.3k
    if (CHAR(suffix) != '0') { \
2377
33.3k
      SStream_concat1(O, '.'); \
2378
33.3k
      SStream_concat1(O, CHAR(suffix)); \
2379
33.3k
    } \
2380
33.3k
  }
printSVERegOp_d
Line
Count
Source
2357
28.0k
  { \
2358
28.0k
    AArch64_add_cs_detail_1( \
2359
28.0k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
28.0k
      CHAR(suffix)); \
2361
28.0k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
0
    case 's': \
2366
28.0k
    case 'd': \
2367
28.0k
    case 'q': \
2368
28.0k
      break; \
2369
28.0k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
28.0k
    } \
2372
28.0k
\
2373
28.0k
    unsigned Reg = \
2374
28.0k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
28.0k
    printRegName(O, Reg); \
2376
28.0k
    if (CHAR(suffix) != '0') { \
2377
28.0k
      SStream_concat1(O, '.'); \
2378
28.0k
      SStream_concat1(O, CHAR(suffix)); \
2379
28.0k
    } \
2380
28.0k
  }
printSVERegOp_h
Line
Count
Source
2357
37.8k
  { \
2358
37.8k
    AArch64_add_cs_detail_1( \
2359
37.8k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
37.8k
      CHAR(suffix)); \
2361
37.8k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
37.8k
    case 'h': \
2365
37.8k
    case 's': \
2366
37.8k
    case 'd': \
2367
37.8k
    case 'q': \
2368
37.8k
      break; \
2369
37.8k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
37.8k
    } \
2372
37.8k
\
2373
37.8k
    unsigned Reg = \
2374
37.8k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
37.8k
    printRegName(O, Reg); \
2376
37.8k
    if (CHAR(suffix) != '0') { \
2377
37.8k
      SStream_concat1(O, '.'); \
2378
37.8k
      SStream_concat1(O, CHAR(suffix)); \
2379
37.8k
    } \
2380
37.8k
  }
printSVERegOp_s
Line
Count
Source
2357
24.7k
  { \
2358
24.7k
    AArch64_add_cs_detail_1( \
2359
24.7k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
24.7k
      CHAR(suffix)); \
2361
24.7k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
24.7k
    case 's': \
2366
24.7k
    case 'd': \
2367
24.7k
    case 'q': \
2368
24.7k
      break; \
2369
24.7k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
24.7k
    } \
2372
24.7k
\
2373
24.7k
    unsigned Reg = \
2374
24.7k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
24.7k
    printRegName(O, Reg); \
2376
24.7k
    if (CHAR(suffix) != '0') { \
2377
24.7k
      SStream_concat1(O, '.'); \
2378
24.7k
      SStream_concat1(O, CHAR(suffix)); \
2379
24.7k
    } \
2380
24.7k
  }
printSVERegOp_0
Line
Count
Source
2357
51.3k
  { \
2358
51.3k
    AArch64_add_cs_detail_1( \
2359
51.3k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
51.3k
      CHAR(suffix)); \
2361
51.3k
    switch (CHAR(suffix)) { \
2362
51.3k
    case '0': \
2363
51.3k
    case 'b': \
2364
51.3k
    case 'h': \
2365
51.3k
    case 's': \
2366
51.3k
    case 'd': \
2367
51.3k
    case 'q': \
2368
51.3k
      break; \
2369
51.3k
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
51.3k
    } \
2372
51.3k
\
2373
51.3k
    unsigned Reg = \
2374
51.3k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
51.3k
    printRegName(O, Reg); \
2376
51.3k
    if (CHAR(suffix) != '0') { \
2377
0
      SStream_concat1(O, '.'); \
2378
0
      SStream_concat1(O, CHAR(suffix)); \
2379
0
    } \
2380
51.3k
  }
printSVERegOp_q
Line
Count
Source
2357
1.35k
  { \
2358
1.35k
    AArch64_add_cs_detail_1( \
2359
1.35k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2360
1.35k
      CHAR(suffix)); \
2361
1.35k
    switch (CHAR(suffix)) { \
2362
0
    case '0': \
2363
0
    case 'b': \
2364
0
    case 'h': \
2365
0
    case 's': \
2366
0
    case 'd': \
2367
1.35k
    case 'q': \
2368
1.35k
      break; \
2369
0
    default: \
2370
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2371
1.35k
    } \
2372
1.35k
\
2373
1.35k
    unsigned Reg = \
2374
1.35k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2375
1.35k
    printRegName(O, Reg); \
2376
1.35k
    if (CHAR(suffix) != '0') { \
2377
1.35k
      SStream_concat1(O, '.'); \
2378
1.35k
      SStream_concat1(O, CHAR(suffix)); \
2379
1.35k
    } \
2380
1.35k
  }
2381
DEFINE_printSVERegOp(b);
2382
DEFINE_printSVERegOp(d);
2383
DEFINE_printSVERegOp(h);
2384
DEFINE_printSVERegOp(s);
2385
DEFINE_printSVERegOp(0);
2386
DEFINE_printSVERegOp(q);
2387
2388
#define DECLARE_printImmSVE_S32(T) \
2389
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2390
3.86k
  { \
2391
3.86k
    printInt32Bang(O, Val); \
2392
3.86k
  }
printImmSVE_int16_t
Line
Count
Source
2390
1.44k
  { \
2391
1.44k
    printInt32Bang(O, Val); \
2392
1.44k
  }
printImmSVE_int8_t
Line
Count
Source
2390
650
  { \
2391
650
    printInt32Bang(O, Val); \
2392
650
  }
printImmSVE_int32_t
Line
Count
Source
2390
1.76k
  { \
2391
1.76k
    printInt32Bang(O, Val); \
2392
1.76k
  }
2393
DECLARE_printImmSVE_S32(int16_t);
2394
DECLARE_printImmSVE_S32(int8_t);
2395
DECLARE_printImmSVE_S32(int32_t);
2396
2397
#define DECLARE_printImmSVE_U32(T) \
2398
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2399
395
  { \
2400
395
    printUInt32Bang(O, Val); \
2401
395
  }
printImmSVE_uint16_t
Line
Count
Source
2399
123
  { \
2400
123
    printUInt32Bang(O, Val); \
2401
123
  }
printImmSVE_uint8_t
Line
Count
Source
2399
107
  { \
2400
107
    printUInt32Bang(O, Val); \
2401
107
  }
printImmSVE_uint32_t
Line
Count
Source
2399
165
  { \
2400
165
    printUInt32Bang(O, Val); \
2401
165
  }
2402
DECLARE_printImmSVE_U32(uint16_t);
2403
DECLARE_printImmSVE_U32(uint8_t);
2404
DECLARE_printImmSVE_U32(uint32_t);
2405
2406
#define DECLARE_printImmSVE_S64(T) \
2407
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2408
1.02k
  { \
2409
1.02k
    printInt64Bang(O, Val); \
2410
1.02k
  }
2411
DECLARE_printImmSVE_S64(int64_t);
2412
2413
#define DECLARE_printImmSVE_U64(T) \
2414
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2415
213
  { \
2416
213
    printUInt64Bang(O, Val); \
2417
213
  }
2418
DECLARE_printImmSVE_U64(uint64_t);
2419
2420
#define DEFINE_isSignedType(T) \
2421
  static inline bool CONCAT(isSignedType, T)() \
2422
2.38k
  { \
2423
2.38k
    return CHAR(T) == 'i'; \
2424
2.38k
  }
AArch64InstPrinter.c:isSignedType_int16_t
Line
Count
Source
2422
422
  { \
2423
422
    return CHAR(T) == 'i'; \
2424
422
  }
AArch64InstPrinter.c:isSignedType_int8_t
Line
Count
Source
2422
650
  { \
2423
650
    return CHAR(T) == 'i'; \
2424
650
  }
AArch64InstPrinter.c:isSignedType_int64_t
Line
Count
Source
2422
334
  { \
2423
334
    return CHAR(T) == 'i'; \
2424
334
  }
AArch64InstPrinter.c:isSignedType_int32_t
Line
Count
Source
2422
368
  { \
2423
368
    return CHAR(T) == 'i'; \
2424
368
  }
AArch64InstPrinter.c:isSignedType_uint16_t
Line
Count
Source
2422
123
  { \
2423
123
    return CHAR(T) == 'i'; \
2424
123
  }
AArch64InstPrinter.c:isSignedType_uint8_t
Line
Count
Source
2422
107
  { \
2423
107
    return CHAR(T) == 'i'; \
2424
107
  }
AArch64InstPrinter.c:isSignedType_uint64_t
Line
Count
Source
2422
213
  { \
2423
213
    return CHAR(T) == 'i'; \
2424
213
  }
AArch64InstPrinter.c:isSignedType_uint32_t
Line
Count
Source
2422
165
  { \
2423
165
    return CHAR(T) == 'i'; \
2424
165
  }
2425
DEFINE_isSignedType(int8_t);
2426
DEFINE_isSignedType(int16_t);
2427
DEFINE_isSignedType(int32_t);
2428
DEFINE_isSignedType(int64_t);
2429
DEFINE_isSignedType(uint8_t);
2430
DEFINE_isSignedType(uint16_t);
2431
DEFINE_isSignedType(uint32_t);
2432
DEFINE_isSignedType(uint64_t);
2433
2434
#define DEFINE_printImm8OptLsl(T) \
2435
  void CONCAT(printImm8OptLsl, T)(MCInst * MI, unsigned OpNum, \
2436
          SStream *O) \
2437
2.98k
  { \
2438
2.98k
    AArch64_add_cs_detail_1( \
2439
2.98k
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
2.98k
      sizeof(T)); \
2441
2.98k
    unsigned UnscaledVal = \
2442
2.98k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
2.98k
    unsigned Shift = \
2444
2.98k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
2.98k
\
2446
2.98k
    if ((UnscaledVal == 0) && \
2447
2.98k
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
604
      SStream_concat(O, "%s", markup("<imm:")); \
2449
604
      SStream_concat1(O, '#'); \
2450
604
      printUInt64(O, (UnscaledVal)); \
2451
604
      SStream_concat0(O, markup(">")); \
2452
604
      printShifter(MI, OpNum + 1, O); \
2453
604
      return; \
2454
604
    } \
2455
2.98k
\
2456
2.98k
    T Val; \
2457
2.38k
    if (CONCAT(isSignedType, T)()) \
2458
2.38k
      Val = (int8_t)UnscaledVal * \
2459
1.77k
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
2.38k
    else \
2461
2.38k
      Val = (uint8_t)UnscaledVal * \
2462
608
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
2.38k
\
2464
2.38k
    CONCAT(printImmSVE, T)(Val, O); \
2465
2.38k
  }
printImm8OptLsl_int16_t
Line
Count
Source
2437
626
  { \
2438
626
    AArch64_add_cs_detail_1( \
2439
626
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
626
      sizeof(T)); \
2441
626
    unsigned UnscaledVal = \
2442
626
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
626
    unsigned Shift = \
2444
626
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
626
\
2446
626
    if ((UnscaledVal == 0) && \
2447
626
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
204
      SStream_concat(O, "%s", markup("<imm:")); \
2449
204
      SStream_concat1(O, '#'); \
2450
204
      printUInt64(O, (UnscaledVal)); \
2451
204
      SStream_concat0(O, markup(">")); \
2452
204
      printShifter(MI, OpNum + 1, O); \
2453
204
      return; \
2454
204
    } \
2455
626
\
2456
626
    T Val; \
2457
422
    if (CONCAT(isSignedType, T)()) \
2458
422
      Val = (int8_t)UnscaledVal * \
2459
422
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
422
    else \
2461
422
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
422
\
2464
422
    CONCAT(printImmSVE, T)(Val, O); \
2465
422
  }
printImm8OptLsl_int8_t
Line
Count
Source
2437
650
  { \
2438
650
    AArch64_add_cs_detail_1( \
2439
650
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
650
      sizeof(T)); \
2441
650
    unsigned UnscaledVal = \
2442
650
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
650
    unsigned Shift = \
2444
650
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
650
\
2446
650
    if ((UnscaledVal == 0) && \
2447
650
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
0
      SStream_concat(O, "%s", markup("<imm:")); \
2449
0
      SStream_concat1(O, '#'); \
2450
0
      printUInt64(O, (UnscaledVal)); \
2451
0
      SStream_concat0(O, markup(">")); \
2452
0
      printShifter(MI, OpNum + 1, O); \
2453
0
      return; \
2454
0
    } \
2455
650
\
2456
650
    T Val; \
2457
650
    if (CONCAT(isSignedType, T)()) \
2458
650
      Val = (int8_t)UnscaledVal * \
2459
650
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
650
    else \
2461
650
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
650
\
2464
650
    CONCAT(printImmSVE, T)(Val, O); \
2465
650
  }
printImm8OptLsl_int64_t
Line
Count
Source
2437
434
  { \
2438
434
    AArch64_add_cs_detail_1( \
2439
434
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
434
      sizeof(T)); \
2441
434
    unsigned UnscaledVal = \
2442
434
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
434
    unsigned Shift = \
2444
434
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
434
\
2446
434
    if ((UnscaledVal == 0) && \
2447
434
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
100
      SStream_concat(O, "%s", markup("<imm:")); \
2449
100
      SStream_concat1(O, '#'); \
2450
100
      printUInt64(O, (UnscaledVal)); \
2451
100
      SStream_concat0(O, markup(">")); \
2452
100
      printShifter(MI, OpNum + 1, O); \
2453
100
      return; \
2454
100
    } \
2455
434
\
2456
434
    T Val; \
2457
334
    if (CONCAT(isSignedType, T)()) \
2458
334
      Val = (int8_t)UnscaledVal * \
2459
334
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
334
    else \
2461
334
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
334
\
2464
334
    CONCAT(printImmSVE, T)(Val, O); \
2465
334
  }
printImm8OptLsl_int32_t
Line
Count
Source
2437
403
  { \
2438
403
    AArch64_add_cs_detail_1( \
2439
403
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
403
      sizeof(T)); \
2441
403
    unsigned UnscaledVal = \
2442
403
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
403
    unsigned Shift = \
2444
403
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
403
\
2446
403
    if ((UnscaledVal == 0) && \
2447
403
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
35
      SStream_concat(O, "%s", markup("<imm:")); \
2449
35
      SStream_concat1(O, '#'); \
2450
35
      printUInt64(O, (UnscaledVal)); \
2451
35
      SStream_concat0(O, markup(">")); \
2452
35
      printShifter(MI, OpNum + 1, O); \
2453
35
      return; \
2454
35
    } \
2455
403
\
2456
403
    T Val; \
2457
368
    if (CONCAT(isSignedType, T)()) \
2458
368
      Val = (int8_t)UnscaledVal * \
2459
368
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
368
    else \
2461
368
      Val = (uint8_t)UnscaledVal * \
2462
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
368
\
2464
368
    CONCAT(printImmSVE, T)(Val, O); \
2465
368
  }
printImm8OptLsl_uint16_t
Line
Count
Source
2437
182
  { \
2438
182
    AArch64_add_cs_detail_1( \
2439
182
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
182
      sizeof(T)); \
2441
182
    unsigned UnscaledVal = \
2442
182
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
182
    unsigned Shift = \
2444
182
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
182
\
2446
182
    if ((UnscaledVal == 0) && \
2447
182
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
59
      SStream_concat(O, "%s", markup("<imm:")); \
2449
59
      SStream_concat1(O, '#'); \
2450
59
      printUInt64(O, (UnscaledVal)); \
2451
59
      SStream_concat0(O, markup(">")); \
2452
59
      printShifter(MI, OpNum + 1, O); \
2453
59
      return; \
2454
59
    } \
2455
182
\
2456
182
    T Val; \
2457
123
    if (CONCAT(isSignedType, T)()) \
2458
123
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
123
    else \
2461
123
      Val = (uint8_t)UnscaledVal * \
2462
123
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
123
\
2464
123
    CONCAT(printImmSVE, T)(Val, O); \
2465
123
  }
printImm8OptLsl_uint8_t
Line
Count
Source
2437
107
  { \
2438
107
    AArch64_add_cs_detail_1( \
2439
107
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
107
      sizeof(T)); \
2441
107
    unsigned UnscaledVal = \
2442
107
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
107
    unsigned Shift = \
2444
107
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
107
\
2446
107
    if ((UnscaledVal == 0) && \
2447
107
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
0
      SStream_concat(O, "%s", markup("<imm:")); \
2449
0
      SStream_concat1(O, '#'); \
2450
0
      printUInt64(O, (UnscaledVal)); \
2451
0
      SStream_concat0(O, markup(">")); \
2452
0
      printShifter(MI, OpNum + 1, O); \
2453
0
      return; \
2454
0
    } \
2455
107
\
2456
107
    T Val; \
2457
107
    if (CONCAT(isSignedType, T)()) \
2458
107
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
107
    else \
2461
107
      Val = (uint8_t)UnscaledVal * \
2462
107
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
107
\
2464
107
    CONCAT(printImmSVE, T)(Val, O); \
2465
107
  }
printImm8OptLsl_uint64_t
Line
Count
Source
2437
335
  { \
2438
335
    AArch64_add_cs_detail_1( \
2439
335
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
335
      sizeof(T)); \
2441
335
    unsigned UnscaledVal = \
2442
335
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
335
    unsigned Shift = \
2444
335
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
335
\
2446
335
    if ((UnscaledVal == 0) && \
2447
335
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
122
      SStream_concat(O, "%s", markup("<imm:")); \
2449
122
      SStream_concat1(O, '#'); \
2450
122
      printUInt64(O, (UnscaledVal)); \
2451
122
      SStream_concat0(O, markup(">")); \
2452
122
      printShifter(MI, OpNum + 1, O); \
2453
122
      return; \
2454
122
    } \
2455
335
\
2456
335
    T Val; \
2457
213
    if (CONCAT(isSignedType, T)()) \
2458
213
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
213
    else \
2461
213
      Val = (uint8_t)UnscaledVal * \
2462
213
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
213
\
2464
213
    CONCAT(printImmSVE, T)(Val, O); \
2465
213
  }
printImm8OptLsl_uint32_t
Line
Count
Source
2437
249
  { \
2438
249
    AArch64_add_cs_detail_1( \
2439
249
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2440
249
      sizeof(T)); \
2441
249
    unsigned UnscaledVal = \
2442
249
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2443
249
    unsigned Shift = \
2444
249
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2445
249
\
2446
249
    if ((UnscaledVal == 0) && \
2447
249
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2448
84
      SStream_concat(O, "%s", markup("<imm:")); \
2449
84
      SStream_concat1(O, '#'); \
2450
84
      printUInt64(O, (UnscaledVal)); \
2451
84
      SStream_concat0(O, markup(">")); \
2452
84
      printShifter(MI, OpNum + 1, O); \
2453
84
      return; \
2454
84
    } \
2455
249
\
2456
249
    T Val; \
2457
165
    if (CONCAT(isSignedType, T)()) \
2458
165
      Val = (int8_t)UnscaledVal * \
2459
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2460
165
    else \
2461
165
      Val = (uint8_t)UnscaledVal * \
2462
165
            (1 << AArch64_AM_getShiftValue(Shift)); \
2463
165
\
2464
165
    CONCAT(printImmSVE, T)(Val, O); \
2465
165
  }
2466
DEFINE_printImm8OptLsl(int16_t);
2467
DEFINE_printImm8OptLsl(int8_t);
2468
DEFINE_printImm8OptLsl(int64_t);
2469
DEFINE_printImm8OptLsl(int32_t);
2470
DEFINE_printImm8OptLsl(uint16_t);
2471
DEFINE_printImm8OptLsl(uint8_t);
2472
DEFINE_printImm8OptLsl(uint64_t);
2473
DEFINE_printImm8OptLsl(uint32_t);
2474
2475
#define DEFINE_printSVELogicalImm(T) \
2476
  void CONCAT(printSVELogicalImm, T)(MCInst * MI, unsigned OpNum, \
2477
             SStream *O) \
2478
4.17k
  { \
2479
4.17k
    AArch64_add_cs_detail_1( \
2480
4.17k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
4.17k
      sizeof(T)); \
2482
4.17k
    typedef T SignedT; \
2483
4.17k
    typedef CONCATS(u, T) UnsignedT; \
2484
4.17k
\
2485
4.17k
    uint64_t Val = \
2486
4.17k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
4.17k
    UnsignedT PrintVal = \
2488
4.17k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
4.17k
\
2490
4.17k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
4.17k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
4.17k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
2.01k
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
2.01k
    else { \
2495
1.06k
      SStream_concat(O, "%s", markup("<imm:")); \
2496
1.06k
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
1.06k
      SStream_concat0(O, markup(">")); \
2498
1.06k
    } \
2499
4.17k
  }
printSVELogicalImm_int16_t
Line
Count
Source
2478
1.02k
  { \
2479
1.02k
    AArch64_add_cs_detail_1( \
2480
1.02k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.02k
      sizeof(T)); \
2482
1.02k
    typedef T SignedT; \
2483
1.02k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.02k
\
2485
1.02k
    uint64_t Val = \
2486
1.02k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.02k
    UnsignedT PrintVal = \
2488
1.02k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.02k
\
2490
1.02k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.02k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.02k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
0
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
0
    else { \
2495
0
      SStream_concat(O, "%s", markup("<imm:")); \
2496
0
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
0
      SStream_concat0(O, markup(">")); \
2498
0
    } \
2499
1.02k
  }
printSVELogicalImm_int32_t
Line
Count
Source
2478
1.64k
  { \
2479
1.64k
    AArch64_add_cs_detail_1( \
2480
1.64k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.64k
      sizeof(T)); \
2482
1.64k
    typedef T SignedT; \
2483
1.64k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.64k
\
2485
1.64k
    uint64_t Val = \
2486
1.64k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.64k
    UnsignedT PrintVal = \
2488
1.64k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.64k
\
2490
1.64k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.64k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.64k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
557
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
557
    else { \
2495
250
      SStream_concat(O, "%s", markup("<imm:")); \
2496
250
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
250
      SStream_concat0(O, markup(">")); \
2498
250
    } \
2499
1.64k
  }
printSVELogicalImm_int64_t
Line
Count
Source
2478
1.50k
  { \
2479
1.50k
    AArch64_add_cs_detail_1( \
2480
1.50k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2481
1.50k
      sizeof(T)); \
2482
1.50k
    typedef T SignedT; \
2483
1.50k
    typedef CONCATS(u, T) UnsignedT; \
2484
1.50k
\
2485
1.50k
    uint64_t Val = \
2486
1.50k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2487
1.50k
    UnsignedT PrintVal = \
2488
1.50k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2489
1.50k
\
2490
1.50k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2491
1.50k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2492
1.50k
    else if ((uint16_t)PrintVal == PrintVal) \
2493
1.45k
      CONCAT(printImmSVE, T)(PrintVal, O); \
2494
1.45k
    else { \
2495
814
      SStream_concat(O, "%s", markup("<imm:")); \
2496
814
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2497
814
      SStream_concat0(O, markup(">")); \
2498
814
    } \
2499
1.50k
  }
2500
DEFINE_printSVELogicalImm(int16_t);
2501
DEFINE_printSVELogicalImm(int32_t);
2502
DEFINE_printSVELogicalImm(int64_t);
2503
2504
#define DEFINE_printZPRasFPR(Width) \
2505
  void CONCAT(printZPRasFPR, Width)(MCInst * MI, unsigned OpNum, \
2506
            SStream *O) \
2507
3.20k
  { \
2508
3.20k
    AArch64_add_cs_detail_1( \
2509
3.20k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
3.20k
      Width); \
2511
3.20k
    unsigned Base; \
2512
3.20k
    switch (Width) { \
2513
517
    case 8: \
2514
517
      Base = AArch64_B0; \
2515
517
      break; \
2516
1.17k
    case 16: \
2517
1.17k
      Base = AArch64_H0; \
2518
1.17k
      break; \
2519
317
    case 32: \
2520
317
      Base = AArch64_S0; \
2521
317
      break; \
2522
1.12k
    case 64: \
2523
1.12k
      Base = AArch64_D0; \
2524
1.12k
      break; \
2525
68
    case 128: \
2526
68
      Base = AArch64_Q0; \
2527
68
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
3.20k
    } \
2531
3.20k
    unsigned Reg = \
2532
3.20k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
3.20k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
3.20k
  }
printZPRasFPR_8
Line
Count
Source
2507
517
  { \
2508
517
    AArch64_add_cs_detail_1( \
2509
517
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
517
      Width); \
2511
517
    unsigned Base; \
2512
517
    switch (Width) { \
2513
517
    case 8: \
2514
517
      Base = AArch64_B0; \
2515
517
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
517
    } \
2531
517
    unsigned Reg = \
2532
517
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
517
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
517
  }
printZPRasFPR_64
Line
Count
Source
2507
1.12k
  { \
2508
1.12k
    AArch64_add_cs_detail_1( \
2509
1.12k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
1.12k
      Width); \
2511
1.12k
    unsigned Base; \
2512
1.12k
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
1.12k
    case 64: \
2523
1.12k
      Base = AArch64_D0; \
2524
1.12k
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
1.12k
    } \
2531
1.12k
    unsigned Reg = \
2532
1.12k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
1.12k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
1.12k
  }
printZPRasFPR_16
Line
Count
Source
2507
1.17k
  { \
2508
1.17k
    AArch64_add_cs_detail_1( \
2509
1.17k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
1.17k
      Width); \
2511
1.17k
    unsigned Base; \
2512
1.17k
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
1.17k
    case 16: \
2517
1.17k
      Base = AArch64_H0; \
2518
1.17k
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
1.17k
    } \
2531
1.17k
    unsigned Reg = \
2532
1.17k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
1.17k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
1.17k
  }
printZPRasFPR_32
Line
Count
Source
2507
317
  { \
2508
317
    AArch64_add_cs_detail_1( \
2509
317
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
317
      Width); \
2511
317
    unsigned Base; \
2512
317
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
317
    case 32: \
2520
317
      Base = AArch64_S0; \
2521
317
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
0
    case 128: \
2526
0
      Base = AArch64_Q0; \
2527
0
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
317
    } \
2531
317
    unsigned Reg = \
2532
317
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
317
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
317
  }
printZPRasFPR_128
Line
Count
Source
2507
68
  { \
2508
68
    AArch64_add_cs_detail_1( \
2509
68
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2510
68
      Width); \
2511
68
    unsigned Base; \
2512
68
    switch (Width) { \
2513
0
    case 8: \
2514
0
      Base = AArch64_B0; \
2515
0
      break; \
2516
0
    case 16: \
2517
0
      Base = AArch64_H0; \
2518
0
      break; \
2519
0
    case 32: \
2520
0
      Base = AArch64_S0; \
2521
0
      break; \
2522
0
    case 64: \
2523
0
      Base = AArch64_D0; \
2524
0
      break; \
2525
68
    case 128: \
2526
68
      Base = AArch64_Q0; \
2527
68
      break; \
2528
0
    default: \
2529
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2530
68
    } \
2531
68
    unsigned Reg = \
2532
68
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2533
68
    printRegName(O, Reg - AArch64_Z0 + Base); \
2534
68
  }
2535
DEFINE_printZPRasFPR(8);
2536
DEFINE_printZPRasFPR(64);
2537
DEFINE_printZPRasFPR(16);
2538
DEFINE_printZPRasFPR(32);
2539
DEFINE_printZPRasFPR(128);
2540
2541
#define DEFINE_printExactFPImm(ImmIs0, ImmIs1) \
2542
  void CONCAT(printExactFPImm, CONCAT(ImmIs0, ImmIs1))( \
2543
    MCInst * MI, unsigned OpNum, SStream *O) \
2544
1.15k
  { \
2545
1.15k
    AArch64_add_cs_detail_2( \
2546
1.15k
      MI, \
2547
1.15k
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
1.15k
             ImmIs1), \
2549
1.15k
      OpNum, ImmIs0, ImmIs1); \
2550
1.15k
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
1.15k
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
1.15k
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
1.15k
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
1.15k
    unsigned Val = \
2555
1.15k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
1.15k
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
1.15k
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
1.15k
    SStream_concat0(O, markup(">")); \
2559
1.15k
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_one
Line
Count
Source
2544
243
  { \
2545
243
    AArch64_add_cs_detail_2( \
2546
243
      MI, \
2547
243
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
243
             ImmIs1), \
2549
243
      OpNum, ImmIs0, ImmIs1); \
2550
243
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
243
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
243
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
243
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
243
    unsigned Val = \
2555
243
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
243
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
243
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
243
    SStream_concat0(O, markup(">")); \
2559
243
  }
printExactFPImm_AArch64ExactFPImm_zero_AArch64ExactFPImm_one
Line
Count
Source
2544
373
  { \
2545
373
    AArch64_add_cs_detail_2( \
2546
373
      MI, \
2547
373
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
373
             ImmIs1), \
2549
373
      OpNum, ImmIs0, ImmIs1); \
2550
373
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
373
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
373
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
373
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
373
    unsigned Val = \
2555
373
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
373
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
373
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
373
    SStream_concat0(O, markup(">")); \
2559
373
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_two
Line
Count
Source
2544
541
  { \
2545
541
    AArch64_add_cs_detail_2( \
2546
541
      MI, \
2547
541
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2548
541
             ImmIs1), \
2549
541
      OpNum, ImmIs0, ImmIs1); \
2550
541
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2551
541
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2552
541
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2553
541
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2554
541
    unsigned Val = \
2555
541
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2556
541
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2557
541
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2558
541
    SStream_concat0(O, markup(">")); \
2559
541
  }
2560
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_one);
2561
DEFINE_printExactFPImm(AArch64ExactFPImm_zero, AArch64ExactFPImm_one);
2562
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_two);
2563
2564
void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2565
6.73k
{
2566
6.73k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64as32, OpNum);
2567
6.73k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2568
6.73k
  printRegName(O, getWRegFromXReg(Reg));
2569
6.73k
}
2570
2571
void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O)
2572
159
{
2573
159
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64x8, OpNum);
2574
159
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2575
159
  printRegName(O,
2576
159
         MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0));
2577
159
}
2578
2579
void printSyspXzrPair(MCInst *MI, unsigned OpNum, SStream *O)
2580
1.01k
{
2581
1.01k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SyspXzrPair, OpNum);
2582
1.01k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2583
2584
1.01k
  SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName),
2585
1.01k
           ", ");
2586
1.01k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2587
1.01k
}
2588
2589
const char *AArch64_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
2590
206k
{
2591
206k
  return getRegisterName(RegNo, AltIdx);
2592
206k
}
2593
2594
void AArch64_LLVM_printInstruction(MCInst *MI, SStream *O,
2595
           void * /* MCRegisterInfo* */ info)
2596
358k
{
2597
358k
  printInst(MI, MI->address, "", O);
2598
358k
}