Coverage Report

Created: 2026-01-12 07:13

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an AArch64 MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2016 */
16
17
#ifdef CAPSTONE_HAS_ARM64
18
19
#include <capstone/platform.h>
20
#include <stdio.h>
21
#include <stdlib.h>
22
23
#include "AArch64InstPrinter.h"
24
#include "AArch64Disassembler.h"
25
#include "AArch64BaseInfo.h"
26
#include "../../utils.h"
27
#include "../../MCInst.h"
28
#include "../../SStream.h"
29
#include "../../MCRegisterInfo.h"
30
#include "../../MathExtras.h"
31
32
#include "AArch64Mapping.h"
33
#include "AArch64AddressingModes.h"
34
35
#define GET_REGINFO_ENUM
36
#include "AArch64GenRegisterInfo.inc"
37
38
#define GET_INSTRINFO_ENUM
39
#include "AArch64GenInstrInfo.inc"
40
41
#include "AArch64GenSubtargetInfo.inc"
42
43
44
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
45
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
static bool printSysAlias(MCInst *MI, SStream *O);
47
static char *printAliasInstr(MCInst *MI, SStream *OS, MCRegisterInfo *MRI);
48
static void printInstruction(MCInst *MI, SStream *O);
49
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printCustomAliasOperand(MCInst *MI, uint64_t Address, unsigned OpIdx,
51
    unsigned PrintMethodIdx, SStream *OS);
52
53
54
static cs_ac_type get_op_access(cs_struct *h, unsigned int id, unsigned int index)
55
1.21M
{
56
1.21M
#ifndef CAPSTONE_DIET
57
1.21M
  const uint8_t *arr = AArch64_get_op_access(h, id);
58
59
1.21M
  if (arr[index] == CS_AC_IGNORE)
60
0
    return 0;
61
62
1.21M
  return arr[index];
63
#else
64
  return 0;
65
#endif
66
1.21M
}
67
68
static void op_addImm(MCInst *MI, int v)
69
3.65k
{
70
3.65k
  if (MI->csh->detail) {
71
3.65k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
72
3.65k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = v;
73
3.65k
    MI->flat_insn->detail->arm64.op_count++;
74
3.65k
  }
75
3.65k
}
76
77
static void set_sme_index(MCInst *MI, bool status)
78
12.8k
{
79
  // Doing SME Index operand
80
12.8k
  MI->csh->doing_SME_Index = status;
81
82
12.8k
  if (MI->csh->detail != CS_OPT_ON)
83
0
    return;
84
85
12.8k
  if (status) {
86
9.38k
    unsigned prevOpNum = MI->flat_insn->detail->arm64.op_count - 1; 
87
9.38k
    unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, prevOpNum));
88
    // Replace previous SME register operand with an OP_SME_INDEX operand
89
9.38k
    MI->flat_insn->detail->arm64.operands[prevOpNum].type = ARM64_OP_SME_INDEX;
90
9.38k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.reg = Reg;
91
9.38k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.base = ARM64_REG_INVALID;
92
9.38k
    MI->flat_insn->detail->arm64.operands[prevOpNum].sme_index.disp = 0;
93
9.38k
  }
94
12.8k
}
95
96
static void set_mem_access(MCInst *MI, bool status)
97
412k
{
98
  // If status == false, check if this is meant for SME_index
99
412k
  if(!status && MI->csh->doing_SME_Index) {
100
5.90k
    MI->csh->doing_SME_Index = status;
101
5.90k
    return;
102
5.90k
  }
103
104
  // Doing Memory Operation
105
406k
  MI->csh->doing_mem = status;
106
107
108
406k
  if (MI->csh->detail != CS_OPT_ON)
109
0
    return;
110
111
406k
  if (status) {
112
203k
#ifndef CAPSTONE_DIET
113
203k
    uint8_t access;
114
203k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
115
203k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
116
203k
    MI->ac_idx++;
117
203k
#endif
118
203k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_MEM;
119
203k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = ARM64_REG_INVALID;
120
203k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = ARM64_REG_INVALID;
121
203k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = 0;
122
203k
  } else {
123
    // done, create the next operand slot
124
203k
    MI->flat_insn->detail->arm64.op_count++;
125
203k
  }
126
406k
}
127
128
void AArch64_printInst(MCInst *MI, SStream *O, void *Info)
129
418k
{
130
  // Check for special encodings and print the canonical alias instead.
131
418k
  unsigned Opcode = MCInst_getOpcode(MI);
132
418k
  int LSB, Width;
133
418k
  char *mnem;
134
135
  // printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
136
137
418k
  if (Opcode == AArch64_SYSxt && printSysAlias(MI, O))
138
847
    return;
139
140
  // SBFM/UBFM should print to a nicer aliased form if possible.
141
417k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
142
413k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
143
5.61k
    bool IsSigned = (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri);
144
5.61k
    bool Is64Bit = (Opcode == AArch64_SBFMXri || Opcode == AArch64_UBFMXri);
145
146
5.61k
    MCOperand *Op0 = MCInst_getOperand(MI, 0);
147
5.61k
    MCOperand *Op1 = MCInst_getOperand(MI, 1);
148
5.61k
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
149
5.61k
    MCOperand *Op3 = MCInst_getOperand(MI, 3);
150
151
5.61k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && MCOperand_isImm(Op3)) {
152
4.06k
      const char *AsmMnemonic = NULL;
153
154
4.06k
      switch (MCOperand_getImm(Op3)) {
155
376
        default:
156
376
          break;
157
158
985
        case 7:
159
985
          if (IsSigned)
160
550
            AsmMnemonic = "sxtb";
161
435
          else if (!Is64Bit)
162
216
            AsmMnemonic = "uxtb";
163
985
          break;
164
165
2.11k
        case 15:
166
2.11k
          if (IsSigned)
167
1.88k
            AsmMnemonic = "sxth";
168
237
          else if (!Is64Bit)
169
163
            AsmMnemonic = "uxth";
170
2.11k
          break;
171
172
587
        case 31:
173
          // *xtw is only valid for signed 64-bit operations.
174
587
          if (Is64Bit && IsSigned)
175
287
            AsmMnemonic = "sxtw";
176
587
          break;
177
4.06k
      }
178
179
4.06k
      if (AsmMnemonic) {
180
3.09k
        SStream_concat(O, "%s\t%s, %s", AsmMnemonic,
181
3.09k
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
182
3.09k
            getRegisterName(getWRegFromXReg(MCOperand_getReg(Op1)), AArch64_NoRegAltName));
183
184
3.09k
        if (MI->csh->detail) {
185
3.09k
#ifndef CAPSTONE_DIET
186
3.09k
          uint8_t access;
187
3.09k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
188
3.09k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
189
3.09k
          MI->ac_idx++;
190
3.09k
#endif
191
3.09k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
192
3.09k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
193
3.09k
          MI->flat_insn->detail->arm64.op_count++;
194
3.09k
#ifndef CAPSTONE_DIET
195
3.09k
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
196
3.09k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
197
3.09k
          MI->ac_idx++;
198
3.09k
#endif
199
3.09k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
200
3.09k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = getWRegFromXReg(MCOperand_getReg(Op1));
201
3.09k
          MI->flat_insn->detail->arm64.op_count++;
202
3.09k
        }
203
204
3.09k
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
205
206
3.09k
        return;
207
3.09k
      }
208
4.06k
    }
209
210
    // All immediate shifts are aliases, implemented using the Bitfield
211
    // instruction. In all cases the immediate shift amount shift must be in
212
    // the range 0 to (reg.size -1).
213
2.52k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
214
2.52k
      const char *AsmMnemonic = NULL;
215
2.52k
      int shift = 0;
216
2.52k
      int immr = (int)MCOperand_getImm(Op2);
217
2.52k
      int imms = (int)MCOperand_getImm(Op3);
218
219
2.52k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F && ((imms + 1) == immr)) {
220
70
        AsmMnemonic = "lsl";
221
70
        shift = 31 - imms;
222
2.45k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
223
496
          ((imms + 1 == immr))) {
224
71
        AsmMnemonic = "lsl";
225
71
        shift = 63 - imms;
226
2.37k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
227
229
        AsmMnemonic = "lsr";
228
229
        shift = immr;
229
2.15k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
230
67
        AsmMnemonic = "lsr";
231
67
        shift = immr;
232
2.08k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
233
11
        AsmMnemonic = "asr";
234
11
        shift = immr;
235
2.07k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
236
90
        AsmMnemonic = "asr";
237
90
        shift = immr;
238
90
      }
239
240
2.52k
      if (AsmMnemonic) {
241
538
        SStream_concat(O, "%s\t%s, %s, ", AsmMnemonic,
242
538
            getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
243
538
            getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
244
245
538
        printInt32Bang(O, shift);
246
247
538
        MCInst_setOpcodePub(MI, AArch64_map_insn(AsmMnemonic));
248
249
538
        if (MI->csh->detail) {
250
538
#ifndef CAPSTONE_DIET
251
538
          uint8_t access;
252
538
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
253
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
254
538
          MI->ac_idx++;
255
538
#endif
256
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
257
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
258
538
          MI->flat_insn->detail->arm64.op_count++;
259
538
#ifndef CAPSTONE_DIET
260
538
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
261
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
262
538
          MI->ac_idx++;
263
538
#endif
264
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
265
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
266
538
          MI->flat_insn->detail->arm64.op_count++;
267
538
#ifndef CAPSTONE_DIET
268
538
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
269
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
270
538
          MI->ac_idx++;
271
538
#endif
272
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
273
538
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = shift;
274
538
          MI->flat_insn->detail->arm64.op_count++;
275
538
        }
276
277
538
        return;
278
538
      }
279
2.52k
    }
280
281
    // SBFIZ/UBFIZ aliases
282
1.98k
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
283
1.08k
      SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfiz" : "ubfiz"),
284
1.08k
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
285
1.08k
          getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
286
287
1.08k
      printInt32Bang(O, (int)((Is64Bit ? 64 : 32) - MCOperand_getImm(Op2)));
288
289
1.08k
      SStream_concat0(O, ", ");
290
291
1.08k
      printInt32Bang(O, (int)MCOperand_getImm(Op3) + 1);
292
293
1.08k
      MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfiz" : "ubfiz"));
294
295
1.08k
      if (MI->csh->detail) {
296
1.08k
#ifndef CAPSTONE_DIET
297
1.08k
        uint8_t access;
298
1.08k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
299
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
300
1.08k
        MI->ac_idx++;
301
1.08k
#endif
302
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
303
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
304
1.08k
        MI->flat_insn->detail->arm64.op_count++;
305
1.08k
#ifndef CAPSTONE_DIET
306
1.08k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
307
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
308
1.08k
        MI->ac_idx++;
309
1.08k
#endif
310
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
311
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
312
1.08k
        MI->flat_insn->detail->arm64.op_count++;
313
1.08k
#ifndef CAPSTONE_DIET
314
1.08k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
315
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
316
1.08k
        MI->ac_idx++;
317
1.08k
#endif
318
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
319
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (Is64Bit ? 64 : 32) - (int)MCOperand_getImm(Op2);
320
1.08k
        MI->flat_insn->detail->arm64.op_count++;
321
1.08k
#ifndef CAPSTONE_DIET
322
1.08k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
323
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
324
1.08k
        MI->ac_idx++;
325
1.08k
#endif
326
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
327
1.08k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) + 1;
328
1.08k
        MI->flat_insn->detail->arm64.op_count++;
329
1.08k
      }
330
331
1.08k
      return;
332
1.08k
    }
333
334
    // Otherwise SBFX/UBFX is the preferred form
335
900
    SStream_concat(O, "%s\t%s, %s, ", (IsSigned ? "sbfx" : "ubfx"),
336
900
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
337
900
        getRegisterName(MCOperand_getReg(Op1), AArch64_NoRegAltName));
338
339
900
    printInt32Bang(O, (int)MCOperand_getImm(Op2));
340
900
    SStream_concat0(O, ", ");
341
900
    printInt32Bang(O, (int)MCOperand_getImm(Op3) - (int)MCOperand_getImm(Op2) + 1);
342
343
900
    MCInst_setOpcodePub(MI, AArch64_map_insn(IsSigned ? "sbfx" : "ubfx"));
344
345
900
    if (MI->csh->detail) {
346
900
#ifndef CAPSTONE_DIET
347
900
      uint8_t access;
348
900
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
349
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
350
900
      MI->ac_idx++;
351
900
#endif
352
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
353
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
354
900
      MI->flat_insn->detail->arm64.op_count++;
355
900
#ifndef CAPSTONE_DIET
356
900
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
357
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
358
900
      MI->ac_idx++;
359
900
#endif
360
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
361
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op1);
362
900
      MI->flat_insn->detail->arm64.op_count++;
363
900
#ifndef CAPSTONE_DIET
364
900
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
365
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
366
900
      MI->ac_idx++;
367
900
#endif
368
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
369
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op2);
370
900
      MI->flat_insn->detail->arm64.op_count++;
371
900
#ifndef CAPSTONE_DIET
372
900
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
373
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
374
900
      MI->ac_idx++;
375
900
#endif
376
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
377
900
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + 1;
378
900
      MI->flat_insn->detail->arm64.op_count++;
379
900
    }
380
381
900
    return;
382
1.98k
  }
383
384
411k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
385
804
    MCOperand *Op0 = MCInst_getOperand(MI, 0); // Op1 == Op0
386
804
    MCOperand *Op2 = MCInst_getOperand(MI, 2);
387
804
    int ImmR = (int)MCOperand_getImm(MCInst_getOperand(MI, 3));
388
804
    int ImmS = (int)MCOperand_getImm(MCInst_getOperand(MI, 4));
389
390
804
    if ((MCOperand_getReg(Op2) == AArch64_WZR || MCOperand_getReg(Op2) == AArch64_XZR) &&
391
367
        (ImmR == 0 || ImmS < ImmR)) {
392
      // BFC takes precedence over its entire range, sligtly differently to BFI.
393
147
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
394
147
      int LSB = (BitWidth - ImmR) % BitWidth;
395
147
      int Width = ImmS + 1;
396
397
147
      SStream_concat(O, "bfc\t%s, ",
398
147
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName));
399
400
147
      printInt32Bang(O, LSB);
401
147
      SStream_concat0(O, ", ");
402
147
      printInt32Bang(O, Width);
403
147
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfc"));
404
405
147
      if (MI->csh->detail) {
406
147
#ifndef CAPSTONE_DIET
407
147
        uint8_t access;
408
147
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
409
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
410
147
        MI->ac_idx++;
411
147
#endif
412
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
413
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
414
147
        MI->flat_insn->detail->arm64.op_count++;
415
416
147
#ifndef CAPSTONE_DIET
417
147
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
418
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
419
147
        MI->ac_idx++;
420
147
#endif
421
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
422
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
423
147
        MI->flat_insn->detail->arm64.op_count++;
424
147
#ifndef CAPSTONE_DIET
425
147
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
426
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
427
147
        MI->ac_idx++;
428
147
#endif
429
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
430
147
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
431
147
        MI->flat_insn->detail->arm64.op_count++;
432
147
      }
433
434
147
      return;
435
657
    } else if (ImmS < ImmR) {
436
      // BFI alias
437
150
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
438
150
      LSB = (BitWidth - ImmR) % BitWidth;
439
150
      Width = ImmS + 1;
440
441
150
      SStream_concat(O, "bfi\t%s, %s, ",
442
150
          getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
443
150
          getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
444
445
150
      printInt32Bang(O, LSB);
446
150
      SStream_concat0(O, ", ");
447
150
      printInt32Bang(O, Width);
448
449
150
      MCInst_setOpcodePub(MI, AArch64_map_insn("bfi"));
450
451
150
      if (MI->csh->detail) {
452
150
#ifndef CAPSTONE_DIET
453
150
        uint8_t access;
454
150
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
455
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
456
150
        MI->ac_idx++;
457
150
#endif
458
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
459
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
460
150
        MI->flat_insn->detail->arm64.op_count++;
461
150
#ifndef CAPSTONE_DIET
462
150
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
463
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
464
150
        MI->ac_idx++;
465
150
#endif
466
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
467
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
468
150
        MI->flat_insn->detail->arm64.op_count++;
469
150
#ifndef CAPSTONE_DIET
470
150
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
471
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
472
150
        MI->ac_idx++;
473
150
#endif
474
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
475
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
476
150
        MI->flat_insn->detail->arm64.op_count++;
477
150
#ifndef CAPSTONE_DIET
478
150
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
479
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
480
150
        MI->ac_idx++;
481
150
#endif
482
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
483
150
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
484
150
        MI->flat_insn->detail->arm64.op_count++;
485
150
      }
486
487
150
      return;
488
150
    }
489
490
507
    LSB = ImmR;
491
507
    Width = ImmS - ImmR + 1;
492
    // Otherwise BFXIL the preferred form
493
507
    SStream_concat(O, "bfxil\t%s, %s, ",
494
507
        getRegisterName(MCOperand_getReg(Op0), AArch64_NoRegAltName),
495
507
        getRegisterName(MCOperand_getReg(Op2), AArch64_NoRegAltName));
496
497
507
    printInt32Bang(O, LSB);
498
507
    SStream_concat0(O, ", ");
499
507
    printInt32Bang(O, Width);
500
501
507
    MCInst_setOpcodePub(MI, AArch64_map_insn("bfxil"));
502
503
507
    if (MI->csh->detail) {
504
507
#ifndef CAPSTONE_DIET
505
507
      uint8_t access;
506
507
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
507
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
508
507
      MI->ac_idx++;
509
507
#endif
510
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
511
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op0);
512
507
      MI->flat_insn->detail->arm64.op_count++;
513
507
#ifndef CAPSTONE_DIET
514
507
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
515
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
516
507
      MI->ac_idx++;
517
507
#endif
518
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
519
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(Op2);
520
507
      MI->flat_insn->detail->arm64.op_count++;
521
507
#ifndef CAPSTONE_DIET
522
507
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
523
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
524
507
      MI->ac_idx++;
525
507
#endif
526
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
527
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = LSB;
528
507
      MI->flat_insn->detail->arm64.op_count++;
529
507
#ifndef CAPSTONE_DIET
530
507
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
531
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
532
507
      MI->ac_idx++;
533
507
#endif
534
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
535
507
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Width;
536
507
      MI->flat_insn->detail->arm64.op_count++;
537
507
    }
538
539
507
    return;
540
804
  }
541
542
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but their
543
  // domains overlap so they need to be prioritized. The chain is "MOVZ lsl #0 >
544
  // MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest instruction
545
  // that can represent the move is the MOV alias, and the rest get printed
546
  // normally.
547
410k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
548
939
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
549
939
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
550
939
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
551
939
    uint64_t Value = (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift;
552
553
939
    if (isMOVZMovAlias(Value, Shift,
554
939
          Opcode == AArch64_MOVZXi ? 64 : 32)) {
555
840
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
556
557
840
      printInt64Bang(O, SignExtend64(Value, RegWidth));
558
559
840
      if (MI->csh->detail) {
560
840
#ifndef CAPSTONE_DIET
561
840
        uint8_t access;
562
840
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
563
840
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
564
840
        MI->ac_idx++;
565
840
#endif
566
840
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
567
840
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
568
840
        MI->flat_insn->detail->arm64.op_count++;
569
570
840
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
571
840
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
572
840
        MI->flat_insn->detail->arm64.op_count++;
573
840
      }
574
575
840
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
576
577
840
      return;
578
840
    }
579
939
  }
580
581
409k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
582
2.12k
      MCOperand_isImm(MCInst_getOperand(MI, 1)) && MCOperand_isImm(MCInst_getOperand(MI, 2))) {
583
2.12k
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
584
2.12k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, 2));
585
2.12k
    uint64_t Value = ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, 1)) << Shift);
586
587
2.12k
    if (RegWidth == 32)
588
807
      Value = Value & 0xffffffff;
589
590
2.12k
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
591
1.71k
      SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
592
593
1.71k
      printInt64Bang(O, SignExtend64(Value, RegWidth));
594
595
1.71k
      if (MI->csh->detail) {
596
1.71k
#ifndef CAPSTONE_DIET
597
1.71k
        uint8_t access;
598
1.71k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
599
1.71k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
600
1.71k
        MI->ac_idx++;
601
1.71k
#endif
602
1.71k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
603
1.71k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
604
1.71k
        MI->flat_insn->detail->arm64.op_count++;
605
606
1.71k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
607
1.71k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
608
1.71k
        MI->flat_insn->detail->arm64.op_count++;
609
1.71k
      }
610
611
1.71k
      MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
612
613
1.71k
      return;
614
1.71k
    }
615
2.12k
  }
616
617
408k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
618
1.42k
      (MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_XZR ||
619
1.14k
       MCOperand_getReg(MCInst_getOperand(MI, 1)) == AArch64_WZR) &&
620
616
      MCOperand_isImm(MCInst_getOperand(MI, 2))) {
621
616
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
622
616
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
623
616
        MCOperand_getImm(MCInst_getOperand(MI, 2)), RegWidth);
624
616
    SStream_concat(O, "mov\t%s, ", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 0)), AArch64_NoRegAltName));
625
626
616
    printInt64Bang(O, SignExtend64(Value, RegWidth));
627
628
616
    if (MI->csh->detail) {
629
616
#ifndef CAPSTONE_DIET
630
616
      uint8_t access;
631
616
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
632
616
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
633
616
      MI->ac_idx++;
634
616
#endif
635
616
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
636
616
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
637
616
      MI->flat_insn->detail->arm64.op_count++;
638
639
616
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
640
616
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = SignExtend64(Value, RegWidth);
641
616
      MI->flat_insn->detail->arm64.op_count++;
642
616
    }
643
644
616
    MCInst_setOpcodePub(MI, AArch64_map_insn("mov"));
645
646
616
    return;
647
616
  }
648
649
  // Instruction TSB is specified as a one operand instruction, but 'csync' is
650
  // not encoded, so for printing it is treated as a special case here:
651
407k
  if (Opcode == AArch64_TSB) {
652
186
    SStream_concat0(O, "tsb\tcsync");
653
186
    MCInst_setOpcodePub(MI, AArch64_map_insn("tsb"));
654
186
    return;
655
186
  }
656
657
407k
  MI->MRI = Info;
658
659
407k
  mnem = printAliasInstr(MI, O, (MCRegisterInfo *)Info);
660
407k
  if (mnem) {
661
56.6k
    MCInst_setOpcodePub(MI, AArch64_map_insn(mnem));
662
56.6k
    cs_mem_free(mnem);
663
664
56.6k
    switch(MCInst_getOpcode(MI)) {
665
32.3k
      default: break;
666
32.3k
      case AArch64_LD1i8_POST:
667
490
        arm64_op_addImm(MI, 1);
668
490
        break;
669
416
      case AArch64_LD1i16_POST:
670
416
        arm64_op_addImm(MI, 2);
671
416
        break;
672
817
      case AArch64_LD1i32_POST:
673
817
        arm64_op_addImm(MI, 4);
674
817
        break;
675
77
      case AArch64_LD1Onev1d_POST:
676
298
      case AArch64_LD1Onev2s_POST:
677
384
      case AArch64_LD1Onev4h_POST:
678
656
      case AArch64_LD1Onev8b_POST:
679
1.64k
      case AArch64_LD1i64_POST:
680
1.64k
        arm64_op_addImm(MI, 8);
681
1.64k
        break;
682
66
      case AArch64_LD1Onev16b_POST:
683
160
      case AArch64_LD1Onev2d_POST:
684
470
      case AArch64_LD1Onev4s_POST:
685
497
      case AArch64_LD1Onev8h_POST:
686
563
      case AArch64_LD1Twov1d_POST:
687
636
      case AArch64_LD1Twov2s_POST:
688
723
      case AArch64_LD1Twov4h_POST:
689
1.15k
      case AArch64_LD1Twov8b_POST:
690
1.15k
        arm64_op_addImm(MI, 16);
691
1.15k
        break;
692
121
      case AArch64_LD1Threev1d_POST:
693
213
      case AArch64_LD1Threev2s_POST:
694
287
      case AArch64_LD1Threev4h_POST:
695
355
      case AArch64_LD1Threev8b_POST:
696
355
        arm64_op_addImm(MI, 24);
697
355
        break;
698
663
      case AArch64_LD1Fourv1d_POST:
699
812
      case AArch64_LD1Fourv2s_POST:
700
1.34k
      case AArch64_LD1Fourv4h_POST:
701
1.80k
      case AArch64_LD1Fourv8b_POST:
702
2.16k
      case AArch64_LD1Twov16b_POST:
703
2.57k
      case AArch64_LD1Twov2d_POST:
704
2.96k
      case AArch64_LD1Twov4s_POST:
705
3.25k
      case AArch64_LD1Twov8h_POST:
706
3.25k
        arm64_op_addImm(MI, 32);
707
3.25k
        break;
708
474
      case AArch64_LD1Threev16b_POST:
709
578
      case AArch64_LD1Threev2d_POST:
710
692
      case AArch64_LD1Threev4s_POST:
711
1.15k
      case AArch64_LD1Threev8h_POST:
712
1.15k
         arm64_op_addImm(MI, 48);
713
1.15k
         break;
714
109
      case AArch64_LD1Fourv16b_POST:
715
370
      case AArch64_LD1Fourv2d_POST:
716
1.01k
      case AArch64_LD1Fourv4s_POST:
717
1.16k
      case AArch64_LD1Fourv8h_POST:
718
1.16k
        arm64_op_addImm(MI, 64);
719
1.16k
        break;
720
68
      case AArch64_UMOVvi64:
721
68
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1D);
722
68
        break;
723
68
      case AArch64_UMOVvi32:
724
68
        arm64_op_addVectorArrSpecifier(MI, ARM64_VAS_1S);
725
68
        break;
726
130
      case AArch64_INSvi8gpr:
727
213
      case AArch64_DUP_ZI_B:
728
298
      case AArch64_CPY_ZPmI_B:
729
402
      case AArch64_CPY_ZPzI_B:
730
469
      case AArch64_CPY_ZPmV_B:
731
544
      case AArch64_CPY_ZPmR_B:
732
634
      case AArch64_DUP_ZR_B:
733
634
        if (MI->csh->detail) {
734
634
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
735
634
        }
736
634
        break;
737
72
      case AArch64_INSvi16gpr:
738
143
      case AArch64_DUP_ZI_H:
739
292
      case AArch64_CPY_ZPmI_H:
740
439
      case AArch64_CPY_ZPzI_H:
741
538
      case AArch64_CPY_ZPmV_H:
742
604
      case AArch64_CPY_ZPmR_H:
743
1.48k
      case AArch64_DUP_ZR_H:
744
1.68k
      case AArch64_FCPY_ZPmI_H:
745
2.10k
      case AArch64_FDUP_ZI_H:
746
2.10k
        if (MI->csh->detail) {
747
2.10k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
748
2.10k
        }
749
2.10k
        break;
750
86
      case AArch64_INSvi32gpr:
751
152
      case AArch64_DUP_ZI_S:
752
220
      case AArch64_CPY_ZPmI_S:
753
296
      case AArch64_CPY_ZPzI_S:
754
502
      case AArch64_CPY_ZPmV_S:
755
879
      case AArch64_CPY_ZPmR_S:
756
1.40k
      case AArch64_DUP_ZR_S:
757
1.59k
      case AArch64_FCPY_ZPmI_S:
758
1.68k
      case AArch64_FDUP_ZI_S:
759
1.68k
        if (MI->csh->detail) {
760
1.68k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
761
1.68k
        }
762
1.68k
        break;
763
577
      case AArch64_INSvi64gpr:
764
1.31k
      case AArch64_DUP_ZI_D:
765
1.38k
      case AArch64_CPY_ZPmI_D:
766
1.48k
      case AArch64_CPY_ZPzI_D:
767
1.69k
      case AArch64_CPY_ZPmV_D:
768
2.03k
      case AArch64_CPY_ZPmR_D:
769
2.91k
      case AArch64_DUP_ZR_D:
770
3.33k
      case AArch64_FCPY_ZPmI_D:
771
3.42k
      case AArch64_FDUP_ZI_D:
772
3.42k
        if (MI->csh->detail) {
773
3.42k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
774
3.42k
        }
775
3.42k
        break;
776
553
      case AArch64_INSvi8lane:
777
697
      case AArch64_ORR_PPzPP:
778
771
      case AArch64_ORRS_PPzPP:
779
771
        if (MI->csh->detail) {
780
771
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
781
771
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
782
771
        }
783
771
        break;
784
492
      case AArch64_INSvi16lane:
785
492
        if (MI->csh->detail) {
786
492
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
787
492
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
788
492
        }
789
492
         break;
790
109
      case AArch64_INSvi32lane:
791
109
        if (MI->csh->detail) {
792
109
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
793
109
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
794
109
        }
795
109
        break;
796
104
      case AArch64_INSvi64lane:
797
171
      case AArch64_ORR_ZZZ:
798
171
        if (MI->csh->detail) {
799
171
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
800
171
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
801
171
        }
802
171
        break;
803
1.15k
      case AArch64_ORRv16i8:
804
1.35k
      case AArch64_NOTv16i8:
805
1.35k
        if (MI->csh->detail) {
806
1.35k
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_16B;
807
1.35k
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_16B;
808
1.35k
        }
809
1.35k
        break;
810
418
      case AArch64_ORRv8i8:
811
452
      case AArch64_NOTv8i8:
812
452
        if (MI->csh->detail) {
813
452
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_8B;
814
452
          MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_8B;
815
452
        }
816
452
        break;
817
160
      case AArch64_AND_PPzPP:
818
229
      case AArch64_ANDS_PPzPP:
819
298
      case AArch64_EOR_PPzPP:
820
370
      case AArch64_EORS_PPzPP:
821
630
      case AArch64_SEL_PPPP:
822
710
      case AArch64_SEL_ZPZZ_B:
823
710
        if (MI->csh->detail) {
824
710
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
825
710
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1B;
826
710
        }
827
710
        break;
828
243
      case AArch64_SEL_ZPZZ_D:
829
243
        if (MI->csh->detail) {
830
243
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
831
243
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1D;
832
243
        }
833
243
        break;
834
201
      case AArch64_SEL_ZPZZ_H:
835
201
        if (MI->csh->detail) {
836
201
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
837
201
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1H;
838
201
        }
839
201
        break;
840
68
      case AArch64_SEL_ZPZZ_S:
841
68
        if (MI->csh->detail) {
842
68
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
843
68
          MI->flat_insn->detail->arm64.operands[2].vas = ARM64_VAS_1S;
844
68
        }
845
68
        break;
846
217
      case AArch64_DUP_ZZI_B:
847
217
        if (MI->csh->detail) {
848
217
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1B;
849
217
          if (MI->flat_insn->detail->arm64.op_count == 1) {
850
0
            arm64_op_addReg(MI, ARM64_REG_B0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
851
217
          } else {
852
217
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1B;
853
217
          }
854
217
        }
855
217
        break;
856
168
      case AArch64_DUP_ZZI_D:
857
168
        if (MI->csh->detail) {
858
168
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1D;
859
168
          if (MI->flat_insn->detail->arm64.op_count == 1) {
860
0
            arm64_op_addReg(MI, ARM64_REG_D0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
861
168
          } else {
862
168
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1D;
863
168
          }
864
168
        }
865
168
        break;
866
310
      case AArch64_DUP_ZZI_H:
867
310
        if (MI->csh->detail) {
868
310
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1H;
869
310
          if (MI->flat_insn->detail->arm64.op_count == 1) {
870
0
            arm64_op_addReg(MI, ARM64_REG_H0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
871
310
          } else {
872
310
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1H;
873
310
          }
874
310
        }
875
310
        break;
876
78
      case AArch64_DUP_ZZI_Q:
877
78
        if (MI->csh->detail) {
878
78
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1Q;
879
78
          if (MI->flat_insn->detail->arm64.op_count == 1) {
880
0
            arm64_op_addReg(MI, ARM64_REG_Q0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
881
78
          } else {
882
78
            MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1Q;
883
78
          }
884
78
         }
885
78
         break;
886
240
      case AArch64_DUP_ZZI_S:
887
240
        if (MI->csh->detail) {
888
240
          MI->flat_insn->detail->arm64.operands[0].vas = ARM64_VAS_1S;
889
240
          if (MI->flat_insn->detail->arm64.op_count == 1) {
890
0
            arm64_op_addReg(MI, ARM64_REG_S0 + MCOperand_getReg(MCInst_getOperand(MI, 1)) - ARM64_REG_Z0);
891
240
          } else {
892
240
             MI->flat_insn->detail->arm64.operands[1].vas = ARM64_VAS_1S;
893
240
          }
894
240
        }
895
240
        break;
896
      // Hacky detail filling of SMSTART and SMSTOP alias'
897
265
      case AArch64_MSRpstatesvcrImm1:{
898
265
        if(MI->csh->detail){
899
265
          MI->flat_insn->detail->arm64.op_count = 2;
900
265
#ifndef CAPSTONE_DIET
901
265
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
902
265
          MI->ac_idx++;
903
265
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
904
265
          MI->ac_idx++;
905
265
#endif
906
265
          MI->flat_insn->detail->arm64.operands[0].type = ARM64_OP_SVCR;
907
265
          MI->flat_insn->detail->arm64.operands[0].sys = (unsigned)ARM64_SYSREG_SVCR;
908
265
          MI->flat_insn->detail->arm64.operands[0].svcr = lookupSVCRByEncoding(MCOperand_getImm(MCInst_getOperand(MI, 0)))->Encoding;
909
265
          MI->flat_insn->detail->arm64.operands[1].type = ARM64_OP_IMM;
910
265
          MI->flat_insn->detail->arm64.operands[1].imm = MCOperand_getImm(MCInst_getOperand(MI, 1));
911
265
        }
912
265
        break;
913
630
      }
914
56.6k
    }
915
350k
  } else {
916
350k
    printInstruction(MI, O);
917
350k
  }
918
407k
}
919
920
static bool printSysAlias(MCInst *MI, SStream *O)
921
3.95k
{
922
  // unsigned Opcode = MCInst_getOpcode(MI);
923
  //assert(Opcode == AArch64_SYSxt && "Invalid opcode for SYS alias!");
924
925
3.95k
  const char *Ins;
926
3.95k
  uint16_t Encoding;
927
3.95k
  bool NeedsReg;
928
3.95k
  char Name[64];
929
3.95k
  MCOperand *Op1 = MCInst_getOperand(MI, 0);
930
3.95k
  MCOperand *Cn = MCInst_getOperand(MI, 1);
931
3.95k
  MCOperand *Cm = MCInst_getOperand(MI, 2);
932
3.95k
  MCOperand *Op2 = MCInst_getOperand(MI, 3);
933
934
3.95k
  unsigned Op1Val = (unsigned)MCOperand_getImm(Op1);
935
3.95k
  unsigned CnVal = (unsigned)MCOperand_getImm(Cn);
936
3.95k
  unsigned CmVal = (unsigned)MCOperand_getImm(Cm);
937
3.95k
  unsigned Op2Val = (unsigned)MCOperand_getImm(Op2);
938
939
3.95k
  Encoding = Op2Val;
940
3.95k
  Encoding |= CmVal << 3;
941
3.95k
  Encoding |= CnVal << 7;
942
3.95k
  Encoding |= Op1Val << 11;
943
944
3.95k
  if (CnVal == 7) {
945
2.95k
    switch (CmVal) {
946
418
      default:
947
418
        return false;
948
949
      // IC aliases
950
420
      case 1: case 5: {
951
420
        const IC *IC = lookupICByEncoding(Encoding);
952
        // if (!IC || !IC->haveFeatures(STI.getFeatureBits()))
953
420
        if (!IC)
954
223
          return false;
955
956
197
        NeedsReg = IC->NeedsReg;
957
197
        Ins = "ic";
958
197
        strncpy(Name, IC->Name, sizeof(Name) - 1);
959
197
      }
960
0
      break;
961
962
      // DC aliases
963
1.55k
      case 4: case 6: case 10: case 11: case 12: case 14: {
964
1.55k
        const DC *DC = lookupDCByEncoding(Encoding);
965
        // if (!DC || !DC->haveFeatures(STI.getFeatureBits()))
966
1.55k
        if (!DC)
967
1.32k
          return false;
968
969
233
        NeedsReg = true;
970
233
        Ins = "dc";
971
233
        strncpy(Name, DC->Name, sizeof(Name) - 1);
972
233
      }
973
0
      break;
974
975
      // AT aliases
976
565
      case 8: case 9: {
977
565
        const AT *AT = lookupATByEncoding(Encoding);
978
        // if (!AT || !AT->haveFeatures(STI.getFeatureBits()))
979
565
        if (!AT)
980
271
          return false;
981
982
294
        NeedsReg = true;
983
294
        Ins = "at";
984
294
        strncpy(Name, AT->Name, sizeof(Name) - 1);
985
294
      }
986
0
      break;
987
2.95k
    }
988
2.95k
  } else if (CnVal == 8) {
989
    // TLBI aliases
990
536
    const TLBI *TLBI = lookupTLBIByEncoding(Encoding);
991
    // if (!TLBI || !TLBI->haveFeatures(STI.getFeatureBits()))
992
536
    if (!TLBI)
993
413
      return false;
994
995
123
    NeedsReg = TLBI->NeedsReg;
996
123
    Ins = "tlbi";
997
123
    strncpy(Name, TLBI->Name, sizeof(Name) - 1);
998
123
  } else
999
461
    return false;
1000
1001
847
  SStream_concat(O, "%s\t%s", Ins, Name);
1002
1003
847
  if (NeedsReg) {
1004
621
    SStream_concat(O, ", %s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, 4)), AArch64_NoRegAltName));
1005
621
  }
1006
1007
847
  MCInst_setOpcodePub(MI, AArch64_map_insn(Ins));
1008
1009
847
  if (MI->csh->detail) {
1010
#if 0
1011
#ifndef CAPSTONE_DIET
1012
    uint8_t access;
1013
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1014
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1015
    MI->ac_idx++;
1016
#endif
1017
#endif
1018
847
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
1019
847
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = AArch64_map_sys_op(Name);
1020
847
    MI->flat_insn->detail->arm64.op_count++;
1021
1022
847
    if (NeedsReg) {
1023
621
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1024
621
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 4));
1025
621
      MI->flat_insn->detail->arm64.op_count++;
1026
621
    }
1027
847
  }
1028
1029
847
  return true;
1030
3.95k
}
1031
1032
static void printOperand(MCInst *MI, unsigned OpNum, SStream *O)
1033
559k
{
1034
559k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1035
1036
559k
  if (MCOperand_isReg(Op)) {
1037
486k
    unsigned Reg = MCOperand_getReg(Op);
1038
1039
486k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1040
1041
486k
    if (MI->csh->detail) {
1042
486k
      if (MI->csh->doing_mem) {
1043
227k
        if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base == ARM64_REG_INVALID) {
1044
201k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.base = Reg;
1045
201k
        }
1046
26.2k
        else if (MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index == ARM64_REG_INVALID) {
1047
26.2k
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.index = Reg;
1048
26.2k
        }
1049
259k
      } else if (MI->csh->doing_SME_Index) {
1050
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1051
9.38k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.base = Reg;
1052
249k
      } else {
1053
249k
#ifndef CAPSTONE_DIET
1054
249k
        uint8_t access;
1055
1056
249k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1057
249k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1058
249k
        MI->ac_idx++;
1059
249k
#endif
1060
249k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1061
249k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1062
249k
        MI->flat_insn->detail->arm64.op_count++;
1063
249k
      }
1064
486k
    }
1065
486k
  } else if (MCOperand_isImm(Op)) {
1066
72.9k
    int64_t imm = MCOperand_getImm(Op);
1067
1068
72.9k
    if (MI->Opcode == AArch64_ADR) {
1069
3.74k
      imm += MI->address;
1070
3.74k
      printUInt64Bang(O, imm);
1071
69.2k
    } else {
1072
69.2k
      if (MI->csh->doing_mem) {
1073
20.4k
        if (MI->csh->imm_unsigned) {
1074
0
          printUInt64Bang(O, imm);
1075
20.4k
        } else {
1076
20.4k
          printInt64Bang(O, imm);
1077
20.4k
        }
1078
20.4k
      } else
1079
48.8k
        printUInt64Bang(O, imm);
1080
69.2k
    }
1081
1082
72.9k
    if (MI->csh->detail) {
1083
72.9k
      if (MI->csh->doing_mem) {
1084
20.4k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)imm;
1085
52.5k
      } else if (MI->csh->doing_SME_Index) {
1086
        // Access op_count-1 as We want to add info to previous operand, not create a new one
1087
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = (int32_t)imm; 
1088
52.5k
      } else {
1089
52.5k
#ifndef CAPSTONE_DIET
1090
52.5k
        uint8_t access;
1091
1092
52.5k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1093
52.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1094
52.5k
#endif
1095
52.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1096
52.5k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
1097
52.5k
        MI->flat_insn->detail->arm64.op_count++;
1098
52.5k
      }
1099
72.9k
    }
1100
72.9k
  }
1101
559k
}
1102
1103
static void printImm(MCInst *MI, unsigned OpNum, SStream *O)
1104
6.66k
{
1105
6.66k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1106
6.66k
  printUInt64Bang(O, MCOperand_getImm(Op));
1107
1108
6.66k
  if (MI->csh->detail) {
1109
6.66k
#ifndef CAPSTONE_DIET
1110
6.66k
    uint8_t access;
1111
6.66k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1112
6.66k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1113
6.66k
    MI->ac_idx++;
1114
6.66k
#endif
1115
6.66k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1116
6.66k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1117
6.66k
    MI->flat_insn->detail->arm64.op_count++;
1118
6.66k
  }
1119
6.66k
}
1120
1121
static void printImmHex(MCInst *MI, unsigned OpNum, SStream *O)
1122
91
{
1123
91
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1124
91
  printUInt64Bang(O, MCOperand_getImm(Op));
1125
1126
91
  if (MI->csh->detail) {
1127
91
#ifndef CAPSTONE_DIET
1128
91
    uint8_t access;
1129
91
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1130
91
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1131
91
    MI->ac_idx++;
1132
91
#endif
1133
91
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1134
91
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1135
91
    MI->flat_insn->detail->arm64.op_count++;
1136
91
  }
1137
91
}
1138
1139
2.48k
static void printSImm(MCInst *MI, unsigned OpNo, SStream *O, int Size) {
1140
2.48k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
1141
2.48k
  if (Size == 8)
1142
1.61k
  printInt64Bang(O, (signed char) MCOperand_getImm(Op));
1143
863
  else if (Size == 16)
1144
863
  printInt64Bang(O, (signed short) MCOperand_getImm(Op));
1145
0
  else
1146
0
    printInt64Bang(O, MCOperand_getImm(Op));
1147
1148
2.48k
  if (MI->csh->detail) {
1149
2.48k
#ifndef CAPSTONE_DIET
1150
2.48k
    uint8_t access;
1151
2.48k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1152
2.48k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1153
2.48k
    MI->ac_idx++;
1154
2.48k
#endif
1155
2.48k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1156
2.48k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1157
2.48k
    MI->flat_insn->detail->arm64.op_count++;
1158
2.48k
  }
1159
2.48k
}
1160
1161
static void printPostIncOperand(MCInst *MI, unsigned OpNum, SStream *O,
1162
    unsigned Imm)
1163
45.4k
{
1164
45.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1165
1166
45.4k
  if (MCOperand_isReg(Op)) {
1167
45.4k
    unsigned Reg = MCOperand_getReg(Op);
1168
45.4k
    if (Reg == AArch64_XZR) {
1169
0
      printInt32Bang(O, Imm);
1170
1171
0
      if (MI->csh->detail) {
1172
0
#ifndef CAPSTONE_DIET
1173
0
        uint8_t access;
1174
1175
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1176
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1177
0
        MI->ac_idx++;
1178
0
#endif
1179
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1180
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Imm;
1181
0
        MI->flat_insn->detail->arm64.op_count++;
1182
0
      }
1183
45.4k
    } else {
1184
45.4k
      SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1185
1186
45.4k
      if (MI->csh->detail) {
1187
45.4k
#ifndef CAPSTONE_DIET
1188
45.4k
        uint8_t access;
1189
1190
45.4k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1191
45.4k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1192
45.4k
        MI->ac_idx++;
1193
45.4k
#endif
1194
45.4k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1195
45.4k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1196
45.4k
        MI->flat_insn->detail->arm64.op_count++;
1197
45.4k
      }
1198
45.4k
    }
1199
45.4k
  }
1200
  //llvm_unreachable("unknown operand kind in printPostIncOperand64");
1201
45.4k
}
1202
1203
static void printVRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1204
84.6k
{
1205
84.6k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1206
  //assert(Op.isReg() && "Non-register vreg operand!");
1207
84.6k
  unsigned Reg = MCOperand_getReg(Op);
1208
1209
84.6k
  SStream_concat0(O, getRegisterName(Reg, AArch64_vreg));
1210
1211
84.6k
  if (MI->csh->detail) {
1212
84.6k
#ifndef CAPSTONE_DIET
1213
84.6k
    uint8_t access;
1214
84.6k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1215
84.6k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1216
84.6k
    MI->ac_idx++;
1217
84.6k
#endif
1218
84.6k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1219
84.6k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = AArch64_map_vregister(Reg);
1220
84.6k
    MI->flat_insn->detail->arm64.op_count++;
1221
84.6k
  }
1222
84.6k
}
1223
1224
static void printSysCROperand(MCInst *MI, unsigned OpNum, SStream *O)
1225
6.58k
{
1226
6.58k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1227
  //assert(Op.isImm() && "System instruction C[nm] operands must be immediates!");
1228
6.58k
  SStream_concat(O, "c%u", MCOperand_getImm(Op));
1229
1230
6.58k
  if (MI->csh->detail) {
1231
6.58k
#ifndef CAPSTONE_DIET
1232
6.58k
    uint8_t access;
1233
1234
6.58k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1235
6.58k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1236
6.58k
    MI->ac_idx++;
1237
6.58k
#endif
1238
6.58k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_CIMM;
1239
6.58k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = MCOperand_getImm(Op);
1240
6.58k
    MI->flat_insn->detail->arm64.op_count++;
1241
6.58k
  }
1242
6.58k
}
1243
1244
static void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1245
4.60k
{
1246
4.60k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1247
4.60k
  if (MCOperand_isImm(MO)) {
1248
4.60k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1249
    //assert(Val == MO.getImm() && "Add/sub immediate out of range!");
1250
4.60k
    unsigned Shift = AArch64_AM_getShiftValue((int)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1)));
1251
1252
4.60k
    printInt32Bang(O, Val);
1253
1254
4.60k
    if (MI->csh->detail) {
1255
4.60k
#ifndef CAPSTONE_DIET
1256
4.60k
      uint8_t access;
1257
1258
4.60k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1259
4.60k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1260
4.60k
      MI->ac_idx++;
1261
4.60k
#endif
1262
4.60k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1263
4.60k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1264
4.60k
      MI->flat_insn->detail->arm64.op_count++;
1265
4.60k
    }
1266
1267
4.60k
    if (Shift != 0)
1268
2.67k
      printShifter(MI, OpNum + 1, O);
1269
4.60k
  }
1270
4.60k
}
1271
1272
static void printLogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
1273
5.85k
{
1274
5.85k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1275
1276
5.85k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 32);
1277
5.85k
  printUInt32Bang(O, (int)Val);
1278
1279
5.85k
  if (MI->csh->detail) {
1280
5.85k
#ifndef CAPSTONE_DIET
1281
5.85k
    uint8_t access;
1282
1283
5.85k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1284
5.85k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1285
5.85k
    MI->ac_idx++;
1286
5.85k
#endif
1287
5.85k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1288
5.85k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
1289
5.85k
    MI->flat_insn->detail->arm64.op_count++;
1290
5.85k
  }
1291
5.85k
}
1292
1293
static void printLogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
1294
3.28k
{
1295
3.28k
  int64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1296
3.28k
  Val = AArch64_AM_decodeLogicalImmediate(Val, 64);
1297
1298
3.28k
  switch(MI->flat_insn->id) {
1299
1.85k
    default:
1300
1.85k
      printInt64Bang(O, Val);
1301
1.85k
      break;
1302
1303
392
    case ARM64_INS_ORR:
1304
1.12k
    case ARM64_INS_AND:
1305
1.43k
    case ARM64_INS_EOR:
1306
1.43k
    case ARM64_INS_TST:
1307
      // do not print number in negative form
1308
1.43k
      if (Val >= 0 && Val <= HEX_THRESHOLD)
1309
81
        SStream_concat(O, "#%u", (int)Val);
1310
1.35k
      else
1311
1.35k
        SStream_concat(O, "#0x%"PRIx64, Val);
1312
1.43k
      break;
1313
3.28k
  }
1314
1315
3.28k
  if (MI->csh->detail) {
1316
3.28k
#ifndef CAPSTONE_DIET
1317
3.28k
    uint8_t access;
1318
1319
3.28k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1320
3.28k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1321
3.28k
    MI->ac_idx++;
1322
3.28k
#endif
1323
3.28k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1324
3.28k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int64_t)Val;
1325
3.28k
    MI->flat_insn->detail->arm64.op_count++;
1326
3.28k
  }
1327
3.28k
}
1328
1329
static void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1330
15.6k
{
1331
15.6k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1332
1333
  // LSL #0 should not be printed.
1334
15.6k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1335
9.61k
      AArch64_AM_getShiftValue(Val) == 0)
1336
1.65k
    return;
1337
1338
14.0k
  SStream_concat(O, ", %s ", AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)));
1339
14.0k
  printInt32BangDec(O, AArch64_AM_getShiftValue(Val));
1340
1341
14.0k
  if (MI->csh->detail) {
1342
14.0k
    arm64_shifter shifter = ARM64_SFT_INVALID;
1343
1344
14.0k
    switch(AArch64_AM_getShiftType(Val)) {
1345
0
      default:  // never reach
1346
7.95k
      case AArch64_AM_LSL:
1347
7.95k
        shifter = ARM64_SFT_LSL;
1348
7.95k
        break;
1349
1350
2.41k
      case AArch64_AM_LSR:
1351
2.41k
        shifter = ARM64_SFT_LSR;
1352
2.41k
        break;
1353
1354
1.99k
      case AArch64_AM_ASR:
1355
1.99k
        shifter = ARM64_SFT_ASR;
1356
1.99k
        break;
1357
1358
1.13k
      case AArch64_AM_ROR:
1359
1.13k
        shifter = ARM64_SFT_ROR;
1360
1.13k
        break;
1361
1362
523
      case AArch64_AM_MSL:
1363
523
        shifter = ARM64_SFT_MSL;
1364
523
        break;
1365
14.0k
    }
1366
1367
14.0k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = shifter;
1368
14.0k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = AArch64_AM_getShiftValue(Val);
1369
14.0k
  }
1370
14.0k
}
1371
1372
static void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1373
8.42k
{
1374
8.42k
  SStream_concat0(O, getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1375
1376
8.42k
  if (MI->csh->detail) {
1377
8.42k
#ifndef CAPSTONE_DIET
1378
8.42k
    uint8_t access;
1379
8.42k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1380
8.42k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1381
8.42k
    MI->ac_idx++;
1382
8.42k
#endif
1383
8.42k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1384
8.42k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1385
8.42k
    MI->flat_insn->detail->arm64.op_count++;
1386
8.42k
  }
1387
1388
8.42k
  printShifter(MI, OpNum + 1, O);
1389
8.42k
}
1390
1391
static void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1392
6.47k
{
1393
6.47k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1394
6.47k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1395
6.47k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1396
1397
  // If the destination or first source register operand is [W]SP, print
1398
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1399
  // all.
1400
6.47k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1401
3.43k
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, 0));
1402
3.43k
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, 1));
1403
1404
3.43k
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1405
1.30k
          ExtType == AArch64_AM_UXTX) ||
1406
3.12k
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1407
911
         ExtType == AArch64_AM_UXTW)) {
1408
521
      if (ShiftVal != 0) {
1409
521
        SStream_concat0(O, ", lsl ");
1410
521
        printInt32Bang(O, ShiftVal);
1411
1412
521
        if (MI->csh->detail) {
1413
521
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1414
521
          MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1415
521
        }
1416
521
      }
1417
1418
521
      return;
1419
521
    }
1420
3.43k
  }
1421
1422
5.95k
  SStream_concat(O, ", %s", AArch64_AM_getShiftExtendName(ExtType));
1423
1424
5.95k
  if (MI->csh->detail) {
1425
5.95k
    arm64_extender ext = ARM64_EXT_INVALID;
1426
5.95k
    switch(ExtType) {
1427
0
      default:  // never reach
1428
1429
503
      case AArch64_AM_UXTB:
1430
503
        ext = ARM64_EXT_UXTB;
1431
503
        break;
1432
1433
440
      case AArch64_AM_UXTH:
1434
440
        ext = ARM64_EXT_UXTH;
1435
440
        break;
1436
1437
1.99k
      case AArch64_AM_UXTW:
1438
1.99k
        ext = ARM64_EXT_UXTW;
1439
1.99k
        break;
1440
1441
922
      case AArch64_AM_UXTX:
1442
922
        ext = ARM64_EXT_UXTX;
1443
922
        break;
1444
1445
324
      case AArch64_AM_SXTB:
1446
324
        ext = ARM64_EXT_SXTB;
1447
324
        break;
1448
1449
542
      case AArch64_AM_SXTH:
1450
542
        ext = ARM64_EXT_SXTH;
1451
542
        break;
1452
1453
108
      case AArch64_AM_SXTW:
1454
108
        ext = ARM64_EXT_SXTW;
1455
108
        break;
1456
1457
1.12k
      case AArch64_AM_SXTX:
1458
1.12k
        ext = ARM64_EXT_SXTX;
1459
1.12k
        break;
1460
5.95k
    }
1461
1462
5.95k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].ext = ext;
1463
5.95k
  }
1464
1465
5.95k
  if (ShiftVal != 0) {
1466
4.98k
    SStream_concat0(O, " ");
1467
4.98k
    printInt32Bang(O, ShiftVal);
1468
1469
4.98k
    if (MI->csh->detail) {
1470
4.98k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.type = ARM64_SFT_LSL;
1471
4.98k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].shift.value = ShiftVal;
1472
4.98k
    }
1473
4.98k
  }
1474
5.95k
}
1475
1476
static void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1477
3.87k
{
1478
3.87k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1479
1480
3.87k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
1481
1482
3.87k
  if (MI->csh->detail) {
1483
3.87k
#ifndef CAPSTONE_DIET
1484
3.87k
    uint8_t access;
1485
3.87k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1486
3.87k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1487
3.87k
    MI->ac_idx++;
1488
3.87k
#endif
1489
3.87k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1490
3.87k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
1491
3.87k
    MI->flat_insn->detail->arm64.op_count++;
1492
3.87k
  }
1493
1494
3.87k
  printArithExtend(MI, OpNum + 1, O);
1495
3.87k
}
1496
1497
static void printMemExtendImpl(MCInst *MI, bool SignExtend, bool DoShift, unsigned Width,
1498
             char SrcRegKind, SStream *O)
1499
24.6k
{
1500
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1501
24.6k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1502
24.6k
  if (IsLSL) {
1503
7.90k
    SStream_concat0(O, "lsl");
1504
1505
7.90k
    if (MI->csh->detail) {
1506
7.90k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1507
7.90k
    }
1508
16.7k
  } else {
1509
16.7k
    SStream_concat(O, "%cxt%c", (SignExtend ? 's' : 'u'), SrcRegKind);
1510
1511
16.7k
    if (MI->csh->detail) {
1512
16.7k
      if (!SignExtend) {
1513
8.83k
        switch(SrcRegKind) {
1514
0
          default: break;
1515
0
          case 'b':
1516
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTB;
1517
0
               break;
1518
0
          case 'h':
1519
0
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTH;
1520
0
               break;
1521
8.83k
          case 'w':
1522
8.83k
               MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_UXTW;
1523
8.83k
               break;
1524
8.83k
        }
1525
8.83k
      } else {
1526
7.93k
          switch(SrcRegKind) {
1527
0
            default: break;
1528
0
            case 'b':
1529
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTB;
1530
0
              break;
1531
0
            case 'h':
1532
0
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTH;
1533
0
              break;
1534
6.05k
            case 'w':
1535
6.05k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTW;
1536
6.05k
              break;
1537
1.88k
            case 'x':
1538
1.88k
              MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].ext = ARM64_EXT_SXTX;
1539
1.88k
              break;
1540
7.93k
          }
1541
7.93k
      }
1542
16.7k
    }
1543
16.7k
  }
1544
1545
24.6k
  if (DoShift || IsLSL) {
1546
16.1k
    SStream_concat(O, " #%u", Log2_32(Width / 8));
1547
1548
16.1k
    if (MI->csh->detail) {
1549
16.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.type = ARM64_SFT_LSL;
1550
16.1k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].shift.value = Log2_32(Width / 8);
1551
16.1k
    }
1552
16.1k
  }
1553
24.6k
}
1554
1555
static void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, unsigned Width)
1556
7.62k
{
1557
7.62k
  unsigned SignExtend = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1558
7.62k
  unsigned DoShift = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
1559
1560
7.62k
  printMemExtendImpl(MI, SignExtend, DoShift, Width, SrcRegKind, O);
1561
7.62k
}
1562
1563
static void printRegWithShiftExtend(MCInst *MI, unsigned OpNum, SStream *O,
1564
            bool SignExtend, int ExtWidth,
1565
            char SrcRegKind, char Suffix)
1566
21.0k
{
1567
21.0k
  bool DoShift;
1568
1569
21.0k
  printOperand(MI, OpNum, O);
1570
1571
21.0k
  if (Suffix == 's' || Suffix == 'd')
1572
13.7k
    SStream_concat(O, ".%c", Suffix);
1573
1574
21.0k
  DoShift = ExtWidth != 8;
1575
21.0k
  if (SignExtend || DoShift || SrcRegKind == 'w') {
1576
17.0k
    SStream_concat0(O, ", ");
1577
17.0k
    printMemExtendImpl(MI, SignExtend, DoShift, ExtWidth, SrcRegKind, O);
1578
17.0k
  }
1579
21.0k
}
1580
1581
static void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1582
3.77k
{
1583
3.77k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1584
3.77k
  SStream_concat0(O, getCondCodeName(CC));
1585
1586
3.77k
  if (MI->csh->detail)
1587
3.77k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(CC + 1);
1588
3.77k
}
1589
1590
static void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1591
1.55k
{
1592
1.55k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1593
1.55k
  SStream_concat0(O, getCondCodeName(getInvertedCondCode(CC)));
1594
1595
1.55k
  if (MI->csh->detail) {
1596
1.55k
    MI->flat_insn->detail->arm64.cc = (arm64_cc)(getInvertedCondCode(CC) + 1);
1597
1.55k
  }
1598
1.55k
}
1599
1600
static void printImmScale(MCInst *MI, unsigned OpNum, SStream *O, int Scale)
1601
25.6k
{
1602
25.6k
  int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1603
1604
25.6k
  printInt64Bang(O, val);
1605
1606
25.6k
  if (MI->csh->detail) {
1607
25.6k
    if (MI->csh->doing_mem) {
1608
19.9k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1609
19.9k
    } else {
1610
5.67k
#ifndef CAPSTONE_DIET
1611
5.67k
      uint8_t access;
1612
1613
5.67k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1614
5.67k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1615
5.67k
      MI->ac_idx++;
1616
5.67k
#endif
1617
5.67k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1618
5.67k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = val;
1619
5.67k
      MI->flat_insn->detail->arm64.op_count++;
1620
5.67k
    }
1621
25.6k
  }
1622
25.6k
}
1623
1624
static void printUImm12Offset(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale)
1625
12.2k
{
1626
12.2k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1627
1628
12.2k
  if (MCOperand_isImm(MO)) {
1629
12.2k
    int64_t val = Scale * MCOperand_getImm(MO);
1630
12.2k
    printInt64Bang(O, val);
1631
1632
12.2k
    if (MI->csh->detail) {
1633
12.2k
      if (MI->csh->doing_mem) {
1634
12.2k
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].mem.disp = (int32_t)val;
1635
12.2k
      } else {
1636
0
#ifndef CAPSTONE_DIET
1637
0
        uint8_t access;
1638
1639
0
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1640
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1641
0
        MI->ac_idx++;
1642
0
#endif
1643
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1644
0
        MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = (int)val;
1645
0
        MI->flat_insn->detail->arm64.op_count++;
1646
0
      }
1647
12.2k
    }
1648
12.2k
  }
1649
12.2k
}
1650
1651
#if 0
1652
static void printAMIndexedWB(MCInst *MI, unsigned OpNum, SStream *O, unsigned int Scale)
1653
{
1654
  MCOperand *MO = MCInst_getOperand(MI, OpNum + 1);
1655
1656
  SStream_concat(O, "[%s", getRegisterName(MCOperand_getReg(MCInst_getOperand(MI, OpNum)), AArch64_NoRegAltName));
1657
1658
  if (MCOperand_isImm(MO)) {
1659
    int64_t val = Scale * MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1660
    printInt64Bang(O, val);
1661
  // } else {
1662
  //   // assert(MO1.isExpr() && "Unexpected operand type!");
1663
  //   SStream_concat0(O, ", ");
1664
  //   MO1.getExpr()->print(O, &MAI);
1665
  }
1666
1667
  SStream_concat0(O, "]");
1668
}
1669
#endif
1670
1671
// IsSVEPrefetch = false
1672
static void printPrefetchOp(MCInst *MI, unsigned OpNum, SStream *O, bool IsSVEPrefetch)
1673
10.2k
{
1674
10.2k
  unsigned prfop = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1675
1676
10.2k
  if (IsSVEPrefetch) {
1677
8.19k
    const SVEPRFM *PRFM = lookupSVEPRFMByEncoding(prfop);
1678
8.19k
    if (PRFM)
1679
7.12k
      SStream_concat0(O, PRFM->Name);
1680
1681
8.19k
    return;
1682
8.19k
  } else {
1683
2.06k
    const PRFM *PRFM = lookupPRFMByEncoding(prfop);
1684
2.06k
    if (PRFM)
1685
1.00k
      SStream_concat0(O, PRFM->Name);
1686
1687
2.06k
    return;
1688
2.06k
  }
1689
1690
  // FIXME: set OpcodePub?
1691
1692
0
  printInt32Bang(O, prfop);
1693
1694
0
  if (MI->csh->detail) {
1695
0
#ifndef CAPSTONE_DIET
1696
0
    uint8_t access;
1697
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1698
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1699
0
    MI->ac_idx++;
1700
0
#endif
1701
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
1702
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = prfop;
1703
0
    MI->flat_insn->detail->arm64.op_count++;
1704
0
  }
1705
0
}
1706
1707
static void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1708
867
{
1709
867
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1710
867
  unsigned int psbhintop = MCOperand_getImm(Op);
1711
1712
867
  const PSB *PSB = lookupPSBByEncoding(psbhintop);
1713
867
  if (PSB)
1714
867
    SStream_concat0(O, PSB->Name);
1715
0
  else
1716
0
    printUInt32Bang(O, psbhintop);
1717
867
}
1718
1719
395
static void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) {
1720
395
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, OpNum)) ^ 32;
1721
1722
395
  const BTI *BTI = lookupBTIByEncoding(btihintop);
1723
395
  if (BTI)
1724
395
  SStream_concat0(O, BTI->Name);
1725
0
  else
1726
0
  printUInt32Bang(O, btihintop);
1727
395
}
1728
1729
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1730
2.14k
{
1731
2.14k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1732
2.14k
  float FPImm = MCOperand_isFPImm(MO) ? MCOperand_getFPImm(MO) : AArch64_AM_getFPImmFloat((int)MCOperand_getImm(MO));
1733
1734
  // 8 decimal places are enough to perfectly represent permitted floats.
1735
#if defined(_KERNEL_MODE)
1736
  // Issue #681: Windows kernel does not support formatting float point
1737
  SStream_concat0(O, "#<float_point_unsupported>");
1738
#else
1739
2.14k
  SStream_concat(O, "#%.8f", FPImm);
1740
2.14k
#endif
1741
1742
2.14k
  if (MI->csh->detail) {
1743
2.14k
#ifndef CAPSTONE_DIET
1744
2.14k
    uint8_t access;
1745
1746
2.14k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1747
2.14k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1748
2.14k
    MI->ac_idx++;
1749
2.14k
#endif
1750
2.14k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_FP;
1751
2.14k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].fp = FPImm;
1752
2.14k
    MI->flat_insn->detail->arm64.op_count++;
1753
2.14k
  }
1754
2.14k
}
1755
1756
//static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride = 1)
1757
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride)
1758
278k
{
1759
557k
  while (Stride--) {
1760
278k
    if (Reg >= AArch64_Q0 && Reg <= AArch64_Q30) // AArch64_Q0 .. AArch64_Q30
1761
241k
      Reg += 1;
1762
36.6k
    else if (Reg == AArch64_Q31) // Vector lists can wrap around.
1763
11.4k
      Reg = AArch64_Q0;
1764
25.1k
    else if (Reg >= AArch64_Z0 && Reg <= AArch64_Z30) // AArch64_Z0 .. AArch64_Z30
1765
23.9k
      Reg += 1;
1766
1.19k
    else if (Reg == AArch64_Z31) // Vector lists can wrap around.
1767
1.19k
      Reg = AArch64_Z0;
1768
278k
  }
1769
1770
278k
  return Reg;
1771
278k
}
1772
1773
static void printGPRSeqPairsClassOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned int size)
1774
6.02k
{
1775
  // static_assert(size == 64 || size == 32,
1776
  //    "Template parameter must be either 32 or 64");
1777
6.02k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1778
6.02k
  unsigned Sube = (size == 32) ? AArch64_sube32 : AArch64_sube64;
1779
6.02k
  unsigned Subo = (size == 32) ? AArch64_subo32 : AArch64_subo64;
1780
6.02k
  unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube);
1781
6.02k
  unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo);
1782
1783
6.02k
  SStream_concat(O, "%s, %s", getRegisterName(Even, AArch64_NoRegAltName),
1784
6.02k
      getRegisterName(Odd, AArch64_NoRegAltName));
1785
1786
6.02k
  if (MI->csh->detail) {
1787
6.02k
#ifndef CAPSTONE_DIET
1788
6.02k
    uint8_t access;
1789
1790
6.02k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1791
6.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1792
6.02k
    MI->ac_idx++;
1793
6.02k
#endif
1794
1795
6.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1796
6.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Even;
1797
6.02k
    MI->flat_insn->detail->arm64.op_count++;
1798
1799
6.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1800
6.02k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Odd;
1801
6.02k
    MI->flat_insn->detail->arm64.op_count++;
1802
6.02k
  }
1803
6.02k
}
1804
1805
static void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1806
    char *LayoutSuffix, MCRegisterInfo *MRI, arm64_vas vas)
1807
111k
{
1808
1.64M
#define GETREGCLASS_CONTAIN0(_class, _reg) MCRegisterClass_contains(MCRegisterInfo_getRegClass(MRI, _class), _reg)
1809
111k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1810
111k
  unsigned NumRegs = 1, FirstReg, i;
1811
1812
111k
  SStream_concat0(O, "{");
1813
1814
  // Work out how many registers there are in the list (if there is an actual
1815
  // list).
1816
111k
  if (GETREGCLASS_CONTAIN0(AArch64_DDRegClassID , Reg) ||
1817
107k
      GETREGCLASS_CONTAIN0(AArch64_ZPR2RegClassID, Reg) ||
1818
105k
      GETREGCLASS_CONTAIN0(AArch64_QQRegClassID, Reg))
1819
22.8k
    NumRegs = 2;
1820
88.5k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDRegClassID, Reg) ||
1821
83.5k
      GETREGCLASS_CONTAIN0(AArch64_ZPR3RegClassID, Reg) ||
1822
81.6k
      GETREGCLASS_CONTAIN0(AArch64_QQQRegClassID, Reg))
1823
29.9k
    NumRegs = 3;
1824
58.6k
  else if (GETREGCLASS_CONTAIN0(AArch64_DDDDRegClassID, Reg) ||
1825
51.3k
      GETREGCLASS_CONTAIN0(AArch64_ZPR4RegClassID, Reg) ||
1826
50.3k
      GETREGCLASS_CONTAIN0(AArch64_QQQQRegClassID, Reg))
1827
28.1k
    NumRegs = 4;
1828
1829
  // Now forget about the list and find out what the first register is.
1830
111k
  if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_dsub0)))
1831
16.5k
    Reg = FirstReg;
1832
94.8k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_qsub0)))
1833
60.0k
    Reg = FirstReg;
1834
34.8k
  else if ((FirstReg = MCRegisterInfo_getSubReg(MRI, Reg, AArch64_zsub0)))
1835
4.36k
    Reg = FirstReg;
1836
1837
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1838
  // printing (otherwise getRegisterName fails).
1839
111k
  if (GETREGCLASS_CONTAIN0(AArch64_FPR64RegClassID, Reg)) {
1840
18.0k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(MRI, AArch64_FPR128RegClassID);
1841
18.0k
    Reg = MCRegisterInfo_getMatchingSuperReg(MRI, Reg, AArch64_dsub, FPR128RC);
1842
18.0k
  }
1843
1844
389k
  for (i = 0; i < NumRegs; ++i, Reg = getNextVectorRegister(Reg, 1)) {
1845
278k
    bool isZReg = GETREGCLASS_CONTAIN0(AArch64_ZPRRegClassID, Reg);
1846
278k
    if (isZReg)
1847
25.1k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), LayoutSuffix);
1848
253k
    else
1849
253k
      SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_vreg), LayoutSuffix);
1850
1851
278k
    if (MI->csh->detail) {
1852
278k
#ifndef CAPSTONE_DIET
1853
278k
      uint8_t access;
1854
1855
278k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1856
278k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
1857
278k
      MI->ac_idx++;
1858
278k
#endif
1859
278k
      unsigned regForDetail = isZReg ? Reg : AArch64_map_vregister(Reg);
1860
278k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
1861
278k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = regForDetail;
1862
278k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].vas = vas;
1863
278k
      MI->flat_insn->detail->arm64.op_count++;
1864
278k
    }
1865
1866
278k
    if (i + 1 != NumRegs)
1867
167k
      SStream_concat0(O, ", ");
1868
278k
  }
1869
1870
111k
  SStream_concat0(O, "}");
1871
111k
}
1872
1873
static void printTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O, unsigned NumLanes, char LaneKind)
1874
111k
{
1875
111k
  char Suffix[32];
1876
111k
  arm64_vas vas = 0;
1877
1878
111k
  if (NumLanes) {
1879
45.7k
    cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, LaneKind);
1880
1881
45.7k
    switch(LaneKind) {
1882
0
      default: break;
1883
11.7k
      case 'b':
1884
11.7k
        switch(NumLanes) {
1885
0
          default: break;
1886
0
          case 1:
1887
0
               vas = ARM64_VAS_1B;
1888
0
               break;
1889
0
          case 4:
1890
0
               vas = ARM64_VAS_4B;
1891
0
               break;
1892
4.63k
          case 8:
1893
4.63k
               vas = ARM64_VAS_8B;
1894
4.63k
               break;
1895
7.07k
          case 16:
1896
7.07k
               vas = ARM64_VAS_16B;
1897
7.07k
               break;
1898
11.7k
        }
1899
11.7k
        break;
1900
13.5k
      case 'h':
1901
13.5k
        switch(NumLanes) {
1902
0
          default: break;
1903
0
          case 1:
1904
0
               vas = ARM64_VAS_1H;
1905
0
               break;
1906
0
          case 2:
1907
0
               vas = ARM64_VAS_2H;
1908
0
               break;
1909
5.18k
          case 4:
1910
5.18k
               vas = ARM64_VAS_4H;
1911
5.18k
               break;
1912
8.39k
          case 8:
1913
8.39k
               vas = ARM64_VAS_8H;
1914
8.39k
               break;
1915
13.5k
        }
1916
13.5k
        break;
1917
13.5k
      case 's':
1918
12.0k
        switch(NumLanes) {
1919
0
          default: break;
1920
0
          case 1:
1921
0
               vas = ARM64_VAS_1S;
1922
0
               break;
1923
4.58k
          case 2:
1924
4.58k
               vas = ARM64_VAS_2S;
1925
4.58k
               break;
1926
7.49k
          case 4:
1927
7.49k
               vas = ARM64_VAS_4S;
1928
7.49k
               break;
1929
12.0k
        }
1930
12.0k
        break;
1931
12.0k
      case 'd':
1932
8.43k
        switch(NumLanes) {
1933
0
          default: break;
1934
3.69k
          case 1:
1935
3.69k
               vas = ARM64_VAS_1D;
1936
3.69k
               break;
1937
4.73k
          case 2:
1938
4.73k
               vas = ARM64_VAS_2D;
1939
4.73k
               break;
1940
8.43k
        }
1941
8.43k
        break;
1942
8.43k
      case 'q':
1943
0
        switch(NumLanes) {
1944
0
          default: break;
1945
0
          case 1:
1946
0
               vas = ARM64_VAS_1Q;
1947
0
               break;
1948
0
        }
1949
0
        break;
1950
45.7k
    }
1951
65.5k
  } else {
1952
65.5k
    cs_snprintf(Suffix, sizeof(Suffix), ".%c", LaneKind);
1953
1954
65.5k
    switch(LaneKind) {
1955
0
      default: break;
1956
16.0k
      case 'b':
1957
16.0k
           vas = ARM64_VAS_1B;
1958
16.0k
           break;
1959
12.8k
      case 'h':
1960
12.8k
           vas = ARM64_VAS_1H;
1961
12.8k
           break;
1962
19.6k
      case 's':
1963
19.6k
           vas = ARM64_VAS_1S;
1964
19.6k
           break;
1965
17.0k
      case 'd':
1966
17.0k
           vas = ARM64_VAS_1D;
1967
17.0k
           break;
1968
0
      case 'q':
1969
0
           vas = ARM64_VAS_1Q;
1970
0
           break;
1971
65.5k
    }
1972
65.5k
  }
1973
1974
111k
  printVectorList(MI, OpNum, O, Suffix, MI->MRI, vas);
1975
111k
}
1976
1977
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1978
68.4k
{
1979
68.4k
  SStream_concat0(O, "[");
1980
68.4k
  printInt32(O, (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)));
1981
68.4k
  SStream_concat0(O, "]");
1982
1983
68.4k
  if (MI->csh->detail) {
1984
68.4k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count - 1].vector_index = (int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1985
68.4k
  }
1986
68.4k
}
1987
1988
static void printAlignedLabel(MCInst *MI, unsigned OpNum, SStream *O)
1989
12.0k
{
1990
12.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1991
1992
  // If the label has already been resolved to an immediate offset (say, when
1993
  // we're running the disassembler), just print the immediate.
1994
12.0k
  if (MCOperand_isImm(Op)) {
1995
12.0k
    uint64_t imm = (MCOperand_getImm(Op) * 4) + MI->address;
1996
12.0k
    printUInt64Bang(O, imm);
1997
1998
12.0k
    if (MI->csh->detail) {
1999
12.0k
#ifndef CAPSTONE_DIET
2000
12.0k
      uint8_t access;
2001
2002
12.0k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2003
12.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2004
12.0k
      MI->ac_idx++;
2005
12.0k
#endif
2006
12.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2007
12.0k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2008
12.0k
      MI->flat_insn->detail->arm64.op_count++;
2009
12.0k
    }
2010
12.0k
  }
2011
12.0k
}
2012
2013
static void printAdrpLabel(MCInst *MI, unsigned OpNum, SStream *O)
2014
2.41k
{
2015
2.41k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2016
2017
2.41k
  if (MCOperand_isImm(Op)) {
2018
    // ADRP sign extends a 21-bit offset, shifts it left by 12
2019
    // and adds it to the value of the PC with its bottom 12 bits cleared
2020
2.41k
    uint64_t imm = (MCOperand_getImm(Op) * 0x1000) + (MI->address & ~0xfff);
2021
2.41k
    printUInt64Bang(O, imm);
2022
2023
2.41k
    if (MI->csh->detail) {
2024
2.41k
#ifndef CAPSTONE_DIET
2025
2.41k
      uint8_t access;
2026
2027
2.41k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2028
2.41k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2029
2.41k
      MI->ac_idx++;
2030
2.41k
#endif
2031
2.41k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2032
2.41k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = imm;
2033
2.41k
      MI->flat_insn->detail->arm64.op_count++;
2034
2.41k
    }
2035
2.41k
  }
2036
2.41k
}
2037
2038
static void printBarrierOption(MCInst *MI, unsigned OpNum, SStream *O)
2039
977
{
2040
977
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2041
977
  unsigned Opcode = MCInst_getOpcode(MI);
2042
977
  const char *Name = NULL;
2043
2044
977
  if (Opcode == AArch64_ISB) {
2045
224
    const ISB *ISB = lookupISBByEncoding(Val);
2046
224
    Name = ISB ? ISB->Name : NULL;
2047
753
  } else if (Opcode == AArch64_TSB) {
2048
0
    const TSB *TSB = lookupTSBByEncoding(Val);
2049
0
    Name = TSB ? TSB->Name : NULL;
2050
753
  } else {
2051
753
    const DB *DB = lookupDBByEncoding(Val);
2052
753
    Name = DB ? DB->Name : NULL;
2053
753
  }
2054
2055
977
  if (Name) {
2056
375
    SStream_concat0(O, Name);
2057
2058
375
    if (MI->csh->detail) {
2059
375
#ifndef CAPSTONE_DIET
2060
375
      uint8_t access;
2061
2062
375
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2063
375
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2064
375
      MI->ac_idx++;
2065
375
#endif
2066
375
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2067
375
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2068
375
      MI->flat_insn->detail->arm64.op_count++;
2069
375
    }
2070
602
  } else {
2071
602
    printUInt32Bang(O, Val);
2072
2073
602
    if (MI->csh->detail) {
2074
602
#ifndef CAPSTONE_DIET
2075
602
      uint8_t access;
2076
2077
602
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2078
602
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2079
602
      MI->ac_idx++;
2080
602
#endif
2081
602
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2082
602
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2083
602
      MI->flat_insn->detail->arm64.op_count++;
2084
602
    }
2085
602
  }
2086
977
}
2087
2088
69
static void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) {
2089
69
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNo));
2090
  // assert(MI->getOpcode() == AArch64::DSBnXS);
2091
2092
69
  const char *Name = NULL;
2093
69
  const DBnXS *DB = lookupDBnXSByEncoding(Val);
2094
69
  Name = DB ? DB->Name : NULL;
2095
2096
69
  if (Name) {
2097
69
    SStream_concat0(O, Name);
2098
2099
69
    if (MI->csh->detail) {
2100
69
#ifndef CAPSTONE_DIET
2101
69
      uint8_t access;
2102
2103
69
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2104
69
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2105
69
      MI->ac_idx++;
2106
69
#endif
2107
69
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_BARRIER;
2108
69
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].barrier = Val;
2109
69
      MI->flat_insn->detail->arm64.op_count++;
2110
69
    }
2111
69
  }
2112
0
  else {
2113
0
    printUInt32Bang(O, Val);
2114
2115
0
    if (MI->csh->detail) {
2116
0
#ifndef CAPSTONE_DIET
2117
0
      uint8_t access;
2118
2119
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2120
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2121
0
      MI->ac_idx++;
2122
0
#endif
2123
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2124
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2125
0
      MI->flat_insn->detail->arm64.op_count++;
2126
0
    }
2127
0
  }
2128
69
}
2129
2130
static void printMRSSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2131
3.19k
{
2132
3.19k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2133
3.19k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2134
2135
  // Horrible hack for the one register that has identical encodings but
2136
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2137
  // going to get the wrong entry
2138
3.19k
  if (Val == ARM64_SYSREG_DBGDTRRX_EL0) {
2139
48
    SStream_concat0(O, "dbgdtrrx_el0");
2140
2141
48
    if (MI->csh->detail) {
2142
48
#ifndef CAPSTONE_DIET
2143
48
      uint8_t access;
2144
2145
48
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2146
48
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2147
48
      MI->ac_idx++;
2148
48
#endif
2149
2150
48
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2151
48
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2152
48
      MI->flat_insn->detail->arm64.op_count++;
2153
48
    }
2154
2155
48
    return;
2156
48
  }
2157
2158
  // Another hack for a register which has an alternative name which is not an alias,
2159
  // and is not in the Armv9-A documentation.
2160
3.14k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2161
68
    SStream_concat0(O, "ttbr0_el2");
2162
2163
68
    if (MI->csh->detail) {
2164
68
#ifndef CAPSTONE_DIET
2165
68
      uint8_t access;
2166
2167
68
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2168
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2169
68
      MI->ac_idx++;
2170
68
#endif
2171
2172
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2173
68
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2174
68
      MI->flat_insn->detail->arm64.op_count++;
2175
68
    }
2176
2177
68
    return;
2178
68
  }
2179
2180
  // if (Reg && Reg->Readable && Reg->haveFeatures(STI.getFeatureBits()))
2181
3.07k
  if (Reg && Reg->Readable) {
2182
374
    SStream_concat0(O, Reg->Name);
2183
2184
374
    if (MI->csh->detail) {
2185
374
#ifndef CAPSTONE_DIET
2186
374
      uint8_t access;
2187
2188
374
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2189
374
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2190
374
      MI->ac_idx++;
2191
374
#endif
2192
2193
374
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2194
374
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2195
374
      MI->flat_insn->detail->arm64.op_count++;
2196
374
    }
2197
2.70k
  } else {
2198
2.70k
    char result[128];
2199
2200
2.70k
    AArch64SysReg_genericRegisterString(Val, result);
2201
2.70k
    SStream_concat0(O, result);
2202
2203
2.70k
    if (MI->csh->detail) {
2204
2.70k
#ifndef CAPSTONE_DIET
2205
2.70k
      uint8_t access;
2206
2.70k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2207
2.70k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2208
2.70k
      MI->ac_idx++;
2209
2.70k
#endif
2210
2.70k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2211
2.70k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2212
2.70k
      MI->flat_insn->detail->arm64.op_count++;
2213
2.70k
    }
2214
2.70k
  }
2215
3.07k
}
2216
2217
static void printMSRSystemRegister(MCInst *MI, unsigned OpNum, SStream *O)
2218
5.76k
{
2219
5.76k
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2220
5.76k
  const SysReg *Reg = lookupSysRegByEncoding(Val);
2221
2222
  // Horrible hack for the one register that has identical encodings but
2223
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2224
  // going to get the wrong entry
2225
5.76k
  if (Val == ARM64_SYSREG_DBGDTRTX_EL0) {
2226
67
    SStream_concat0(O, "dbgdtrtx_el0");
2227
2228
67
    if (MI->csh->detail) {
2229
67
#ifndef CAPSTONE_DIET
2230
67
      uint8_t access;
2231
2232
67
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2233
67
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2234
67
      MI->ac_idx++;
2235
67
#endif
2236
2237
67
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2238
67
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2239
67
      MI->flat_insn->detail->arm64.op_count++;
2240
67
    }
2241
2242
67
    return;
2243
67
  }
2244
2245
  // Another hack for a register which has an alternative name which is not an alias,
2246
  // and is not in the Armv9-A documentation.
2247
5.69k
  if( Val == ARM64_SYSREG_VSCTLR_EL2){
2248
628
    SStream_concat0(O, "ttbr0_el2");
2249
2250
628
    if (MI->csh->detail) {
2251
628
#ifndef CAPSTONE_DIET
2252
628
      uint8_t access;
2253
2254
628
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2255
628
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2256
628
      MI->ac_idx++;
2257
628
#endif
2258
2259
628
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2260
628
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Val;
2261
628
      MI->flat_insn->detail->arm64.op_count++;
2262
628
    }
2263
2264
628
    return;
2265
628
  }
2266
2267
  // if (Reg && Reg->Writeable && Reg->haveFeatures(STI.getFeatureBits()))
2268
5.07k
  if (Reg && Reg->Writeable) {
2269
425
    SStream_concat0(O, Reg->Name);
2270
2271
425
    if (MI->csh->detail) {
2272
425
#ifndef CAPSTONE_DIET
2273
425
      uint8_t access;
2274
2275
425
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2276
425
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2277
425
      MI->ac_idx++;
2278
425
#endif
2279
2280
425
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SYS;
2281
425
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = Reg->Encoding;
2282
425
      MI->flat_insn->detail->arm64.op_count++;
2283
425
    }
2284
4.64k
  } else {
2285
4.64k
    char result[128];
2286
2287
4.64k
    AArch64SysReg_genericRegisterString(Val, result);
2288
4.64k
    SStream_concat0(O, result);
2289
2290
4.64k
    if (MI->csh->detail) {
2291
4.64k
#ifndef CAPSTONE_DIET
2292
4.64k
      uint8_t access;
2293
4.64k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2294
4.64k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2295
4.64k
      MI->ac_idx++;
2296
4.64k
#endif
2297
4.64k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG_MRS;
2298
4.64k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Val;
2299
4.64k
      MI->flat_insn->detail->arm64.op_count++;
2300
4.64k
    }
2301
4.64k
  }
2302
5.07k
}
2303
2304
static void printSystemPStateField(MCInst *MI, unsigned OpNum, SStream *O)
2305
715
{
2306
715
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2307
2308
715
  const PState *PState = lookupPStateByEncoding(Val);
2309
2310
715
  if (PState) {
2311
715
    SStream_concat0(O, PState->Name);
2312
2313
715
    if (MI->csh->detail) {
2314
715
#ifndef CAPSTONE_DIET
2315
715
      uint8_t access;
2316
715
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2317
715
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2318
715
      MI->ac_idx++;
2319
715
#endif
2320
715
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_PSTATE;
2321
715
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].pstate = Val;
2322
715
      MI->flat_insn->detail->arm64.op_count++;
2323
715
    }
2324
715
  } else {
2325
0
    printUInt32Bang(O, Val);
2326
2327
0
    if (MI->csh->detail) {
2328
0
#ifndef CAPSTONE_DIET
2329
0
      unsigned char access;
2330
2331
0
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2332
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2333
0
      MI->ac_idx++;
2334
0
#endif
2335
2336
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2337
0
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2338
0
      MI->flat_insn->detail->arm64.op_count++;
2339
0
    }
2340
0
  }
2341
715
}
2342
2343
static void printSIMDType10Operand(MCInst *MI, unsigned OpNum, SStream *O)
2344
3.38k
{
2345
3.38k
  uint8_t RawVal = (uint8_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2346
3.38k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2347
2348
3.38k
  SStream_concat(O, "#%#016llx", Val);
2349
2350
3.38k
  if (MI->csh->detail) {
2351
3.38k
#ifndef CAPSTONE_DIET
2352
3.38k
    unsigned char access;
2353
2354
3.38k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2355
3.38k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2356
3.38k
    MI->ac_idx++;
2357
3.38k
#endif
2358
3.38k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_IMM;
2359
3.38k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].imm = Val;
2360
3.38k
    MI->flat_insn->detail->arm64.op_count++;
2361
3.38k
  }
2362
3.38k
}
2363
2364
static void printComplexRotationOp(MCInst *MI, unsigned OpNum, SStream *O, int64_t Angle, int64_t Remainder)
2365
3.58k
{
2366
3.58k
  unsigned int Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2367
3.58k
  printInt64Bang(O, (Val * Angle) + Remainder);
2368
3.58k
  op_addImm(MI, (Val * Angle) + Remainder);
2369
3.58k
}
2370
2371
static void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
2372
0
{
2373
0
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2374
    // assert(MCOperand_isImm(MO) && "Unexpected operand type!");
2375
0
    unsigned svcrop = MCOperand_getImm(MO);
2376
0
  const SVCR *svcr = lookupSVCRByEncoding(svcrop);
2377
    // assert(svcr && "Unexpected SVCR operand!");
2378
0
  SStream_concat0(O, svcr->Name);
2379
2380
0
  if (MI->csh->detail) {
2381
0
#ifndef CAPSTONE_DIET
2382
0
    uint8_t access;
2383
2384
0
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2385
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2386
0
    MI->ac_idx++;
2387
0
#endif
2388
2389
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_SVCR;
2390
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].sys = (unsigned)ARM64_SYSREG_SVCR;
2391
0
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].svcr = svcr->Encoding;
2392
0
    MI->flat_insn->detail->arm64.op_count++;
2393
0
  }
2394
0
}
2395
2396
static void printMatrix(MCInst *MI, unsigned OpNum, SStream *O, int EltSize)
2397
268
{
2398
268
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2399
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2400
268
  unsigned Reg = MCOperand_getReg(RegOp);
2401
2402
268
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2403
268
  const char *sizeStr = "";
2404
268
    switch (EltSize) {
2405
268
    case 0:
2406
268
    sizeStr = "";
2407
268
      break;
2408
0
    case 8:
2409
0
      sizeStr = ".b";
2410
0
      break;
2411
0
    case 16:
2412
0
      sizeStr = ".h";
2413
0
      break;
2414
0
    case 32:
2415
0
      sizeStr = ".s";
2416
0
      break;
2417
0
    case 64:
2418
0
      sizeStr = ".d";
2419
0
      break;
2420
0
    case 128:
2421
0
      sizeStr = ".q";
2422
0
      break;
2423
0
    default:
2424
0
    break;
2425
    //   llvm_unreachable("Unsupported element size");
2426
268
    }
2427
268
  SStream_concat0(O, sizeStr);
2428
2429
268
  if (MI->csh->detail) {
2430
268
#ifndef CAPSTONE_DIET
2431
268
    uint8_t access;
2432
2433
268
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2434
268
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2435
268
    MI->ac_idx++;
2436
268
#endif
2437
2438
268
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2439
268
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2440
268
    MI->flat_insn->detail->arm64.op_count++;
2441
268
  }
2442
268
}
2443
2444
static void printMatrixIndex(MCInst *MI, unsigned OpNum, SStream *O)
2445
9.38k
{
2446
9.38k
  int64_t imm = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2447
9.38k
  printInt64(O, imm);
2448
2449
9.38k
  if (MI->csh->detail) {
2450
9.38k
    if (MI->csh->doing_SME_Index) {
2451
      // Access op_count-1 as We want to add info to previous operand, not create a new one
2452
9.38k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count-1].sme_index.disp = imm;
2453
9.38k
    }
2454
9.38k
  }
2455
9.38k
}
2456
2457
static void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
2458
1.92k
{
2459
1.92k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2460
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2461
1.92k
  unsigned Reg = MCOperand_getReg(RegOp);
2462
1.92k
    SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2463
2464
1.92k
  if (MI->csh->detail) {
2465
1.92k
#ifndef CAPSTONE_DIET
2466
1.92k
    uint8_t access;
2467
2468
1.92k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2469
1.92k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2470
1.92k
    MI->ac_idx++;
2471
1.92k
#endif
2472
2473
1.92k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2474
1.92k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2475
1.92k
    MI->flat_insn->detail->arm64.op_count++;
2476
1.92k
  }
2477
1.92k
}
2478
2479
static void printMatrixTileVector(MCInst *MI, unsigned OpNum, SStream *O, bool IsVertical)
2480
7.36k
{
2481
7.36k
  MCOperand *RegOp = MCInst_getOperand(MI, OpNum);
2482
    // assert(MCOperand_isReg(RegOp) && "Unexpected operand type!");
2483
7.36k
  unsigned Reg = MCOperand_getReg(RegOp);
2484
7.36k
#ifndef CAPSTONE_DIET
2485
7.36k
  const char *RegName = getRegisterName(Reg, AArch64_NoRegAltName);
2486
2487
7.36k
  const size_t strLn = strlen(RegName);
2488
  // +2 for extra chars, + 1 for null char \0
2489
7.36k
  char *RegNameNew = cs_mem_malloc(sizeof(char) * (strLn + 2 + 1));
2490
7.36k
  int index = 0, i;
2491
58.9k
  for (i = 0; i < (strLn + 2); i++){
2492
51.6k
    if(RegName[i] != '.'){
2493
44.2k
      RegNameNew[index] = RegName[i];
2494
44.2k
      index++;
2495
44.2k
    }
2496
7.36k
    else{
2497
7.36k
      RegNameNew[index] = IsVertical ? 'v' : 'h';
2498
7.36k
      RegNameNew[index + 1] = '.';
2499
7.36k
      index += 2;
2500
7.36k
    }
2501
51.6k
  }
2502
7.36k
  SStream_concat0(O, RegNameNew);
2503
7.36k
#endif
2504
2505
7.36k
  if (MI->csh->detail) {
2506
7.36k
#ifndef CAPSTONE_DIET
2507
7.36k
    uint8_t access;
2508
2509
7.36k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2510
7.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2511
7.36k
    MI->ac_idx++;
2512
7.36k
#endif
2513
2514
7.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2515
7.36k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2516
7.36k
    MI->flat_insn->detail->arm64.op_count++;
2517
7.36k
  }
2518
7.36k
#ifndef CAPSTONE_DIET
2519
7.36k
  cs_mem_free(RegNameNew);
2520
7.36k
#endif
2521
7.36k
}
2522
2523
static const unsigned MatrixZADRegisterTable[] = {
2524
  AArch64_ZAD0, AArch64_ZAD1, AArch64_ZAD2, AArch64_ZAD3,
2525
  AArch64_ZAD4, AArch64_ZAD5, AArch64_ZAD6, AArch64_ZAD7
2526
};
2527
2528
444
static void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O){
2529
444
  unsigned MaxRegs = 8;
2530
444
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2531
2532
444
  unsigned NumRegs = 0, I;
2533
3.99k
  for (I = 0; I < MaxRegs; ++I)
2534
3.55k
    if ((RegMask & (1 << I)) != 0)
2535
1.03k
      ++NumRegs;
2536
2537
444
  SStream_concat0(O, "{");
2538
444
  unsigned Printed = 0, J;
2539
3.99k
  for (J = 0; J < MaxRegs; ++J) {
2540
3.55k
    unsigned Reg = RegMask & (1 << J);
2541
3.55k
    if (Reg == 0)
2542
2.51k
      continue;
2543
1.03k
    SStream_concat0(O, getRegisterName(MatrixZADRegisterTable[J], AArch64_NoRegAltName));
2544
2545
1.03k
    if (MI->csh->detail) {
2546
1.03k
#ifndef CAPSTONE_DIET
2547
1.03k
      uint8_t access;
2548
2549
1.03k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2550
1.03k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2551
1.03k
      MI->ac_idx++;
2552
1.03k
#endif
2553
2554
1.03k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2555
1.03k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = MatrixZADRegisterTable[J];
2556
1.03k
      MI->flat_insn->detail->arm64.op_count++;
2557
1.03k
    }
2558
2559
1.03k
    if (Printed + 1 != NumRegs)
2560
592
      SStream_concat0(O, ", ");
2561
1.03k
    ++Printed;
2562
1.03k
  }
2563
444
  SStream_concat0(O, "}");
2564
444
}
2565
2566
static void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2567
5.31k
{
2568
5.31k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2569
2570
5.31k
  const SVEPREDPAT *Pat = lookupSVEPREDPATByEncoding(Val);
2571
5.31k
  if (Pat)
2572
3.82k
    SStream_concat0(O, Pat->Name);
2573
1.49k
  else
2574
1.49k
    printUInt32Bang(O, Val);
2575
5.31k
}
2576
2577
// default suffix = 0
2578
static void printSVERegOp(MCInst *MI, unsigned OpNum, SStream *O, char suffix)
2579
176k
{
2580
176k
  unsigned int Reg;
2581
2582
#if 0
2583
  switch (suffix) {
2584
    case 0:
2585
    case 'b':
2586
    case 'h':
2587
    case 's':
2588
    case 'd':
2589
    case 'q':
2590
      break;
2591
    default:
2592
      // llvm_unreachable("Invalid kind specifier.");
2593
  }
2594
#endif
2595
2596
176k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2597
2598
176k
  if (MI->csh->detail) {
2599
176k
#ifndef CAPSTONE_DIET
2600
176k
      uint8_t access;
2601
2602
176k
      access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2603
176k
      MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2604
176k
      MI->ac_idx++;
2605
176k
#endif
2606
176k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2607
176k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2608
176k
    MI->flat_insn->detail->arm64.op_count++;
2609
176k
  }
2610
2611
176k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2612
2613
176k
  if (suffix != '\0')
2614
116k
    SStream_concat(O, ".%c", suffix);
2615
176k
}
2616
2617
static void printImmSVE16(int16_t Val, SStream *O)
2618
1.44k
{
2619
1.44k
  printUInt32Bang(O, Val);
2620
1.44k
}
2621
2622
static void printImmSVE32(int32_t Val, SStream *O)
2623
950
{
2624
950
  printUInt32Bang(O, Val);
2625
950
}
2626
2627
static void printImmSVE64(int64_t Val, SStream *O)
2628
2.39k
{
2629
2.39k
  printUInt64Bang(O, Val);
2630
2.39k
}
2631
2632
static void printImm8OptLsl32(MCInst *MI, unsigned OpNum, SStream *O)
2633
1.05k
{
2634
1.05k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2635
1.05k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2636
1.05k
  uint32_t Val;
2637
2638
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2639
  //  "Unexepected shift type!");
2640
2641
  // #0 lsl #8 is never pretty printed
2642
1.05k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2643
100
    printUInt32Bang(O, UnscaledVal);
2644
100
    printShifter(MI, OpNum + 1, O);
2645
100
    return;
2646
100
  }
2647
2648
950
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2649
950
  printImmSVE32(Val, O);
2650
950
}
2651
2652
static void printImm8OptLsl64(MCInst *MI, unsigned OpNum, SStream *O)
2653
1.07k
{
2654
1.07k
  unsigned UnscaledVal = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2655
1.07k
  unsigned Shift = MCOperand_getImm(MCInst_getOperand(MI, OpNum + 1));
2656
1.07k
  uint64_t Val;
2657
2658
  // assert(AArch64_AM::getShiftType(Shift) == AArch64_AM::LSL &&
2659
  //  "Unexepected shift type!");
2660
2661
  // #0 lsl #8 is never pretty printed
2662
1.07k
  if ((UnscaledVal == 0) && (AArch64_AM_getShiftValue(Shift) != 0)) {
2663
105
    printUInt32Bang(O, UnscaledVal);
2664
105
    printShifter(MI, OpNum + 1, O);
2665
105
    return;
2666
105
  }
2667
2668
970
  Val = UnscaledVal * (1 << AArch64_AM_getShiftValue(Shift));
2669
970
  printImmSVE64(Val, O);
2670
970
}
2671
2672
static void printSVELogicalImm16(MCInst *MI, unsigned OpNum, SStream *O)
2673
1.18k
{
2674
1.18k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2675
1.18k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2676
2677
  // Prefer the default format for 16bit values, hex otherwise.
2678
1.18k
  printImmSVE16(PrintVal, O);
2679
1.18k
}
2680
2681
static void printSVELogicalImm32(MCInst *MI, unsigned OpNum, SStream *O)
2682
1.14k
{
2683
1.14k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2684
1.14k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2685
2686
  // Prefer the default format for 16bit values, hex otherwise.
2687
1.14k
  if ((uint16_t)PrintVal == (uint32_t)PrintVal)
2688
263
    printImmSVE16(PrintVal, O);
2689
877
  else
2690
877
    printUInt64Bang(O, PrintVal);
2691
1.14k
}
2692
2693
static void printSVELogicalImm64(MCInst *MI, unsigned OpNum, SStream *O)
2694
1.42k
{
2695
1.42k
  uint64_t Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2696
1.42k
  uint64_t PrintVal = AArch64_AM_decodeLogicalImmediate(Val, 64);
2697
2698
1.42k
  printImmSVE64(PrintVal, O);
2699
1.42k
}
2700
2701
static void printZPRasFPR(MCInst *MI, unsigned OpNum, SStream *O, int Width)
2702
2.88k
{
2703
2.88k
  unsigned int Base, Reg;
2704
2705
2.88k
  switch (Width) {
2706
0
    default: // llvm_unreachable("Unsupported width");
2707
308
    case 8:   Base = AArch64_B0; break;
2708
508
    case 16:  Base = AArch64_H0; break;
2709
1.42k
    case 32:  Base = AArch64_S0; break;
2710
581
    case 64:  Base = AArch64_D0; break;
2711
66
    case 128: Base = AArch64_Q0; break;
2712
2.88k
  }
2713
2714
2.88k
  Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) - AArch64_Z0 + Base;
2715
2716
2.88k
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2717
2718
2.88k
  if (MI->csh->detail) {
2719
2.88k
#ifndef CAPSTONE_DIET
2720
2.88k
    uint8_t access;
2721
2722
2.88k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2723
2.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].access = access;
2724
2.88k
    MI->ac_idx++;
2725
2.88k
#endif
2726
2.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].type = ARM64_OP_REG;
2727
2.88k
    MI->flat_insn->detail->arm64.operands[MI->flat_insn->detail->arm64.op_count].reg = Reg;
2728
2.88k
    MI->flat_insn->detail->arm64.op_count++;
2729
2.88k
  }
2730
2.88k
}
2731
2732
static void printExactFPImm(MCInst *MI, unsigned OpNum, SStream *O, unsigned ImmIs0, unsigned ImmIs1)
2733
1.00k
{
2734
1.00k
  const ExactFPImm *Imm0Desc = lookupExactFPImmByEnum(ImmIs0);
2735
1.00k
  const ExactFPImm *Imm1Desc = lookupExactFPImmByEnum(ImmIs1);
2736
1.00k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2737
2738
1.00k
  SStream_concat0(O, Val ? Imm1Desc->Repr : Imm0Desc->Repr);
2739
1.00k
}
2740
2741
static void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2742
4.58k
{
2743
4.58k
  unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2744
2745
4.58k
  SStream_concat0(O, getRegisterName(getWRegFromXReg(Reg), AArch64_NoRegAltName));
2746
4.58k
}
2747
2748
static void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) 
2749
872
{
2750
872
    unsigned int Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2751
2752
872
    SStream_concat0(O, getRegisterName(MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0), AArch64_NoRegAltName));
2753
872
}
2754
2755
#define PRINT_ALIAS_INSTR
2756
#include "AArch64GenAsmWriter.inc"
2757
#include "AArch64GenRegisterName.inc"
2758
2759
void AArch64_post_printer(csh handle, cs_insn *flat_insn, char *insn_asm, MCInst *mci)
2760
418k
{
2761
418k
  if (((cs_struct *)handle)->detail != CS_OPT_ON)
2762
0
    return;
2763
2764
418k
  if (mci->csh->detail) {
2765
418k
    unsigned opcode = MCInst_getOpcode(mci);
2766
2767
418k
    switch (opcode) {
2768
332k
      default:
2769
332k
        break;
2770
332k
      case AArch64_LD1Fourv16b_POST:
2771
883
      case AArch64_LD1Fourv1d_POST:
2772
1.14k
      case AArch64_LD1Fourv2d_POST:
2773
1.37k
      case AArch64_LD1Fourv2s_POST:
2774
2.14k
      case AArch64_LD1Fourv4h_POST:
2775
3.23k
      case AArch64_LD1Fourv4s_POST:
2776
4.07k
      case AArch64_LD1Fourv8b_POST:
2777
4.22k
      case AArch64_LD1Fourv8h_POST:
2778
4.29k
      case AArch64_LD1Onev16b_POST:
2779
4.37k
      case AArch64_LD1Onev1d_POST:
2780
4.47k
      case AArch64_LD1Onev2d_POST:
2781
4.70k
      case AArch64_LD1Onev2s_POST:
2782
4.79k
      case AArch64_LD1Onev4h_POST:
2783
5.11k
      case AArch64_LD1Onev4s_POST:
2784
5.38k
      case AArch64_LD1Onev8b_POST:
2785
5.99k
      case AArch64_LD1Onev8h_POST:
2786
6.03k
      case AArch64_LD1Rv16b_POST:
2787
6.07k
      case AArch64_LD1Rv1d_POST:
2788
6.42k
      case AArch64_LD1Rv2d_POST:
2789
6.51k
      case AArch64_LD1Rv2s_POST:
2790
6.59k
      case AArch64_LD1Rv4h_POST:
2791
7.26k
      case AArch64_LD1Rv4s_POST:
2792
7.30k
      case AArch64_LD1Rv8b_POST:
2793
7.34k
      case AArch64_LD1Rv8h_POST:
2794
7.87k
      case AArch64_LD1Threev16b_POST:
2795
8.05k
      case AArch64_LD1Threev1d_POST:
2796
8.19k
      case AArch64_LD1Threev2d_POST:
2797
8.29k
      case AArch64_LD1Threev2s_POST:
2798
8.37k
      case AArch64_LD1Threev4h_POST:
2799
8.50k
      case AArch64_LD1Threev4s_POST:
2800
8.57k
      case AArch64_LD1Threev8b_POST:
2801
9.37k
      case AArch64_LD1Threev8h_POST:
2802
9.72k
      case AArch64_LD1Twov16b_POST:
2803
9.79k
      case AArch64_LD1Twov1d_POST:
2804
10.2k
      case AArch64_LD1Twov2d_POST:
2805
10.6k
      case AArch64_LD1Twov2s_POST:
2806
10.7k
      case AArch64_LD1Twov4h_POST:
2807
11.1k
      case AArch64_LD1Twov4s_POST:
2808
11.6k
      case AArch64_LD1Twov8b_POST:
2809
12.3k
      case AArch64_LD1Twov8h_POST:
2810
13.0k
      case AArch64_LD1i16_POST:
2811
15.2k
      case AArch64_LD1i32_POST:
2812
16.3k
      case AArch64_LD1i64_POST:
2813
17.0k
      case AArch64_LD1i8_POST:
2814
17.0k
      case AArch64_LD2Rv16b_POST:
2815
17.3k
      case AArch64_LD2Rv1d_POST:
2816
17.7k
      case AArch64_LD2Rv2d_POST:
2817
17.8k
      case AArch64_LD2Rv2s_POST:
2818
18.3k
      case AArch64_LD2Rv4h_POST:
2819
18.5k
      case AArch64_LD2Rv4s_POST:
2820
18.6k
      case AArch64_LD2Rv8b_POST:
2821
18.6k
      case AArch64_LD2Rv8h_POST:
2822
19.1k
      case AArch64_LD2Twov16b_POST:
2823
19.3k
      case AArch64_LD2Twov2d_POST:
2824
19.4k
      case AArch64_LD2Twov2s_POST:
2825
19.9k
      case AArch64_LD2Twov4h_POST:
2826
20.0k
      case AArch64_LD2Twov4s_POST:
2827
20.1k
      case AArch64_LD2Twov8b_POST:
2828
20.3k
      case AArch64_LD2Twov8h_POST:
2829
20.5k
      case AArch64_LD2i16_POST:
2830
21.2k
      case AArch64_LD2i32_POST:
2831
22.2k
      case AArch64_LD2i64_POST:
2832
23.8k
      case AArch64_LD2i8_POST:
2833
23.9k
      case AArch64_LD3Rv16b_POST:
2834
24.3k
      case AArch64_LD3Rv1d_POST:
2835
25.0k
      case AArch64_LD3Rv2d_POST:
2836
25.2k
      case AArch64_LD3Rv2s_POST:
2837
25.3k
      case AArch64_LD3Rv4h_POST:
2838
25.7k
      case AArch64_LD3Rv4s_POST:
2839
26.0k
      case AArch64_LD3Rv8b_POST:
2840
26.6k
      case AArch64_LD3Rv8h_POST:
2841
26.7k
      case AArch64_LD3Threev16b_POST:
2842
27.4k
      case AArch64_LD3Threev2d_POST:
2843
27.6k
      case AArch64_LD3Threev2s_POST:
2844
27.9k
      case AArch64_LD3Threev4h_POST:
2845
28.1k
      case AArch64_LD3Threev4s_POST:
2846
28.2k
      case AArch64_LD3Threev8b_POST:
2847
28.9k
      case AArch64_LD3Threev8h_POST:
2848
30.3k
      case AArch64_LD3i16_POST:
2849
32.5k
      case AArch64_LD3i32_POST:
2850
34.7k
      case AArch64_LD3i64_POST:
2851
35.2k
      case AArch64_LD3i8_POST:
2852
35.2k
      case AArch64_LD4Fourv16b_POST:
2853
35.3k
      case AArch64_LD4Fourv2d_POST:
2854
35.4k
      case AArch64_LD4Fourv2s_POST:
2855
35.5k
      case AArch64_LD4Fourv4h_POST:
2856
35.9k
      case AArch64_LD4Fourv4s_POST:
2857
36.0k
      case AArch64_LD4Fourv8b_POST:
2858
36.1k
      case AArch64_LD4Fourv8h_POST:
2859
36.2k
      case AArch64_LD4Rv16b_POST:
2860
37.1k
      case AArch64_LD4Rv1d_POST:
2861
37.5k
      case AArch64_LD4Rv2d_POST:
2862
38.1k
      case AArch64_LD4Rv2s_POST:
2863
38.1k
      case AArch64_LD4Rv4h_POST:
2864
39.0k
      case AArch64_LD4Rv4s_POST:
2865
39.1k
      case AArch64_LD4Rv8b_POST:
2866
39.7k
      case AArch64_LD4Rv8h_POST:
2867
40.1k
      case AArch64_LD4i16_POST:
2868
41.2k
      case AArch64_LD4i32_POST:
2869
42.6k
      case AArch64_LD4i64_POST:
2870
43.2k
      case AArch64_LD4i8_POST:
2871
43.2k
      case AArch64_LDRBBpost:
2872
43.3k
      case AArch64_LDRBpost:
2873
43.5k
      case AArch64_LDRDpost:
2874
43.9k
      case AArch64_LDRHHpost:
2875
44.0k
      case AArch64_LDRHpost:
2876
44.2k
      case AArch64_LDRQpost:
2877
44.3k
      case AArch64_LDPDpost:
2878
44.4k
      case AArch64_LDPQpost:
2879
44.7k
      case AArch64_LDPSWpost:
2880
45.0k
      case AArch64_LDPSpost:
2881
45.7k
      case AArch64_LDPWpost:
2882
45.9k
      case AArch64_LDPXpost:
2883
46.0k
      case AArch64_ST1Fourv16b_POST:
2884
46.3k
      case AArch64_ST1Fourv1d_POST:
2885
46.5k
      case AArch64_ST1Fourv2d_POST:
2886
46.6k
      case AArch64_ST1Fourv2s_POST:
2887
46.7k
      case AArch64_ST1Fourv4h_POST:
2888
46.8k
      case AArch64_ST1Fourv4s_POST:
2889
47.1k
      case AArch64_ST1Fourv8b_POST:
2890
48.9k
      case AArch64_ST1Fourv8h_POST:
2891
49.0k
      case AArch64_ST1Onev16b_POST:
2892
49.1k
      case AArch64_ST1Onev1d_POST:
2893
49.1k
      case AArch64_ST1Onev2d_POST:
2894
49.2k
      case AArch64_ST1Onev2s_POST:
2895
49.5k
      case AArch64_ST1Onev4h_POST:
2896
50.0k
      case AArch64_ST1Onev4s_POST:
2897
50.0k
      case AArch64_ST1Onev8b_POST:
2898
50.2k
      case AArch64_ST1Onev8h_POST:
2899
50.4k
      case AArch64_ST1Threev16b_POST:
2900
50.4k
      case AArch64_ST1Threev1d_POST:
2901
50.5k
      case AArch64_ST1Threev2d_POST:
2902
50.8k
      case AArch64_ST1Threev2s_POST:
2903
51.4k
      case AArch64_ST1Threev4h_POST:
2904
51.7k
      case AArch64_ST1Threev4s_POST:
2905
52.4k
      case AArch64_ST1Threev8b_POST:
2906
52.6k
      case AArch64_ST1Threev8h_POST:
2907
52.7k
      case AArch64_ST1Twov16b_POST:
2908
52.7k
      case AArch64_ST1Twov1d_POST:
2909
52.8k
      case AArch64_ST1Twov2d_POST:
2910
52.9k
      case AArch64_ST1Twov2s_POST:
2911
53.2k
      case AArch64_ST1Twov4h_POST:
2912
53.2k
      case AArch64_ST1Twov4s_POST:
2913
53.3k
      case AArch64_ST1Twov8b_POST:
2914
53.4k
      case AArch64_ST1Twov8h_POST:
2915
53.8k
      case AArch64_ST1i16_POST:
2916
54.3k
      case AArch64_ST1i32_POST:
2917
54.9k
      case AArch64_ST1i64_POST:
2918
55.7k
      case AArch64_ST1i8_POST:
2919
57.0k
      case AArch64_ST2GPostIndex:
2920
57.4k
      case AArch64_ST2Twov16b_POST:
2921
57.5k
      case AArch64_ST2Twov2d_POST:
2922
57.6k
      case AArch64_ST2Twov2s_POST:
2923
57.8k
      case AArch64_ST2Twov4h_POST:
2924
58.0k
      case AArch64_ST2Twov4s_POST:
2925
58.2k
      case AArch64_ST2Twov8b_POST:
2926
58.8k
      case AArch64_ST2Twov8h_POST:
2927
59.4k
      case AArch64_ST2i16_POST:
2928
59.6k
      case AArch64_ST2i32_POST:
2929
59.8k
      case AArch64_ST2i64_POST:
2930
60.7k
      case AArch64_ST2i8_POST:
2931
61.1k
      case AArch64_ST3Threev16b_POST:
2932
61.2k
      case AArch64_ST3Threev2d_POST:
2933
61.9k
      case AArch64_ST3Threev2s_POST:
2934
62.0k
      case AArch64_ST3Threev4h_POST:
2935
62.3k
      case AArch64_ST3Threev4s_POST:
2936
62.4k
      case AArch64_ST3Threev8b_POST:
2937
62.5k
      case AArch64_ST3Threev8h_POST:
2938
63.6k
      case AArch64_ST3i16_POST:
2939
64.5k
      case AArch64_ST3i32_POST:
2940
64.7k
      case AArch64_ST3i64_POST:
2941
65.8k
      case AArch64_ST3i8_POST:
2942
66.5k
      case AArch64_ST4Fourv16b_POST:
2943
66.5k
      case AArch64_ST4Fourv2d_POST:
2944
67.0k
      case AArch64_ST4Fourv2s_POST:
2945
67.1k
      case AArch64_ST4Fourv4h_POST:
2946
67.3k
      case AArch64_ST4Fourv4s_POST:
2947
67.7k
      case AArch64_ST4Fourv8b_POST:
2948
67.9k
      case AArch64_ST4Fourv8h_POST:
2949
68.1k
      case AArch64_ST4i16_POST:
2950
69.0k
      case AArch64_ST4i32_POST:
2951
69.1k
      case AArch64_ST4i64_POST:
2952
69.3k
      case AArch64_ST4i8_POST:
2953
69.5k
      case AArch64_STPDpost:
2954
69.7k
      case AArch64_STPQpost:
2955
69.9k
      case AArch64_STPSpost:
2956
70.4k
      case AArch64_STPWpost:
2957
70.9k
      case AArch64_STPXpost:
2958
71.1k
      case AArch64_STRBBpost:
2959
71.2k
      case AArch64_STRBpost:
2960
71.3k
      case AArch64_STRDpost:
2961
71.5k
      case AArch64_STRHHpost:
2962
71.8k
      case AArch64_STRHpost:
2963
72.0k
      case AArch64_STRQpost:
2964
72.1k
      case AArch64_STRSpost:
2965
72.1k
      case AArch64_STRWpost:
2966
72.2k
      case AArch64_STRXpost:
2967
72.4k
      case AArch64_STZ2GPostIndex:
2968
72.4k
      case AArch64_STZGPostIndex:
2969
72.6k
      case AArch64_STGPostIndex:
2970
72.6k
      case AArch64_STGPpost:
2971
73.1k
      case AArch64_LDRSBWpost:
2972
73.2k
      case AArch64_LDRSBXpost:
2973
73.4k
      case AArch64_LDRSHWpost:
2974
73.8k
      case AArch64_LDRSHXpost:
2975
74.0k
      case AArch64_LDRSWpost:
2976
74.1k
      case AArch64_LDRSpost:
2977
74.1k
      case AArch64_LDRWpost:
2978
74.3k
      case AArch64_LDRXpost:
2979
74.3k
        flat_insn->detail->arm64.writeback = true;
2980
74.3k
          flat_insn->detail->arm64.post_index = true;
2981
74.3k
        break;
2982
196
      case AArch64_LDRAAwriteback:
2983
523
      case AArch64_LDRABwriteback:
2984
1.15k
      case AArch64_ST2GPreIndex:
2985
1.63k
      case AArch64_LDPDpre:
2986
1.85k
      case AArch64_LDPQpre:
2987
2.01k
      case AArch64_LDPSWpre:
2988
2.29k
      case AArch64_LDPSpre:
2989
2.38k
      case AArch64_LDPWpre:
2990
2.89k
      case AArch64_LDPXpre:
2991
3.13k
      case AArch64_LDRBBpre:
2992
3.33k
      case AArch64_LDRBpre:
2993
3.43k
      case AArch64_LDRDpre:
2994
3.61k
      case AArch64_LDRHHpre:
2995
3.89k
      case AArch64_LDRHpre:
2996
3.99k
      case AArch64_LDRQpre:
2997
4.81k
      case AArch64_LDRSBWpre:
2998
4.88k
      case AArch64_LDRSBXpre:
2999
5.20k
      case AArch64_LDRSHWpre:
3000
5.30k
      case AArch64_LDRSHXpre:
3001
5.37k
      case AArch64_LDRSWpre:
3002
5.56k
      case AArch64_LDRSpre:
3003
5.65k
      case AArch64_LDRWpre:
3004
5.89k
      case AArch64_LDRXpre:
3005
6.23k
      case AArch64_STGPreIndex:
3006
6.32k
      case AArch64_STPDpre:
3007
6.98k
      case AArch64_STPQpre:
3008
7.08k
      case AArch64_STPSpre:
3009
7.17k
      case AArch64_STPWpre:
3010
7.52k
      case AArch64_STPXpre:
3011
7.78k
      case AArch64_STRBBpre:
3012
8.19k
      case AArch64_STRBpre:
3013
8.39k
      case AArch64_STRDpre:
3014
8.74k
      case AArch64_STRHHpre:
3015
9.03k
      case AArch64_STRHpre:
3016
9.25k
      case AArch64_STRQpre:
3017
9.49k
      case AArch64_STRSpre:
3018
9.87k
      case AArch64_STRWpre:
3019
10.1k
      case AArch64_STRXpre:
3020
10.7k
      case AArch64_STZ2GPreIndex:
3021
11.4k
      case AArch64_STZGPreIndex:
3022
11.4k
      case AArch64_STGPpre:
3023
        flat_insn->detail->arm64.writeback = true;
3024
11.4k
        break;
3025
418k
    }
3026
418k
  }
3027
418k
}
3028
3029
#endif