Coverage Report

Created: 2026-01-12 07:13

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
7.90k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
3.23k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.95k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.95k
#define BIT_7(A)  ((A) & 0x00000080)
63
15.8k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.41k
#define BIT_A(A)  ((A) & 0x00000400)
66
21.4k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
26.7k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
2.35k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
148k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
303k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.91k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
15.8k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.95k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.95k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
13.7k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
22.8k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
13.7k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
13.7k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.95k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.74k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.95k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.72k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
31.7k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
31.7k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.07M
{
149
1.07M
  const uint16_t v0 = info->code[addr + 0];
150
1.07M
  const uint16_t v1 = info->code[addr + 1];
151
1.07M
  return (v0 << 8) | v1;
152
1.07M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
474k
{
156
474k
  const uint32_t v0 = info->code[addr + 0];
157
474k
  const uint32_t v1 = info->code[addr + 1];
158
474k
  const uint32_t v2 = info->code[addr + 2];
159
474k
  const uint32_t v3 = info->code[addr + 3];
160
474k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
474k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
311
{
165
311
  const uint64_t v0 = info->code[addr + 0];
166
311
  const uint64_t v1 = info->code[addr + 1];
167
311
  const uint64_t v2 = info->code[addr + 2];
168
311
  const uint64_t v3 = info->code[addr + 3];
169
311
  const uint64_t v4 = info->code[addr + 4];
170
311
  const uint64_t v5 = info->code[addr + 5];
171
311
  const uint64_t v6 = info->code[addr + 6];
172
311
  const uint64_t v7 = info->code[addr + 7];
173
311
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
311
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.07M
{
178
1.07M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.07M
  if (info->code_len < addr + 2) {
180
2.04k
    return 0xaaaa;
181
2.04k
  }
182
1.07M
  return m68k_read_disassembler_16(info, addr);
183
1.07M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
480k
{
187
480k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
480k
  if (info->code_len < addr + 4) {
189
6.13k
    return 0xaaaaaaaa;
190
6.13k
  }
191
474k
  return m68k_read_disassembler_32(info, addr);
192
480k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
319
{
196
319
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
319
  if (info->code_len < addr + 8) {
198
8
    return 0xaaaaaaaaaaaaaaaaLL;
199
8
  }
200
311
  return m68k_read_disassembler_64(info, addr);
201
319
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
110k
  do {           \
269
110k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
31.7k
      d68000_invalid(info);   \
271
31.7k
      return;       \
272
31.7k
    }          \
273
110k
  } while (0)
274
275
27.4k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.05M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
480k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
319
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
27.4k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
599k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
26.0k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
319
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
22.6k
{
302
22.6k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
22.6k
}
304
305
static int make_int_16(int value)
306
8.45k
{
307
8.45k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
8.45k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
15.8k
{
312
15.8k
  uint32_t extension = read_imm_16(info);
313
314
15.8k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
15.8k
  if (EXT_FULL(extension)) {
317
5.95k
    uint32_t preindex;
318
5.95k
    uint32_t postindex;
319
320
5.95k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.95k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.95k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.95k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.95k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.86k
      if (is_pc) {
335
742
        op->mem.base_reg = M68K_REG_PC;
336
3.11k
      } else {
337
3.11k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.11k
      }
339
3.86k
    }
340
341
5.95k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.83k
      if (EXT_INDEX_AR(extension)) {
343
1.23k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.59k
      } else {
345
2.59k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.59k
      }
347
348
3.83k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.83k
      if (EXT_INDEX_SCALE(extension)) {
351
2.77k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.77k
      }
353
3.83k
    }
354
355
5.95k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.95k
    postindex = (extension & 7) > 4;
357
358
5.95k
    if (preindex) {
359
2.16k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.79k
    } else if (postindex) {
361
1.94k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.94k
    }
363
364
5.95k
    return;
365
5.95k
  }
366
367
9.91k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.91k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.91k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.70k
    if (is_pc) {
372
372
      op->mem.base_reg = M68K_REG_PC;
373
372
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.33k
    } else {
375
1.33k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.33k
    }
377
8.20k
  } else {
378
8.20k
    if (is_pc) {
379
1.01k
      op->mem.base_reg = M68K_REG_PC;
380
1.01k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.18k
    } else {
382
7.18k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.18k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.18k
    }
385
386
8.20k
    op->mem.disp = (int8_t)(extension & 0xff);
387
8.20k
  }
388
389
9.91k
  if (EXT_INDEX_SCALE(extension)) {
390
6.36k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.36k
  }
392
9.91k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
290k
{
397
  // default to memory
398
399
290k
  op->type = M68K_OP_MEM;
400
401
290k
  switch (instruction & 0x3f) {
402
84.9k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
84.9k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
84.9k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
84.9k
      op->type = M68K_OP_REG;
407
84.9k
      break;
408
409
13.0k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
13.0k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
13.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
13.0k
      op->type = M68K_OP_REG;
414
13.0k
      break;
415
416
36.2k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
36.2k
      op->address_mode = M68K_AM_REGI_ADDR;
419
36.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
36.2k
      break;
421
422
30.8k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
30.8k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
30.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
30.8k
      break;
427
428
58.1k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
58.1k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
58.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
58.1k
      break;
433
434
20.6k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
20.6k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
20.6k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
20.6k
      op->mem.disp = (int16_t)read_imm_16(info);
439
20.6k
      break;
440
441
27.5k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
27.5k
      get_with_index_address_mode(info, op, instruction, size, false);
444
27.5k
      break;
445
446
3.06k
    case 0x38:
447
      /* absolute short address */
448
3.06k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
3.06k
      op->imm = read_imm_16(info);
450
3.06k
      break;
451
452
2.11k
    case 0x39:
453
      /* absolute long address */
454
2.11k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.11k
      op->imm = read_imm_32(info);
456
2.11k
      break;
457
458
4.02k
    case 0x3a:
459
      /* program counter with displacement */
460
4.02k
      op->address_mode = M68K_AM_PCI_DISP;
461
4.02k
      op->mem.disp = (int16_t)read_imm_16(info);
462
4.02k
      break;
463
464
4.42k
    case 0x3b:
465
      /* program counter with index */
466
4.42k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.42k
      break;
468
469
5.03k
    case 0x3c:
470
5.03k
      op->address_mode = M68K_AM_IMMEDIATE;
471
5.03k
      op->type = M68K_OP_IMM;
472
473
5.03k
      if (size == 1)
474
742
        op->imm = read_imm_8(info) & 0xff;
475
4.28k
      else if (size == 2)
476
2.22k
        op->imm = read_imm_16(info) & 0xffff;
477
2.06k
      else if (size == 4)
478
1.74k
        op->imm = read_imm_32(info);
479
319
      else
480
319
        op->imm = read_imm_64(info);
481
482
5.03k
      break;
483
484
770
    default:
485
770
      break;
486
290k
  }
487
290k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
76.9k
{
491
76.9k
  info->groups[info->groups_count++] = (uint8_t)group;
492
76.9k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
432k
{
496
432k
  cs_m68k* ext;
497
498
432k
  MCInst_setOpcode(info->inst, opcode);
499
500
432k
  ext = &info->extension;
501
502
432k
  ext->op_count = (uint8_t)count;
503
432k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
432k
  ext->op_size.cpu_size = size;
505
506
432k
  return ext;
507
432k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
34.1k
{
511
34.1k
  cs_m68k_op* op0;
512
34.1k
  cs_m68k_op* op1;
513
34.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
34.1k
  op0 = &ext->operands[0];
516
34.1k
  op1 = &ext->operands[1];
517
518
34.1k
  if (isDreg) {
519
34.1k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
34.1k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
34.1k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
34.1k
  get_ea_mode_op(info, op1, info->ir, size);
527
34.1k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
34.1k
{
531
34.1k
  build_re_gen_1(info, true, opcode, size);
532
34.1k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
34.2k
{
536
34.2k
  cs_m68k_op* op0;
537
34.2k
  cs_m68k_op* op1;
538
34.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
34.2k
  op0 = &ext->operands[0];
541
34.2k
  op1 = &ext->operands[1];
542
543
34.2k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
34.2k
  if (isDreg) {
546
34.2k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
34.2k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
34.2k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
34.2k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
8.53k
{
556
8.53k
  cs_m68k_op* op0;
557
8.53k
  cs_m68k_op* op1;
558
8.53k
  cs_m68k_op* op2;
559
8.53k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
8.53k
  op0 = &ext->operands[0];
562
8.53k
  op1 = &ext->operands[1];
563
8.53k
  op2 = &ext->operands[2];
564
565
8.53k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
8.53k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
8.53k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
8.53k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
8.53k
  if (imm > 0) {
572
1.71k
    ext->op_count = 3;
573
1.71k
    op2->type = M68K_OP_IMM;
574
1.71k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.71k
    op2->imm = imm;
576
1.71k
  }
577
8.53k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
13.0k
{
581
13.0k
  cs_m68k_op* op0;
582
13.0k
  cs_m68k_op* op1;
583
13.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
13.0k
  op0 = &ext->operands[0];
586
13.0k
  op1 = &ext->operands[1];
587
588
13.0k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
13.0k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
13.0k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
13.0k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
13.0k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
37.6k
{
597
37.6k
  cs_m68k_op* op0;
598
37.6k
  cs_m68k_op* op1;
599
37.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
37.6k
  op0 = &ext->operands[0];
602
37.6k
  op1 = &ext->operands[1];
603
604
37.6k
  op0->type = M68K_OP_IMM;
605
37.6k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
37.6k
  op0->imm = imm;
607
608
37.6k
  get_ea_mode_op(info, op1, info->ir, size);
609
37.6k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
15.5k
{
613
15.5k
  cs_m68k_op* op0;
614
15.5k
  cs_m68k_op* op1;
615
15.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
15.5k
  op0 = &ext->operands[0];
618
15.5k
  op1 = &ext->operands[1];
619
620
15.5k
  op0->type = M68K_OP_IMM;
621
15.5k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
15.5k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
15.5k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
15.5k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
15.5k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
13.0k
{
630
13.0k
  cs_m68k_op* op0;
631
13.0k
  cs_m68k_op* op1;
632
13.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
13.0k
  op0 = &ext->operands[0];
635
13.0k
  op1 = &ext->operands[1];
636
637
13.0k
  op0->type = M68K_OP_IMM;
638
13.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
13.0k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
13.0k
  get_ea_mode_op(info, op1, info->ir, size);
642
13.0k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
8.97k
{
646
8.97k
  cs_m68k_op* op0;
647
8.97k
  cs_m68k_op* op1;
648
8.97k
  cs_m68k_op* op2;
649
8.97k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
8.97k
  op0 = &ext->operands[0];
652
8.97k
  op1 = &ext->operands[1];
653
8.97k
  op2 = &ext->operands[2];
654
655
8.97k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
8.97k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
8.97k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
8.97k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
8.97k
  if (imm > 0) {
662
2.81k
    ext->op_count = 3;
663
2.81k
    op2->type = M68K_OP_IMM;
664
2.81k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.81k
    op2->imm = imm;
666
2.81k
  }
667
8.97k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
27.4k
{
671
27.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
27.4k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
27.4k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
15.7k
{
677
15.7k
  cs_m68k_op* op0;
678
15.7k
  cs_m68k_op* op1;
679
15.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
15.7k
  op0 = &ext->operands[0];
682
15.7k
  op1 = &ext->operands[1];
683
684
15.7k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
15.7k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
15.7k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
15.7k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
43.9k
{
692
43.9k
  cs_m68k_op* op0;
693
43.9k
  cs_m68k_op* op1;
694
43.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
43.9k
  op0 = &ext->operands[0];
697
43.9k
  op1 = &ext->operands[1];
698
699
43.9k
  get_ea_mode_op(info, op0, info->ir, size);
700
43.9k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
43.9k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.56k
{
705
2.56k
  cs_m68k_op* op0;
706
2.56k
  cs_m68k_op* op1;
707
2.56k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.56k
  op0 = &ext->operands[0];
710
2.56k
  op1 = &ext->operands[1];
711
712
2.56k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.56k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.56k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.56k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.56k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
2.06k
{
721
2.06k
  cs_m68k_op* op0;
722
2.06k
  cs_m68k_op* op1;
723
2.06k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
2.06k
  op0 = &ext->operands[0];
726
2.06k
  op1 = &ext->operands[1];
727
728
2.06k
  op0->type = M68K_OP_IMM;
729
2.06k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
2.06k
  op0->imm = imm;
731
732
2.06k
  op1->address_mode = M68K_AM_NONE;
733
2.06k
  op1->reg = reg;
734
2.06k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
27.2k
{
738
27.2k
  cs_m68k_op* op;
739
27.2k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
27.2k
  op = &ext->operands[0];
742
743
27.2k
  op->type = M68K_OP_BR_DISP;
744
27.2k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
27.2k
  op->br_disp.disp = displacement;
746
27.2k
  op->br_disp.disp_size = size;
747
748
27.2k
  set_insn_group(info, M68K_GRP_JUMP);
749
27.2k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
27.2k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
4.12k
{
754
4.12k
  cs_m68k_op* op;
755
4.12k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
4.12k
  op = &ext->operands[0];
758
759
4.12k
  op->type = M68K_OP_IMM;
760
4.12k
  op->address_mode = M68K_AM_IMMEDIATE;
761
4.12k
  op->imm = immediate;
762
763
4.12k
  set_insn_group(info, M68K_GRP_JUMP);
764
4.12k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
18.9k
{
768
18.9k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
18.9k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.72k
{
773
1.72k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.72k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.40k
{
778
1.40k
  cs_m68k_op* op0;
779
1.40k
  cs_m68k_op* op1;
780
1.40k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.40k
  op0 = &ext->operands[0];
783
1.40k
  op1 = &ext->operands[1];
784
785
1.40k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.40k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.40k
  op1->type = M68K_OP_BR_DISP;
789
1.40k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.40k
  op1->br_disp.disp = displacement;
791
1.40k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.40k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.40k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.40k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
925
{
799
925
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
925
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
418
{
804
418
  cs_m68k_op* op0;
805
418
  cs_m68k_op* op1;
806
418
  cs_m68k_op* op2;
807
418
  uint32_t extension = read_imm_16(info);
808
418
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
418
  op0 = &ext->operands[0];
811
418
  op1 = &ext->operands[1];
812
418
  op2 = &ext->operands[2];
813
814
418
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
418
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
418
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
418
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
418
  get_ea_mode_op(info, op2, info->ir, size);
821
418
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
3.23k
{
825
3.23k
  uint8_t offset;
826
3.23k
  uint8_t width;
827
3.23k
  cs_m68k_op* op_ea;
828
3.23k
  cs_m68k_op* op1;
829
3.23k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
3.23k
  uint32_t extension = read_imm_16(info);
831
832
3.23k
  op_ea = &ext->operands[0];
833
3.23k
  op1 = &ext->operands[1];
834
835
3.23k
  if (BIT_B(extension))
836
1.45k
    offset = (extension >> 6) & 7;
837
1.78k
  else
838
1.78k
    offset = (extension >> 6) & 31;
839
840
3.23k
  if (BIT_5(extension))
841
1.19k
    width = extension & 7;
842
2.03k
  else
843
2.03k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
3.23k
  if (has_d_arg) {
846
1.43k
    ext->op_count = 2;
847
1.43k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.43k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.43k
  }
850
851
3.23k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
3.23k
  op_ea->mem.bitfield = 1;
854
3.23k
  op_ea->mem.width = width;
855
3.23k
  op_ea->mem.offset = offset;
856
3.23k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.16k
{
860
1.16k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.16k
  cs_m68k_op* op;
862
863
1.16k
  op = &ext->operands[0];
864
865
1.16k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.16k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.16k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
2.32k
{
871
2.32k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
2.32k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
21.2k
  for (v >>= 1; v; v >>= 1) {
875
18.9k
    r <<= 1;
876
18.9k
    r |= v & 1;
877
18.9k
    s--;
878
18.9k
  }
879
880
2.32k
  return r <<= s; // shift when v's highest bits are zero
881
2.32k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
2.19k
{
885
2.19k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
2.19k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
9.54k
  for (v >>= 1; v; v >>= 1) {
889
7.34k
    r <<= 1;
890
7.34k
    r |= v & 1;
891
7.34k
    s--;
892
7.34k
  }
893
894
2.19k
  return r <<= s; // shift when v's highest bits are zero
895
2.19k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
4.96k
{
900
4.96k
  cs_m68k_op* op0;
901
4.96k
  cs_m68k_op* op1;
902
4.96k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
4.96k
  op0 = &ext->operands[0];
905
4.96k
  op1 = &ext->operands[1];
906
907
4.96k
  op0->type = M68K_OP_REG_BITS;
908
4.96k
  op0->register_bits = read_imm_16(info);
909
910
4.96k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
4.96k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
2.32k
    op0->register_bits = reverse_bits(op0->register_bits);
914
4.96k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
2.64k
{
918
2.64k
  cs_m68k_op* op0;
919
2.64k
  cs_m68k_op* op1;
920
2.64k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
2.64k
  op0 = &ext->operands[0];
923
2.64k
  op1 = &ext->operands[1];
924
925
2.64k
  op1->type = M68K_OP_REG_BITS;
926
2.64k
  op1->register_bits = read_imm_16(info);
927
928
2.64k
  get_ea_mode_op(info, op0, info->ir, size);
929
2.64k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
66.9k
{
933
66.9k
  cs_m68k_op* op;
934
66.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
66.9k
  MCInst_setOpcode(info->inst, opcode);
937
938
66.9k
  op = &ext->operands[0];
939
940
66.9k
  op->type = M68K_OP_IMM;
941
66.9k
  op->address_mode = M68K_AM_IMMEDIATE;
942
66.9k
  op->imm = data;
943
66.9k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
627
{
947
627
  build_imm(info, M68K_INS_ILLEGAL, data);
948
627
}
949
950
static void build_invalid(m68k_info *info, int data)
951
66.2k
{
952
66.2k
  build_imm(info, M68K_INS_INVALID, data);
953
66.2k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
3.24k
{
957
3.24k
  uint32_t word3;
958
3.24k
  uint32_t extension;
959
3.24k
  cs_m68k_op* op0;
960
3.24k
  cs_m68k_op* op1;
961
3.24k
  cs_m68k_op* op2;
962
3.24k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
3.24k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
3.24k
  word3 = peek_imm_32(info) & 0xffff;
967
3.24k
  if (!instruction_is_valid(info, word3))
968
882
    return;
969
970
2.35k
  op0 = &ext->operands[0];
971
2.35k
  op1 = &ext->operands[1];
972
2.35k
  op2 = &ext->operands[2];
973
974
2.35k
  extension = read_imm_32(info);
975
976
2.35k
  op0->address_mode = M68K_AM_NONE;
977
2.35k
  op0->type = M68K_OP_REG_PAIR;
978
2.35k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
2.35k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
2.35k
  op1->address_mode = M68K_AM_NONE;
982
2.35k
  op1->type = M68K_OP_REG_PAIR;
983
2.35k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
2.35k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
2.35k
  reg_0 = (extension >> 28) & 7;
987
2.35k
  reg_1 = (extension >> 12) & 7;
988
989
2.35k
  op2->address_mode = M68K_AM_NONE;
990
2.35k
  op2->type = M68K_OP_REG_PAIR;
991
2.35k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
2.35k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
2.35k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.67k
{
997
1.67k
  cs_m68k_op* op0;
998
1.67k
  cs_m68k_op* op1;
999
1.67k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.67k
  uint32_t extension = read_imm_16(info);
1002
1003
1.67k
  if (BIT_B(extension))
1004
469
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.20k
  else
1006
1.20k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.67k
  op0 = &ext->operands[0];
1009
1.67k
  op1 = &ext->operands[1];
1010
1011
1.67k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.67k
  op1->address_mode = M68K_AM_NONE;
1014
1.67k
  op1->type = M68K_OP_REG;
1015
1.67k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.67k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
2.60k
{
1020
2.60k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
2.60k
  int i;
1022
1023
7.81k
  for (i = 0; i < 2; ++i) {
1024
5.20k
    cs_m68k_op* op = &ext->operands[i];
1025
5.20k
    const int d = data[i];
1026
5.20k
    const int m = modes[i];
1027
1028
5.20k
    op->type = M68K_OP_MEM;
1029
1030
5.20k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
3.61k
      op->address_mode = m;
1032
3.61k
      op->reg = M68K_REG_A0 + d;
1033
3.61k
    } else {
1034
1.58k
      op->address_mode = m;
1035
1.58k
      op->imm = d;
1036
1.58k
    }
1037
5.20k
  }
1038
2.60k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
677
{
1042
677
  cs_m68k_op* op0;
1043
677
  cs_m68k_op* op1;
1044
677
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
677
  op0 = &ext->operands[0];
1047
677
  op1 = &ext->operands[1];
1048
1049
677
  op0->address_mode = M68K_AM_NONE;
1050
677
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
677
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
677
  op1->type = M68K_OP_IMM;
1054
677
  op1->imm = disp;
1055
677
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
2.67k
{
1059
2.67k
  cs_m68k_op* op0;
1060
2.67k
  cs_m68k_op* op1;
1061
2.67k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
2.67k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
1.15k
    case 0:
1066
1.15k
      d68000_invalid(info);
1067
1.15k
      return;
1068
      // Line
1069
318
    case 1:
1070
318
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
318
      break;
1072
      // Page
1073
892
    case 2:
1074
892
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
892
      break;
1076
      // All
1077
307
    case 3:
1078
307
      ext->op_count = 1;
1079
307
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
307
      break;
1081
2.67k
  }
1082
1083
1.51k
  op0 = &ext->operands[0];
1084
1.51k
  op1 = &ext->operands[1];
1085
1086
1.51k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.51k
  op0->type = M68K_OP_IMM;
1088
1.51k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.51k
  op1->type = M68K_OP_MEM;
1091
1.51k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.51k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.51k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.23k
{
1097
1.23k
  cs_m68k_op* op0;
1098
1.23k
  cs_m68k_op* op1;
1099
1.23k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.23k
  op0 = &ext->operands[0];
1102
1.23k
  op1 = &ext->operands[1];
1103
1104
1.23k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.23k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.23k
  op1->type = M68K_OP_MEM;
1108
1.23k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.23k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.23k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.74k
{
1114
2.74k
  cs_m68k_op* op0;
1115
2.74k
  cs_m68k_op* op1;
1116
2.74k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.74k
  op0 = &ext->operands[0];
1119
2.74k
  op1 = &ext->operands[1];
1120
1121
2.74k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.74k
  op0->type = M68K_OP_MEM;
1123
2.74k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.74k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.74k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.74k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.11k
{
1131
1.11k
  cs_m68k_op* op0;
1132
1.11k
  cs_m68k_op* op1;
1133
1.11k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.11k
  uint32_t extension = read_imm_16(info);
1135
1136
1.11k
  op0 = &ext->operands[0];
1137
1.11k
  op1 = &ext->operands[1];
1138
1139
1.11k
  if (BIT_B(extension)) {
1140
425
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
425
    get_ea_mode_op(info, op1, info->ir, size);
1142
688
  } else {
1143
688
    get_ea_mode_op(info, op0, info->ir, size);
1144
688
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
688
  }
1146
1.11k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
34.2k
{
1150
34.2k
  build_er_gen_1(info, true, opcode, size);
1151
34.2k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
35.2k
{
1194
35.2k
  build_invalid(info, info->ir);
1195
35.2k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
627
{
1199
627
  build_illegal(info, info->ir);
1200
627
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
15.4k
{
1204
15.4k
  build_invalid(info, info->ir);
1205
15.4k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
15.5k
{
1209
15.5k
  build_invalid(info, info->ir);
1210
15.5k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
871
{
1214
871
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
871
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
498
{
1219
498
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
498
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.32k
{
1224
1.32k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.32k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
870
{
1229
870
  build_er_1(info, M68K_INS_ADD, 2);
1230
870
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
1.30k
{
1234
1.30k
  build_er_1(info, M68K_INS_ADD, 4);
1235
1.30k
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
736
{
1239
736
  build_re_1(info, M68K_INS_ADD, 1);
1240
736
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
704
{
1244
704
  build_re_1(info, M68K_INS_ADD, 2);
1245
704
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
742
{
1249
742
  build_re_1(info, M68K_INS_ADD, 4);
1250
742
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.06k
{
1254
2.06k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.06k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
4.02k
{
1259
4.02k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
4.02k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
967
{
1264
967
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
967
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
808
{
1269
808
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
808
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
650
{
1274
650
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
650
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
2.21k
{
1279
2.21k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
2.21k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
3.21k
{
1284
3.21k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
3.21k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.32k
{
1289
1.32k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.32k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
948
{
1294
948
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
948
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
788
{
1299
788
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
788
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
300
{
1304
300
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
300
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
713
{
1309
713
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
713
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
1.52k
{
1314
1.52k
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
1.52k
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
283
{
1319
283
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
283
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.04k
{
1324
1.04k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.04k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.13k
{
1329
1.13k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.13k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
847
{
1334
847
  build_er_1(info, M68K_INS_AND, 4);
1335
847
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
982
{
1339
982
  build_re_1(info, M68K_INS_AND, 1);
1340
982
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
862
{
1344
862
  build_re_1(info, M68K_INS_AND, 2);
1345
862
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
619
{
1349
619
  build_re_1(info, M68K_INS_AND, 4);
1350
619
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
910
{
1354
910
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
910
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
383
{
1359
383
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
383
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
854
{
1364
854
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
854
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
355
{
1369
355
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
355
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
298
{
1374
298
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
298
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.23k
{
1379
1.23k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.23k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
559
{
1384
559
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
559
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
770
{
1389
770
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
770
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
504
{
1394
504
  build_r(info, M68K_INS_ASR, 1);
1395
504
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
580
{
1399
580
  build_r(info, M68K_INS_ASR, 2);
1400
580
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
463
{
1404
463
  build_r(info, M68K_INS_ASR, 4);
1405
463
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
790
{
1409
790
  build_ea(info, M68K_INS_ASR, 2);
1410
790
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
854
{
1414
854
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
854
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
651
{
1419
651
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
651
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
512
{
1424
512
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
512
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
1.18k
{
1429
1.18k
  build_r(info, M68K_INS_ASL, 1);
1430
1.18k
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
780
{
1434
780
  build_r(info, M68K_INS_ASL, 2);
1435
780
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
763
{
1439
763
  build_r(info, M68K_INS_ASL, 4);
1440
763
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.34k
{
1444
1.34k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.34k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
17.1k
{
1449
17.1k
  build_bcc(info, 1, make_int_8(info->ir));
1450
17.1k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.29k
{
1454
1.29k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.29k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
821
{
1459
821
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
509
  build_bcc(info, 4, read_imm_32(info));
1461
509
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
2.53k
{
1465
2.53k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
2.53k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
305
{
1470
305
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
305
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
2.40k
{
1475
2.40k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
2.40k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
361
{
1480
361
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
361
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.28k
{
1485
1.28k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
711
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
711
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
825
{
1491
825
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
424
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
424
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
536
{
1498
536
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
392
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
392
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
816
{
1504
816
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
357
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
357
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
517
{
1510
517
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
341
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
341
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
900
{
1516
900
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
457
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
457
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
706
{
1522
706
  cs_m68k* ext = &info->extension;
1523
706
  cs_m68k_op temp;
1524
1525
706
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
280
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
280
  temp = ext->operands[0];
1531
280
  ext->operands[0] = ext->operands[1];
1532
280
  ext->operands[1] = temp;
1533
280
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
747
{
1537
747
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
456
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
456
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
528
{
1543
528
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
528
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.46k
{
1548
3.46k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.46k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
1.33k
{
1553
1.33k
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
1.33k
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
324
{
1558
324
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
167
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
167
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
3.91k
{
1564
3.91k
  build_re_1(info, M68K_INS_BSET, 1);
1565
3.91k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
294
{
1569
294
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
294
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.04k
{
1574
2.04k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.04k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
891
{
1579
891
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
891
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
715
{
1584
715
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
320
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
320
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
5.75k
{
1590
5.75k
  build_re_1(info, M68K_INS_BTST, 4);
1591
5.75k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
314
{
1595
314
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
314
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
178
{
1600
178
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
554
{
1606
554
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
150
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
150
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
476
{
1612
476
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
136
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
136
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
265
{
1618
265
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
132
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
132
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
575
{
1624
575
  build_cas2(info, 2);
1625
575
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
2.66k
{
1629
2.66k
  build_cas2(info, 4);
1630
2.66k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
948
{
1634
948
  build_er_1(info, M68K_INS_CHK, 2);
1635
948
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.74k
{
1639
1.74k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
1.06k
  build_er_1(info, M68K_INS_CHK, 4);
1641
1.06k
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
1.25k
{
1645
1.25k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
855
  build_chk2_cmp2(info, 1);
1647
855
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
288
{
1651
288
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
142
  build_chk2_cmp2(info, 2);
1653
142
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
941
{
1657
941
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
678
  build_chk2_cmp2(info, 4);
1659
678
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.44k
{
1663
1.44k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
1.10k
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
1.10k
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
681
{
1669
681
  build_ea(info, M68K_INS_CLR, 1);
1670
681
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
939
{
1674
939
  build_ea(info, M68K_INS_CLR, 2);
1675
939
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
483
{
1679
483
  build_ea(info, M68K_INS_CLR, 4);
1680
483
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.14k
{
1684
1.14k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.14k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.62k
{
1689
1.62k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.62k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
3.19k
{
1694
3.19k
  build_er_1(info, M68K_INS_CMP, 4);
1695
3.19k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
744
{
1699
744
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
744
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
1.10k
{
1704
1.10k
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
1.10k
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
629
{
1709
629
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
629
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
875
{
1714
875
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
459
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
459
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
608
{
1720
608
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
253
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
253
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
657
{
1726
657
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
657
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
626
{
1731
626
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
276
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
276
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
1.03k
{
1737
1.03k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
373
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
373
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
554
{
1743
554
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
554
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
847
{
1748
847
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
426
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
426
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
864
{
1754
864
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
541
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
541
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
1.48k
{
1760
1.48k
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
1.48k
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
617
{
1765
617
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
617
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
464
{
1770
464
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
464
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
6.21k
{
1775
6.21k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
6.21k
  op->type = M68K_OP_BR_DISP;
1777
6.21k
  op->br_disp.disp = displacement;
1778
6.21k
  op->br_disp.disp_size = size;
1779
6.21k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
4.07k
{
1783
4.07k
  cs_m68k_op* op0;
1784
4.07k
  cs_m68k* ext;
1785
4.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.90k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
402
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
402
    info->pc += 2;
1791
402
    return;
1792
402
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.50k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.50k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.50k
  op0 = &ext->operands[0];
1799
1800
2.50k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.50k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.50k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.50k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
3.81k
{
1808
3.81k
  cs_m68k* ext;
1809
3.81k
  cs_m68k_op* op0;
1810
1811
3.81k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.68k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.68k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.68k
  op0 = &ext->operands[0];
1818
1819
2.68k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.68k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.68k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.68k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.55k
{
1827
1.55k
  cs_m68k* ext;
1828
1.55k
  cs_m68k_op* op0;
1829
1.55k
  cs_m68k_op* op1;
1830
1.55k
  uint32_t ext1, ext2;
1831
1832
1.55k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.03k
  ext1 = read_imm_16(info);
1835
1.03k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.03k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.03k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.03k
  op0 = &ext->operands[0];
1842
1.03k
  op1 = &ext->operands[1];
1843
1844
1.03k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.03k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.03k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.03k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.03k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
3.21k
{
1854
3.21k
  cs_m68k_op* special;
1855
3.21k
  cs_m68k_op* op_ea;
1856
1857
3.21k
  int regsel = (extension >> 10) & 0x7;
1858
3.21k
  int dir = (extension >> 13) & 0x1;
1859
1860
3.21k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
3.21k
  special = &ext->operands[0];
1863
3.21k
  op_ea = &ext->operands[1];
1864
1865
3.21k
  if (!dir) {
1866
972
    cs_m68k_op* t = special;
1867
972
    special = op_ea;
1868
972
    op_ea = t;
1869
972
  }
1870
1871
3.21k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
3.21k
  if (regsel & 4)
1874
1.19k
    special->reg = M68K_REG_FPCR;
1875
2.02k
  else if (regsel & 2)
1876
272
    special->reg = M68K_REG_FPSR;
1877
1.74k
  else if (regsel & 1)
1878
1.12k
    special->reg = M68K_REG_FPIAR;
1879
3.21k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
4.21k
{
1883
4.21k
  cs_m68k_op* op_reglist;
1884
4.21k
  cs_m68k_op* op_ea;
1885
4.21k
  int dir = (extension >> 13) & 0x1;
1886
4.21k
  int mode = (extension >> 11) & 0x3;
1887
4.21k
  uint32_t reglist = extension & 0xff;
1888
4.21k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
4.21k
  op_reglist = &ext->operands[0];
1891
4.21k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
4.21k
  if (!dir) {
1896
991
    cs_m68k_op* t = op_reglist;
1897
991
    op_reglist = op_ea;
1898
991
    op_ea = t;
1899
991
  }
1900
1901
4.21k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
4.21k
  switch (mode) {
1904
487
    case 1 : // Dynamic list in dn register
1905
487
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
487
      break;
1907
1908
656
    case 0 :
1909
656
      op_reglist->address_mode = M68K_AM_NONE;
1910
656
      op_reglist->type = M68K_OP_REG_BITS;
1911
656
      op_reglist->register_bits = reglist << 16;
1912
656
      break;
1913
1914
2.19k
    case 2 : // Static list
1915
2.19k
      op_reglist->address_mode = M68K_AM_NONE;
1916
2.19k
      op_reglist->type = M68K_OP_REG_BITS;
1917
2.19k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
2.19k
      break;
1919
4.21k
  }
1920
4.21k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
28.2k
{
1924
28.2k
  cs_m68k *ext;
1925
28.2k
  cs_m68k_op* op0;
1926
28.2k
  cs_m68k_op* op1;
1927
28.2k
  bool supports_single_op;
1928
28.2k
  uint32_t next;
1929
28.2k
  int rm, src, dst, opmode;
1930
1931
1932
28.2k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
26.9k
  supports_single_op = true;
1935
1936
26.9k
  next = read_imm_16(info);
1937
1938
26.9k
  rm = (next >> 14) & 0x1;
1939
26.9k
  src = (next >> 10) & 0x7;
1940
26.9k
  dst = (next >> 7) & 0x7;
1941
26.9k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
26.9k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
151
    cs_m68k_op* op0;
1947
151
    cs_m68k_op* op1;
1948
151
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
151
    op0 = &ext->operands[0];
1951
151
    op1 = &ext->operands[1];
1952
1953
151
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
151
    op0->type = M68K_OP_IMM;
1955
151
    op0->imm = next & 0x3f;
1956
1957
151
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
151
    return;
1960
151
  }
1961
1962
  // deal with extended move stuff
1963
1964
26.8k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
972
    case 0x4: // FMOVEM ea, FPCR
1967
3.21k
    case 0x5: // FMOVEM FPCR, ea
1968
3.21k
      fmove_fpcr(info, next);
1969
3.21k
      return;
1970
1971
    // fmovem list
1972
991
    case 0x6:
1973
4.21k
    case 0x7:
1974
4.21k
      fmovem(info, next);
1975
4.21k
      return;
1976
26.8k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
19.3k
  if ((next >> 6) & 1)
1981
6.69k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
19.3k
  switch (opmode) {
1986
1.42k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
440
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
826
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
857
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
455
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
293
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
186
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
271
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
290
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
519
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
305
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
415
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
297
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
589
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
524
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
545
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
494
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
362
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
273
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
162
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
296
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
518
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
408
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
268
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
279
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
186
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
191
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
461
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
751
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
1.49k
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
485
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
394
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
503
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
930
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
307
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
544
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
463
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.38k
    default:
2024
1.38k
      break;
2025
19.3k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
19.3k
  if ((next >> 6) & 1) {
2032
6.69k
    if ((next >> 2) & 1)
2033
3.30k
      info->inst->Opcode += 2;
2034
3.38k
    else
2035
3.38k
      info->inst->Opcode += 1;
2036
6.69k
  }
2037
2038
19.3k
  ext = &info->extension;
2039
2040
19.3k
  ext->op_count = 2;
2041
19.3k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
19.3k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
19.3k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
844
    op0 = &ext->operands[1];
2047
844
    op1 = &ext->operands[0];
2048
18.5k
  } else {
2049
18.5k
    op0 = &ext->operands[0];
2050
18.5k
    op1 = &ext->operands[1];
2051
18.5k
  }
2052
2053
19.3k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.76k
    ext->op_count = 1;
2055
1.76k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.76k
    return;
2057
1.76k
  }
2058
2059
17.6k
  if (rm == 1) {
2060
9.39k
    switch (src) {
2061
2.34k
      case 0x00 :
2062
2.34k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
2.34k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
2.34k
        break;
2065
2066
1.06k
      case 0x06 :
2067
1.06k
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
1.06k
        get_ea_mode_op(info, op0, info->ir, 1);
2069
1.06k
        break;
2070
2071
1.69k
      case 0x04 :
2072
1.69k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.69k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.69k
        break;
2075
2076
1.36k
      case 0x01 :
2077
1.36k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.36k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.36k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.36k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.36k
        break;
2082
2083
1.61k
      case 0x05:
2084
1.61k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.61k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.61k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.61k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.61k
        break;
2089
2090
1.31k
      default :
2091
1.31k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.31k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.31k
        break;
2094
9.39k
    }
2095
9.39k
  } else {
2096
8.24k
    op0->reg = M68K_REG_FP0 + src;
2097
8.24k
  }
2098
2099
17.6k
  op1->reg = M68K_REG_FP0 + dst;
2100
17.6k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.75k
{
2104
1.75k
  cs_m68k* ext;
2105
1.75k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
990
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
990
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
990
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.96k
{
2113
1.96k
  cs_m68k* ext;
2114
2115
1.96k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.37k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.37k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.37k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.96k
{
2123
1.96k
  cs_m68k* ext;
2124
2125
1.96k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.31k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.31k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.31k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.31k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
762
{
2136
762
  uint32_t extension1;
2137
762
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
494
  extension1 = read_imm_16(info);
2140
2141
494
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
494
  info->inst->Opcode += (extension1 & 0x2f);
2145
494
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
893
{
2149
893
  uint32_t extension1, extension2;
2150
893
  cs_m68k_op* op0;
2151
893
  cs_m68k* ext;
2152
2153
893
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
487
  extension1 = read_imm_16(info);
2156
487
  extension2 = read_imm_16(info);
2157
2158
487
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
487
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
487
  op0 = &ext->operands[0];
2164
2165
487
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
487
  op0->type = M68K_OP_IMM;
2167
487
  op0->imm = extension2;
2168
487
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
745
{
2172
745
  uint32_t extension1, extension2;
2173
745
  cs_m68k* ext;
2174
745
  cs_m68k_op* op0;
2175
2176
745
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
307
  extension1 = read_imm_16(info);
2179
307
  extension2 = read_imm_32(info);
2180
2181
307
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
307
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
307
  op0 = &ext->operands[0];
2187
2188
307
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
307
  op0->type = M68K_OP_IMM;
2190
307
  op0->imm = extension2;
2191
307
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
2.07k
{
2195
2.07k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.57k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.57k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
475
{
2201
475
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
475
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
925
{
2206
925
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
925
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
2.35k
{
2211
2.35k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
2.35k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
2.98k
{
2216
2.98k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
2.98k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.60k
{
2221
1.60k
  uint32_t extension, insn_signed;
2222
1.60k
  cs_m68k* ext;
2223
1.60k
  cs_m68k_op* op0;
2224
1.60k
  cs_m68k_op* op1;
2225
1.60k
  uint32_t reg_0, reg_1;
2226
2227
1.60k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
1.26k
  extension = read_imm_16(info);
2230
1.26k
  insn_signed = 0;
2231
2232
1.26k
  if (BIT_B((extension)))
2233
354
    insn_signed = 1;
2234
2235
1.26k
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
1.26k
  op0 = &ext->operands[0];
2238
1.26k
  op1 = &ext->operands[1];
2239
2240
1.26k
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
1.26k
  reg_0 = extension & 7;
2243
1.26k
  reg_1 = (extension >> 12) & 7;
2244
2245
1.26k
  op1->address_mode = M68K_AM_NONE;
2246
1.26k
  op1->type = M68K_OP_REG_PAIR;
2247
1.26k
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
1.26k
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
1.26k
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
927
    op1->type = M68K_OP_REG;
2252
927
    op1->reg = M68K_REG_D0 + reg_1;
2253
927
  }
2254
1.26k
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.38k
{
2258
1.38k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.38k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
1.04k
{
2263
1.04k
  build_re_1(info, M68K_INS_EOR, 2);
2264
1.04k
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
3.00k
{
2268
3.00k
  build_re_1(info, M68K_INS_EOR, 4);
2269
3.00k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
529
{
2273
529
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
529
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
591
{
2278
591
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
591
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
348
{
2283
348
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
348
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
101
{
2288
101
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
101
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
278
{
2293
278
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
278
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
323
{
2298
323
  build_r(info, M68K_INS_EXG, 4);
2299
323
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
545
{
2303
545
  cs_m68k_op* op0;
2304
545
  cs_m68k_op* op1;
2305
545
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
545
  op0 = &ext->operands[0];
2308
545
  op1 = &ext->operands[1];
2309
2310
545
  op0->address_mode = M68K_AM_NONE;
2311
545
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
545
  op1->address_mode = M68K_AM_NONE;
2314
545
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
545
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
607
{
2319
607
  cs_m68k_op* op0;
2320
607
  cs_m68k_op* op1;
2321
607
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
607
  op0 = &ext->operands[0];
2324
607
  op1 = &ext->operands[1];
2325
2326
607
  op0->address_mode = M68K_AM_NONE;
2327
607
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
607
  op1->address_mode = M68K_AM_NONE;
2330
607
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
607
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
337
{
2335
337
  build_d(info, M68K_INS_EXT, 2);
2336
337
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
159
{
2340
159
  build_d(info, M68K_INS_EXT, 4);
2341
159
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
946
{
2345
946
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
325
  build_d(info, M68K_INS_EXTB, 4);
2347
325
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
807
{
2351
807
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
807
  set_insn_group(info, M68K_GRP_JUMP);
2353
807
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
807
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
495
{
2358
495
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
495
  set_insn_group(info, M68K_GRP_JUMP);
2360
495
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
495
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.05k
{
2365
1.05k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.05k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
184
{
2370
184
  build_link(info, read_imm_16(info), 2);
2371
184
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
634
{
2375
634
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
493
  build_link(info, read_imm_32(info), 4);
2377
493
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
818
{
2381
818
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
818
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
482
{
2386
482
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
482
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
567
{
2391
567
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
567
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
469
{
2396
469
  build_r(info, M68K_INS_LSR, 1);
2397
469
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
706
{
2401
706
  build_r(info, M68K_INS_LSR, 2);
2402
706
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
515
{
2406
515
  build_r(info, M68K_INS_LSR, 4);
2407
515
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
720
{
2411
720
  build_ea(info, M68K_INS_LSR, 2);
2412
720
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
592
{
2416
592
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
592
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
737
{
2421
737
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
737
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
421
{
2426
421
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
421
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
476
{
2431
476
  build_r(info, M68K_INS_LSL, 1);
2432
476
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
605
{
2436
605
  build_r(info, M68K_INS_LSL, 2);
2437
605
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
318
{
2441
318
  build_r(info, M68K_INS_LSL, 4);
2442
318
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
791
{
2446
791
  build_ea(info, M68K_INS_LSL, 2);
2447
791
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
12.2k
{
2451
12.2k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
12.2k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
12.5k
{
2456
12.5k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
12.5k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
19.0k
{
2461
19.0k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
19.0k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.60k
{
2466
1.60k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.60k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.58k
{
2471
2.58k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.58k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
535
{
2476
535
  cs_m68k_op* op0;
2477
535
  cs_m68k_op* op1;
2478
535
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
535
  op0 = &ext->operands[0];
2481
535
  op1 = &ext->operands[1];
2482
2483
535
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
535
  op1->address_mode = M68K_AM_NONE;
2486
535
  op1->reg = M68K_REG_CCR;
2487
535
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
1.08k
{
2491
1.08k
  cs_m68k_op* op0;
2492
1.08k
  cs_m68k_op* op1;
2493
1.08k
  cs_m68k* ext;
2494
2495
1.08k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
568
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
568
  op0 = &ext->operands[0];
2500
568
  op1 = &ext->operands[1];
2501
2502
568
  op0->address_mode = M68K_AM_NONE;
2503
568
  op0->reg = M68K_REG_CCR;
2504
2505
568
  get_ea_mode_op(info, op1, info->ir, 1);
2506
568
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
589
{
2510
589
  cs_m68k_op* op0;
2511
589
  cs_m68k_op* op1;
2512
589
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
589
  op0 = &ext->operands[0];
2515
589
  op1 = &ext->operands[1];
2516
2517
589
  op0->address_mode = M68K_AM_NONE;
2518
589
  op0->reg = M68K_REG_SR;
2519
2520
589
  get_ea_mode_op(info, op1, info->ir, 2);
2521
589
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
461
{
2525
461
  cs_m68k_op* op0;
2526
461
  cs_m68k_op* op1;
2527
461
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
461
  op0 = &ext->operands[0];
2530
461
  op1 = &ext->operands[1];
2531
2532
461
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
461
  op1->address_mode = M68K_AM_NONE;
2535
461
  op1->reg = M68K_REG_SR;
2536
461
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
386
{
2540
386
  cs_m68k_op* op0;
2541
386
  cs_m68k_op* op1;
2542
386
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
386
  op0 = &ext->operands[0];
2545
386
  op1 = &ext->operands[1];
2546
2547
386
  op0->address_mode = M68K_AM_NONE;
2548
386
  op0->reg = M68K_REG_USP;
2549
2550
386
  op1->address_mode = M68K_AM_NONE;
2551
386
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
386
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
454
{
2556
454
  cs_m68k_op* op0;
2557
454
  cs_m68k_op* op1;
2558
454
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
454
  op0 = &ext->operands[0];
2561
454
  op1 = &ext->operands[1];
2562
2563
454
  op0->address_mode = M68K_AM_NONE;
2564
454
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
454
  op1->address_mode = M68K_AM_NONE;
2567
454
  op1->reg = M68K_REG_USP;
2568
454
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
8.16k
{
2572
8.16k
  uint32_t extension;
2573
8.16k
  m68k_reg reg;
2574
8.16k
  cs_m68k* ext;
2575
8.16k
  cs_m68k_op* op0;
2576
8.16k
  cs_m68k_op* op1;
2577
2578
2579
8.16k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
7.90k
  extension = read_imm_16(info);
2582
7.90k
  reg = M68K_REG_INVALID;
2583
2584
7.90k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
7.90k
  op0 = &ext->operands[0];
2587
7.90k
  op1 = &ext->operands[1];
2588
2589
7.90k
  switch (extension & 0xfff) {
2590
245
    case 0x000: reg = M68K_REG_SFC; break;
2591
1.39k
    case 0x001: reg = M68K_REG_DFC; break;
2592
440
    case 0x800: reg = M68K_REG_USP; break;
2593
416
    case 0x801: reg = M68K_REG_VBR; break;
2594
425
    case 0x002: reg = M68K_REG_CACR; break;
2595
151
    case 0x802: reg = M68K_REG_CAAR; break;
2596
471
    case 0x803: reg = M68K_REG_MSP; break;
2597
154
    case 0x804: reg = M68K_REG_ISP; break;
2598
608
    case 0x003: reg = M68K_REG_TC; break;
2599
199
    case 0x004: reg = M68K_REG_ITT0; break;
2600
265
    case 0x005: reg = M68K_REG_ITT1; break;
2601
136
    case 0x006: reg = M68K_REG_DTT0; break;
2602
243
    case 0x007: reg = M68K_REG_DTT1; break;
2603
87
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
376
    case 0x806: reg = M68K_REG_URP; break;
2605
595
    case 0x807: reg = M68K_REG_SRP; break;
2606
7.90k
  }
2607
2608
7.90k
  if (BIT_0(info->ir)) {
2609
3.97k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
3.97k
    op1->reg = reg;
2611
3.97k
  } else {
2612
3.93k
    op0->reg = reg;
2613
3.93k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
3.93k
  }
2615
7.90k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.15k
{
2619
1.15k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.15k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
1.17k
{
2624
1.17k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
1.17k
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
1.28k
{
2629
1.28k
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
1.28k
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
1.35k
{
2634
1.35k
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
1.35k
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.81k
{
2639
1.81k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.81k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
814
{
2644
814
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
814
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
693
{
2649
693
  build_movep_re(info, 2);
2650
693
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
545
{
2654
545
  build_movep_re(info, 4);
2655
545
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.67k
{
2659
1.67k
  build_movep_er(info, 2);
2660
1.67k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.07k
{
2664
1.07k
  build_movep_er(info, 4);
2665
1.07k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
739
{
2669
739
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
591
  build_moves(info, 1);
2671
591
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
363
{
2675
  //uint32_t extension;
2676
363
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
222
  build_moves(info, 2);
2678
222
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
561
{
2682
561
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
300
  build_moves(info, 4);
2684
300
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
10.5k
{
2688
10.5k
  cs_m68k_op* op0;
2689
10.5k
  cs_m68k_op* op1;
2690
2691
10.5k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
10.5k
  op0 = &ext->operands[0];
2694
10.5k
  op1 = &ext->operands[1];
2695
2696
10.5k
  op0->type = M68K_OP_IMM;
2697
10.5k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
10.5k
  op0->imm = (info->ir & 0xff);
2699
2700
10.5k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
10.5k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
10.5k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
1.30k
{
2706
1.30k
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
1.30k
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
1.30k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
1.01k
  build_move16(info, data, modes);
2712
1.01k
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
983
{
2716
983
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
983
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
983
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
518
  build_move16(info, data, modes);
2722
518
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
482
{
2726
482
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
482
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
482
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
294
  build_move16(info, data, modes);
2732
294
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
754
{
2736
754
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
754
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
754
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
453
  build_move16(info, data, modes);
2742
453
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
489
{
2746
489
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
489
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
489
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
324
  build_move16(info, data, modes);
2752
324
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.92k
{
2756
1.92k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.92k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
1.49k
{
2761
1.49k
  build_er_1(info, M68K_INS_MULU, 2);
2762
1.49k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
722
{
2766
722
  uint32_t extension, insn_signed;
2767
722
  cs_m68k* ext;
2768
722
  cs_m68k_op* op0;
2769
722
  cs_m68k_op* op1;
2770
722
  uint32_t reg_0, reg_1;
2771
2772
722
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
446
  extension = read_imm_16(info);
2775
446
  insn_signed = 0;
2776
2777
446
  if (BIT_B((extension)))
2778
146
    insn_signed = 1;
2779
2780
446
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
446
  op0 = &ext->operands[0];
2783
446
  op1 = &ext->operands[1];
2784
2785
446
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
446
  reg_0 = extension & 7;
2788
446
  reg_1 = (extension >> 12) & 7;
2789
2790
446
  op1->address_mode = M68K_AM_NONE;
2791
446
  op1->type = M68K_OP_REG_PAIR;
2792
446
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
446
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
446
  if (!BIT_A(extension)) {
2796
297
    op1->type = M68K_OP_REG;
2797
297
    op1->reg = M68K_REG_D0 + reg_1;
2798
297
  }
2799
446
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
1.40k
{
2803
1.40k
  build_ea(info, M68K_INS_NBCD, 1);
2804
1.40k
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
531
{
2808
531
  build_ea(info, M68K_INS_NEG, 1);
2809
531
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
750
{
2813
750
  build_ea(info, M68K_INS_NEG, 2);
2814
750
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
950
{
2818
950
  build_ea(info, M68K_INS_NEG, 4);
2819
950
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
956
{
2823
956
  build_ea(info, M68K_INS_NEGX, 1);
2824
956
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
912
{
2828
912
  build_ea(info, M68K_INS_NEGX, 2);
2829
912
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
659
{
2833
659
  build_ea(info, M68K_INS_NEGX, 4);
2834
659
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
141
{
2838
141
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
141
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
504
{
2843
504
  build_ea(info, M68K_INS_NOT, 1);
2844
504
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
1.26k
{
2848
1.26k
  build_ea(info, M68K_INS_NOT, 2);
2849
1.26k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
838
{
2853
838
  build_ea(info, M68K_INS_NOT, 4);
2854
838
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.66k
{
2858
1.66k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.66k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.19k
{
2863
1.19k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.19k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.63k
{
2868
1.63k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.63k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
808
{
2873
808
  build_re_1(info, M68K_INS_OR, 1);
2874
808
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.41k
{
2878
1.41k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.41k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.57k
{
2883
1.57k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.57k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
19.8k
{
2888
19.8k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
19.8k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
2.33k
{
2893
2.33k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
2.33k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
2.02k
{
2898
2.02k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
2.02k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
533
{
2903
533
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
533
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
496
{
2908
496
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
496
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.58k
{
2913
1.58k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
1.08k
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
1.08k
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
2.02k
{
2919
2.02k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
860
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
860
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
528
{
2925
528
  build_ea(info, M68K_INS_PEA, 4);
2926
528
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
278
{
2930
278
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
278
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
586
{
2935
586
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
586
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
429
{
2940
429
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
429
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
1.45k
{
2945
1.45k
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
1.45k
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
517
{
2950
517
  build_r(info, M68K_INS_ROR, 1);
2951
517
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
316
{
2955
316
  build_r(info, M68K_INS_ROR, 2);
2956
316
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
349
{
2960
349
  build_r(info, M68K_INS_ROR, 4);
2961
349
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
595
{
2965
595
  build_ea(info, M68K_INS_ROR, 2);
2966
595
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
694
{
2970
694
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
694
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
455
{
2975
455
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
455
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
525
{
2980
525
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
525
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
460
{
2985
460
  build_r(info, M68K_INS_ROL, 1);
2986
460
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
415
{
2990
415
  build_r(info, M68K_INS_ROL, 2);
2991
415
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
530
{
2995
530
  build_r(info, M68K_INS_ROL, 4);
2996
530
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
836
{
3000
836
  build_ea(info, M68K_INS_ROL, 2);
3001
836
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
380
{
3005
380
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
380
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
494
{
3010
494
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
494
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
359
{
3015
359
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
359
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
510
{
3020
510
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
510
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
378
{
3025
378
  build_r(info, M68K_INS_ROXR, 2);
3026
378
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
626
{
3030
626
  build_r(info, M68K_INS_ROXR, 4);
3031
626
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
705
{
3035
705
  build_ea(info, M68K_INS_ROXR, 2);
3036
705
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
582
{
3040
582
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
582
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
477
{
3045
477
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
477
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
456
{
3050
456
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
456
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
757
{
3055
757
  build_r(info, M68K_INS_ROXL, 1);
3056
757
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
603
{
3060
603
  build_r(info, M68K_INS_ROXL, 2);
3061
603
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
462
{
3065
462
  build_r(info, M68K_INS_ROXL, 4);
3066
462
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
1.22k
{
3070
1.22k
  build_ea(info, M68K_INS_ROXL, 2);
3071
1.22k
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
738
{
3075
738
  set_insn_group(info, M68K_GRP_RET);
3076
738
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
338
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
338
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
452
{
3082
452
  set_insn_group(info, M68K_GRP_IRET);
3083
452
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
452
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
361
{
3088
361
  cs_m68k* ext;
3089
361
  cs_m68k_op* op;
3090
3091
361
  set_insn_group(info, M68K_GRP_RET);
3092
3093
361
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
135
{
3112
135
  set_insn_group(info, M68K_GRP_RET);
3113
135
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
135
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
152
{
3118
152
  set_insn_group(info, M68K_GRP_RET);
3119
152
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
152
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
1.19k
{
3124
1.19k
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
1.19k
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
1.08k
{
3129
1.08k
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
1.08k
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.31k
{
3134
2.31k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.31k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.31k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
320
{
3140
320
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
320
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.65k
{
3145
1.65k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.65k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.41k
{
3150
1.41k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.41k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
3.46k
{
3155
3.46k
  build_er_1(info, M68K_INS_SUB, 4);
3156
3.46k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
702
{
3160
702
  build_re_1(info, M68K_INS_SUB, 1);
3161
702
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
953
{
3165
953
  build_re_1(info, M68K_INS_SUB, 2);
3166
953
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
4.04k
{
3170
4.04k
  build_re_1(info, M68K_INS_SUB, 4);
3171
4.04k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.21k
{
3175
1.21k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.21k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.33k
{
3180
1.33k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.33k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
856
{
3185
856
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
856
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
758
{
3190
758
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
758
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
389
{
3195
389
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
389
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.68k
{
3200
1.68k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.68k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
3.69k
{
3205
3.69k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
3.69k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
877
{
3210
877
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
877
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
648
{
3215
648
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
648
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
555
{
3220
555
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
555
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
669
{
3225
669
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
669
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
784
{
3230
784
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
784
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
989
{
3235
989
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
989
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
561
{
3240
561
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
561
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
342
{
3245
342
  build_d(info, M68K_INS_SWAP, 0);
3246
342
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
791
{
3250
791
  build_ea(info, M68K_INS_TAS, 1);
3251
791
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.03k
{
3255
1.03k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.03k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
1.05k
{
3260
1.05k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
625
  build_trap(info, 0, 0);
3262
3263
625
  info->extension.op_count = 0;
3264
625
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
1.00k
{
3268
1.00k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
599
  build_trap(info, 2, read_imm_16(info));
3270
599
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
799
{
3274
799
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
502
  build_trap(info, 4, read_imm_32(info));
3276
502
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
446
{
3280
446
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
446
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.13k
{
3285
1.13k
  build_ea(info, M68K_INS_TST, 1);
3286
1.13k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
631
{
3290
631
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
231
  build_ea(info, M68K_INS_TST, 1);
3292
231
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
908
{
3296
908
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
488
  build_ea(info, M68K_INS_TST, 1);
3298
488
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
704
{
3302
704
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
409
  build_ea(info, M68K_INS_TST, 1);
3304
409
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
688
{
3308
688
  build_ea(info, M68K_INS_TST, 2);
3309
688
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.84k
{
3313
1.84k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.08k
  build_ea(info, M68K_INS_TST, 2);
3315
1.08k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
844
{
3319
844
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
542
  build_ea(info, M68K_INS_TST, 2);
3321
542
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
951
{
3325
951
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
600
  build_ea(info, M68K_INS_TST, 2);
3327
600
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
1.02k
{
3331
1.02k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
428
  build_ea(info, M68K_INS_TST, 2);
3333
428
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
891
{
3337
891
  build_ea(info, M68K_INS_TST, 4);
3338
891
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
919
{
3342
919
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
508
  build_ea(info, M68K_INS_TST, 4);
3344
508
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
846
{
3348
846
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
454
  build_ea(info, M68K_INS_TST, 4);
3350
454
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
585
{
3354
585
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
294
  build_ea(info, M68K_INS_TST, 4);
3356
294
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
884
{
3360
884
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
479
  build_ea(info, M68K_INS_TST, 4);
3362
479
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
526
{
3366
526
  cs_m68k_op* op;
3367
526
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
526
  op = &ext->operands[0];
3370
3371
526
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
526
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
526
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
2.94k
{
3377
2.94k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.48k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.48k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
2.72k
{
3383
2.72k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.67k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.67k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
454k
{
3392
454k
  const unsigned int instruction = info->ir;
3393
454k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
454k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
453k
    (i->instruction == d68000_invalid) ) {
3397
2.39k
    d68000_invalid(info);
3398
2.39k
    return 0;
3399
2.39k
  }
3400
3401
452k
  return 1;
3402
454k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
593k
{
3406
593k
  uint8_t i;
3407
3408
856k
  for (i = 0; i < count; ++i) {
3409
274k
    if (regs[i] == (uint16_t)reg)
3410
11.6k
      return 1;
3411
274k
  }
3412
3413
582k
  return 0;
3414
593k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
632k
{
3418
632k
  if (reg == M68K_REG_INVALID)
3419
39.1k
    return;
3420
3421
593k
  if (write)
3422
343k
  {
3423
343k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
6.24k
      return;
3425
3426
337k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
337k
    info->regs_write_count++;
3428
337k
  }
3429
249k
  else
3430
249k
  {
3431
249k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
5.37k
      return;
3433
3434
244k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
244k
    info->regs_read_count++;
3436
244k
  }
3437
593k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
196k
{
3441
196k
  switch (op->address_mode) {
3442
1.98k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.98k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.98k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.98k
      break;
3446
3447
33.4k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
91.1k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
91.1k
      add_reg_to_rw_list(info, op->reg, 1);
3450
91.1k
      break;
3451
3452
35.9k
    case M68K_AM_REGI_ADDR:
3453
60.6k
    case M68K_AM_REGI_ADDR_DISP:
3454
60.6k
      add_reg_to_rw_list(info, op->reg, 0);
3455
60.6k
      break;
3456
3457
14.2k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
20.2k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
23.6k
    case M68K_AM_MEMI_POST_INDEX:
3460
27.6k
    case M68K_AM_MEMI_PRE_INDEX:
3461
29.6k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
30.4k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
31.4k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
31.9k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
31.9k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
31.9k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
31.9k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
11.0k
    default:
3471
11.0k
      break;
3472
196k
  }
3473
196k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
31.3k
{
3477
31.3k
  int i;
3478
3479
282k
  for (i = 0; i < 8; ++i) {
3480
250k
    if (bits & (1 << i)) {
3481
53.5k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
53.5k
    }
3483
250k
  }
3484
31.3k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
10.4k
{
3488
10.4k
  uint32_t bits = op->register_bits;
3489
10.4k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
10.4k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
10.4k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
10.4k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
759k
{
3496
759k
  switch ((int)op->type) {
3497
346k
    case M68K_OP_REG:
3498
346k
      add_reg_to_rw_list(info, op->reg, write);
3499
346k
      break;
3500
3501
196k
    case M68K_OP_MEM:
3502
196k
      update_am_reg_list(info, op, write);
3503
196k
      break;
3504
3505
10.4k
    case M68K_OP_REG_BITS:
3506
10.4k
      update_reg_list_regbits(info, op, write);
3507
10.4k
      break;
3508
3509
7.56k
    case M68K_OP_REG_PAIR:
3510
7.56k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
7.56k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
7.56k
      break;
3513
759k
  }
3514
759k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
450k
{
3518
450k
  int i;
3519
3520
450k
  if (!info->extension.op_count)
3521
3.12k
    return;
3522
3523
447k
  if (info->extension.op_count == 1) {
3524
142k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
304k
  } else {
3526
    // first operand is always read
3527
304k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
616k
    for (i = 1; i < info->extension.op_count; ++i)
3531
311k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
304k
  }
3533
447k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
451k
{
3537
451k
  info->inst = inst;
3538
451k
  info->pc = pc;
3539
451k
  info->ir = 0;
3540
451k
  info->type = cpu_type;
3541
451k
  info->address_mask = 0xffffffff;
3542
3543
451k
  switch(info->type) {
3544
148k
    case M68K_CPU_TYPE_68000:
3545
148k
      info->type = TYPE_68000;
3546
148k
      info->address_mask = 0x00ffffff;
3547
148k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
303k
    case M68K_CPU_TYPE_68040:
3565
303k
      info->type = TYPE_68040;
3566
303k
      info->address_mask = 0xffffffff;
3567
303k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
451k
  }
3572
451k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
451k
{
3581
451k
  MCInst *inst = info->inst;
3582
451k
  cs_m68k* ext = &info->extension;
3583
451k
  int i;
3584
451k
  unsigned int size;
3585
3586
451k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
451k
  memset(ext, 0, sizeof(cs_m68k));
3589
451k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.25M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.80M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
451k
  info->ir = peek_imm_16(info);
3595
451k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
450k
    info->ir = read_imm_16(info);
3597
450k
    g_instruction_table[info->ir].instruction(info);
3598
450k
  }
3599
3600
451k
  size = info->pc - (unsigned int)pc;
3601
451k
  info->pc = (unsigned int)pc;
3602
3603
451k
  return size;
3604
451k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
453k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
453k
  int s;
3612
453k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
453k
  cs_struct* handle = instr->csh;
3614
453k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
453k
  if (code_len < 2) {
3619
1.85k
    *size = 0;
3620
1.85k
    return false;
3621
1.85k
  }
3622
3623
451k
  if (instr->flat_insn->detail) {
3624
451k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
451k
  }
3626
3627
451k
  info->groups_count = 0;
3628
451k
  info->regs_read_count = 0;
3629
451k
  info->regs_write_count = 0;
3630
451k
  info->code = code;
3631
451k
  info->code_len = code_len;
3632
451k
  info->baseAddress = address;
3633
3634
451k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
451k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
451k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
451k
  if (handle->mode & CS_MODE_M68K_040)
3641
303k
    cpu_type = M68K_CPU_TYPE_68040;
3642
451k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
451k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
451k
  s = m68k_disassemble(info, address);
3647
3648
451k
  if (s == 0) {
3649
1.51k
    *size = 2;
3650
1.51k
    return false;
3651
1.51k
  }
3652
3653
450k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
450k
  if (s > (int)code_len)
3662
2.27k
    *size = (uint16_t)code_len;
3663
447k
  else
3664
447k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
451k
}
3668