Coverage Report

Created: 2026-01-12 07:13

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/TMS320C64x/TMS320C64xInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#ifdef _MSC_VER
7
// Disable security warnings for strcpy
8
#ifndef _CRT_SECURE_NO_WARNINGS
9
#define _CRT_SECURE_NO_WARNINGS
10
#endif
11
12
// Banned API Usage : strcpy is a Banned API as listed in dontuse.h for
13
// security purposes.
14
#pragma warning(disable:28719)
15
#endif
16
17
#include <ctype.h>
18
#include <string.h>
19
20
#include "TMS320C64xInstPrinter.h"
21
#include "../../MCInst.h"
22
#include "../../utils.h"
23
#include "../../SStream.h"
24
#include "../../MCRegisterInfo.h"
25
#include "../../MathExtras.h"
26
#include "TMS320C64xMapping.h"
27
28
#include "capstone/tms320c64x.h"
29
30
static const char *getRegisterName(unsigned RegNo);
31
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
32
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O);
33
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O);
34
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O);
35
36
void TMS320C64x_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
37
41.8k
{
38
41.8k
  SStream ss;
39
41.8k
  char *p, *p2, tmp[8];
40
41.8k
  unsigned int unit = 0;
41
41.8k
  int i;
42
41.8k
  cs_tms320c64x *tms320c64x;
43
44
41.8k
  if (mci->csh->detail) {
45
41.8k
    tms320c64x = &mci->flat_insn->detail->tms320c64x;
46
47
41.8k
    for (i = 0; i < insn->detail->groups_count; i++) {
48
41.8k
      switch(insn->detail->groups[i]) {
49
10.4k
        case TMS320C64X_GRP_FUNIT_D:
50
10.4k
          unit = TMS320C64X_FUNIT_D;
51
10.4k
          break;
52
9.58k
        case TMS320C64X_GRP_FUNIT_L:
53
9.58k
          unit = TMS320C64X_FUNIT_L;
54
9.58k
          break;
55
2.63k
        case TMS320C64X_GRP_FUNIT_M:
56
2.63k
          unit = TMS320C64X_FUNIT_M;
57
2.63k
          break;
58
18.0k
        case TMS320C64X_GRP_FUNIT_S:
59
18.0k
          unit = TMS320C64X_FUNIT_S;
60
18.0k
          break;
61
1.04k
        case TMS320C64X_GRP_FUNIT_NO:
62
1.04k
          unit = TMS320C64X_FUNIT_NO;
63
1.04k
          break;
64
41.8k
      }
65
41.8k
      if (unit != 0)
66
41.8k
        break;
67
41.8k
    }
68
41.8k
    tms320c64x->funit.unit = unit;
69
70
41.8k
    SStream_Init(&ss);
71
41.8k
    if (tms320c64x->condition.reg != TMS320C64X_REG_INVALID)
72
28.1k
      SStream_concat(&ss, "[%c%s]|", (tms320c64x->condition.zero == 1) ? '!' : '|', cs_reg_name(ud, tms320c64x->condition.reg));
73
74
41.8k
    p = strchr(insn_asm, '\t');
75
41.8k
    if (p != NULL)
76
41.1k
      *p++ = '\0';
77
78
41.8k
    SStream_concat0(&ss, insn_asm);
79
41.8k
    if ((p != NULL) && (((p2 = strchr(p, '[')) != NULL) || ((p2 = strchr(p, '(')) != NULL))) {
80
32.0k
      while ((p2 > p) && ((*p2 != 'a') && (*p2 != 'b')))
81
24.2k
        p2--;
82
7.81k
      if (p2 == p) {
83
0
        strcpy(insn_asm, "Invalid!");
84
0
        return;
85
0
      }
86
7.81k
      if (*p2 == 'a')
87
4.42k
        strcpy(tmp, "1T");
88
3.39k
      else
89
3.39k
        strcpy(tmp, "2T");
90
34.0k
    } else {
91
34.0k
      tmp[0] = '\0';
92
34.0k
    }
93
41.8k
    switch(tms320c64x->funit.unit) {
94
10.4k
      case TMS320C64X_FUNIT_D:
95
10.4k
        SStream_concat(&ss, ".D%s%u", tmp, tms320c64x->funit.side);
96
10.4k
        break;
97
9.58k
      case TMS320C64X_FUNIT_L:
98
9.58k
        SStream_concat(&ss, ".L%s%u", tmp, tms320c64x->funit.side);
99
9.58k
        break;
100
2.63k
      case TMS320C64X_FUNIT_M:
101
2.63k
        SStream_concat(&ss, ".M%s%u", tmp, tms320c64x->funit.side);
102
2.63k
        break;
103
18.0k
      case TMS320C64X_FUNIT_S:
104
18.0k
        SStream_concat(&ss, ".S%s%u", tmp, tms320c64x->funit.side);
105
18.0k
        break;
106
41.8k
    }
107
41.8k
    if (tms320c64x->funit.crosspath > 0)
108
13.5k
      SStream_concat0(&ss, "X");
109
110
41.8k
    if (p != NULL)
111
41.1k
      SStream_concat(&ss, "\t%s", p);
112
113
41.8k
    if (tms320c64x->parallel != 0)
114
19.3k
      SStream_concat0(&ss, "\t||");
115
116
    /* insn_asm is a buffer from an SStream, so there should be enough space */
117
41.8k
    strcpy(insn_asm, ss.buffer);
118
41.8k
  }
119
41.8k
}
120
121
#define PRINT_ALIAS_INSTR
122
#include "TMS320C64xGenAsmWriter.inc"
123
124
#define GET_INSTRINFO_ENUM
125
#include "TMS320C64xGenInstrInfo.inc"
126
127
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
128
148k
{
129
148k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
130
148k
  unsigned reg;
131
132
148k
  if (MCOperand_isReg(Op)) {
133
105k
    reg = MCOperand_getReg(Op);
134
105k
    if ((MCInst_getOpcode(MI) == TMS320C64x_MVC_s1_rr) && (OpNo == 1)) {
135
4.36k
      switch(reg) {
136
1.94k
        case TMS320C64X_REG_EFR:
137
1.94k
          SStream_concat0(O, "EFR");
138
1.94k
          break;
139
1.21k
        case TMS320C64X_REG_IFR:
140
1.21k
          SStream_concat0(O, "IFR");
141
1.21k
          break;
142
1.21k
        default:
143
1.21k
          SStream_concat0(O, getRegisterName(reg));
144
1.21k
          break;
145
4.36k
      }
146
100k
    } else {
147
100k
      SStream_concat0(O, getRegisterName(reg));
148
100k
    }
149
150
105k
    if (MI->csh->detail) {
151
105k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_REG;
152
105k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].reg = reg;
153
105k
      MI->flat_insn->detail->tms320c64x.op_count++;
154
105k
    }
155
105k
  } else if (MCOperand_isImm(Op)) {
156
42.8k
    int64_t Imm = MCOperand_getImm(Op);
157
158
42.8k
    if (Imm >= 0) {
159
35.1k
      if (Imm > HEX_THRESHOLD)
160
20.7k
        SStream_concat(O, "0x%"PRIx64, Imm);
161
14.4k
      else
162
14.4k
        SStream_concat(O, "%"PRIu64, Imm);
163
35.1k
    } else {
164
7.68k
      if (Imm < -HEX_THRESHOLD)
165
6.20k
        SStream_concat(O, "-0x%"PRIx64, -Imm);
166
1.48k
      else
167
1.48k
        SStream_concat(O, "-%"PRIu64, -Imm);
168
7.68k
    }
169
170
42.8k
    if (MI->csh->detail) {
171
42.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].type = TMS320C64X_OP_IMM;
172
42.8k
      MI->flat_insn->detail->tms320c64x.operands[MI->flat_insn->detail->tms320c64x.op_count].imm = Imm;
173
42.8k
      MI->flat_insn->detail->tms320c64x.op_count++;
174
42.8k
    }
175
42.8k
  }
176
148k
}
177
178
static void printMemOperand(MCInst *MI, unsigned OpNo, SStream *O)
179
8.83k
{
180
8.83k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
181
8.83k
  int64_t Val = MCOperand_getImm(Op);
182
8.83k
  unsigned scaled, base, offset, mode, unit;
183
8.83k
  cs_tms320c64x *tms320c64x;
184
8.83k
  char st, nd;
185
186
8.83k
  scaled = (Val >> 19) & 1;
187
8.83k
  base = (Val >> 12) & 0x7f;
188
8.83k
  offset = (Val >> 5) & 0x7f;
189
8.83k
  mode = (Val >> 1) & 0xf;
190
8.83k
  unit = Val & 1;
191
192
8.83k
  if (scaled) {
193
7.73k
    st = '[';
194
7.73k
    nd = ']';
195
7.73k
  } else {
196
1.09k
    st = '(';
197
1.09k
    nd = ')';
198
1.09k
  }
199
200
8.83k
  switch(mode) {
201
1.71k
    case 0:
202
1.71k
      SStream_concat(O, "*-%s%c%u%c", getRegisterName(base), st, offset, nd);
203
1.71k
      break;
204
862
    case 1:
205
862
      SStream_concat(O, "*+%s%c%u%c", getRegisterName(base), st, offset, nd);
206
862
      break;
207
499
    case 4:
208
499
      SStream_concat(O, "*-%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
209
499
      break;
210
503
    case 5:
211
503
      SStream_concat(O, "*+%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
212
503
      break;
213
786
    case 8:
214
786
      SStream_concat(O, "*--%s%c%u%c", getRegisterName(base), st, offset, nd);
215
786
      break;
216
583
    case 9:
217
583
      SStream_concat(O, "*++%s%c%u%c", getRegisterName(base), st, offset, nd);
218
583
      break;
219
783
    case 10:
220
783
      SStream_concat(O, "*%s--%c%u%c", getRegisterName(base), st, offset, nd);
221
783
      break;
222
975
    case 11:
223
975
      SStream_concat(O, "*%s++%c%u%c", getRegisterName(base), st, offset, nd);
224
975
      break;
225
603
    case 12:
226
603
      SStream_concat(O, "*--%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
227
603
      break;
228
473
    case 13:
229
473
      SStream_concat(O, "*++%s%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
230
473
      break;
231
516
    case 14:
232
516
      SStream_concat(O, "*%s--%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
233
516
      break;
234
536
    case 15:
235
536
      SStream_concat(O, "*%s++%c%s%c", getRegisterName(base), st, getRegisterName(offset), nd);
236
536
      break;
237
8.83k
  }
238
239
8.83k
  if (MI->csh->detail) {
240
8.83k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
241
242
8.83k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
243
8.83k
    tms320c64x->operands[tms320c64x->op_count].mem.base = base;
244
8.83k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
245
8.83k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = unit + 1;
246
8.83k
    tms320c64x->operands[tms320c64x->op_count].mem.scaled = scaled;
247
8.83k
    switch(mode) {
248
1.71k
      case 0:
249
1.71k
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
250
1.71k
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
251
1.71k
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
252
1.71k
        break;
253
862
      case 1:
254
862
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
255
862
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
256
862
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
257
862
        break;
258
499
      case 4:
259
499
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
260
499
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
261
499
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
262
499
        break;
263
503
      case 5:
264
503
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
265
503
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
266
503
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
267
503
        break;
268
786
      case 8:
269
786
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
270
786
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
271
786
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
272
786
        break;
273
583
      case 9:
274
583
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
275
583
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
276
583
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
277
583
        break;
278
783
      case 10:
279
783
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
280
783
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
281
783
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
282
783
        break;
283
975
      case 11:
284
975
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
285
975
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
286
975
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
287
975
        break;
288
603
      case 12:
289
603
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
290
603
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
291
603
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
292
603
        break;
293
473
      case 13:
294
473
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
295
473
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
296
473
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_PRE;
297
473
        break;
298
516
      case 14:
299
516
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
300
516
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_BW;
301
516
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
302
516
        break;
303
536
      case 15:
304
536
        tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_REGISTER;
305
536
        tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
306
536
        tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_POST;
307
536
        break;
308
8.83k
    }
309
8.83k
    tms320c64x->op_count++;
310
8.83k
  }
311
8.83k
}
312
313
static void printMemOperand2(MCInst *MI, unsigned OpNo, SStream *O)
314
6.61k
{
315
6.61k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
316
6.61k
  int64_t Val = MCOperand_getImm(Op);
317
6.61k
  uint16_t offset;
318
6.61k
  unsigned basereg;
319
6.61k
  cs_tms320c64x *tms320c64x;
320
321
6.61k
  basereg = Val & 0x7f;
322
6.61k
  offset = (Val >> 7) & 0x7fff;
323
6.61k
  SStream_concat(O, "*+%s[0x%x]", getRegisterName(basereg), offset);
324
325
6.61k
  if (MI->csh->detail) {
326
6.61k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
327
328
6.61k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_MEM;
329
6.61k
    tms320c64x->operands[tms320c64x->op_count].mem.base = basereg;
330
6.61k
    tms320c64x->operands[tms320c64x->op_count].mem.unit = 2;
331
6.61k
    tms320c64x->operands[tms320c64x->op_count].mem.disp = offset;
332
6.61k
    tms320c64x->operands[tms320c64x->op_count].mem.disptype = TMS320C64X_MEM_DISP_CONSTANT;
333
6.61k
    tms320c64x->operands[tms320c64x->op_count].mem.direction = TMS320C64X_MEM_DIR_FW;
334
6.61k
    tms320c64x->operands[tms320c64x->op_count].mem.modify = TMS320C64X_MEM_MOD_NO;
335
6.61k
    tms320c64x->op_count++;
336
6.61k
  }
337
6.61k
}
338
339
static void printRegPair(MCInst *MI, unsigned OpNo, SStream *O)
340
26.5k
{
341
26.5k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
342
26.5k
  unsigned reg = MCOperand_getReg(Op);
343
26.5k
  cs_tms320c64x *tms320c64x;
344
345
26.5k
  SStream_concat(O, "%s:%s", getRegisterName(reg + 1), getRegisterName(reg));
346
347
26.5k
  if (MI->csh->detail) {
348
26.5k
    tms320c64x = &MI->flat_insn->detail->tms320c64x;
349
350
26.5k
    tms320c64x->operands[tms320c64x->op_count].type = TMS320C64X_OP_REGPAIR;
351
26.5k
    tms320c64x->operands[tms320c64x->op_count].reg = reg;
352
26.5k
    tms320c64x->op_count++;
353
26.5k
  }
354
26.5k
}
355
356
static bool printAliasInstruction(MCInst *MI, SStream *O, MCRegisterInfo *MRI)
357
81.1k
{
358
81.1k
  unsigned opcode = MCInst_getOpcode(MI);
359
81.1k
  MCOperand *op;
360
361
81.1k
  switch(opcode) {
362
    /* ADD.Dx -i, x, y -> SUB.Dx x, i, y */
363
481
    case TMS320C64x_ADD_d2_rir:
364
    /* ADD.L -i, x, y -> SUB.L x, i, y */
365
1.09k
    case TMS320C64x_ADD_l1_irr:
366
1.57k
    case TMS320C64x_ADD_l1_ipp:
367
    /* ADD.S -i, x, y -> SUB.S x, i, y */
368
2.08k
    case TMS320C64x_ADD_s1_irr:
369
2.08k
      if ((MCInst_getNumOperands(MI) == 3) &&
370
2.08k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
371
2.08k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
372
2.08k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
373
2.08k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) < 0)) {
374
375
665
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SUB);
376
665
        op = MCInst_getOperand(MI, 2);
377
665
        MCOperand_setImm(op, -MCOperand_getImm(op));
378
379
665
        SStream_concat0(O, "SUB\t");
380
665
        printOperand(MI, 1, O);
381
665
        SStream_concat0(O, ", ");
382
665
        printOperand(MI, 2, O);
383
665
        SStream_concat0(O, ", ");
384
665
        printOperand(MI, 0, O);
385
386
665
        return true;
387
665
      }
388
1.42k
      break;
389
81.1k
  }
390
80.5k
  switch(opcode) {
391
    /* ADD.D 0, x, y -> MV.D x, y */
392
304
    case TMS320C64x_ADD_d1_rir:
393
    /* OR.D x, 0, y -> MV.D x, y */
394
588
    case TMS320C64x_OR_d2_rir:
395
    /* ADD.L 0, x, y -> MV.L x, y */
396
996
    case TMS320C64x_ADD_l1_irr:
397
1.17k
    case TMS320C64x_ADD_l1_ipp:
398
    /* OR.L 0, x, y -> MV.L x, y */
399
1.44k
    case TMS320C64x_OR_l1_irr:
400
    /* ADD.S 0, x, y -> MV.S x, y */
401
1.93k
    case TMS320C64x_ADD_s1_irr:
402
    /* OR.S 0, x, y -> MV.S x, y */
403
2.43k
    case TMS320C64x_OR_s1_irr:
404
2.43k
      if ((MCInst_getNumOperands(MI) == 3) &&
405
2.43k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
406
2.43k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
407
2.43k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
408
2.43k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
409
410
523
        MCInst_setOpcodePub(MI, TMS320C64X_INS_MV);
411
523
        MI->size--;
412
413
523
        SStream_concat0(O, "MV\t");
414
523
        printOperand(MI, 1, O);
415
523
        SStream_concat0(O, ", ");
416
523
        printOperand(MI, 0, O);
417
418
523
        return true;
419
523
      }
420
1.91k
      break;
421
80.5k
  }
422
79.9k
  switch(opcode) {
423
    /* XOR.D -1, x, y -> NOT.D x, y */
424
423
    case TMS320C64x_XOR_d2_rir:
425
    /* XOR.L -1, x, y -> NOT.L x, y */
426
691
    case TMS320C64x_XOR_l1_irr:
427
    /* XOR.S -1, x, y -> NOT.S x, y */
428
1.28k
    case TMS320C64x_XOR_s1_irr:
429
1.28k
      if ((MCInst_getNumOperands(MI) == 3) &&
430
1.28k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
431
1.28k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
432
1.28k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
433
1.28k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == -1)) {
434
435
316
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NOT);
436
316
        MI->size--;
437
438
316
        SStream_concat0(O, "NOT\t");
439
316
        printOperand(MI, 1, O);
440
316
        SStream_concat0(O, ", ");
441
316
        printOperand(MI, 0, O);
442
443
316
        return true;
444
316
      }
445
973
      break;
446
79.9k
  }
447
79.6k
  switch(opcode) {
448
    /* MVK.D 0, x -> ZERO.D x */
449
1.07k
    case TMS320C64x_MVK_d1_rr:
450
    /* MVK.L 0, x -> ZERO.L x */
451
3.66k
    case TMS320C64x_MVK_l2_ir:
452
3.66k
      if ((MCInst_getNumOperands(MI) == 2) &&
453
3.66k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
454
3.66k
        MCOperand_isImm(MCInst_getOperand(MI, 1)) &&
455
3.66k
        (MCOperand_getImm(MCInst_getOperand(MI, 1)) == 0)) {
456
457
364
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
458
364
        MI->size--;
459
460
364
        SStream_concat0(O, "ZERO\t");
461
364
        printOperand(MI, 0, O);
462
463
364
        return true;
464
364
      }
465
3.29k
      break;
466
79.6k
  }
467
79.3k
  switch(opcode) {
468
    /* SUB.L x, x, y -> ZERO.L y */
469
545
    case TMS320C64x_SUB_l1_rrp_x1:
470
    /* SUB.S x, x, y -> ZERO.S y */
471
855
    case TMS320C64x_SUB_s1_rrr:
472
855
      if ((MCInst_getNumOperands(MI) == 3) &&
473
855
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
474
855
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
475
855
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
476
855
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
477
478
324
        MCInst_setOpcodePub(MI, TMS320C64X_INS_ZERO);
479
324
        MI->size -= 2;
480
481
324
        SStream_concat0(O, "ZERO\t");
482
324
        printOperand(MI, 0, O);
483
484
324
        return true;
485
324
      }
486
531
      break;
487
79.3k
  }
488
78.9k
  switch(opcode) {
489
    /* SUB.L 0, x, y -> NEG.L x, y */
490
565
    case TMS320C64x_SUB_l1_irr:
491
1.22k
    case TMS320C64x_SUB_l1_ipp:
492
    /* SUB.S 0, x, y -> NEG.S x, y */
493
1.51k
    case TMS320C64x_SUB_s1_irr:
494
1.51k
      if ((MCInst_getNumOperands(MI) == 3) &&
495
1.51k
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
496
1.51k
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
497
1.51k
        MCOperand_isImm(MCInst_getOperand(MI, 2)) &&
498
1.51k
        (MCOperand_getImm(MCInst_getOperand(MI, 2)) == 0)) {
499
500
167
        MCInst_setOpcodePub(MI, TMS320C64X_INS_NEG);
501
167
        MI->size--;
502
503
167
        SStream_concat0(O, "NEG\t");
504
167
        printOperand(MI, 1, O);
505
167
        SStream_concat0(O, ", ");
506
167
        printOperand(MI, 0, O);
507
508
167
        return true;
509
167
      }
510
1.35k
      break;
511
78.9k
  }
512
78.8k
  switch(opcode) {
513
    /* PACKLH2.L x, x, y -> SWAP2.L x, y */
514
420
    case TMS320C64x_PACKLH2_l1_rrr_x2:
515
    /* PACKLH2.S x, x, y -> SWAP2.S x, y */
516
935
    case TMS320C64x_PACKLH2_s1_rrr:
517
935
      if ((MCInst_getNumOperands(MI) == 3) &&
518
935
        MCOperand_isReg(MCInst_getOperand(MI, 0)) &&
519
935
        MCOperand_isReg(MCInst_getOperand(MI, 1)) &&
520
935
        MCOperand_isReg(MCInst_getOperand(MI, 2)) &&
521
935
        (MCOperand_getReg(MCInst_getOperand(MI, 1)) == MCOperand_getReg(MCInst_getOperand(MI, 2)))) {
522
523
169
        MCInst_setOpcodePub(MI, TMS320C64X_INS_SWAP2);
524
169
        MI->size--;
525
526
169
        SStream_concat0(O, "SWAP2\t");
527
169
        printOperand(MI, 1, O);
528
169
        SStream_concat0(O, ", ");
529
169
        printOperand(MI, 0, O);
530
531
169
        return true;
532
169
      }
533
766
      break;
534
78.8k
  }
535
78.6k
  switch(opcode) {
536
    /* NOP 16 -> IDLE */
537
    /* NOP 1 -> NOP */
538
1.85k
    case TMS320C64x_NOP_n:
539
1.85k
      if ((MCInst_getNumOperands(MI) == 1) &&
540
1.85k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
541
1.85k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 16)) {
542
543
304
        MCInst_setOpcodePub(MI, TMS320C64X_INS_IDLE);
544
304
        MI->size--;
545
546
304
        SStream_concat0(O, "IDLE");
547
548
304
        return true;
549
304
      }
550
1.54k
      if ((MCInst_getNumOperands(MI) == 1) &&
551
1.54k
        MCOperand_isImm(MCInst_getOperand(MI, 0)) &&
552
1.54k
        (MCOperand_getReg(MCInst_getOperand(MI, 0)) == 1)) {
553
554
883
        MI->size--;
555
556
883
        SStream_concat0(O, "NOP");
557
558
883
        return true;
559
883
      }
560
666
      break;
561
78.6k
  }
562
563
77.4k
  return false;
564
78.6k
}
565
566
void TMS320C64x_printInst(MCInst *MI, SStream *O, void *Info)
567
81.1k
{
568
81.1k
  if (!printAliasInstruction(MI, O, Info))
569
77.4k
    printInstruction(MI, O, Info);
570
81.1k
}
571
572
#endif