Coverage Report

Created: 2026-01-17 06:58

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/M680X/M680XDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* M680X Backend by Wolfgang Schwotzer <wolfgang.schwotzer@gmx.net> 2017 */
3
4
/* ======================================================================== */
5
/* ================================ INCLUDES ============================== */
6
/* ======================================================================== */
7
8
#include <stdlib.h>
9
#include <stdio.h>
10
#include <string.h>
11
12
#include "../../cs_priv.h"
13
#include "../../utils.h"
14
15
#include "../../MCInst.h"
16
#include "../../MCInstrDesc.h"
17
#include "../../MCRegisterInfo.h"
18
#include "M680XInstPrinter.h"
19
#include "M680XDisassembler.h"
20
#include "M680XDisassemblerInternals.h"
21
22
#ifdef CAPSTONE_HAS_M680X
23
24
#ifndef DECL_SPEC
25
#ifdef _MSC_VER
26
#define DECL_SPEC __cdecl
27
#else
28
#define DECL_SPEC
29
#endif // _MSC_VER
30
#endif // DECL_SPEC
31
32
/* ======================================================================== */
33
/* ============================ GENERAL DEFINES =========================== */
34
/* ======================================================================== */
35
36
/* ======================================================================== */
37
/* =============================== PROTOTYPES ============================= */
38
/* ======================================================================== */
39
40
typedef enum insn_hdlr_id {
41
  illgl_hid,
42
  rel8_hid,
43
  rel16_hid,
44
  imm8_hid,
45
  imm16_hid,
46
  imm32_hid,
47
  dir_hid,
48
  ext_hid,
49
  idxX_hid,
50
  idxY_hid,
51
  idx09_hid,
52
  inh_hid,
53
  rr09_hid,
54
  rbits_hid,
55
  bitmv_hid,
56
  tfm_hid,
57
  opidx_hid,
58
  opidxdr_hid,
59
  idxX0_hid,
60
  idxX16_hid,
61
  imm8rel_hid,
62
  idxS_hid,
63
  idxS16_hid,
64
  idxXp_hid,
65
  idxX0p_hid,
66
  idx12_hid,
67
  idx12s_hid,
68
  rr12_hid,
69
  loop_hid,
70
  index_hid,
71
  imm8i12x_hid,
72
  imm16i12x_hid,
73
  exti12x_hid,
74
  HANDLER_ID_ENDING,
75
} insn_hdlr_id;
76
77
// Access modes for the first 4 operands. If there are more than
78
// four operands they use the same access mode as the 4th operand.
79
//
80
// u: unchanged
81
// r: (r)read access
82
// w: (w)write access
83
// m: (m)odify access (= read + write)
84
//
85
typedef enum e_access_mode {
86
87
  uuuu,
88
  rrrr,
89
  wwww,
90
  rwww,
91
  rrrm,
92
  rmmm,
93
  wrrr,
94
  mrrr,
95
  mwww,
96
  mmmm,
97
  mwrr,
98
  mmrr,
99
  wmmm,
100
  rruu,
101
  muuu,
102
  ACCESS_MODE_ENDING,
103
} e_access_mode;
104
105
// Access type values are compatible with enum cs_ac_type:
106
typedef cs_ac_type e_access;
107
0
#define UNCHANGED CS_AC_INVALID
108
443k
#define READ CS_AC_READ
109
564k
#define WRITE CS_AC_WRITE
110
679k
#define MODIFY CS_AC_READ_WRITE
111
112
/* Properties of one instruction in PAGE1 (without prefix) */
113
typedef struct inst_page1 {
114
  unsigned insn : 9; // A value of type m680x_insn
115
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
116
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
117
} inst_page1;
118
119
/* Properties of one instruction in any other PAGE X */
120
typedef struct inst_pageX {
121
  unsigned opcode : 8; // The opcode byte
122
  unsigned insn : 9; // A value of type m680x_insn
123
  unsigned handler_id1 : 6; // Type insn_hdlr_id, first instr. handler id
124
  unsigned handler_id2 : 6; // Type insn_hdlr_id, second instr. handler id
125
} inst_pageX;
126
127
typedef struct insn_props {
128
  unsigned group : 4;
129
  unsigned access_mode : 5; // A value of type e_access_mode
130
  unsigned reg0 : 5; // A value of type m680x_reg
131
  unsigned reg1 : 5; // A value of type m680x_reg
132
  bool cc_modified : 1;
133
  bool update_reg_access : 1;
134
} insn_props;
135
136
#include "m6800.inc"
137
#include "m6801.inc"
138
#include "hd6301.inc"
139
#include "m6811.inc"
140
#include "cpu12.inc"
141
#include "m6805.inc"
142
#include "m6808.inc"
143
#include "hcs08.inc"
144
#include "m6809.inc"
145
#include "hd6309.inc"
146
147
#include "insn_props.inc"
148
149
//////////////////////////////////////////////////////////////////////////////
150
151
// M680X instructions have 1 up to 8 bytes (CPU12: MOVW IDX2,IDX2).
152
// A reader is needed to read a byte or word from a given memory address.
153
// See also X86 reader(...)
154
static bool read_byte(const m680x_info *info, uint8_t *byte, uint16_t address)
155
1.07M
{
156
1.07M
  if (address < info->offset ||
157
1.07M
      (uint32_t)(address - info->offset) >= info->size)
158
    // out of code buffer range
159
2.20k
    return false;
160
161
1.06M
  *byte = info->code[address - info->offset];
162
163
1.06M
  return true;
164
1.07M
}
165
166
static bool read_byte_sign_extended(const m680x_info *info, int16_t *word,
167
            uint16_t address)
168
69.8k
{
169
69.8k
  if (address < info->offset ||
170
69.8k
      (uint32_t)(address - info->offset) >= info->size)
171
    // out of code buffer range
172
0
    return false;
173
174
69.8k
  *word = (int16_t)info->code[address - info->offset];
175
176
69.8k
  if (*word & 0x80)
177
24.8k
    *word |= 0xFF00;
178
179
69.8k
  return true;
180
69.8k
}
181
182
static bool read_word(const m680x_info *info, uint16_t *word, uint16_t address)
183
77.5k
{
184
77.5k
  if (address < info->offset ||
185
77.5k
      (uint32_t)(address + 1 - info->offset) >= info->size)
186
    // out of code buffer range
187
16
    return false;
188
189
77.5k
  *word = (uint16_t)info->code[address - info->offset] << 8;
190
77.5k
  *word |= (uint16_t)info->code[address + 1 - info->offset];
191
192
77.5k
  return true;
193
77.5k
}
194
195
static bool read_sdword(const m680x_info *info, int32_t *sdword,
196
      uint16_t address)
197
805
{
198
805
  if (address < info->offset ||
199
805
      (uint32_t)(address + 3 - info->offset) >= info->size)
200
    // out of code buffer range
201
0
    return false;
202
203
805
  *sdword = (uint32_t)info->code[address - info->offset] << 24;
204
805
  *sdword |= (uint32_t)info->code[address + 1 - info->offset] << 16;
205
805
  *sdword |= (uint32_t)info->code[address + 2 - info->offset] << 8;
206
805
  *sdword |= (uint32_t)info->code[address + 3 - info->offset];
207
208
805
  return true;
209
805
}
210
211
// For PAGE2 and PAGE3 opcodes when using an array of inst_page1 most
212
// entries have M680X_INS_ILLGL. To avoid wasting memory an inst_pageX is
213
// used which contains the opcode. Using a binary search for the right opcode
214
// is much faster (= O(log n) ) in comparison to a linear search ( = O(n) ).
215
static int binary_search(const inst_pageX *const inst_pageX_table,
216
       size_t table_size, unsigned int opcode)
217
149k
{
218
  // As part of the algorithm last may get negative.
219
  // => signed integer has to be used.
220
149k
  int first = 0;
221
149k
  int last = (int)table_size - 1;
222
149k
  int middle = (first + last) / 2;
223
224
744k
  while (first <= last) {
225
691k
    if (inst_pageX_table[middle].opcode < opcode) {
226
233k
      first = middle + 1;
227
457k
    } else if (inst_pageX_table[middle].opcode == opcode) {
228
96.3k
      return middle; /* item found */
229
96.3k
    } else
230
360k
      last = middle - 1;
231
232
594k
    middle = (first + last) / 2;
233
594k
  }
234
235
53.2k
  if (first > last)
236
53.2k
    return -1; /* item not found */
237
238
0
  return -2;
239
53.2k
}
240
241
void M680X_get_insn_id(cs_struct *handle, cs_insn *insn, unsigned int id)
242
438k
{
243
438k
  const m680x_info *const info = (const m680x_info *)handle->printer_info;
244
438k
  const cpu_tables *cpu = info->cpu;
245
438k
  uint8_t insn_prefix = (id >> 8) & 0xff;
246
  // opcode is the first instruction byte without the prefix.
247
438k
  uint8_t opcode = id & 0xff;
248
438k
  int index;
249
438k
  int i;
250
251
438k
  insn->id = M680X_INS_ILLGL;
252
253
1.05M
  for (i = 0; i < ARR_SIZE(cpu->pageX_prefix); ++i) {
254
1.03M
    if (cpu->pageX_table_size[i] == 0 ||
255
650k
        (cpu->inst_pageX_table[i] == NULL))
256
381k
      break;
257
258
650k
    if (cpu->pageX_prefix[i] == insn_prefix) {
259
38.6k
      index = binary_search(cpu->inst_pageX_table[i],
260
38.6k
                cpu->pageX_table_size[i], opcode);
261
38.6k
      insn->id =
262
38.6k
        (index >= 0) ?
263
27.6k
          cpu->inst_pageX_table[i][index].insn :
264
38.6k
          M680X_INS_ILLGL;
265
38.6k
      return;
266
38.6k
    }
267
650k
  }
268
269
400k
  if (insn_prefix != 0)
270
0
    return;
271
272
400k
  insn->id = cpu->inst_page1_table[id].insn;
273
274
400k
  if (insn->id != M680X_INS_ILLGL)
275
364k
    return;
276
277
  // Check if opcode byte is present in an overlay table
278
51.2k
  for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
279
49.1k
    if (cpu->overlay_table_size[i] == 0 ||
280
36.1k
        (cpu->inst_overlay_table[i] == NULL))
281
12.9k
      break;
282
283
36.1k
    if ((index = binary_search(cpu->inst_overlay_table[i],
284
36.1k
             cpu->overlay_table_size[i],
285
36.1k
             opcode)) >= 0) {
286
20.5k
      insn->id = cpu->inst_overlay_table[i][index].insn;
287
20.5k
      return;
288
20.5k
    }
289
36.1k
  }
290
35.6k
}
291
292
static void add_insn_group(cs_detail *detail, m680x_group_type group)
293
434k
{
294
434k
  if (detail != NULL && (group != M680X_GRP_INVALID) &&
295
103k
      (group != M680X_GRP_ENDING))
296
103k
    detail->groups[detail->groups_count++] = (uint8_t)group;
297
434k
}
298
299
static bool exists_reg_list(uint16_t *regs, uint8_t count, m680x_reg reg)
300
1.23M
{
301
1.23M
  uint8_t i;
302
303
2.09M
  for (i = 0; i < count; ++i) {
304
898k
    if (regs[i] == (uint16_t)reg)
305
37.8k
      return true;
306
898k
  }
307
308
1.19M
  return false;
309
1.23M
}
310
311
static void add_reg_to_rw_list(MCInst *MI, m680x_reg reg, e_access access)
312
813k
{
313
813k
  cs_detail *detail = MI->flat_insn->detail;
314
315
813k
  if (detail == NULL || (reg == M680X_REG_INVALID))
316
0
    return;
317
318
813k
  switch (access) {
319
423k
  case MODIFY:
320
423k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
321
423k
             reg))
322
414k
      detail->regs_read[detail->regs_read_count++] =
323
414k
        (uint16_t)reg;
324
325
    // intentionally fall through
326
327
537k
  case WRITE:
328
537k
    if (!exists_reg_list(detail->regs_write,
329
537k
             detail->regs_write_count, reg))
330
527k
      detail->regs_write[detail->regs_write_count++] =
331
527k
        (uint16_t)reg;
332
333
537k
    break;
334
335
276k
  case READ:
336
276k
    if (!exists_reg_list(detail->regs_read, detail->regs_read_count,
337
276k
             reg))
338
257k
      detail->regs_read[detail->regs_read_count++] =
339
257k
        (uint16_t)reg;
340
341
276k
    break;
342
343
0
  case UNCHANGED:
344
0
  default:
345
0
    break;
346
813k
  }
347
813k
}
348
349
static void update_am_reg_list(MCInst *MI, m680x_info *info, cs_m680x_op *op,
350
             e_access access)
351
582k
{
352
582k
  if (MI->flat_insn->detail == NULL)
353
0
    return;
354
355
582k
  switch (op->type) {
356
255k
  case M680X_OP_REGISTER:
357
255k
    add_reg_to_rw_list(MI, op->reg, access);
358
255k
    break;
359
360
114k
  case M680X_OP_INDEXED:
361
114k
    add_reg_to_rw_list(MI, op->idx.base_reg, READ);
362
363
114k
    if (op->idx.base_reg == M680X_REG_X &&
364
48.4k
        info->cpu->reg_byte_size[M680X_REG_H])
365
13.3k
      add_reg_to_rw_list(MI, M680X_REG_H, READ);
366
367
114k
    if (op->idx.offset_reg != M680X_REG_INVALID)
368
9.86k
      add_reg_to_rw_list(MI, op->idx.offset_reg, READ);
369
370
114k
    if (op->idx.inc_dec) {
371
23.8k
      add_reg_to_rw_list(MI, op->idx.base_reg, WRITE);
372
373
23.8k
      if (op->idx.base_reg == M680X_REG_X &&
374
7.97k
          info->cpu->reg_byte_size[M680X_REG_H])
375
2.53k
        add_reg_to_rw_list(MI, M680X_REG_H, WRITE);
376
23.8k
    }
377
378
114k
    break;
379
380
212k
  default:
381
212k
    break;
382
582k
  }
383
582k
}
384
385
static const e_access g_access_mode_to_access[4][15] = {
386
  {
387
    UNCHANGED,
388
    READ,
389
    WRITE,
390
    READ,
391
    READ,
392
    READ,
393
    WRITE,
394
    MODIFY,
395
    MODIFY,
396
    MODIFY,
397
    MODIFY,
398
    MODIFY,
399
    WRITE,
400
    READ,
401
    MODIFY,
402
  },
403
  {
404
    UNCHANGED,
405
    READ,
406
    WRITE,
407
    WRITE,
408
    READ,
409
    MODIFY,
410
    READ,
411
    READ,
412
    WRITE,
413
    MODIFY,
414
    WRITE,
415
    MODIFY,
416
    MODIFY,
417
    READ,
418
    UNCHANGED,
419
  },
420
  {
421
    UNCHANGED,
422
    READ,
423
    WRITE,
424
    WRITE,
425
    READ,
426
    MODIFY,
427
    READ,
428
    READ,
429
    WRITE,
430
    MODIFY,
431
    READ,
432
    READ,
433
    MODIFY,
434
    UNCHANGED,
435
    UNCHANGED,
436
  },
437
  {
438
    UNCHANGED,
439
    READ,
440
    WRITE,
441
    WRITE,
442
    MODIFY,
443
    MODIFY,
444
    READ,
445
    READ,
446
    WRITE,
447
    MODIFY,
448
    READ,
449
    READ,
450
    MODIFY,
451
    UNCHANGED,
452
    UNCHANGED,
453
  },
454
};
455
456
static e_access get_access(int operator_index, e_access_mode access_mode)
457
1.23M
{
458
1.23M
  int idx = (operator_index > 3) ? 3 : operator_index;
459
460
1.23M
  return g_access_mode_to_access[idx][access_mode];
461
1.23M
}
462
463
static void build_regs_read_write_counts(MCInst *MI, m680x_info *info,
464
           e_access_mode access_mode)
465
393k
{
466
393k
  cs_m680x *m680x = &info->m680x;
467
393k
  int i;
468
469
393k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count))
470
54.6k
    return;
471
472
921k
  for (i = 0; i < m680x->op_count; ++i) {
473
582k
    e_access access = get_access(i, access_mode);
474
582k
    update_am_reg_list(MI, info, &m680x->operands[i], access);
475
582k
  }
476
339k
}
477
478
static void add_operators_access(MCInst *MI, m680x_info *info,
479
         e_access_mode access_mode)
480
393k
{
481
393k
  cs_m680x *m680x = &info->m680x;
482
393k
  int offset = 0;
483
393k
  int i;
484
485
393k
  if (MI->flat_insn->detail == NULL || (!m680x->op_count) ||
486
339k
      (access_mode == uuuu))
487
94.8k
    return;
488
489
840k
  for (i = 0; i < m680x->op_count; ++i) {
490
541k
    e_access access;
491
492
    // Ugly fix: MULD has a register operand, an immediate operand
493
    // AND an implicitly changed register W
494
541k
    if (info->insn == M680X_INS_MULD && (i == 1))
495
414
      offset = 1;
496
497
541k
    access = get_access(i + offset, access_mode);
498
541k
    m680x->operands[i].access = access;
499
541k
  }
500
298k
}
501
502
typedef struct insn_to_changed_regs {
503
  m680x_insn insn;
504
  e_access_mode access_mode;
505
  m680x_reg regs[10];
506
} insn_to_changed_regs;
507
508
static void set_changed_regs_read_write_counts(MCInst *MI, m680x_info *info)
509
37.5k
{
510
  //TABLE
511
2.06M
#define EOL M680X_REG_INVALID
512
37.5k
  static const insn_to_changed_regs changed_regs[] = {
513
37.5k
    { M680X_INS_BSR, mmmm, { M680X_REG_S, EOL } },
514
37.5k
    { M680X_INS_CALL, mmmm, { M680X_REG_S, EOL } },
515
37.5k
    {
516
37.5k
      M680X_INS_CWAI,
517
37.5k
      mrrr,
518
37.5k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
519
37.5k
        M680X_REG_X, M680X_REG_DP, M680X_REG_D, M680X_REG_CC,
520
37.5k
        EOL },
521
37.5k
    },
522
37.5k
    { M680X_INS_DAA, mrrr, { M680X_REG_A, EOL } },
523
37.5k
    { M680X_INS_DIV,
524
37.5k
      mmrr,
525
37.5k
      { M680X_REG_A, M680X_REG_H, M680X_REG_X, EOL } },
526
37.5k
    { M680X_INS_EDIV,
527
37.5k
      mmrr,
528
37.5k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
529
37.5k
    { M680X_INS_EDIVS,
530
37.5k
      mmrr,
531
37.5k
      { M680X_REG_D, M680X_REG_Y, M680X_REG_X, EOL } },
532
37.5k
    { M680X_INS_EMACS, mrrr, { M680X_REG_X, M680X_REG_Y, EOL } },
533
37.5k
    { M680X_INS_EMAXM, rrrr, { M680X_REG_D, EOL } },
534
37.5k
    { M680X_INS_EMINM, rrrr, { M680X_REG_D, EOL } },
535
37.5k
    { M680X_INS_EMUL, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
536
37.5k
    { M680X_INS_EMULS, mmrr, { M680X_REG_D, M680X_REG_Y, EOL } },
537
37.5k
    { M680X_INS_ETBL, wmmm, { M680X_REG_A, M680X_REG_B, EOL } },
538
37.5k
    { M680X_INS_FDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
539
37.5k
    { M680X_INS_IDIV, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
540
37.5k
    { M680X_INS_IDIVS, mmmm, { M680X_REG_D, M680X_REG_X, EOL } },
541
37.5k
    { M680X_INS_JSR, mmmm, { M680X_REG_S, EOL } },
542
37.5k
    { M680X_INS_LBSR, mmmm, { M680X_REG_S, EOL } },
543
37.5k
    { M680X_INS_MAXM, rrrr, { M680X_REG_A, EOL } },
544
37.5k
    { M680X_INS_MINM, rrrr, { M680X_REG_A, EOL } },
545
37.5k
    { M680X_INS_MEM,
546
37.5k
      mmrr,
547
37.5k
      { M680X_REG_X, M680X_REG_Y, M680X_REG_A, EOL } },
548
37.5k
    { M680X_INS_MUL, mmmm, { M680X_REG_A, M680X_REG_B, EOL } },
549
37.5k
    { M680X_INS_MULD, mwrr, { M680X_REG_D, M680X_REG_W, EOL } },
550
37.5k
    { M680X_INS_PSHA, rmmm, { M680X_REG_A, M680X_REG_S, EOL } },
551
37.5k
    { M680X_INS_PSHB, rmmm, { M680X_REG_B, M680X_REG_S, EOL } },
552
37.5k
    { M680X_INS_PSHC, rmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
553
37.5k
    { M680X_INS_PSHD, rmmm, { M680X_REG_D, M680X_REG_S, EOL } },
554
37.5k
    { M680X_INS_PSHH, rmmm, { M680X_REG_H, M680X_REG_S, EOL } },
555
37.5k
    { M680X_INS_PSHX, rmmm, { M680X_REG_X, M680X_REG_S, EOL } },
556
37.5k
    { M680X_INS_PSHY, rmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
557
37.5k
    { M680X_INS_PULA, wmmm, { M680X_REG_A, M680X_REG_S, EOL } },
558
37.5k
    { M680X_INS_PULB, wmmm, { M680X_REG_B, M680X_REG_S, EOL } },
559
37.5k
    { M680X_INS_PULC, wmmm, { M680X_REG_CC, M680X_REG_S, EOL } },
560
37.5k
    { M680X_INS_PULD, wmmm, { M680X_REG_D, M680X_REG_S, EOL } },
561
37.5k
    { M680X_INS_PULH, wmmm, { M680X_REG_H, M680X_REG_S, EOL } },
562
37.5k
    { M680X_INS_PULX, wmmm, { M680X_REG_X, M680X_REG_S, EOL } },
563
37.5k
    { M680X_INS_PULY, wmmm, { M680X_REG_Y, M680X_REG_S, EOL } },
564
37.5k
    { M680X_INS_REV,
565
37.5k
      mmrr,
566
37.5k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
567
37.5k
    { M680X_INS_REVW,
568
37.5k
      mmmm,
569
37.5k
      { M680X_REG_A, M680X_REG_X, M680X_REG_Y, EOL } },
570
37.5k
    { M680X_INS_RTC, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
571
37.5k
    {
572
37.5k
      M680X_INS_RTI,
573
37.5k
      mwww,
574
37.5k
      { M680X_REG_S, M680X_REG_CC, M680X_REG_B, M680X_REG_A,
575
37.5k
        M680X_REG_DP, M680X_REG_X, M680X_REG_Y, M680X_REG_U,
576
37.5k
        M680X_REG_PC, EOL },
577
37.5k
    },
578
37.5k
    { M680X_INS_RTS, mwww, { M680X_REG_S, M680X_REG_PC, EOL } },
579
37.5k
    { M680X_INS_SEX, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
580
37.5k
    { M680X_INS_SEXW, rwww, { M680X_REG_W, M680X_REG_D, EOL } },
581
37.5k
    { M680X_INS_SWI,
582
37.5k
      mmrr,
583
37.5k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
584
37.5k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
585
37.5k
        M680X_REG_CC, EOL } },
586
37.5k
    {
587
37.5k
      M680X_INS_SWI2,
588
37.5k
      mmrr,
589
37.5k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
590
37.5k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
591
37.5k
        M680X_REG_CC, EOL },
592
37.5k
    },
593
37.5k
    {
594
37.5k
      M680X_INS_SWI3,
595
37.5k
      mmrr,
596
37.5k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_U, M680X_REG_Y,
597
37.5k
        M680X_REG_X, M680X_REG_DP, M680X_REG_A, M680X_REG_B,
598
37.5k
        M680X_REG_CC, EOL },
599
37.5k
    },
600
37.5k
    { M680X_INS_TBL, wrrr, { M680X_REG_A, M680X_REG_B, EOL } },
601
37.5k
    { M680X_INS_WAI,
602
37.5k
      mrrr,
603
37.5k
      { M680X_REG_S, M680X_REG_PC, M680X_REG_X, M680X_REG_A,
604
37.5k
        M680X_REG_B, M680X_REG_CC, EOL } },
605
37.5k
    { M680X_INS_WAV,
606
37.5k
      rmmm,
607
37.5k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
608
37.5k
    { M680X_INS_WAVR,
609
37.5k
      rmmm,
610
37.5k
      { M680X_REG_A, M680X_REG_B, M680X_REG_X, M680X_REG_Y, EOL } },
611
37.5k
  };
612
613
37.5k
  int i, j;
614
615
37.5k
  if (MI->flat_insn->detail == NULL)
616
0
    return;
617
618
1.95M
  for (i = 0; i < ARR_SIZE(changed_regs); ++i) {
619
1.91M
    if (info->insn == changed_regs[i].insn) {
620
37.5k
      e_access_mode access_mode = changed_regs[i].access_mode;
621
622
154k
      for (j = 0; changed_regs[i].regs[j] != EOL; ++j) {
623
117k
        e_access access;
624
625
117k
        m680x_reg reg = changed_regs[i].regs[j];
626
627
117k
        if (!info->cpu->reg_byte_size[reg]) {
628
8.90k
          if (info->insn != M680X_INS_MUL)
629
8.34k
            continue;
630
631
          // Hack for M68HC05: MUL uses reg. A,X
632
565
          reg = M680X_REG_X;
633
565
        }
634
635
108k
        access = get_access(j, access_mode);
636
108k
        add_reg_to_rw_list(MI, reg, access);
637
108k
      }
638
37.5k
    }
639
1.91M
  }
640
641
37.5k
#undef EOL
642
37.5k
}
643
644
typedef struct insn_desc {
645
  uint32_t opcode;
646
  m680x_insn insn;
647
  insn_hdlr_id hid[2];
648
  uint16_t insn_size;
649
} insn_desc;
650
651
// If successful return the additional byte size needed for M6809
652
// indexed addressing mode (including the indexed addressing post_byte).
653
// On error return -1.
654
static int get_indexed09_post_byte_size(const m680x_info *info,
655
          uint16_t address)
656
52.9k
{
657
52.9k
  uint8_t ir = 0;
658
52.9k
  uint8_t post_byte;
659
660
  // Read the indexed addressing post byte.
661
52.9k
  if (!read_byte(info, &post_byte, address))
662
222
    return -1;
663
664
  // Depending on the indexed addressing mode more bytes have to be read.
665
52.7k
  switch (post_byte & 0x9F) {
666
1.39k
  case 0x87:
667
3.15k
  case 0x8A:
668
4.93k
  case 0x8E:
669
6.14k
  case 0x8F:
670
6.91k
  case 0x90:
671
7.67k
  case 0x92:
672
8.21k
  case 0x97:
673
8.66k
  case 0x9A:
674
9.28k
  case 0x9E:
675
9.28k
    return -1; // illegal indexed post bytes
676
677
1.26k
  case 0x88: // n8,R
678
2.44k
  case 0x8C: // n8,PCR
679
3.13k
  case 0x98: // [n8,R]
680
3.89k
  case 0x9C: // [n8,PCR]
681
3.89k
    if (!read_byte(info, &ir, address + 1))
682
35
      return -1;
683
3.85k
    return 2;
684
685
749
  case 0x89: // n16,R
686
1.89k
  case 0x8D: // n16,PCR
687
2.55k
  case 0x99: // [n16,R]
688
3.50k
  case 0x9D: // [n16,PCR]
689
3.50k
    if (!read_byte(info, &ir, address + 2))
690
71
      return -1;
691
3.43k
    return 3;
692
693
1.74k
  case 0x9F: // [n]
694
1.74k
    if ((post_byte & 0x60) != 0 ||
695
762
        !read_byte(info, &ir, address + 2))
696
998
      return -1;
697
751
    return 3;
698
52.7k
  }
699
700
  // Any other indexed post byte is valid and
701
  // no additional bytes have to be read.
702
34.3k
  return 1;
703
52.7k
}
704
705
// If successful return the additional byte size needed for CPU12
706
// indexed addressing mode (including the indexed addressing post_byte).
707
// On error return -1.
708
static int get_indexed12_post_byte_size(const m680x_info *info,
709
          uint16_t address, bool is_subset)
710
46.2k
{
711
46.2k
  uint8_t ir;
712
46.2k
  uint8_t post_byte;
713
714
  // Read the indexed addressing post byte.
715
46.2k
  if (!read_byte(info, &post_byte, address))
716
207
    return -1;
717
718
  // Depending on the indexed addressing mode more bytes have to be read.
719
46.0k
  if (!(post_byte & 0x20)) // n5,R
720
15.7k
    return 1;
721
722
30.3k
  switch (post_byte & 0xe7) {
723
2.60k
  case 0xe0:
724
6.96k
  case 0xe1: // n9,R
725
6.96k
    if (is_subset)
726
483
      return -1;
727
728
6.47k
    if (!read_byte(info, &ir, address))
729
0
      return -1;
730
6.47k
    return 2;
731
732
2.45k
  case 0xe2: // n16,R
733
6.06k
  case 0xe3: // [n16,R]
734
6.06k
    if (is_subset)
735
571
      return -1;
736
737
5.49k
    if (!read_byte(info, &ir, address + 1))
738
46
      return -1;
739
5.44k
    return 3;
740
741
925
  case 0xe4: // A,R
742
2.10k
  case 0xe5: // B,R
743
3.11k
  case 0xe6: // D,R
744
4.61k
  case 0xe7: // [D,R]
745
17.2k
  default: // n,-r n,+r n,r- n,r+
746
17.2k
    break;
747
30.3k
  }
748
749
17.2k
  return 1;
750
30.3k
}
751
752
// Check for M6809/HD6309 TFR/EXG instruction for valid register
753
static bool is_tfr09_reg_valid(const m680x_info *info, uint8_t reg_nibble)
754
7.59k
{
755
7.59k
  if (info->cpu->tfr_reg_valid != NULL)
756
2.68k
    return info->cpu->tfr_reg_valid[reg_nibble];
757
758
4.91k
  return true; // e.g. for the M6309 all registers are valid
759
7.59k
}
760
761
// Check for CPU12 TFR/EXG instruction for valid register
762
static bool is_exg_tfr12_post_byte_valid(const m680x_info *info,
763
           uint8_t post_byte)
764
1.76k
{
765
1.76k
  return !(post_byte & 0x08);
766
1.76k
}
767
768
static bool is_tfm_reg_valid(const m680x_info *info, uint8_t reg_nibble)
769
5.10k
{
770
  // HD6809 TFM instruction: Only register X,Y,U,S,D is allowed
771
5.10k
  return reg_nibble <= 4;
772
5.10k
}
773
774
// If successful return the additional byte size needed for CPU12
775
// loop instructions DBEQ/DBNE/IBEQ/IBNE/TBEQ/TBNE (including the post byte).
776
// On error return -1.
777
static int get_loop_post_byte_size(const m680x_info *info, uint16_t address)
778
4.74k
{
779
4.74k
  uint8_t post_byte;
780
4.74k
  uint8_t rr;
781
782
4.74k
  if (!read_byte(info, &post_byte, address))
783
19
    return -1;
784
785
  // According to documentation bit 3 is don't care and not checked here.
786
4.72k
  if ((post_byte >= 0xc0) || ((post_byte & 0x07) == 2) ||
787
3.54k
      ((post_byte & 0x07) == 3))
788
1.93k
    return -1;
789
790
2.79k
  if (!read_byte(info, &rr, address + 1))
791
10
    return -1;
792
793
2.78k
  return 2;
794
2.79k
}
795
796
// If successful return the additional byte size needed for HD6309
797
// bit move instructions BAND/BEOR/BIAND/BIEOR/BIOR/BOR/LDBT/STBT
798
// (including the post byte).
799
// On error return -1.
800
static int get_bitmv_post_byte_size(const m680x_info *info, uint16_t address)
801
1.57k
{
802
1.57k
  uint8_t post_byte;
803
1.57k
  uint8_t rr;
804
805
1.57k
  if (!read_byte(info, &post_byte, address))
806
10
    return -1;
807
808
1.56k
  if ((post_byte & 0xc0) == 0xc0)
809
618
    return -1; // Invalid register specified
810
944
  else {
811
944
    if (!read_byte(info, &rr, address + 1))
812
5
      return -1;
813
944
  }
814
815
939
  return 2;
816
1.56k
}
817
818
static bool is_sufficient_code_size(const m680x_info *info, uint16_t address,
819
            insn_desc *insn_description)
820
412k
{
821
412k
  int i;
822
412k
  bool retval = true;
823
412k
  uint16_t size = 0;
824
412k
  int sz;
825
826
1.20M
  for (i = 0; i < 2; i++) {
827
807k
    uint8_t ir = 0;
828
807k
    bool is_subset = false;
829
830
807k
    switch (insn_description->hid[i]) {
831
839
    case imm32_hid:
832
839
      if ((retval = read_byte(info, &ir, address + size + 3)))
833
805
        size += 4;
834
839
      break;
835
836
53.9k
    case ext_hid:
837
58.4k
    case imm16_hid:
838
60.5k
    case rel16_hid:
839
64.4k
    case imm8rel_hid:
840
69.6k
    case opidxdr_hid:
841
72.3k
    case idxX16_hid:
842
72.8k
    case idxS16_hid:
843
72.8k
      if ((retval = read_byte(info, &ir, address + size + 1)))
844
72.1k
        size += 2;
845
72.8k
      break;
846
847
24.7k
    case rel8_hid:
848
82.5k
    case dir_hid:
849
89.8k
    case rbits_hid:
850
119k
    case imm8_hid:
851
126k
    case idxX_hid:
852
128k
    case idxXp_hid:
853
130k
    case idxY_hid:
854
132k
    case idxS_hid:
855
132k
    case index_hid:
856
132k
      if ((retval = read_byte(info, &ir, address + size)))
857
132k
        size++;
858
132k
      break;
859
860
0
    case illgl_hid:
861
475k
    case inh_hid:
862
483k
    case idxX0_hid:
863
484k
    case idxX0p_hid:
864
486k
    case opidx_hid:
865
486k
      retval = true;
866
486k
      break;
867
868
52.9k
    case idx09_hid:
869
52.9k
      sz = get_indexed09_post_byte_size(info, address + size);
870
52.9k
      if (sz >= 0)
871
42.3k
        size += sz;
872
10.6k
      else
873
10.6k
        retval = false;
874
52.9k
      break;
875
876
1.24k
    case idx12s_hid:
877
1.24k
      is_subset = true;
878
879
      // intentionally fall through
880
881
37.1k
    case idx12_hid:
882
37.1k
      sz = get_indexed12_post_byte_size(info, address + size,
883
37.1k
                is_subset);
884
37.1k
      if (sz >= 0)
885
35.8k
        size += sz;
886
1.27k
      else
887
1.27k
        retval = false;
888
37.1k
      break;
889
890
2.60k
    case exti12x_hid:
891
4.92k
    case imm16i12x_hid:
892
4.92k
      sz = get_indexed12_post_byte_size(info, address + size,
893
4.92k
                false);
894
4.92k
      if (sz >= 0) {
895
4.90k
        size += sz;
896
4.90k
        if ((retval = read_byte(info, &ir,
897
4.90k
              address + size + 1)))
898
4.85k
          size += 2;
899
4.90k
      } else
900
14
        retval = false;
901
4.92k
      break;
902
903
4.23k
    case imm8i12x_hid:
904
4.23k
      sz = get_indexed12_post_byte_size(info, address + size,
905
4.23k
                false);
906
4.23k
      if (sz >= 0) {
907
4.21k
        size += sz;
908
4.21k
        if ((retval = read_byte(info, &ir,
909
4.21k
              address + size)))
910
4.18k
          size++;
911
4.21k
      } else
912
22
        retval = false;
913
4.23k
      break;
914
915
2.96k
    case tfm_hid:
916
2.96k
      if ((retval = read_byte(info, &ir, address + size))) {
917
2.96k
        size++;
918
2.96k
        retval = is_tfm_reg_valid(info,
919
2.96k
                (ir >> 4) & 0x0F) &&
920
2.13k
           is_tfm_reg_valid(info, ir & 0x0F);
921
2.96k
      }
922
2.96k
      break;
923
924
4.15k
    case rr09_hid:
925
4.15k
      if ((retval = read_byte(info, &ir, address + size))) {
926
4.14k
        size++;
927
4.14k
        retval = is_tfr09_reg_valid(info,
928
4.14k
                  (ir >> 4) & 0x0F) &&
929
3.45k
           is_tfr09_reg_valid(info, ir & 0x0F);
930
4.14k
      }
931
4.15k
      break;
932
933
1.76k
    case rr12_hid:
934
1.76k
      if ((retval = read_byte(info, &ir, address + size))) {
935
1.76k
        size++;
936
1.76k
        retval = is_exg_tfr12_post_byte_valid(info, ir);
937
1.76k
      }
938
1.76k
      break;
939
940
1.57k
    case bitmv_hid:
941
1.57k
      sz = get_bitmv_post_byte_size(info, address + size);
942
1.57k
      if (sz >= 0)
943
939
        size += sz;
944
633
      else
945
633
        retval = false;
946
1.57k
      break;
947
948
4.74k
    case loop_hid:
949
4.74k
      sz = get_loop_post_byte_size(info, address + size);
950
4.74k
      if (sz >= 0)
951
2.78k
        size += sz;
952
1.96k
      else
953
1.96k
        retval = false;
954
4.74k
      break;
955
956
0
    default:
957
0
      CS_ASSERT(0 && "Unexpected instruction handler id");
958
0
      retval = false;
959
0
      break;
960
807k
    }
961
962
807k
    if (!retval)
963
18.9k
      return false;
964
807k
  }
965
966
393k
  insn_description->insn_size += size;
967
968
393k
  return retval;
969
412k
}
970
971
// Check for a valid M680X instruction AND for enough bytes in the code buffer
972
// Return an instruction description in insn_desc.
973
static bool decode_insn(const m680x_info *info, uint16_t address,
974
      insn_desc *insn_description)
975
438k
{
976
438k
  const inst_pageX *inst_table = NULL;
977
438k
  const cpu_tables *cpu = info->cpu;
978
438k
  size_t table_size = 0;
979
438k
  uint16_t base_address = address;
980
438k
  uint8_t ir; // instruction register
981
438k
  int i;
982
438k
  int index;
983
984
438k
  if (!read_byte(info, &ir, address++))
985
0
    return false;
986
987
438k
  insn_description->insn = M680X_INS_ILLGL;
988
438k
  insn_description->opcode = ir;
989
990
  // Check if a page prefix byte is present
991
1.05M
  for (i = 0; i < ARR_SIZE(cpu->pageX_table_size); ++i) {
992
1.03M
    if (cpu->pageX_table_size[i] == 0 ||
993
650k
        (cpu->inst_pageX_table[i] == NULL))
994
381k
      break;
995
996
650k
    if ((cpu->pageX_prefix[i] == ir)) {
997
      // Get pageX instruction and handler id.
998
      // Abort for illegal instr.
999
38.7k
      inst_table = cpu->inst_pageX_table[i];
1000
38.7k
      table_size = cpu->pageX_table_size[i];
1001
1002
38.7k
      if (!read_byte(info, &ir, address++))
1003
53
        return false;
1004
1005
38.6k
      insn_description->opcode =
1006
38.6k
        (insn_description->opcode << 8) | ir;
1007
1008
38.6k
      if ((index = binary_search(inst_table, table_size,
1009
38.6k
               ir)) < 0)
1010
11.0k
        return false;
1011
1012
27.6k
      insn_description->hid[0] =
1013
27.6k
        inst_table[index].handler_id1;
1014
27.6k
      insn_description->hid[1] =
1015
27.6k
        inst_table[index].handler_id2;
1016
27.6k
      insn_description->insn = inst_table[index].insn;
1017
27.6k
      break;
1018
38.6k
    }
1019
650k
  }
1020
1021
427k
  if (insn_description->insn == M680X_INS_ILLGL) {
1022
    // Get page1 insn description
1023
400k
    insn_description->insn = cpu->inst_page1_table[ir].insn;
1024
400k
    insn_description->hid[0] =
1025
400k
      cpu->inst_page1_table[ir].handler_id1;
1026
400k
    insn_description->hid[1] =
1027
400k
      cpu->inst_page1_table[ir].handler_id2;
1028
400k
  }
1029
1030
427k
  if (insn_description->insn == M680X_INS_ILLGL) {
1031
    // Check if opcode byte is present in an overlay table
1032
51.1k
    for (i = 0; i < ARR_SIZE(cpu->overlay_table_size); ++i) {
1033
49.0k
      if (cpu->overlay_table_size[i] == 0 ||
1034
36.1k
          (cpu->inst_overlay_table[i] == NULL))
1035
12.9k
        break;
1036
1037
36.1k
      inst_table = cpu->inst_overlay_table[i];
1038
36.1k
      table_size = cpu->overlay_table_size[i];
1039
1040
36.1k
      if ((index = binary_search(inst_table, table_size,
1041
36.1k
               ir)) >= 0) {
1042
20.5k
        insn_description->hid[0] =
1043
20.5k
          inst_table[index].handler_id1;
1044
20.5k
        insn_description->hid[1] =
1045
20.5k
          inst_table[index].handler_id2;
1046
20.5k
        insn_description->insn = inst_table[index].insn;
1047
20.5k
        break;
1048
20.5k
      }
1049
36.1k
    }
1050
35.5k
  }
1051
1052
427k
  insn_description->insn_size = address - base_address;
1053
1054
427k
  return (insn_description->insn != M680X_INS_ILLGL) &&
1055
412k
         (insn_description->insn != M680X_INS_INVLD) &&
1056
412k
         is_sufficient_code_size(info, address, insn_description);
1057
438k
}
1058
1059
static void illegal_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1060
45.0k
{
1061
45.0k
  cs_m680x_op *op0 = &info->m680x.operands[info->m680x.op_count++];
1062
45.0k
  uint8_t temp8 = 0;
1063
1064
45.0k
  info->insn = M680X_INS_ILLGL;
1065
45.0k
  read_byte(info, &temp8, (*address)++);
1066
45.0k
  op0->imm = (int32_t)temp8 & 0xff;
1067
45.0k
  op0->type = M680X_OP_IMMEDIATE;
1068
45.0k
  op0->size = 1;
1069
45.0k
}
1070
1071
static void inherent_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1072
475k
{
1073
  // There is nothing to do here :-)
1074
475k
}
1075
1076
static void add_reg_operand(m680x_info *info, m680x_reg reg)
1077
255k
{
1078
255k
  cs_m680x *m680x = &info->m680x;
1079
255k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1080
1081
255k
  op->type = M680X_OP_REGISTER;
1082
255k
  op->reg = reg;
1083
255k
  op->size = info->cpu->reg_byte_size[reg];
1084
255k
}
1085
1086
static void set_operand_size(m680x_info *info, cs_m680x_op *op,
1087
           uint8_t default_size)
1088
279k
{
1089
279k
  cs_m680x *m680x = &info->m680x;
1090
1091
279k
  if (info->insn == M680X_INS_JMP || info->insn == M680X_INS_JSR)
1092
15.8k
    op->size = 0;
1093
263k
  else if (info->insn == M680X_INS_DIVD ||
1094
260k
     ((info->insn == M680X_INS_AIS ||
1095
260k
       info->insn == M680X_INS_AIX) &&
1096
1.11k
      op->type != M680X_OP_REGISTER))
1097
3.39k
    op->size = 1;
1098
259k
  else if (info->insn == M680X_INS_DIVQ || info->insn == M680X_INS_MOVW)
1099
10.6k
    op->size = 2;
1100
249k
  else if (info->insn == M680X_INS_EMACS)
1101
519
    op->size = 4;
1102
248k
  else if ((m680x->op_count > 0) &&
1103
248k
     (m680x->operands[0].type == M680X_OP_REGISTER))
1104
153k
    op->size = m680x->operands[0].size;
1105
95.5k
  else
1106
95.5k
    op->size = default_size;
1107
279k
}
1108
1109
static const m680x_reg reg_s_reg_ids[] = {
1110
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1111
  M680X_REG_X,  M680X_REG_Y, M680X_REG_U, M680X_REG_PC,
1112
};
1113
1114
static const m680x_reg reg_u_reg_ids[] = {
1115
  M680X_REG_CC, M680X_REG_A, M680X_REG_B, M680X_REG_DP,
1116
  M680X_REG_X,  M680X_REG_Y, M680X_REG_S, M680X_REG_PC,
1117
};
1118
1119
static void reg_bits_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1120
3.32k
{
1121
3.32k
  cs_m680x_op *op0 = &info->m680x.operands[0];
1122
3.32k
  uint8_t reg_bits = 0;
1123
3.32k
  uint16_t bit_index;
1124
3.32k
  const m680x_reg *reg_to_reg_ids = NULL;
1125
1126
3.32k
  read_byte(info, &reg_bits, (*address)++);
1127
1128
3.32k
  switch (op0->reg) {
1129
1.67k
  case M680X_REG_U:
1130
1.67k
    reg_to_reg_ids = &reg_u_reg_ids[0];
1131
1.67k
    break;
1132
1133
1.64k
  case M680X_REG_S:
1134
1.64k
    reg_to_reg_ids = &reg_s_reg_ids[0];
1135
1.64k
    break;
1136
1137
0
  default:
1138
0
    CS_ASSERT(0 && "Unexpected operand0 register");
1139
0
    break;
1140
3.32k
  }
1141
1142
3.32k
  if ((info->insn == M680X_INS_PULU || (info->insn == M680X_INS_PULS)) &&
1143
2.34k
      ((reg_bits & 0x80) != 0))
1144
    // PULS xxx,PC or PULU xxx,PC which is like return from
1145
    // subroutine (RTS)
1146
653
    add_insn_group(MI->flat_insn->detail, M680X_GRP_RET);
1147
1148
29.8k
  for (bit_index = 0; bit_index < 8; ++bit_index) {
1149
26.5k
    if (reg_bits & (1 << bit_index) && reg_to_reg_ids)
1150
13.4k
      add_reg_operand(info, reg_to_reg_ids[bit_index]);
1151
26.5k
  }
1152
3.32k
}
1153
1154
static const m680x_reg g_tfr_exg_reg_ids[] = {
1155
  /* 16-bit registers */
1156
  M680X_REG_D,
1157
  M680X_REG_X,
1158
  M680X_REG_Y,
1159
  M680X_REG_U,
1160
  M680X_REG_S,
1161
  M680X_REG_PC,
1162
  M680X_REG_W,
1163
  M680X_REG_V,
1164
  /* 8-bit registers */
1165
  M680X_REG_A,
1166
  M680X_REG_B,
1167
  M680X_REG_CC,
1168
  M680X_REG_DP,
1169
  M680X_REG_0,
1170
  M680X_REG_0,
1171
  M680X_REG_E,
1172
  M680X_REG_F,
1173
};
1174
1175
static void reg_reg09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1176
2.66k
{
1177
2.66k
  uint8_t regs = 0;
1178
1179
2.66k
  read_byte(info, &regs, (*address)++);
1180
1181
2.66k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs >> 4]);
1182
2.66k
  add_reg_operand(info, g_tfr_exg_reg_ids[regs & 0x0f]);
1183
1184
2.66k
  if ((regs & 0x0f) == 0x05) {
1185
    // EXG xxx,PC or TFR xxx,PC which is like a JMP
1186
445
    add_insn_group(MI->flat_insn->detail, M680X_GRP_JUMP);
1187
445
  }
1188
2.66k
}
1189
1190
static void reg_reg12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1191
1.66k
{
1192
1.66k
  static const m680x_reg g_tfr_exg12_reg0_ids[] = {
1193
1.66k
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP3,
1194
1.66k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1195
1.66k
  };
1196
1.66k
  static const m680x_reg g_tfr_exg12_reg1_ids[] = {
1197
1.66k
    M680X_REG_A, M680X_REG_B, M680X_REG_CC, M680X_REG_TMP2,
1198
1.66k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,  M680X_REG_S,
1199
1.66k
  };
1200
1.66k
  uint8_t regs = 0;
1201
1202
1.66k
  read_byte(info, &regs, (*address)++);
1203
1204
  // The opcode of this instruction depends on
1205
  // the msb of its post byte.
1206
1.66k
  if (regs & 0x80)
1207
1.14k
    info->insn = M680X_INS_EXG;
1208
520
  else
1209
520
    info->insn = M680X_INS_TFR;
1210
1211
1.66k
  add_reg_operand(info, g_tfr_exg12_reg0_ids[(regs >> 4) & 0x07]);
1212
1.66k
  add_reg_operand(info, g_tfr_exg12_reg1_ids[regs & 0x07]);
1213
1.66k
}
1214
1215
static void add_rel_operand(m680x_info *info, int16_t offset, uint16_t address)
1216
35.7k
{
1217
35.7k
  cs_m680x *m680x = &info->m680x;
1218
35.7k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1219
1220
35.7k
  op->type = M680X_OP_RELATIVE;
1221
35.7k
  op->size = 0;
1222
35.7k
  op->rel.offset = offset;
1223
35.7k
  op->rel.address = address;
1224
35.7k
}
1225
1226
static void relative8_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1227
33.6k
{
1228
33.6k
  int16_t offset = 0;
1229
1230
33.6k
  read_byte_sign_extended(info, &offset, (*address)++);
1231
33.6k
  add_rel_operand(info, offset, *address + offset);
1232
33.6k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1233
1234
33.6k
  if ((info->insn != M680X_INS_BRA) && (info->insn != M680X_INS_BSR) &&
1235
28.5k
      (info->insn != M680X_INS_BRN))
1236
26.8k
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1237
33.6k
}
1238
1239
static void relative16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1240
2.08k
{
1241
2.08k
  uint16_t offset = 0;
1242
1243
2.08k
  read_word(info, &offset, *address);
1244
2.08k
  *address += 2;
1245
2.08k
  add_rel_operand(info, (int16_t)offset, *address + offset);
1246
2.08k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1247
1248
2.08k
  if ((info->insn != M680X_INS_LBRA) && (info->insn != M680X_INS_LBSR) &&
1249
861
      (info->insn != M680X_INS_LBRN))
1250
503
    add_reg_to_rw_list(MI, M680X_REG_CC, READ);
1251
2.08k
}
1252
1253
static const m680x_reg g_rr5_to_reg_ids[] = {
1254
  M680X_REG_X,
1255
  M680X_REG_Y,
1256
  M680X_REG_U,
1257
  M680X_REG_S,
1258
};
1259
1260
static void add_indexed_operand(m680x_info *info, m680x_reg base_reg,
1261
        bool post_inc_dec, uint8_t inc_dec,
1262
        uint8_t offset_bits, uint16_t offset,
1263
        bool no_comma)
1264
28.1k
{
1265
28.1k
  cs_m680x *m680x = &info->m680x;
1266
28.1k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1267
1268
28.1k
  op->type = M680X_OP_INDEXED;
1269
28.1k
  set_operand_size(info, op, 1);
1270
28.1k
  op->idx.base_reg = base_reg;
1271
28.1k
  op->idx.offset_reg = M680X_REG_INVALID;
1272
28.1k
  op->idx.inc_dec = inc_dec;
1273
1274
28.1k
  if (inc_dec && post_inc_dec)
1275
4.55k
    op->idx.flags |= M680X_IDX_POST_INC_DEC;
1276
1277
28.1k
  if (offset_bits != M680X_OFFSET_NONE) {
1278
15.9k
    op->idx.offset = offset;
1279
15.9k
    op->idx.offset_addr = 0;
1280
15.9k
  }
1281
1282
28.1k
  op->idx.offset_bits = offset_bits;
1283
28.1k
  op->idx.flags |= (no_comma ? M680X_IDX_NO_COMMA : 0);
1284
28.1k
}
1285
1286
// M6800/1/2/3 indexed mode handler
1287
static void indexedX_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1288
7.66k
{
1289
7.66k
  uint8_t offset = 0;
1290
1291
7.66k
  read_byte(info, &offset, (*address)++);
1292
1293
7.66k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_8,
1294
7.66k
          (uint16_t)offset, false);
1295
7.66k
}
1296
1297
static void indexedY_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1298
2.24k
{
1299
2.24k
  uint8_t offset = 0;
1300
1301
2.24k
  read_byte(info, &offset, (*address)++);
1302
1303
2.24k
  add_indexed_operand(info, M680X_REG_Y, false, 0, M680X_OFFSET_BITS_8,
1304
2.24k
          (uint16_t)offset, false);
1305
2.24k
}
1306
1307
// M6809/M6309 indexed mode handler
1308
static void indexed09_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1309
42.3k
{
1310
42.3k
  cs_m680x *m680x = &info->m680x;
1311
42.3k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1312
42.3k
  uint8_t post_byte = 0;
1313
42.3k
  uint16_t offset = 0;
1314
42.3k
  int16_t soffset = 0;
1315
1316
42.3k
  read_byte(info, &post_byte, (*address)++);
1317
1318
42.3k
  op->type = M680X_OP_INDEXED;
1319
42.3k
  set_operand_size(info, op, 1);
1320
42.3k
  op->idx.base_reg = g_rr5_to_reg_ids[(post_byte >> 5) & 0x03];
1321
42.3k
  op->idx.offset_reg = M680X_REG_INVALID;
1322
1323
42.3k
  if (!(post_byte & 0x80)) {
1324
    // n5,R
1325
20.2k
    if ((post_byte & 0x10) == 0x10)
1326
8.59k
      op->idx.offset = post_byte | 0xfff0;
1327
11.6k
    else
1328
11.6k
      op->idx.offset = post_byte & 0x0f;
1329
1330
20.2k
    op->idx.offset_addr = op->idx.offset + *address;
1331
20.2k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1332
22.0k
  } else {
1333
22.0k
    if ((post_byte & 0x10) == 0x10)
1334
7.76k
      op->idx.flags |= M680X_IDX_INDIRECT;
1335
1336
    // indexed addressing
1337
22.0k
    switch (post_byte & 0x1f) {
1338
1.37k
    case 0x00: // ,R+
1339
1.37k
      op->idx.inc_dec = 1;
1340
1.37k
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1341
1.37k
      break;
1342
1343
509
    case 0x11: // [,R++]
1344
1.62k
    case 0x01: // ,R++
1345
1.62k
      op->idx.inc_dec = 2;
1346
1.62k
      op->idx.flags |= M680X_IDX_POST_INC_DEC;
1347
1.62k
      break;
1348
1349
987
    case 0x02: // ,-R
1350
987
      op->idx.inc_dec = -1;
1351
987
      break;
1352
1353
1.09k
    case 0x13: // [,--R]
1354
2.60k
    case 0x03: // ,--R
1355
2.60k
      op->idx.inc_dec = -2;
1356
2.60k
      break;
1357
1358
580
    case 0x14: // [,R]
1359
2.20k
    case 0x04: // ,R
1360
2.20k
      break;
1361
1362
562
    case 0x15: // [B,R]
1363
2.67k
    case 0x05: // B,R
1364
2.67k
      op->idx.offset_reg = M680X_REG_B;
1365
2.67k
      break;
1366
1367
506
    case 0x16: // [A,R]
1368
1.28k
    case 0x06: // A,R
1369
1.28k
      op->idx.offset_reg = M680X_REG_A;
1370
1.28k
      break;
1371
1372
751
    case 0x1c: // [n8,PCR]
1373
1.92k
    case 0x0c: // n8,PCR
1374
1.92k
      op->idx.base_reg = M680X_REG_PC;
1375
1.92k
      read_byte_sign_extended(info, &soffset, (*address)++);
1376
1.92k
      op->idx.offset_addr = offset + *address;
1377
1.92k
      op->idx.offset = soffset;
1378
1.92k
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1379
1.92k
      break;
1380
1381
676
    case 0x18: // [n8,R]
1382
1.93k
    case 0x08: // n8,R
1383
1.93k
      read_byte_sign_extended(info, &soffset, (*address)++);
1384
1.93k
      op->idx.offset = soffset;
1385
1.93k
      op->idx.offset_bits = M680X_OFFSET_BITS_8;
1386
1.93k
      break;
1387
1388
938
    case 0x1d: // [n16,PCR]
1389
2.05k
    case 0x0d: // n16,PCR
1390
2.05k
      op->idx.base_reg = M680X_REG_PC;
1391
2.05k
      read_word(info, &offset, *address);
1392
2.05k
      *address += 2;
1393
2.05k
      op->idx.offset_addr = offset + *address;
1394
2.05k
      op->idx.offset = (int16_t)offset;
1395
2.05k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1396
2.05k
      break;
1397
1398
650
    case 0x19: // [n16,R]
1399
1.37k
    case 0x09: // n16,R
1400
1.37k
      read_word(info, &offset, *address);
1401
1.37k
      *address += 2;
1402
1.37k
      op->idx.offset = (int16_t)offset;
1403
1.37k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1404
1.37k
      break;
1405
1406
749
    case 0x1b: // [D,R]
1407
1.29k
    case 0x0b: // D,R
1408
1.29k
      op->idx.offset_reg = M680X_REG_D;
1409
1.29k
      break;
1410
1411
751
    case 0x1f: // [n16]
1412
751
      op->type = M680X_OP_EXTENDED;
1413
751
      op->ext.indirect = true;
1414
751
      read_word(info, &op->ext.address, *address);
1415
751
      *address += 2;
1416
751
      break;
1417
1418
0
    default:
1419
0
      op->idx.base_reg = M680X_REG_INVALID;
1420
0
      break;
1421
22.0k
    }
1422
22.0k
  }
1423
1424
42.3k
  if (((info->insn == M680X_INS_LEAU) || (info->insn == M680X_INS_LEAS) ||
1425
39.9k
       (info->insn == M680X_INS_LEAX) ||
1426
38.1k
       (info->insn == M680X_INS_LEAY)) &&
1427
5.75k
      (m680x->operands[0].reg == M680X_REG_X ||
1428
4.00k
       (m680x->operands[0].reg == M680X_REG_Y)))
1429
    // Only LEAX and LEAY modify CC register
1430
3.33k
    add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1431
42.3k
}
1432
1433
static const m680x_reg g_idx12_to_reg_ids[4] = {
1434
  M680X_REG_X,
1435
  M680X_REG_Y,
1436
  M680X_REG_S,
1437
  M680X_REG_PC,
1438
};
1439
1440
static const m680x_reg g_or12_to_reg_ids[3] = { M680X_REG_A, M680X_REG_B,
1441
            M680X_REG_D };
1442
1443
// CPU12 indexed mode handler
1444
static void indexed12_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1445
44.8k
{
1446
44.8k
  cs_m680x *m680x = &info->m680x;
1447
44.8k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1448
44.8k
  uint8_t post_byte = 0;
1449
44.8k
  uint8_t offset8 = 0;
1450
1451
44.8k
  read_byte(info, &post_byte, (*address)++);
1452
1453
44.8k
  op->type = M680X_OP_INDEXED;
1454
44.8k
  set_operand_size(info, op, 1);
1455
44.8k
  op->idx.offset_reg = M680X_REG_INVALID;
1456
1457
44.8k
  if (!(post_byte & 0x20)) {
1458
    // n5,R      n5 is a 5-bit signed offset
1459
15.7k
    op->idx.base_reg = g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1460
1461
15.7k
    if ((post_byte & 0x10) == 0x10)
1462
6.25k
      op->idx.offset = post_byte | 0xfff0;
1463
9.48k
    else
1464
9.48k
      op->idx.offset = post_byte & 0x0f;
1465
1466
15.7k
    op->idx.offset_addr = op->idx.offset + *address;
1467
15.7k
    op->idx.offset_bits = M680X_OFFSET_BITS_5;
1468
29.1k
  } else {
1469
29.1k
    if ((post_byte & 0xe0) == 0xe0)
1470
16.4k
      op->idx.base_reg =
1471
16.4k
        g_idx12_to_reg_ids[(post_byte >> 3) & 0x03];
1472
1473
29.1k
    switch (post_byte & 0xe7) {
1474
2.57k
    case 0xe0:
1475
6.44k
    case 0xe1: // n9,R
1476
6.44k
      read_byte(info, &offset8, (*address)++);
1477
6.44k
      op->idx.offset = offset8;
1478
1479
6.44k
      if (post_byte & 0x01) // sign extension
1480
3.86k
        op->idx.offset |= 0xff00;
1481
1482
6.44k
      op->idx.offset_bits = M680X_OFFSET_BITS_9;
1483
1484
6.44k
      if (op->idx.base_reg == M680X_REG_PC)
1485
2.10k
        op->idx.offset_addr = op->idx.offset + *address;
1486
1487
6.44k
      break;
1488
1489
3.03k
    case 0xe3: // [n16,R]
1490
3.03k
      op->idx.flags |= M680X_IDX_INDIRECT;
1491
1492
    // intentionally fall through
1493
5.42k
    case 0xe2: // n16,R
1494
5.42k
      read_word(info, (uint16_t *)&op->idx.offset, *address);
1495
5.42k
      (*address) += 2;
1496
5.42k
      op->idx.offset_bits = M680X_OFFSET_BITS_16;
1497
1498
5.42k
      if (op->idx.base_reg == M680X_REG_PC)
1499
761
        op->idx.offset_addr = op->idx.offset + *address;
1500
1501
5.42k
      break;
1502
1503
925
    case 0xe4: // A,R
1504
2.10k
    case 0xe5: // B,R
1505
3.11k
    case 0xe6: // D,R
1506
3.11k
      op->idx.offset_reg =
1507
3.11k
        g_or12_to_reg_ids[post_byte & 0x03];
1508
3.11k
      break;
1509
1510
1.50k
    case 0xe7: // [D,R]
1511
1.50k
      op->idx.offset_reg = M680X_REG_D;
1512
1.50k
      op->idx.flags |= M680X_IDX_INDIRECT;
1513
1.50k
      break;
1514
1515
12.6k
    default: // n,-r n,+r n,r- n,r+
1516
      // PC is not allowed in this mode
1517
12.6k
      op->idx.base_reg =
1518
12.6k
        g_idx12_to_reg_ids[(post_byte >> 6) & 0x03];
1519
12.6k
      op->idx.inc_dec = post_byte & 0x0f;
1520
1521
12.6k
      if (op->idx.inc_dec & 0x08) // evtl. sign extend value
1522
6.15k
        op->idx.inc_dec |= 0xf0;
1523
1524
12.6k
      if (op->idx.inc_dec >= 0)
1525
6.50k
        op->idx.inc_dec++;
1526
1527
12.6k
      if (post_byte & 0x10)
1528
3.59k
        op->idx.flags |= M680X_IDX_POST_INC_DEC;
1529
1530
12.6k
      break;
1531
29.1k
    }
1532
29.1k
  }
1533
44.8k
}
1534
1535
static void index_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1536
833
{
1537
833
  cs_m680x *m680x = &info->m680x;
1538
833
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1539
1540
833
  op->type = M680X_OP_CONSTANT;
1541
833
  read_byte(info, &op->const_val, (*address)++);
1542
833
};
1543
1544
static void direct_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1545
63.6k
{
1546
63.6k
  cs_m680x *m680x = &info->m680x;
1547
63.6k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1548
1549
63.6k
  op->type = M680X_OP_DIRECT;
1550
63.6k
  set_operand_size(info, op, 1);
1551
63.6k
  read_byte(info, &op->direct_addr, (*address)++);
1552
63.6k
};
1553
1554
static void extended_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1555
53.4k
{
1556
53.4k
  cs_m680x *m680x = &info->m680x;
1557
53.4k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1558
1559
53.4k
  op->type = M680X_OP_EXTENDED;
1560
53.4k
  set_operand_size(info, op, 1);
1561
53.4k
  read_word(info, &op->ext.address, *address);
1562
53.4k
  *address += 2;
1563
53.4k
}
1564
1565
static void immediate_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1566
37.5k
{
1567
37.5k
  cs_m680x *m680x = &info->m680x;
1568
37.5k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1569
37.5k
  uint16_t word = 0;
1570
37.5k
  int16_t sword = 0;
1571
1572
37.5k
  op->type = M680X_OP_IMMEDIATE;
1573
37.5k
  set_operand_size(info, op, 1);
1574
1575
37.5k
  switch (op->size) {
1576
32.2k
  case 1:
1577
32.2k
    read_byte_sign_extended(info, &sword, *address);
1578
32.2k
    op->imm = sword;
1579
32.2k
    break;
1580
1581
4.47k
  case 2:
1582
4.47k
    read_word(info, &word, *address);
1583
4.47k
    op->imm = (int16_t)word;
1584
4.47k
    break;
1585
1586
805
  case 4:
1587
805
    read_sdword(info, &op->imm, *address);
1588
805
    break;
1589
1590
0
  default:
1591
0
    op->imm = 0;
1592
0
    CS_ASSERT(0 && "Unexpected immediate byte size");
1593
37.5k
  }
1594
1595
37.5k
  *address += op->size;
1596
37.5k
}
1597
1598
// handler for bit move instructions, e.g: BAND A,5,1,$40  Used by HD6309
1599
static void bit_move_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1600
939
{
1601
939
  static const m680x_reg m680x_reg[] = {
1602
939
    M680X_REG_CC,
1603
939
    M680X_REG_A,
1604
939
    M680X_REG_B,
1605
939
    M680X_REG_INVALID,
1606
939
  };
1607
1608
939
  uint8_t post_byte = 0;
1609
939
  cs_m680x *m680x = &info->m680x;
1610
939
  cs_m680x_op *op;
1611
1612
939
  read_byte(info, &post_byte, *address);
1613
939
  (*address)++;
1614
1615
  // operand[0] = register
1616
939
  add_reg_operand(info, m680x_reg[post_byte >> 6]);
1617
1618
  // operand[1] = bit index in source operand
1619
939
  op = &m680x->operands[m680x->op_count++];
1620
939
  op->type = M680X_OP_CONSTANT;
1621
939
  op->const_val = (post_byte >> 3) & 0x07;
1622
1623
  // operand[2] = bit index in destination operand
1624
939
  op = &m680x->operands[m680x->op_count++];
1625
939
  op->type = M680X_OP_CONSTANT;
1626
939
  op->const_val = post_byte & 0x07;
1627
1628
939
  direct_hdlr(MI, info, address);
1629
939
}
1630
1631
// handler for TFM instruction, e.g: TFM X+,Y+  Used by HD6309
1632
static void tfm_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1633
1.61k
{
1634
1.61k
  static const uint8_t inc_dec_r0[] = {
1635
1.61k
    1,
1636
1.61k
    -1,
1637
1.61k
    1,
1638
1.61k
    0,
1639
1.61k
  };
1640
1.61k
  static const uint8_t inc_dec_r1[] = {
1641
1.61k
    1,
1642
1.61k
    -1,
1643
1.61k
    0,
1644
1.61k
    1,
1645
1.61k
  };
1646
1.61k
  uint8_t regs = 0;
1647
1.61k
  uint8_t index = (MI->Opcode & 0xff) - 0x38;
1648
1649
1.61k
  read_byte(info, &regs, *address);
1650
1651
1.61k
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs >> 4], true,
1652
1.61k
          inc_dec_r0[index], M680X_OFFSET_NONE, 0, true);
1653
1.61k
  add_indexed_operand(info, g_tfr_exg_reg_ids[regs & 0x0f], true,
1654
1.61k
          inc_dec_r1[index], M680X_OFFSET_NONE, 0, true);
1655
1656
1.61k
  add_reg_to_rw_list(MI, M680X_REG_W, READ | WRITE);
1657
1.61k
}
1658
1659
static void opidx_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1660
1.61k
{
1661
1.61k
  cs_m680x *m680x = &info->m680x;
1662
1.61k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1663
1664
  // bit index is coded in Opcode
1665
1.61k
  op->type = M680X_OP_CONSTANT;
1666
1.61k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1667
1.61k
}
1668
1669
// handler for bit test and branch instruction. Used by M6805.
1670
// The bit index is part of the opcode.
1671
// Example: BRSET 3,<$40,LOOP
1672
static void opidx_dir_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1673
5.17k
{
1674
5.17k
  cs_m680x *m680x = &info->m680x;
1675
5.17k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1676
1677
  // bit index is coded in Opcode
1678
5.17k
  op->type = M680X_OP_CONSTANT;
1679
5.17k
  op->const_val = (MI->Opcode & 0x0e) >> 1;
1680
5.17k
  direct_hdlr(MI, info, address);
1681
5.17k
  relative8_hdlr(MI, info, address);
1682
1683
5.17k
  add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1684
5.17k
}
1685
1686
static void indexedX0_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1687
7.94k
{
1688
7.94k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_NONE, 0,
1689
7.94k
          false);
1690
7.94k
}
1691
1692
static void indexedX16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1693
2.61k
{
1694
2.61k
  uint16_t offset = 0;
1695
1696
2.61k
  read_word(info, &offset, *address);
1697
2.61k
  *address += 2;
1698
2.61k
  add_indexed_operand(info, M680X_REG_X, false, 0, M680X_OFFSET_BITS_16,
1699
2.61k
          offset, false);
1700
2.61k
}
1701
1702
static void imm_rel_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1703
3.83k
{
1704
3.83k
  immediate_hdlr(MI, info, address);
1705
3.83k
  relative8_hdlr(MI, info, address);
1706
3.83k
}
1707
1708
static void indexedS_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1709
1.47k
{
1710
1.47k
  uint8_t offset = 0;
1711
1712
1.47k
  read_byte(info, &offset, (*address)++);
1713
1714
1.47k
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_8,
1715
1.47k
          (uint16_t)offset, false);
1716
1.47k
}
1717
1718
static void indexedS16_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1719
487
{
1720
487
  uint16_t offset = 0;
1721
1722
487
  read_word(info, &offset, *address);
1723
487
  *address += 2;
1724
1725
487
  add_indexed_operand(info, M680X_REG_S, false, 0, M680X_OFFSET_BITS_16,
1726
487
          offset, false);
1727
487
}
1728
1729
static void indexedX0p_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1730
1.06k
{
1731
1.06k
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_NONE, 0,
1732
1.06k
          true);
1733
1.06k
}
1734
1735
static void indexedXp_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1736
1.46k
{
1737
1.46k
  uint8_t offset = 0;
1738
1739
1.46k
  read_byte(info, &offset, (*address)++);
1740
1741
1.46k
  add_indexed_operand(info, M680X_REG_X, true, 1, M680X_OFFSET_BITS_8,
1742
1.46k
          (uint16_t)offset, false);
1743
1.46k
}
1744
1745
static void imm_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1746
6.46k
{
1747
6.46k
  cs_m680x *m680x = &info->m680x;
1748
6.46k
  cs_m680x_op *op = &m680x->operands[m680x->op_count++];
1749
1750
6.46k
  indexed12_hdlr(MI, info, address);
1751
6.46k
  op->type = M680X_OP_IMMEDIATE;
1752
1753
6.46k
  if (info->insn == M680X_INS_MOVW) {
1754
2.28k
    uint16_t imm16 = 0;
1755
1756
2.28k
    read_word(info, &imm16, *address);
1757
2.28k
    op->imm = (int16_t)imm16;
1758
2.28k
    op->size = 2;
1759
4.18k
  } else {
1760
4.18k
    uint8_t imm8 = 0;
1761
1762
4.18k
    read_byte(info, &imm8, *address);
1763
4.18k
    op->imm = (int8_t)imm8;
1764
4.18k
    op->size = 1;
1765
4.18k
  }
1766
1767
6.46k
  set_operand_size(info, op, 1);
1768
6.46k
}
1769
1770
static void ext_idx12_x_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1771
2.57k
{
1772
2.57k
  cs_m680x *m680x = &info->m680x;
1773
2.57k
  cs_m680x_op *op0 = &m680x->operands[m680x->op_count++];
1774
2.57k
  uint16_t imm16 = 0;
1775
1776
2.57k
  indexed12_hdlr(MI, info, address);
1777
2.57k
  read_word(info, &imm16, *address);
1778
2.57k
  op0->type = M680X_OP_EXTENDED;
1779
2.57k
  op0->ext.address = (int16_t)imm16;
1780
2.57k
  set_operand_size(info, op0, 1);
1781
2.57k
}
1782
1783
// handler for CPU12 DBEQ/DNBE/IBEQ/IBNE/TBEQ/TBNE instructions.
1784
// Example: DBNE X,$1000
1785
static void loop_hdlr(MCInst *MI, m680x_info *info, uint16_t *address)
1786
2.78k
{
1787
2.78k
  static const m680x_reg index_to_reg_id[] = {
1788
2.78k
    M680X_REG_A, M680X_REG_B, M680X_REG_INVALID, M680X_REG_INVALID,
1789
2.78k
    M680X_REG_D, M680X_REG_X, M680X_REG_Y,       M680X_REG_S,
1790
2.78k
  };
1791
2.78k
  static const m680x_insn index_to_insn_id[] = {
1792
2.78k
    M680X_INS_DBEQ, M680X_INS_DBNE, M680X_INS_TBEQ,  M680X_INS_TBNE,
1793
2.78k
    M680X_INS_IBEQ, M680X_INS_IBNE, M680X_INS_ILLGL, M680X_INS_ILLGL
1794
2.78k
  };
1795
2.78k
  cs_m680x *m680x = &info->m680x;
1796
2.78k
  uint8_t post_byte = 0;
1797
2.78k
  uint8_t rel = 0;
1798
2.78k
  cs_m680x_op *op;
1799
1800
2.78k
  read_byte(info, &post_byte, (*address)++);
1801
1802
2.78k
  info->insn = index_to_insn_id[(post_byte >> 5) & 0x07];
1803
1804
2.78k
  if (info->insn == M680X_INS_ILLGL) {
1805
0
    illegal_hdlr(MI, info, address);
1806
0
  };
1807
1808
2.78k
  read_byte(info, &rel, (*address)++);
1809
1810
2.78k
  add_reg_operand(info, index_to_reg_id[post_byte & 0x07]);
1811
1812
2.78k
  op = &m680x->operands[m680x->op_count++];
1813
1814
2.78k
  op->type = M680X_OP_RELATIVE;
1815
1816
2.78k
  op->rel.offset = (post_byte & 0x10) ? (int16_t)(0xff00 | rel) : rel;
1817
1818
2.78k
  op->rel.address = *address + op->rel.offset;
1819
1820
2.78k
  add_insn_group(MI->flat_insn->detail, M680X_GRP_BRAREL);
1821
2.78k
}
1822
1823
static void (*const g_insn_handler[])(MCInst *, m680x_info *, uint16_t *) = {
1824
  illegal_hdlr,   relative8_hdlr,   relative16_hdlr,
1825
  immediate_hdlr, // 8-bit
1826
  immediate_hdlr, // 16-bit
1827
  immediate_hdlr, // 32-bit
1828
  direct_hdlr,    extended_hdlr,    indexedX_hdlr,   indexedY_hdlr,
1829
  indexed09_hdlr,   inherent_hdlr,    reg_reg09_hdlr,  reg_bits_hdlr,
1830
  bit_move_hdlr,    tfm_hdlr,     opidx_hdlr,      opidx_dir_rel_hdlr,
1831
  indexedX0_hdlr,   indexedX16_hdlr,  imm_rel_hdlr,    indexedS_hdlr,
1832
  indexedS16_hdlr,  indexedXp_hdlr,   indexedX0p_hdlr, indexed12_hdlr,
1833
  indexed12_hdlr, // subset of indexed12
1834
  reg_reg12_hdlr,   loop_hdlr,      index_hdlr,      imm_idx12_x_hdlr,
1835
  imm_idx12_x_hdlr, ext_idx12_x_hdlr,
1836
}; /* handler function pointers */
1837
1838
/* Disasemble one instruction at address and store in str_buff */
1839
static unsigned int m680x_disassemble(MCInst *MI, m680x_info *info,
1840
              uint16_t address)
1841
438k
{
1842
438k
  cs_m680x *m680x = &info->m680x;
1843
438k
  cs_detail *detail = MI->flat_insn->detail;
1844
438k
  uint16_t base_address = address;
1845
438k
  insn_desc insn_description;
1846
438k
  e_access_mode access_mode;
1847
1848
438k
  if (detail != NULL) {
1849
438k
    memset(detail, 0,
1850
438k
           offsetof(cs_detail, m680x) + sizeof(cs_m680x));
1851
438k
  }
1852
1853
438k
  memset(&insn_description, 0, sizeof(insn_description));
1854
438k
  memset(m680x, 0, sizeof(*m680x));
1855
438k
  info->insn_size = 1;
1856
1857
438k
  if (decode_insn(info, address, &insn_description)) {
1858
393k
    m680x_reg reg;
1859
1860
393k
    if (insn_description.opcode > 0xff)
1861
24.3k
      address += 2; // 8-bit opcode + page prefix
1862
369k
    else
1863
369k
      address++; // 8-bit opcode only
1864
1865
393k
    info->insn = insn_description.insn;
1866
1867
393k
    MCInst_setOpcode(MI, insn_description.opcode);
1868
1869
393k
    reg = g_insn_props[info->insn].reg0;
1870
1871
393k
    if (reg != M680X_REG_INVALID) {
1872
209k
      if (reg == M680X_REG_HX &&
1873
1.81k
          (!info->cpu->reg_byte_size[reg]))
1874
544
        reg = M680X_REG_X;
1875
1876
209k
      add_reg_operand(info, reg);
1877
      // First (or second) operand is a register which is
1878
      // part of the mnemonic
1879
209k
      m680x->flags |= M680X_FIRST_OP_IN_MNEM;
1880
209k
      reg = g_insn_props[info->insn].reg1;
1881
1882
209k
      if (reg != M680X_REG_INVALID) {
1883
5.17k
        if (reg == M680X_REG_HX &&
1884
1.14k
            (!info->cpu->reg_byte_size[reg]))
1885
603
          reg = M680X_REG_X;
1886
1887
5.17k
        add_reg_operand(info, reg);
1888
5.17k
        m680x->flags |= M680X_SECOND_OP_IN_MNEM;
1889
5.17k
      }
1890
209k
    }
1891
1892
    // Call addressing mode specific instruction handler
1893
393k
    (g_insn_handler[insn_description.hid[0]])(MI, info, &address);
1894
393k
    (g_insn_handler[insn_description.hid[1]])(MI, info, &address);
1895
1896
393k
    add_insn_group(detail, g_insn_props[info->insn].group);
1897
1898
393k
    if (g_insn_props[info->insn].cc_modified &&
1899
248k
        (info->cpu->insn_cc_not_modified[0] != info->insn) &&
1900
247k
        (info->cpu->insn_cc_not_modified[1] != info->insn))
1901
247k
      add_reg_to_rw_list(MI, M680X_REG_CC, MODIFY);
1902
1903
393k
    access_mode = g_insn_props[info->insn].access_mode;
1904
1905
    // Fix for M6805 BSET/BCLR. It has a different operand order
1906
    // in comparison to the M6811
1907
393k
    if ((info->cpu->insn_cc_not_modified[0] == info->insn) ||
1908
392k
        (info->cpu->insn_cc_not_modified[1] == info->insn))
1909
1.61k
      access_mode = rmmm;
1910
1911
393k
    build_regs_read_write_counts(MI, info, access_mode);
1912
393k
    add_operators_access(MI, info, access_mode);
1913
1914
393k
    if (g_insn_props[info->insn].update_reg_access)
1915
37.5k
      set_changed_regs_read_write_counts(MI, info);
1916
1917
393k
    info->insn_size = (uint8_t)insn_description.insn_size;
1918
1919
393k
    return info->insn_size;
1920
393k
  } else
1921
45.0k
    MCInst_setOpcode(MI, insn_description.opcode);
1922
1923
  // Illegal instruction
1924
45.0k
  address = base_address;
1925
45.0k
  illegal_hdlr(MI, info, &address);
1926
45.0k
  return 1;
1927
438k
}
1928
1929
// Tables to get the byte size of a register on the CPU
1930
// based on an enum m680x_reg value.
1931
// Invalid registers return 0.
1932
static const uint8_t g_m6800_reg_byte_size[22] = {
1933
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1934
  0, 1, 1, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1935
};
1936
1937
static const uint8_t g_m6805_reg_byte_size[22] = {
1938
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1939
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 1, 0, 2, 0, 0, 0, 2, 0, 0
1940
};
1941
1942
static const uint8_t g_m6808_reg_byte_size[22] = {
1943
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1944
  0, 1, 0, 0, 0, 0, 0, 0, 1, 0, 0, 2, 1, 1, 0, 2, 0, 0, 0, 2, 0, 0
1945
};
1946
1947
static const uint8_t g_m6801_reg_byte_size[22] = {
1948
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1949
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 0, 2, 0, 0, 0, 2, 0, 0
1950
};
1951
1952
static const uint8_t g_m6811_reg_byte_size[22] = {
1953
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1954
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 0, 0
1955
};
1956
1957
static const uint8_t g_cpu12_reg_byte_size[22] = {
1958
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1959
  0, 1, 1, 0, 0, 0, 2, 0, 1, 0, 0, 0, 0, 2, 2, 2, 0, 0, 0, 2, 2, 2
1960
};
1961
1962
static const uint8_t g_m6809_reg_byte_size[22] = {
1963
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1964
  0, 1, 1, 0, 0, 0, 2, 0, 1, 1, 0, 0, 0, 2, 2, 2, 2, 0, 0, 2, 0, 0
1965
};
1966
1967
static const uint8_t g_hd6309_reg_byte_size[22] = {
1968
  // A  B  E  F  0  D  W  CC DP MD HX H  X  Y  S  U  V  Q  PC T2 T3
1969
  0, 1, 1, 1, 1, 1, 2, 2, 1, 1, 1, 0, 0, 2, 2, 2, 2, 2, 4, 2, 0, 0
1970
};
1971
1972
// Table to check for a valid register nibble on the M6809 CPU
1973
// used for TFR and EXG instruction.
1974
static const bool m6809_tfr_reg_valid[16] = {
1975
  true, true, true, true, true,  true,  false, false,
1976
  true, true, true, true, false, false, false, false,
1977
};
1978
1979
static const cpu_tables g_cpu_tables[] = {
1980
  { // M680X_CPU_TYPE_INVALID
1981
    NULL,
1982
    { NULL, NULL },
1983
    { 0, 0 },
1984
    { 0x00, 0x00, 0x00 },
1985
    { NULL, NULL, NULL },
1986
    { 0, 0, 0 },
1987
    NULL,
1988
    NULL,
1989
    { M680X_INS_INVLD, M680X_INS_INVLD } },
1990
  { // M680X_CPU_TYPE_6301
1991
    &g_m6800_inst_page1_table[0],
1992
    { &g_m6801_inst_overlay_table[0], &g_hd6301_inst_overlay_table[0] },
1993
    { ARR_SIZE(g_m6801_inst_overlay_table),
1994
      ARR_SIZE(g_hd6301_inst_overlay_table) },
1995
    { 0x00, 0x00, 0x00 },
1996
    { NULL, NULL, NULL },
1997
    { 0, 0, 0 },
1998
    &g_m6801_reg_byte_size[0],
1999
    NULL,
2000
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2001
  { // M680X_CPU_TYPE_6309
2002
    &g_m6809_inst_page1_table[0],
2003
    { &g_hd6309_inst_overlay_table[0], NULL },
2004
    { ARR_SIZE(g_hd6309_inst_overlay_table), 0 },
2005
    { 0x10, 0x11, 0x00 },
2006
    { &g_hd6309_inst_page2_table[0], &g_hd6309_inst_page3_table[0],
2007
      NULL },
2008
    { ARR_SIZE(g_hd6309_inst_page2_table),
2009
      ARR_SIZE(g_hd6309_inst_page3_table), 0 },
2010
    &g_hd6309_reg_byte_size[0],
2011
    NULL,
2012
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2013
  { // M680X_CPU_TYPE_6800
2014
    &g_m6800_inst_page1_table[0],
2015
    { NULL, NULL },
2016
    { 0, 0 },
2017
    { 0x00, 0x00, 0x00 },
2018
    { NULL, NULL, NULL },
2019
    { 0, 0, 0 },
2020
    &g_m6800_reg_byte_size[0],
2021
    NULL,
2022
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2023
  { // M680X_CPU_TYPE_6801
2024
    &g_m6800_inst_page1_table[0],
2025
    { &g_m6801_inst_overlay_table[0], NULL },
2026
    { ARR_SIZE(g_m6801_inst_overlay_table), 0 },
2027
    { 0x00, 0x00, 0x00 },
2028
    { NULL, NULL, NULL },
2029
    { 0, 0, 0 },
2030
    &g_m6801_reg_byte_size[0],
2031
    NULL,
2032
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2033
  { // M680X_CPU_TYPE_6805
2034
    &g_m6805_inst_page1_table[0],
2035
    { NULL, NULL },
2036
    { 0, 0 },
2037
    { 0x00, 0x00, 0x00 },
2038
    { NULL, NULL, NULL },
2039
    { 0, 0, 0 },
2040
    &g_m6805_reg_byte_size[0],
2041
    NULL,
2042
    { M680X_INS_BCLR, M680X_INS_BSET } },
2043
  { // M680X_CPU_TYPE_6808
2044
    &g_m6805_inst_page1_table[0],
2045
    { &g_m6808_inst_overlay_table[0], NULL },
2046
    { ARR_SIZE(g_m6808_inst_overlay_table), 0 },
2047
    { 0x9E, 0x00, 0x00 },
2048
    { &g_m6808_inst_page2_table[0], NULL, NULL },
2049
    { ARR_SIZE(g_m6808_inst_page2_table), 0, 0 },
2050
    &g_m6808_reg_byte_size[0],
2051
    NULL,
2052
    { M680X_INS_BCLR, M680X_INS_BSET } },
2053
  { // M680X_CPU_TYPE_6809
2054
    &g_m6809_inst_page1_table[0],
2055
    { NULL, NULL },
2056
    { 0, 0 },
2057
    { 0x10, 0x11, 0x00 },
2058
    { &g_m6809_inst_page2_table[0], &g_m6809_inst_page3_table[0], NULL },
2059
    { ARR_SIZE(g_m6809_inst_page2_table),
2060
      ARR_SIZE(g_m6809_inst_page3_table), 0 },
2061
    &g_m6809_reg_byte_size[0],
2062
    &m6809_tfr_reg_valid[0],
2063
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2064
  { // M680X_CPU_TYPE_6811
2065
    &g_m6800_inst_page1_table[0],
2066
    { &g_m6801_inst_overlay_table[0], &g_m6811_inst_overlay_table[0] },
2067
    { ARR_SIZE(g_m6801_inst_overlay_table),
2068
      ARR_SIZE(g_m6811_inst_overlay_table) },
2069
    { 0x18, 0x1A, 0xCD },
2070
    { &g_m6811_inst_page2_table[0], &g_m6811_inst_page3_table[0],
2071
      &g_m6811_inst_page4_table[0] },
2072
    { ARR_SIZE(g_m6811_inst_page2_table),
2073
      ARR_SIZE(g_m6811_inst_page3_table),
2074
      ARR_SIZE(g_m6811_inst_page4_table) },
2075
    &g_m6811_reg_byte_size[0],
2076
    NULL,
2077
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2078
  { // M680X_CPU_TYPE_CPU12
2079
    &g_cpu12_inst_page1_table[0],
2080
    { NULL, NULL },
2081
    { 0, 0 },
2082
    { 0x18, 0x00, 0x00 },
2083
    { &g_cpu12_inst_page2_table[0], NULL, NULL },
2084
    { ARR_SIZE(g_cpu12_inst_page2_table), 0, 0 },
2085
    &g_cpu12_reg_byte_size[0],
2086
    NULL,
2087
    { M680X_INS_INVLD, M680X_INS_INVLD } },
2088
  { // M680X_CPU_TYPE_HCS08
2089
    &g_m6805_inst_page1_table[0],
2090
    { &g_m6808_inst_overlay_table[0], &g_hcs08_inst_overlay_table[0] },
2091
    { ARR_SIZE(g_m6808_inst_overlay_table),
2092
      ARR_SIZE(g_hcs08_inst_overlay_table) },
2093
    { 0x9E, 0x00, 0x00 },
2094
    { &g_hcs08_inst_page2_table[0], NULL, NULL },
2095
    { ARR_SIZE(g_hcs08_inst_page2_table), 0, 0 },
2096
    &g_m6808_reg_byte_size[0],
2097
    NULL,
2098
    { M680X_INS_BCLR, M680X_INS_BSET } },
2099
};
2100
2101
static bool m680x_setup_internals(m680x_info *info, e_cpu_type cpu_type,
2102
          uint16_t address, const uint8_t *code,
2103
          uint16_t code_len)
2104
438k
{
2105
438k
  if (cpu_type == M680X_CPU_TYPE_INVALID) {
2106
0
    return false;
2107
0
  }
2108
2109
438k
  info->code = code;
2110
438k
  info->size = code_len;
2111
438k
  info->offset = address;
2112
438k
  info->cpu_type = cpu_type;
2113
2114
438k
  info->cpu = &g_cpu_tables[info->cpu_type];
2115
2116
438k
  return true;
2117
438k
}
2118
2119
bool M680X_getInstruction(csh ud, const uint8_t *code, size_t code_len,
2120
        MCInst *MI, uint16_t *size, uint64_t address,
2121
        void *inst_info)
2122
438k
{
2123
438k
  unsigned int insn_size = 0;
2124
438k
  e_cpu_type cpu_type = M680X_CPU_TYPE_INVALID; // No default CPU type
2125
438k
  cs_struct *handle = (cs_struct *)ud;
2126
438k
  m680x_info *info = (m680x_info *)handle->printer_info;
2127
2128
438k
  MCInst_clear(MI);
2129
2130
438k
  if (handle->mode & CS_MODE_M680X_6800)
2131
2.75k
    cpu_type = M680X_CPU_TYPE_6800;
2132
2133
436k
  else if (handle->mode & CS_MODE_M680X_6801)
2134
2.51k
    cpu_type = M680X_CPU_TYPE_6801;
2135
2136
433k
  else if (handle->mode & CS_MODE_M680X_6805)
2137
7.58k
    cpu_type = M680X_CPU_TYPE_6805;
2138
2139
425k
  else if (handle->mode & CS_MODE_M680X_6808)
2140
18.4k
    cpu_type = M680X_CPU_TYPE_6808;
2141
2142
407k
  else if (handle->mode & CS_MODE_M680X_HCS08)
2143
13.2k
    cpu_type = M680X_CPU_TYPE_HCS08;
2144
2145
394k
  else if (handle->mode & CS_MODE_M680X_6809)
2146
35.9k
    cpu_type = M680X_CPU_TYPE_6809;
2147
2148
358k
  else if (handle->mode & CS_MODE_M680X_6301)
2149
3.50k
    cpu_type = M680X_CPU_TYPE_6301;
2150
2151
354k
  else if (handle->mode & CS_MODE_M680X_6309)
2152
158k
    cpu_type = M680X_CPU_TYPE_6309;
2153
2154
196k
  else if (handle->mode & CS_MODE_M680X_6811)
2155
22.3k
    cpu_type = M680X_CPU_TYPE_6811;
2156
2157
173k
  else if (handle->mode & CS_MODE_M680X_CPU12)
2158
173k
    cpu_type = M680X_CPU_TYPE_CPU12;
2159
2160
438k
  if (cpu_type != M680X_CPU_TYPE_INVALID &&
2161
438k
      m680x_setup_internals(info, cpu_type, (uint16_t)address, code,
2162
438k
          (uint16_t)code_len))
2163
438k
    insn_size = m680x_disassemble(MI, info, (uint16_t)address);
2164
2165
438k
  if (insn_size == 0) {
2166
0
    *size = 1;
2167
0
    return false;
2168
0
  }
2169
2170
  // Make sure we always stay within range
2171
438k
  if (insn_size > code_len) {
2172
42
    *size = (uint16_t)code_len;
2173
42
    return false;
2174
42
  } else
2175
438k
    *size = (uint16_t)insn_size;
2176
2177
438k
  return true;
2178
438k
}
2179
2180
cs_err M680X_disassembler_init(cs_struct *ud)
2181
3.99k
{
2182
3.99k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6800_reg_byte_size)) {
2183
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6800_reg_byte_size));
2184
2185
0
    return CS_ERR_MODE;
2186
0
  }
2187
2188
3.99k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6801_reg_byte_size)) {
2189
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6801_reg_byte_size));
2190
2191
0
    return CS_ERR_MODE;
2192
0
  }
2193
2194
3.99k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6805_reg_byte_size)) {
2195
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6805_reg_byte_size));
2196
2197
0
    return CS_ERR_MODE;
2198
0
  }
2199
2200
3.99k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6808_reg_byte_size)) {
2201
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6808_reg_byte_size));
2202
2203
0
    return CS_ERR_MODE;
2204
0
  }
2205
2206
3.99k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6811_reg_byte_size)) {
2207
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6811_reg_byte_size));
2208
2209
0
    return CS_ERR_MODE;
2210
0
  }
2211
2212
3.99k
  if (M680X_REG_ENDING != ARR_SIZE(g_cpu12_reg_byte_size)) {
2213
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_cpu12_reg_byte_size));
2214
2215
0
    return CS_ERR_MODE;
2216
0
  }
2217
2218
3.99k
  if (M680X_REG_ENDING != ARR_SIZE(g_m6809_reg_byte_size)) {
2219
0
    CS_ASSERT(M680X_REG_ENDING == ARR_SIZE(g_m6809_reg_byte_size));
2220
2221
0
    return CS_ERR_MODE;
2222
0
  }
2223
2224
3.99k
  if (M680X_INS_ENDING != ARR_SIZE(g_insn_props)) {
2225
0
    CS_ASSERT(M680X_INS_ENDING == ARR_SIZE(g_insn_props));
2226
2227
0
    return CS_ERR_MODE;
2228
0
  }
2229
2230
3.99k
  if (M680X_CPU_TYPE_ENDING != ARR_SIZE(g_cpu_tables)) {
2231
0
    CS_ASSERT(M680X_CPU_TYPE_ENDING == ARR_SIZE(g_cpu_tables));
2232
2233
0
    return CS_ERR_MODE;
2234
0
  }
2235
2236
3.99k
  if (HANDLER_ID_ENDING != ARR_SIZE(g_insn_handler)) {
2237
0
    CS_ASSERT(HANDLER_ID_ENDING == ARR_SIZE(g_insn_handler));
2238
2239
0
    return CS_ERR_MODE;
2240
0
  }
2241
2242
3.99k
  if (ACCESS_MODE_ENDING != MATRIX_SIZE(g_access_mode_to_access)) {
2243
0
    CS_ASSERT(ACCESS_MODE_ENDING ==
2244
0
        MATRIX_SIZE(g_access_mode_to_access));
2245
2246
0
    return CS_ERR_MODE;
2247
0
  }
2248
2249
3.99k
  return CS_ERR_OK;
2250
3.99k
}
2251
2252
#ifndef CAPSTONE_DIET
2253
void M680X_reg_access(const cs_insn *insn, cs_regs regs_read,
2254
          uint8_t *regs_read_count, cs_regs regs_write,
2255
          uint8_t *regs_write_count)
2256
0
{
2257
0
  if (insn->detail == NULL) {
2258
0
    *regs_read_count = 0;
2259
0
    *regs_write_count = 0;
2260
0
  } else {
2261
0
    *regs_read_count = insn->detail->regs_read_count;
2262
0
    *regs_write_count = insn->detail->regs_write_count;
2263
2264
0
    memcpy(regs_read, insn->detail->regs_read,
2265
0
           *regs_read_count * sizeof(insn->detail->regs_read[0]));
2266
0
    memcpy(regs_write, insn->detail->regs_write,
2267
0
           *regs_write_count * sizeof(insn->detail->regs_write[0]));
2268
0
  }
2269
0
}
2270
#endif
2271
2272
#endif