Coverage Report

Created: 2026-01-17 06:58

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/TMS320C64x/TMS320C64xDisassembler.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* TMS320C64x Backend by Fotis Loukos <me@fotisl.com> 2016 */
3
4
#ifdef CAPSTONE_HAS_TMS320C64X
5
6
#include <string.h>
7
8
#include "../../cs_priv.h"
9
#include "../../utils.h"
10
11
#include "TMS320C64xDisassembler.h"
12
13
#include "../../MCInst.h"
14
#include "../../MCInstrDesc.h"
15
#include "../../MCFixedLenDisassembler.h"
16
#include "../../MCRegisterInfo.h"
17
#include "../../MCDisassembler.h"
18
#include "../../MathExtras.h"
19
20
static uint64_t getFeatureBits(int mode);
21
22
static DecodeStatus DecodeGPRegsRegisterClass(MCInst *Inst, unsigned RegNo,
23
                uint64_t Address, void *Decoder);
24
25
static DecodeStatus DecodeControlRegsRegisterClass(MCInst *Inst, unsigned RegNo,
26
               uint64_t Address,
27
               void *Decoder);
28
29
static DecodeStatus DecodeScst5(MCInst *Inst, unsigned Val, uint64_t Address,
30
        void *Decoder);
31
32
static DecodeStatus DecodeScst16(MCInst *Inst, unsigned Val, uint64_t Address,
33
         void *Decoder);
34
35
static DecodeStatus DecodePCRelScst7(MCInst *Inst, unsigned Val,
36
             uint64_t Address, void *Decoder);
37
38
static DecodeStatus DecodePCRelScst10(MCInst *Inst, unsigned Val,
39
              uint64_t Address, void *Decoder);
40
41
static DecodeStatus DecodePCRelScst12(MCInst *Inst, unsigned Val,
42
              uint64_t Address, void *Decoder);
43
44
static DecodeStatus DecodePCRelScst21(MCInst *Inst, unsigned Val,
45
              uint64_t Address, void *Decoder);
46
47
static DecodeStatus DecodeMemOperand(MCInst *Inst, unsigned Val,
48
             uint64_t Address, void *Decoder);
49
50
static DecodeStatus DecodeMemOperandSc(MCInst *Inst, unsigned Val,
51
               uint64_t Address, void *Decoder);
52
53
static DecodeStatus DecodeMemOperand2(MCInst *Inst, unsigned Val,
54
              uint64_t Address, void *Decoder);
55
56
static DecodeStatus DecodeRegPair5(MCInst *Inst, unsigned RegNo,
57
           uint64_t Address, void *Decoder);
58
59
static DecodeStatus DecodeRegPair4(MCInst *Inst, unsigned RegNo,
60
           uint64_t Address, void *Decoder);
61
62
static DecodeStatus DecodeCondRegister(MCInst *Inst, unsigned Val,
63
               uint64_t Address, void *Decoder);
64
65
static DecodeStatus DecodeCondRegisterZero(MCInst *Inst, unsigned Val,
66
             uint64_t Address, void *Decoder);
67
68
static DecodeStatus DecodeSide(MCInst *Inst, unsigned Val, uint64_t Address,
69
             void *Decoder);
70
71
static DecodeStatus DecodeParallel(MCInst *Inst, unsigned Val, uint64_t Address,
72
           void *Decoder);
73
74
static DecodeStatus DecodeCrosspathX1(MCInst *Inst, unsigned Val,
75
              uint64_t Address, void *Decoder);
76
77
static DecodeStatus DecodeCrosspathX2(MCInst *Inst, unsigned Val,
78
              uint64_t Address, void *Decoder);
79
80
static DecodeStatus DecodeCrosspathX3(MCInst *Inst, unsigned Val,
81
              uint64_t Address, void *Decoder);
82
83
static DecodeStatus DecodeNop(MCInst *Inst, unsigned Val, uint64_t Address,
84
            void *Decoder);
85
86
#include "TMS320C64xGenDisassemblerTables.inc"
87
88
#define GET_REGINFO_ENUM
89
#define GET_REGINFO_MC_DESC
90
#include "TMS320C64xGenRegisterInfo.inc"
91
92
static const unsigned GPRegsDecoderTable[] = {
93
  TMS320C64x_A0,  TMS320C64x_A1,  TMS320C64x_A2,  TMS320C64x_A3,
94
  TMS320C64x_A4,  TMS320C64x_A5,  TMS320C64x_A6,  TMS320C64x_A7,
95
  TMS320C64x_A8,  TMS320C64x_A9,  TMS320C64x_A10, TMS320C64x_A11,
96
  TMS320C64x_A12, TMS320C64x_A13, TMS320C64x_A14, TMS320C64x_A15,
97
  TMS320C64x_A16, TMS320C64x_A17, TMS320C64x_A18, TMS320C64x_A19,
98
  TMS320C64x_A20, TMS320C64x_A21, TMS320C64x_A22, TMS320C64x_A23,
99
  TMS320C64x_A24, TMS320C64x_A25, TMS320C64x_A26, TMS320C64x_A27,
100
  TMS320C64x_A28, TMS320C64x_A29, TMS320C64x_A30, TMS320C64x_A31
101
};
102
103
static const unsigned ControlRegsDecoderTable[] = { TMS320C64x_AMR,
104
                TMS320C64x_CSR,
105
                TMS320C64x_ISR,
106
                TMS320C64x_ICR,
107
                TMS320C64x_IER,
108
                TMS320C64x_ISTP,
109
                TMS320C64x_IRP,
110
                TMS320C64x_NRP,
111
                ~0U,
112
                ~0U,
113
                TMS320C64x_TSCL,
114
                TMS320C64x_TSCH,
115
                ~0U,
116
                TMS320C64x_ILC,
117
                TMS320C64x_RILC,
118
                TMS320C64x_REP,
119
                TMS320C64x_PCE1,
120
                TMS320C64x_DNUM,
121
                ~0U,
122
                ~0U,
123
                ~0U,
124
                TMS320C64x_SSR,
125
                TMS320C64x_GPLYA,
126
                TMS320C64x_GPLYB,
127
                TMS320C64x_GFPGFR,
128
                TMS320C64x_DIER,
129
                TMS320C64x_TSR,
130
                TMS320C64x_ITSR,
131
                TMS320C64x_NTSR,
132
                TMS320C64x_ECR,
133
                ~0U,
134
                TMS320C64x_IERR };
135
136
static uint64_t getFeatureBits(int mode)
137
87.1k
{
138
  // support everything
139
87.1k
  return (uint64_t)-1;
140
87.1k
}
141
142
static unsigned getReg(const unsigned *RegTable, unsigned RegNo)
143
153k
{
144
153k
  if (RegNo > 31)
145
53
    return ~0U;
146
153k
  return RegTable[RegNo];
147
153k
}
148
149
static DecodeStatus DecodeGPRegsRegisterClass(MCInst *Inst, unsigned RegNo,
150
                uint64_t Address, void *Decoder)
151
109k
{
152
109k
  unsigned Reg;
153
154
109k
  if (RegNo > 31)
155
0
    return MCDisassembler_Fail;
156
157
109k
  Reg = getReg(GPRegsDecoderTable, RegNo);
158
109k
  if (Reg == ~0U)
159
0
    return MCDisassembler_Fail;
160
109k
  MCOperand_CreateReg0(Inst, Reg);
161
162
109k
  return MCDisassembler_Success;
163
109k
}
164
165
static DecodeStatus DecodeControlRegsRegisterClass(MCInst *Inst, unsigned RegNo,
166
               uint64_t Address,
167
               void *Decoder)
168
5.22k
{
169
5.22k
  unsigned Reg;
170
171
5.22k
  if (RegNo > 31)
172
0
    return MCDisassembler_Fail;
173
174
5.22k
  Reg = getReg(ControlRegsDecoderTable, RegNo);
175
5.22k
  if (Reg == ~0U)
176
5
    return MCDisassembler_Fail;
177
5.22k
  MCOperand_CreateReg0(Inst, Reg);
178
179
5.22k
  return MCDisassembler_Success;
180
5.22k
}
181
182
static DecodeStatus DecodeScst5(MCInst *Inst, unsigned Val, uint64_t Address,
183
        void *Decoder)
184
14.2k
{
185
14.2k
  int32_t imm;
186
187
14.2k
  imm = Val;
188
  /* Sign extend 5 bit value */
189
14.2k
  if (imm & (1 << (5 - 1)))
190
6.18k
    imm |= ~((1 << 5) - 1);
191
192
14.2k
  MCOperand_CreateImm0(Inst, imm);
193
194
14.2k
  return MCDisassembler_Success;
195
14.2k
}
196
197
static DecodeStatus DecodeScst16(MCInst *Inst, unsigned Val, uint64_t Address,
198
         void *Decoder)
199
3.97k
{
200
3.97k
  int32_t imm;
201
202
3.97k
  imm = Val;
203
  /* Sign extend 16 bit value */
204
3.97k
  if (imm & (1 << (16 - 1)))
205
2.06k
    imm |= ~((1 << 16) - 1);
206
207
3.97k
  MCOperand_CreateImm0(Inst, imm);
208
209
3.97k
  return MCDisassembler_Success;
210
3.97k
}
211
212
static DecodeStatus DecodePCRelScst7(MCInst *Inst, unsigned Val,
213
             uint64_t Address, void *Decoder)
214
1.32k
{
215
1.32k
  int32_t imm;
216
217
1.32k
  imm = Val;
218
  /* Sign extend 7 bit value */
219
1.32k
  if (imm & (1 << (7 - 1)))
220
871
    imm |= ~((1 << 7) - 1);
221
222
  /* Address is relative to the address of the first instruction in the fetch packet */
223
1.32k
  MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));
224
225
1.32k
  return MCDisassembler_Success;
226
1.32k
}
227
228
static DecodeStatus DecodePCRelScst10(MCInst *Inst, unsigned Val,
229
              uint64_t Address, void *Decoder)
230
2.14k
{
231
2.14k
  int32_t imm;
232
233
2.14k
  imm = Val;
234
  /* Sign extend 10 bit value */
235
2.14k
  if (imm & (1 << (10 - 1)))
236
457
    imm |= ~((1 << 10) - 1);
237
238
  /* Address is relative to the address of the first instruction in the fetch packet */
239
2.14k
  MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));
240
241
2.14k
  return MCDisassembler_Success;
242
2.14k
}
243
244
static DecodeStatus DecodePCRelScst12(MCInst *Inst, unsigned Val,
245
              uint64_t Address, void *Decoder)
246
2.07k
{
247
2.07k
  int32_t imm;
248
249
2.07k
  imm = Val;
250
  /* Sign extend 12 bit value */
251
2.07k
  if (imm & (1 << (12 - 1)))
252
929
    imm |= ~((1 << 12) - 1);
253
254
  /* Address is relative to the address of the first instruction in the fetch packet */
255
2.07k
  MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));
256
257
2.07k
  return MCDisassembler_Success;
258
2.07k
}
259
260
static DecodeStatus DecodePCRelScst21(MCInst *Inst, unsigned Val,
261
              uint64_t Address, void *Decoder)
262
3.77k
{
263
3.77k
  int32_t imm;
264
265
3.77k
  imm = Val;
266
  /* Sign extend 21 bit value */
267
3.77k
  if (imm & (1 << (21 - 1)))
268
929
    imm |= ~((1 << 21) - 1);
269
270
  /* Address is relative to the address of the first instruction in the fetch packet */
271
3.77k
  MCOperand_CreateImm0(Inst, (Address & ~31) + (imm * 4));
272
273
3.77k
  return MCDisassembler_Success;
274
3.77k
}
275
276
static DecodeStatus DecodeMemOperand(MCInst *Inst, unsigned Val,
277
             uint64_t Address, void *Decoder)
278
7.80k
{
279
7.80k
  return DecodeMemOperandSc(Inst, Val | (1 << 15), Address, Decoder);
280
7.80k
}
281
282
static DecodeStatus DecodeMemOperandSc(MCInst *Inst, unsigned Val,
283
               uint64_t Address, void *Decoder)
284
4.78k
{
285
4.78k
  uint8_t scaled, base, offset, mode, unit;
286
4.78k
  unsigned basereg, offsetreg;
287
288
4.78k
  scaled = (Val >> 15) & 1;
289
4.78k
  base = (Val >> 10) & 0x1f;
290
4.78k
  offset = (Val >> 5) & 0x1f;
291
4.78k
  mode = (Val >> 1) & 0xf;
292
4.78k
  unit = Val & 1;
293
294
4.78k
  if ((base >= TMS320C64X_REG_A0) && (base <= TMS320C64X_REG_A31))
295
26
    base = (base - TMS320C64X_REG_A0 + TMS320C64X_REG_B0);
296
  // base cannot be a B register, because it was ANDed above with 0x1f.
297
  // And the TMS320C64X_REG_B0 > 31
298
4.78k
  basereg = getReg(GPRegsDecoderTable, base);
299
4.78k
  if (basereg == ~0U)
300
26
    return MCDisassembler_Fail;
301
302
4.76k
  switch (mode) {
303
523
  case 0:
304
831
  case 1:
305
1.26k
  case 8:
306
1.55k
  case 9:
307
2.52k
  case 10:
308
3.00k
  case 11:
309
3.00k
    MCOperand_CreateImm0(Inst, (scaled << 19) | (basereg << 12) |
310
3.00k
               (offset << 5) | (mode << 1) |
311
3.00k
               unit);
312
3.00k
    break;
313
301
  case 4:
314
527
  case 5:
315
939
  case 12:
316
1.16k
  case 13:
317
1.51k
  case 14:
318
1.73k
  case 15:
319
1.73k
    if ((offset >= TMS320C64X_REG_A0) &&
320
10
        (offset <= TMS320C64X_REG_A31))
321
10
      offset = (offset - TMS320C64X_REG_A0 +
322
10
          TMS320C64X_REG_B0);
323
    // offset cannot be a B register, because it was ANDed above with 0x1f.
324
    // And the TMS320C64X_REG_B0 > 31
325
1.73k
    offsetreg = getReg(GPRegsDecoderTable, offset);
326
1.73k
    if (offsetreg == ~0U)
327
10
      return MCDisassembler_Fail;
328
1.72k
    MCOperand_CreateImm0(Inst, (scaled << 19) | (basereg << 12) |
329
1.72k
               (offsetreg << 5) |
330
1.72k
               (mode << 1) | unit);
331
1.72k
    break;
332
15
  default:
333
15
    return MCDisassembler_Fail;
334
4.76k
  }
335
336
4.73k
  return MCDisassembler_Success;
337
4.76k
}
338
339
static DecodeStatus DecodeMemOperand2(MCInst *Inst, unsigned Val,
340
              uint64_t Address, void *Decoder)
341
8.58k
{
342
8.58k
  uint16_t offset;
343
8.58k
  unsigned basereg;
344
345
8.58k
  if (Val & 1)
346
4.87k
    basereg = TMS320C64X_REG_B15;
347
3.71k
  else
348
3.71k
    basereg = TMS320C64X_REG_B14;
349
350
8.58k
  offset = (Val >> 1) & 0x7fff;
351
8.58k
  MCOperand_CreateImm0(Inst, (offset << 7) | basereg);
352
353
8.58k
  return MCDisassembler_Success;
354
8.58k
}
355
356
static DecodeStatus DecodeRegPair5(MCInst *Inst, unsigned RegNo,
357
           uint64_t Address, void *Decoder)
358
24.6k
{
359
24.6k
  unsigned Reg;
360
361
24.6k
  if (RegNo > 31)
362
0
    return MCDisassembler_Fail;
363
364
24.6k
  Reg = getReg(GPRegsDecoderTable, RegNo);
365
24.6k
  MCOperand_CreateReg0(Inst, Reg);
366
367
24.6k
  return MCDisassembler_Success;
368
24.6k
}
369
370
static DecodeStatus DecodeRegPair4(MCInst *Inst, unsigned RegNo,
371
           uint64_t Address, void *Decoder)
372
1.45k
{
373
1.45k
  unsigned Reg;
374
375
1.45k
  if (RegNo > 15)
376
0
    return MCDisassembler_Fail;
377
378
1.45k
  Reg = getReg(GPRegsDecoderTable, RegNo << 1);
379
1.45k
  MCOperand_CreateReg0(Inst, Reg);
380
381
1.45k
  return MCDisassembler_Success;
382
1.45k
}
383
384
static DecodeStatus DecodeCondRegister(MCInst *Inst, unsigned Val,
385
               uint64_t Address, void *Decoder)
386
86.6k
{
387
86.6k
  DecodeStatus ret = MCDisassembler_Success;
388
389
86.6k
  if (!Inst->flat_insn->detail)
390
0
    return MCDisassembler_Success;
391
392
86.6k
  switch (Val) {
393
20.5k
  case 0:
394
30.8k
  case 7:
395
30.8k
    Inst->flat_insn->detail->tms320c64x.condition.reg =
396
30.8k
      TMS320C64X_REG_INVALID;
397
30.8k
    break;
398
11.1k
  case 1:
399
11.1k
    Inst->flat_insn->detail->tms320c64x.condition.reg =
400
11.1k
      TMS320C64X_REG_B0;
401
11.1k
    break;
402
8.69k
  case 2:
403
8.69k
    Inst->flat_insn->detail->tms320c64x.condition.reg =
404
8.69k
      TMS320C64X_REG_B1;
405
8.69k
    break;
406
9.20k
  case 3:
407
9.20k
    Inst->flat_insn->detail->tms320c64x.condition.reg =
408
9.20k
      TMS320C64X_REG_B2;
409
9.20k
    break;
410
8.63k
  case 4:
411
8.63k
    Inst->flat_insn->detail->tms320c64x.condition.reg =
412
8.63k
      TMS320C64X_REG_A1;
413
8.63k
    break;
414
10.8k
  case 5:
415
10.8k
    Inst->flat_insn->detail->tms320c64x.condition.reg =
416
10.8k
      TMS320C64X_REG_A2;
417
10.8k
    break;
418
7.27k
  case 6:
419
7.27k
    Inst->flat_insn->detail->tms320c64x.condition.reg =
420
7.27k
      TMS320C64X_REG_A0;
421
7.27k
    break;
422
0
  default:
423
0
    Inst->flat_insn->detail->tms320c64x.condition.reg =
424
0
      TMS320C64X_REG_INVALID;
425
0
    ret = MCDisassembler_Fail;
426
0
    break;
427
86.6k
  }
428
429
86.6k
  return ret;
430
86.6k
}
431
432
static DecodeStatus DecodeCondRegisterZero(MCInst *Inst, unsigned Val,
433
             uint64_t Address, void *Decoder)
434
86.6k
{
435
86.6k
  DecodeStatus ret = MCDisassembler_Success;
436
437
86.6k
  if (!Inst->flat_insn->detail)
438
0
    return MCDisassembler_Success;
439
440
86.6k
  switch (Val) {
441
44.7k
  case 0:
442
44.7k
    Inst->flat_insn->detail->tms320c64x.condition.zero = 0;
443
44.7k
    break;
444
41.9k
  case 1:
445
41.9k
    Inst->flat_insn->detail->tms320c64x.condition.zero = 1;
446
41.9k
    break;
447
0
  default:
448
0
    Inst->flat_insn->detail->tms320c64x.condition.zero = 0;
449
0
    ret = MCDisassembler_Fail;
450
0
    break;
451
86.6k
  }
452
453
86.6k
  return ret;
454
86.6k
}
455
456
static DecodeStatus DecodeSide(MCInst *Inst, unsigned Val, uint64_t Address,
457
             void *Decoder)
458
86.6k
{
459
86.6k
  DecodeStatus ret = MCDisassembler_Success;
460
86.6k
  MCOperand *op;
461
86.6k
  int i;
462
463
  /* This is pretty messy, probably we should find a better way */
464
86.6k
  if (Val == 1) {
465
133k
    for (i = 0; i < Inst->size; i++) {
466
94.5k
      op = &Inst->Operands[i];
467
94.5k
      if (op->Kind == kRegister) {
468
67.2k
        if ((op->RegVal >= TMS320C64X_REG_A0) &&
469
63.9k
            (op->RegVal <= TMS320C64X_REG_A31))
470
55.6k
          op->RegVal = (op->RegVal -
471
55.6k
                  TMS320C64X_REG_A0 +
472
55.6k
                  TMS320C64X_REG_B0);
473
11.6k
        else if ((op->RegVal >= TMS320C64X_REG_B0) &&
474
8.30k
           (op->RegVal <= TMS320C64X_REG_B31))
475
7.65k
          op->RegVal = (op->RegVal -
476
7.65k
                  TMS320C64X_REG_B0 +
477
7.65k
                  TMS320C64X_REG_A0);
478
67.2k
      }
479
94.5k
    }
480
39.1k
  }
481
482
86.6k
  if (!Inst->flat_insn->detail)
483
0
    return MCDisassembler_Success;
484
485
86.6k
  switch (Val) {
486
47.5k
  case 0:
487
47.5k
    Inst->flat_insn->detail->tms320c64x.funit.side = 1;
488
47.5k
    break;
489
39.1k
  case 1:
490
39.1k
    Inst->flat_insn->detail->tms320c64x.funit.side = 2;
491
39.1k
    break;
492
0
  default:
493
0
    Inst->flat_insn->detail->tms320c64x.funit.side = 0;
494
0
    ret = MCDisassembler_Fail;
495
0
    break;
496
86.6k
  }
497
498
86.6k
  return ret;
499
86.6k
}
500
501
static DecodeStatus DecodeParallel(MCInst *Inst, unsigned Val, uint64_t Address,
502
           void *Decoder)
503
86.6k
{
504
86.6k
  DecodeStatus ret = MCDisassembler_Success;
505
506
86.6k
  if (!Inst->flat_insn->detail)
507
0
    return MCDisassembler_Success;
508
509
86.6k
  switch (Val) {
510
44.6k
  case 0:
511
44.6k
    Inst->flat_insn->detail->tms320c64x.parallel = 0;
512
44.6k
    break;
513
41.9k
  case 1:
514
41.9k
    Inst->flat_insn->detail->tms320c64x.parallel = 1;
515
41.9k
    break;
516
0
  default:
517
0
    Inst->flat_insn->detail->tms320c64x.parallel = -1;
518
0
    ret = MCDisassembler_Fail;
519
0
    break;
520
86.6k
  }
521
522
86.6k
  return ret;
523
86.6k
}
524
525
static DecodeStatus DecodeCrosspathX1(MCInst *Inst, unsigned Val,
526
              uint64_t Address, void *Decoder)
527
954
{
528
954
  DecodeStatus ret = MCDisassembler_Success;
529
954
  MCOperand *op;
530
531
954
  if (!Inst->flat_insn->detail)
532
0
    return MCDisassembler_Success;
533
534
954
  switch (Val) {
535
277
  case 0:
536
277
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;
537
277
    break;
538
677
  case 1:
539
677
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = 1;
540
677
    op = &Inst->Operands[0];
541
677
    if (op->Kind == kRegister) {
542
677
      if ((op->RegVal >= TMS320C64X_REG_A0) &&
543
677
          (op->RegVal <= TMS320C64X_REG_A31))
544
677
        op->RegVal = (op->RegVal - TMS320C64X_REG_A0 +
545
677
                TMS320C64X_REG_B0);
546
0
      else if ((op->RegVal >= TMS320C64X_REG_B0) &&
547
0
         (op->RegVal <= TMS320C64X_REG_B31))
548
0
        op->RegVal = (op->RegVal - TMS320C64X_REG_B0 +
549
0
                TMS320C64X_REG_A0);
550
677
    }
551
677
    break;
552
0
  default:
553
0
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;
554
0
    ret = MCDisassembler_Fail;
555
0
    break;
556
954
  }
557
558
954
  return ret;
559
954
}
560
561
static DecodeStatus DecodeCrosspathX2(MCInst *Inst, unsigned Val,
562
              uint64_t Address, void *Decoder)
563
30.4k
{
564
30.4k
  DecodeStatus ret = MCDisassembler_Success;
565
30.4k
  MCOperand *op;
566
567
30.4k
  if (!Inst->flat_insn->detail)
568
0
    return MCDisassembler_Success;
569
570
30.4k
  switch (Val) {
571
13.2k
  case 0:
572
13.2k
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;
573
13.2k
    break;
574
17.1k
  case 1:
575
17.1k
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = 1;
576
17.1k
    op = &Inst->Operands[1];
577
17.1k
    if (op->Kind == kRegister) {
578
15.4k
      if ((op->RegVal >= TMS320C64X_REG_A0) &&
579
12.1k
          (op->RegVal <= TMS320C64X_REG_A31))
580
11.9k
        op->RegVal = (op->RegVal - TMS320C64X_REG_A0 +
581
11.9k
                TMS320C64X_REG_B0);
582
3.51k
      else if ((op->RegVal >= TMS320C64X_REG_B0) &&
583
262
         (op->RegVal <= TMS320C64X_REG_B31))
584
0
        op->RegVal = (op->RegVal - TMS320C64X_REG_B0 +
585
0
                TMS320C64X_REG_A0);
586
15.4k
    }
587
17.1k
    break;
588
0
  default:
589
0
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;
590
0
    ret = MCDisassembler_Fail;
591
0
    break;
592
30.4k
  }
593
594
30.4k
  return ret;
595
30.4k
}
596
597
static DecodeStatus DecodeCrosspathX3(MCInst *Inst, unsigned Val,
598
              uint64_t Address, void *Decoder)
599
13.5k
{
600
13.5k
  DecodeStatus ret = MCDisassembler_Success;
601
13.5k
  MCOperand *op;
602
603
13.5k
  if (!Inst->flat_insn->detail)
604
0
    return MCDisassembler_Success;
605
606
13.5k
  switch (Val) {
607
6.72k
  case 0:
608
6.72k
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = 0;
609
6.72k
    break;
610
6.83k
  case 1:
611
6.83k
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = 2;
612
6.83k
    op = &Inst->Operands[2];
613
6.83k
    if (op->Kind == kRegister) {
614
2.69k
      if ((op->RegVal >= TMS320C64X_REG_A0) &&
615
2.63k
          (op->RegVal <= TMS320C64X_REG_A31))
616
2.30k
        op->RegVal = (op->RegVal - TMS320C64X_REG_A0 +
617
2.30k
                TMS320C64X_REG_B0);
618
387
      else if ((op->RegVal >= TMS320C64X_REG_B0) &&
619
332
         (op->RegVal <= TMS320C64X_REG_B31))
620
209
        op->RegVal = (op->RegVal - TMS320C64X_REG_B0 +
621
209
                TMS320C64X_REG_A0);
622
2.69k
    }
623
6.83k
    break;
624
0
  default:
625
0
    Inst->flat_insn->detail->tms320c64x.funit.crosspath = -1;
626
0
    ret = MCDisassembler_Fail;
627
0
    break;
628
13.5k
  }
629
630
13.5k
  return ret;
631
13.5k
}
632
633
static DecodeStatus DecodeNop(MCInst *Inst, unsigned Val, uint64_t Address,
634
            void *Decoder)
635
2.10k
{
636
2.10k
  MCOperand_CreateImm0(Inst, Val + 1);
637
638
2.10k
  return MCDisassembler_Success;
639
2.10k
}
640
641
#define GET_INSTRINFO_ENUM
642
#include "TMS320C64xGenInstrInfo.inc"
643
644
bool TMS320C64x_getInstruction(csh ud, const uint8_t *code, size_t code_len,
645
             MCInst *MI, uint16_t *size, uint64_t address,
646
             void *info)
647
88.1k
{
648
88.1k
  uint32_t insn;
649
88.1k
  DecodeStatus result;
650
651
88.1k
  if (code_len < 4) {
652
972
    *size = 0;
653
972
    return MCDisassembler_Fail;
654
972
  }
655
656
87.1k
  if (MI->flat_insn->detail)
657
87.1k
    memset(MI->flat_insn->detail, 0,
658
87.1k
           offsetof(cs_detail, tms320c64x) + sizeof(cs_tms320c64x));
659
660
87.1k
  insn = readBytes32(MI, code);
661
87.1k
  result =
662
87.1k
    decodeInstruction_4(DecoderTable32, MI, insn, address, info, 0);
663
664
87.1k
  if (result == MCDisassembler_Success) {
665
86.6k
    *size = 4;
666
86.6k
    return true;
667
86.6k
  }
668
669
492
  MCInst_clear(MI);
670
492
  *size = 0;
671
492
  return false;
672
87.1k
}
673
674
void TMS320C64x_init(MCRegisterInfo *MRI)
675
2.38k
{
676
2.38k
  MCRegisterInfo_InitMCRegisterInfo(MRI, TMS320C64xRegDesc, 90, 0, 0,
677
2.38k
            TMS320C64xMCRegisterClasses, 7, 0, 0,
678
2.38k
            TMS320C64xRegDiffLists, 0,
679
2.38k
            TMS320C64xSubRegIdxLists, 1, 0);
680
2.38k
}
681
682
#endif