Coverage Report

Created: 2026-01-17 06:58

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86DisassemblerDecoder.c
Line
Count
Source
1
/*===-- X86DisassemblerDecoder.c - Disassembler decoder ------------*- C -*-===*
2
 *
3
 *                     The LLVM Compiler Infrastructure
4
 *
5
 * This file is distributed under the University of Illinois Open Source
6
 * License. See LICENSE.TXT for details.
7
 *
8
 *===----------------------------------------------------------------------===*
9
 *
10
 * This file is part of the X86 Disassembler.
11
 * It contains the implementation of the instruction decoder.
12
 * Documentation for the disassembler can be found in X86Disassembler.h.
13
 *
14
 *===----------------------------------------------------------------------===*/
15
16
/* Capstone Disassembly Engine */
17
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
18
19
#ifdef CAPSTONE_HAS_X86
20
21
#include <stdarg.h> /* for va_*()       */
22
#if defined(CAPSTONE_HAS_OSXKERNEL)
23
#include <libkern/libkern.h>
24
#else
25
#include <stdlib.h> /* for exit()       */
26
#endif
27
28
#include <string.h>
29
30
#include "../../cs_priv.h"
31
#include "../../utils.h"
32
33
#include "X86DisassemblerDecoder.h"
34
#include "X86Mapping.h"
35
36
/// Specifies whether a ModR/M byte is needed and (if so) which
37
/// instruction each possible value of the ModR/M byte corresponds to.  Once
38
/// this information is known, we have narrowed down to a single instruction.
39
struct ModRMDecision {
40
  uint8_t modrm_type;
41
  uint16_t instructionIDs;
42
};
43
44
/// Specifies which set of ModR/M->instruction tables to look at
45
/// given a particular opcode.
46
struct OpcodeDecision {
47
  struct ModRMDecision modRMDecisions[256];
48
};
49
50
/// Specifies which opcode->instruction tables to look at given
51
/// a particular context (set of attributes).  Since there are many possible
52
/// contexts, the decoder first uses CONTEXTS_SYM to determine which context
53
/// applies given a specific set of attributes.  Hence there are only IC_max
54
/// entries in this table, rather than 2^(ATTR_max).
55
struct ContextDecision {
56
  struct OpcodeDecision opcodeDecisions[IC_max];
57
};
58
59
#ifdef CAPSTONE_X86_REDUCE
60
#include "X86GenDisassemblerTables_reduce.inc"
61
#include "X86GenDisassemblerTables_reduce2.inc"
62
#include "X86Lookup16_reduce.inc"
63
#else
64
#include "X86GenDisassemblerTables.inc"
65
#include "X86GenDisassemblerTables2.inc"
66
#include "X86Lookup16.inc"
67
#endif
68
69
/*
70
 * contextForAttrs - Client for the instruction context table.  Takes a set of
71
 *   attributes and returns the appropriate decode context.
72
 *
73
 * @param attrMask  - Attributes, from the enumeration attributeBits.
74
 * @return          - The InstructionContext to use when looking up an
75
 *                    an instruction with these attributes.
76
 */
77
static InstructionContext contextForAttrs(uint16_t attrMask)
78
1.90M
{
79
1.90M
  return CONTEXTS_SYM[attrMask];
80
1.90M
}
81
82
/*
83
 * modRMRequired - Reads the appropriate instruction table to determine whether
84
 *   the ModR/M byte is required to decode a particular instruction.
85
 *
86
 * @param type        - The opcode type (i.e., how many bytes it has).
87
 * @param insnContext - The context for the instruction, as returned by
88
 *                      contextForAttrs.
89
 * @param opcode      - The last byte of the instruction's opcode, not counting
90
 *                      ModR/M extensions and escapes.
91
 * @return            - true if the ModR/M byte is required, false otherwise.
92
 */
93
static int modRMRequired(OpcodeType type, InstructionContext insnContext,
94
       uint16_t opcode)
95
1.90M
{
96
1.90M
  const struct OpcodeDecision *decision = NULL;
97
1.90M
  const uint8_t *indextable = NULL;
98
1.90M
  unsigned int index;
99
100
1.90M
  switch (type) {
101
0
  default:
102
0
    break;
103
1.54M
  case ONEBYTE:
104
1.54M
    decision = ONEBYTE_SYM;
105
1.54M
    indextable = index_x86DisassemblerOneByteOpcodes;
106
1.54M
    break;
107
184k
  case TWOBYTE:
108
184k
    decision = TWOBYTE_SYM;
109
184k
    indextable = index_x86DisassemblerTwoByteOpcodes;
110
184k
    break;
111
55.6k
  case THREEBYTE_38:
112
55.6k
    decision = THREEBYTE38_SYM;
113
55.6k
    indextable = index_x86DisassemblerThreeByte38Opcodes;
114
55.6k
    break;
115
86.6k
  case THREEBYTE_3A:
116
86.6k
    decision = THREEBYTE3A_SYM;
117
86.6k
    indextable = index_x86DisassemblerThreeByte3AOpcodes;
118
86.6k
    break;
119
0
#ifndef CAPSTONE_X86_REDUCE
120
24.6k
  case XOP8_MAP:
121
24.6k
    decision = XOP8_MAP_SYM;
122
24.6k
    indextable = index_x86DisassemblerXOP8Opcodes;
123
24.6k
    break;
124
2.77k
  case XOP9_MAP:
125
2.77k
    decision = XOP9_MAP_SYM;
126
2.77k
    indextable = index_x86DisassemblerXOP9Opcodes;
127
2.77k
    break;
128
1.62k
  case XOPA_MAP:
129
1.62k
    decision = XOPA_MAP_SYM;
130
1.62k
    indextable = index_x86DisassemblerXOPAOpcodes;
131
1.62k
    break;
132
2.87k
  case THREEDNOW_MAP:
133
    // 3DNow instructions always have ModRM byte
134
2.87k
    return true;
135
1.90M
#endif
136
1.90M
  }
137
138
  // return decision->opcodeDecisions[insnContext].modRMDecisions[opcode].modrm_type != MODRM_ONEENTRY;
139
1.89M
  index = indextable[insnContext];
140
1.89M
  if (index)
141
1.88M
    return decision[index - 1].modRMDecisions[opcode].modrm_type !=
142
1.88M
           MODRM_ONEENTRY;
143
9.40k
  else
144
9.40k
    return false;
145
1.89M
}
146
147
/*
148
 * decode - Reads the appropriate instruction table to obtain the unique ID of
149
 *   an instruction.
150
 *
151
 * @param type        - See modRMRequired().
152
 * @param insnContext - See modRMRequired().
153
 * @param opcode      - See modRMRequired().
154
 * @param modRM       - The ModR/M byte if required, or any value if not.
155
 * @return            - The UID of the instruction, or 0 on failure.
156
 */
157
static InstrUID decode(OpcodeType type, InstructionContext insnContext,
158
           uint8_t opcode, uint8_t modRM)
159
1.89M
{
160
1.89M
  const struct ModRMDecision *dec = NULL;
161
1.89M
  unsigned int index;
162
1.89M
  static const struct OpcodeDecision emptyDecision = { 0 };
163
164
1.89M
  switch (type) {
165
0
  default:
166
0
    break; // never reach
167
1.53M
  case ONEBYTE:
168
    // dec = &ONEBYTE_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
169
1.53M
    index = index_x86DisassemblerOneByteOpcodes[insnContext];
170
1.53M
    if (index)
171
1.53M
      dec = &ONEBYTE_SYM[index - 1].modRMDecisions[opcode];
172
529
    else
173
529
      dec = &emptyDecision.modRMDecisions[opcode];
174
1.53M
    break;
175
183k
  case TWOBYTE:
176
    //dec = &TWOBYTE_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
177
183k
    index = index_x86DisassemblerTwoByteOpcodes[insnContext];
178
183k
    if (index)
179
181k
      dec = &TWOBYTE_SYM[index - 1].modRMDecisions[opcode];
180
2.43k
    else
181
2.43k
      dec = &emptyDecision.modRMDecisions[opcode];
182
183k
    break;
183
55.6k
  case THREEBYTE_38:
184
    // dec = &THREEBYTE38_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
185
55.6k
    index = index_x86DisassemblerThreeByte38Opcodes[insnContext];
186
55.6k
    if (index)
187
54.7k
      dec = &THREEBYTE38_SYM[index - 1].modRMDecisions[opcode];
188
914
    else
189
914
      dec = &emptyDecision.modRMDecisions[opcode];
190
55.6k
    break;
191
86.6k
  case THREEBYTE_3A:
192
    //dec = &THREEBYTE3A_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
193
86.6k
    index = index_x86DisassemblerThreeByte3AOpcodes[insnContext];
194
86.6k
    if (index)
195
86.2k
      dec = &THREEBYTE3A_SYM[index - 1].modRMDecisions[opcode];
196
382
    else
197
382
      dec = &emptyDecision.modRMDecisions[opcode];
198
86.6k
    break;
199
0
#ifndef CAPSTONE_X86_REDUCE
200
24.6k
  case XOP8_MAP:
201
    // dec = &XOP8_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
202
24.6k
    index = index_x86DisassemblerXOP8Opcodes[insnContext];
203
24.6k
    if (index)
204
20.7k
      dec = &XOP8_MAP_SYM[index - 1].modRMDecisions[opcode];
205
3.88k
    else
206
3.88k
      dec = &emptyDecision.modRMDecisions[opcode];
207
24.6k
    break;
208
2.77k
  case XOP9_MAP:
209
    // dec = &XOP9_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
210
2.77k
    index = index_x86DisassemblerXOP9Opcodes[insnContext];
211
2.77k
    if (index)
212
1.92k
      dec = &XOP9_MAP_SYM[index - 1].modRMDecisions[opcode];
213
850
    else
214
850
      dec = &emptyDecision.modRMDecisions[opcode];
215
2.77k
    break;
216
1.62k
  case XOPA_MAP:
217
    // dec = &XOPA_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
218
1.62k
    index = index_x86DisassemblerXOPAOpcodes[insnContext];
219
1.62k
    if (index)
220
1.20k
      dec = &XOPA_MAP_SYM[index - 1].modRMDecisions[opcode];
221
416
    else
222
416
      dec = &emptyDecision.modRMDecisions[opcode];
223
1.62k
    break;
224
2.87k
  case THREEDNOW_MAP:
225
    // dec = &THREEDNOW_MAP_SYM.opcodeDecisions[insnContext].modRMDecisions[opcode];
226
2.87k
    index = index_x86Disassembler3DNowOpcodes[insnContext];
227
2.87k
    if (index)
228
1.90k
      dec = &THREEDNOW_MAP_SYM[index - 1]
229
1.90k
               .modRMDecisions[opcode];
230
966
    else
231
966
      dec = &emptyDecision.modRMDecisions[opcode];
232
2.87k
    break;
233
1.89M
#endif
234
1.89M
  }
235
236
1.89M
  switch (dec->modrm_type) {
237
0
  default:
238
    // debug("Corrupt table!  Unknown modrm_type");
239
0
    return 0;
240
847k
  case MODRM_ONEENTRY:
241
847k
    return modRMTable[dec->instructionIDs];
242
792k
  case MODRM_SPLITRM:
243
792k
    if (modFromModRM(modRM) == 0x3)
244
183k
      return modRMTable[dec->instructionIDs + 1];
245
608k
    return modRMTable[dec->instructionIDs];
246
215k
  case MODRM_SPLITREG:
247
215k
    if (modFromModRM(modRM) == 0x3)
248
72.6k
      return modRMTable[dec->instructionIDs +
249
72.6k
            ((modRM & 0x38) >> 3) + 8];
250
142k
    return modRMTable[dec->instructionIDs + ((modRM & 0x38) >> 3)];
251
42.4k
  case MODRM_SPLITMISC:
252
42.4k
    if (modFromModRM(modRM) == 0x3)
253
9.96k
      return modRMTable[dec->instructionIDs + (modRM & 0x3f) +
254
9.96k
            8];
255
32.4k
    return modRMTable[dec->instructionIDs + ((modRM & 0x38) >> 3)];
256
0
  case MODRM_FULL:
257
0
    return modRMTable[dec->instructionIDs + modRM];
258
1.89M
  }
259
1.89M
}
260
261
/*
262
 * specifierForUID - Given a UID, returns the name and operand specification for
263
 *   that instruction.
264
 *
265
 * @param uid - The unique ID for the instruction.  This should be returned by
266
 *              decode(); specifierForUID will not check bounds.
267
 * @return    - A pointer to the specification for that instruction.
268
 */
269
static const struct InstructionSpecifier *specifierForUID(InstrUID uid)
270
1.58M
{
271
1.58M
  return &INSTRUCTIONS_SYM[uid];
272
1.58M
}
273
274
/*
275
 * consumeByte - Uses the reader function provided by the user to consume one
276
 *   byte from the instruction's memory and advance the cursor.
277
 *
278
 * @param insn  - The instruction with the reader function to use.  The cursor
279
 *                for this instruction is advanced.
280
 * @param byte  - A pointer to a pre-allocated memory buffer to be populated
281
 *                with the data read.
282
 * @return      - 0 if the read was successful; nonzero otherwise.
283
 */
284
static int consumeByte(struct InternalInstruction *insn, uint8_t *byte)
285
5.33M
{
286
5.33M
  int ret = insn->reader(insn->readerArg, byte, insn->readerCursor);
287
288
5.33M
  if (!ret)
289
5.32M
    ++(insn->readerCursor);
290
291
5.33M
  return ret;
292
5.33M
}
293
294
/*
295
 * lookAtByte - Like consumeByte, but does not advance the cursor.
296
 *
297
 * @param insn  - See consumeByte().
298
 * @param byte  - See consumeByte().
299
 * @return      - See consumeByte().
300
 */
301
static int lookAtByte(struct InternalInstruction *insn, uint8_t *byte)
302
618k
{
303
618k
  return insn->reader(insn->readerArg, byte, insn->readerCursor);
304
618k
}
305
306
static void unconsumeByte(struct InternalInstruction *insn)
307
1.78M
{
308
1.78M
  insn->readerCursor--;
309
1.78M
}
310
311
#define CONSUME_FUNC(name, type) \
312
  static int name(struct InternalInstruction *insn, type *ptr) \
313
270k
  { \
314
270k
    type combined = 0; \
315
270k
    unsigned offset; \
316
862k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
594k
      uint8_t byte; \
318
594k
      int ret = insn->reader(insn->readerArg, &byte, \
319
594k
                 insn->readerCursor + offset); \
320
594k
      if (ret) \
321
594k
        return ret; \
322
594k
      combined = combined | \
323
592k
           ((uint64_t)byte << (offset * 8)); \
324
592k
    } \
325
270k
    *ptr = combined; \
326
267k
    insn->readerCursor += sizeof(type); \
327
267k
    return 0; \
328
270k
  }
X86DisassemblerDecoder.c:consumeInt8
Line
Count
Source
313
113k
  { \
314
113k
    type combined = 0; \
315
113k
    unsigned offset; \
316
226k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
113k
      uint8_t byte; \
318
113k
      int ret = insn->reader(insn->readerArg, &byte, \
319
113k
                 insn->readerCursor + offset); \
320
113k
      if (ret) \
321
113k
        return ret; \
322
113k
      combined = combined | \
323
112k
           ((uint64_t)byte << (offset * 8)); \
324
112k
    } \
325
113k
    *ptr = combined; \
326
112k
    insn->readerCursor += sizeof(type); \
327
112k
    return 0; \
328
113k
  }
X86DisassemblerDecoder.c:consumeInt16
Line
Count
Source
313
27.5k
  { \
314
27.5k
    type combined = 0; \
315
27.5k
    unsigned offset; \
316
82.4k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
55.0k
      uint8_t byte; \
318
55.0k
      int ret = insn->reader(insn->readerArg, &byte, \
319
55.0k
                 insn->readerCursor + offset); \
320
55.0k
      if (ret) \
321
55.0k
        return ret; \
322
55.0k
      combined = combined | \
323
54.8k
           ((uint64_t)byte << (offset * 8)); \
324
54.8k
    } \
325
27.5k
    *ptr = combined; \
326
27.4k
    insn->readerCursor += sizeof(type); \
327
27.4k
    return 0; \
328
27.5k
  }
X86DisassemblerDecoder.c:consumeInt32
Line
Count
Source
313
35.0k
  { \
314
35.0k
    type combined = 0; \
315
35.0k
    unsigned offset; \
316
173k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
139k
      uint8_t byte; \
318
139k
      int ret = insn->reader(insn->readerArg, &byte, \
319
139k
                 insn->readerCursor + offset); \
320
139k
      if (ret) \
321
139k
        return ret; \
322
139k
      combined = combined | \
323
138k
           ((uint64_t)byte << (offset * 8)); \
324
138k
    } \
325
35.0k
    *ptr = combined; \
326
34.4k
    insn->readerCursor += sizeof(type); \
327
34.4k
    return 0; \
328
35.0k
  }
X86DisassemblerDecoder.c:consumeUInt16
Line
Count
Source
313
53.8k
  { \
314
53.8k
    type combined = 0; \
315
53.8k
    unsigned offset; \
316
160k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
107k
      uint8_t byte; \
318
107k
      int ret = insn->reader(insn->readerArg, &byte, \
319
107k
                 insn->readerCursor + offset); \
320
107k
      if (ret) \
321
107k
        return ret; \
322
107k
      combined = combined | \
323
107k
           ((uint64_t)byte << (offset * 8)); \
324
107k
    } \
325
53.8k
    *ptr = combined; \
326
53.4k
    insn->readerCursor += sizeof(type); \
327
53.4k
    return 0; \
328
53.8k
  }
X86DisassemblerDecoder.c:consumeUInt32
Line
Count
Source
313
35.4k
  { \
314
35.4k
    type combined = 0; \
315
35.4k
    unsigned offset; \
316
175k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
140k
      uint8_t byte; \
318
140k
      int ret = insn->reader(insn->readerArg, &byte, \
319
140k
                 insn->readerCursor + offset); \
320
140k
      if (ret) \
321
140k
        return ret; \
322
140k
      combined = combined | \
323
140k
           ((uint64_t)byte << (offset * 8)); \
324
140k
    } \
325
35.4k
    *ptr = combined; \
326
34.8k
    insn->readerCursor += sizeof(type); \
327
34.8k
    return 0; \
328
35.4k
  }
X86DisassemblerDecoder.c:consumeUInt64
Line
Count
Source
313
5.01k
  { \
314
5.01k
    type combined = 0; \
315
5.01k
    unsigned offset; \
316
44.3k
    for (offset = 0; offset < sizeof(type); ++offset) { \
317
39.4k
      uint8_t byte; \
318
39.4k
      int ret = insn->reader(insn->readerArg, &byte, \
319
39.4k
                 insn->readerCursor + offset); \
320
39.4k
      if (ret) \
321
39.4k
        return ret; \
322
39.4k
      combined = combined | \
323
39.3k
           ((uint64_t)byte << (offset * 8)); \
324
39.3k
    } \
325
5.01k
    *ptr = combined; \
326
4.86k
    insn->readerCursor += sizeof(type); \
327
4.86k
    return 0; \
328
5.01k
  }
329
330
/*
331
 * consume* - Use the reader function provided by the user to consume data
332
 *   values of various sizes from the instruction's memory and advance the
333
 *   cursor appropriately.  These readers perform endian conversion.
334
 *
335
 * @param insn    - See consumeByte().
336
 * @param ptr     - A pointer to a pre-allocated memory of appropriate size to
337
 *                  be populated with the data read.
338
 * @return        - See consumeByte().
339
 */
340
CONSUME_FUNC(consumeInt8, int8_t)
341
CONSUME_FUNC(consumeInt16, int16_t)
342
CONSUME_FUNC(consumeInt32, int32_t)
343
CONSUME_FUNC(consumeUInt16, uint16_t)
344
CONSUME_FUNC(consumeUInt32, uint32_t)
345
CONSUME_FUNC(consumeUInt64, uint64_t)
346
347
static bool isREX(struct InternalInstruction *insn, uint8_t prefix)
348
1.45M
{
349
1.45M
  if (insn->mode == MODE_64BIT)
350
525k
    return prefix >= 0x40 && prefix <= 0x4f;
351
352
927k
  return false;
353
1.45M
}
354
355
/*
356
 * setPrefixPresent - Marks that a particular prefix is present as mandatory
357
 *
358
 * @param insn      - The instruction to be marked as having the prefix.
359
 * @param prefix    - The prefix that is present.
360
 */
361
static void setPrefixPresent(struct InternalInstruction *insn, uint8_t prefix)
362
285k
{
363
285k
  uint8_t nextByte;
364
365
285k
  switch (prefix) {
366
75.6k
  case 0xf0: // LOCK
367
75.6k
    insn->hasLockPrefix = true;
368
75.6k
    insn->repeatPrefix = 0;
369
75.6k
    break;
370
371
59.0k
  case 0xf2: // REPNE/REPNZ
372
111k
  case 0xf3: // REP or REPE/REPZ
373
111k
    if (lookAtByte(insn, &nextByte))
374
50
      break;
375
    // TODO:
376
    //  1. There could be several 0x66
377
    //  2. if (nextByte == 0x66) and nextNextByte != 0x0f then
378
    //      it's not mandatory prefix
379
    //  3. if (nextByte >= 0x40 && nextByte <= 0x4f) it's REX and we need
380
    //     0x0f exactly after it to be mandatory prefix
381
111k
    if (isREX(insn, nextByte) || nextByte == 0x0f ||
382
84.2k
        nextByte == 0x66)
383
      // The last of 0xf2 /0xf3 is mandatory prefix
384
28.7k
      insn->mandatoryPrefix = prefix;
385
386
111k
    insn->repeatPrefix = prefix;
387
111k
    insn->hasLockPrefix = false;
388
111k
    break;
389
390
34.4k
  case 0x66:
391
34.4k
    if (lookAtByte(insn, &nextByte))
392
81
      break;
393
    // 0x66 can't overwrite existing mandatory prefix and should be ignored
394
34.3k
    if (!insn->mandatoryPrefix &&
395
31.5k
        (nextByte == 0x0f || isREX(insn, nextByte)))
396
12.1k
      insn->mandatoryPrefix = prefix;
397
34.3k
    break;
398
285k
  }
399
285k
}
400
401
/*
402
 * readPrefixes - Consumes all of an instruction's prefix bytes, and marks the
403
 *   instruction as having them.  Also sets the instruction's default operand,
404
 *   address, and other relevant data sizes to report operands correctly.
405
 *
406
 * @param insn  - The instruction whose prefixes are to be read.
407
 * @return      - 0 if the instruction could be read until the end of the prefix
408
 *                bytes, and no prefixes conflicted; nonzero otherwise.
409
 */
410
static int readPrefixes(struct InternalInstruction *insn)
411
1.39M
{
412
1.39M
  bool isPrefix = true;
413
1.39M
  uint8_t byte = 0;
414
1.39M
  uint8_t nextByte;
415
416
3.07M
  while (isPrefix) {
417
1.68M
    if (insn->mode == MODE_64BIT) {
418
      // eliminate consecutive redundant REX bytes in front
419
623k
      if (consumeByte(insn, &byte))
420
270
        return -1;
421
422
623k
      if ((byte & 0xf0) == 0x40) {
423
115k
        while (true) {
424
115k
          if (lookAtByte(
425
115k
                insn,
426
115k
                &byte)) // out of input code
427
197
            return -1;
428
114k
          if ((byte & 0xf0) == 0x40) {
429
            // another REX prefix, but we only remember the last one
430
12.0k
            if (consumeByte(insn, &byte))
431
0
              return -1;
432
12.0k
          } else
433
102k
            break;
434
114k
        }
435
436
        // recover the last REX byte if next byte is not a legacy prefix
437
102k
        switch (byte) {
438
3.19k
        case 0xf2: /* REPNE/REPNZ */
439
6.58k
        case 0xf3: /* REP or REPE/REPZ */
440
9.54k
        case 0xf0: /* LOCK */
441
10.1k
        case 0x2e: /* CS segment override -OR- Branch not taken */
442
10.5k
        case 0x36: /* SS segment override -OR- Branch taken */
443
11.3k
        case 0x3e: /* DS segment override */
444
11.8k
        case 0x26: /* ES segment override */
445
12.2k
        case 0x64: /* FS segment override */
446
12.5k
        case 0x65: /* GS segment override */
447
14.0k
        case 0x66: /* Operand-size override */
448
15.3k
        case 0x67: /* Address-size override */
449
15.3k
          break;
450
87.4k
        default: /* Not a prefix byte */
451
87.4k
          unconsumeByte(insn);
452
87.4k
          break;
453
102k
        }
454
520k
      } else {
455
520k
        unconsumeByte(insn);
456
520k
      }
457
623k
    }
458
459
    /* If we fail reading prefixes, just stop here and let the opcode reader deal with it */
460
1.68M
    if (consumeByte(insn, &byte))
461
260
      return -1;
462
463
1.68M
    if (insn->readerCursor - 1 == insn->startLocation &&
464
1.38M
        (byte == 0xf2 || byte == 0xf3)) {
465
      // prefix requires next byte
466
90.7k
      if (lookAtByte(insn, &nextByte))
467
166
        return -1;
468
469
      /*
470
       * If the byte is 0xf2 or 0xf3, and any of the following conditions are
471
       * met:
472
       * - it is followed by a LOCK (0xf0) prefix
473
       * - it is followed by an xchg instruction
474
       * then it should be disassembled as a xacquire/xrelease not repne/rep.
475
       */
476
90.6k
      if (((nextByte == 0xf0) ||
477
87.7k
           ((nextByte & 0xfe) == 0x86 ||
478
85.7k
            (nextByte & 0xf8) == 0x90))) {
479
7.72k
        insn->xAcquireRelease = byte;
480
7.72k
      }
481
482
      /*
483
       * Also if the byte is 0xf3, and the following condition is met:
484
       * - it is followed by a "mov mem, reg" (opcode 0x88/0x89) or
485
       *                       "mov mem, imm" (opcode 0xc6/0xc7) instructions.
486
       * then it should be disassembled as an xrelease not rep.
487
       */
488
90.6k
      if (byte == 0xf3 &&
489
42.0k
          (nextByte == 0x88 || nextByte == 0x89 ||
490
41.1k
           nextByte == 0xc6 || nextByte == 0xc7)) {
491
1.54k
        insn->xAcquireRelease = byte;
492
1.54k
      }
493
494
90.6k
      if (isREX(insn, nextByte)) {
495
10.5k
        uint8_t nnextByte;
496
497
        // Go to REX prefix after the current one
498
10.5k
        if (consumeByte(insn, &nnextByte))
499
0
          return -1;
500
501
        // We should be able to read next byte after REX prefix
502
10.5k
        if (lookAtByte(insn, &nnextByte))
503
14
          return -1;
504
505
10.5k
        unconsumeByte(insn);
506
10.5k
      }
507
90.6k
    }
508
509
1.68M
    switch (byte) {
510
75.6k
    case 0xf0: /* LOCK */
511
134k
    case 0xf2: /* REPNE/REPNZ */
512
187k
    case 0xf3: /* REP or REPE/REPZ */
513
      // only accept the last prefix
514
187k
      setPrefixPresent(insn, byte);
515
187k
      insn->prefix0 = byte;
516
187k
      break;
517
518
10.4k
    case 0x2e: /* CS segment override -OR- Branch not taken */
519
14.2k
    case 0x36: /* SS segment override -OR- Branch taken */
520
21.1k
    case 0x3e: /* DS segment override */
521
29.0k
    case 0x26: /* ES segment override */
522
38.1k
    case 0x64: /* FS segment override */
523
46.3k
    case 0x65: /* GS segment override */
524
46.3k
      switch (byte) {
525
10.4k
      case 0x2e:
526
10.4k
        insn->segmentOverride = SEG_OVERRIDE_CS;
527
10.4k
        insn->prefix1 = byte;
528
10.4k
        break;
529
3.79k
      case 0x36:
530
3.79k
        insn->segmentOverride = SEG_OVERRIDE_SS;
531
3.79k
        insn->prefix1 = byte;
532
3.79k
        break;
533
6.88k
      case 0x3e:
534
6.88k
        insn->segmentOverride = SEG_OVERRIDE_DS;
535
6.88k
        insn->prefix1 = byte;
536
6.88k
        break;
537
7.86k
      case 0x26:
538
7.86k
        insn->segmentOverride = SEG_OVERRIDE_ES;
539
7.86k
        insn->prefix1 = byte;
540
7.86k
        break;
541
9.16k
      case 0x64:
542
9.16k
        insn->segmentOverride = SEG_OVERRIDE_FS;
543
9.16k
        insn->prefix1 = byte;
544
9.16k
        break;
545
8.17k
      case 0x65:
546
8.17k
        insn->segmentOverride = SEG_OVERRIDE_GS;
547
8.17k
        insn->prefix1 = byte;
548
8.17k
        break;
549
0
      default:
550
        // debug("Unhandled override");
551
0
        return -1;
552
46.3k
      }
553
46.3k
      setPrefixPresent(insn, byte);
554
46.3k
      break;
555
556
34.4k
    case 0x66: /* Operand-size override */
557
34.4k
      insn->hasOpSize = true;
558
34.4k
      setPrefixPresent(insn, byte);
559
34.4k
      insn->prefix2 = byte;
560
34.4k
      break;
561
562
17.7k
    case 0x67: /* Address-size override */
563
17.7k
      insn->hasAdSize = true;
564
17.7k
      setPrefixPresent(insn, byte);
565
17.7k
      insn->prefix3 = byte;
566
17.7k
      break;
567
1.39M
    default: /* Not a prefix byte */
568
1.39M
      isPrefix = false;
569
1.39M
      break;
570
1.68M
    }
571
1.68M
  }
572
573
1.39M
  insn->vectorExtensionType = TYPE_NO_VEX_XOP;
574
575
1.39M
  if (byte == 0x62) {
576
122k
    uint8_t byte1, byte2;
577
578
122k
    if (consumeByte(insn, &byte1)) {
579
      // dbgprintf(insn, "Couldn't read second byte of EVEX prefix");
580
118
      return -1;
581
118
    }
582
583
122k
    if (lookAtByte(insn, &byte2)) {
584
      // dbgprintf(insn, "Couldn't read third byte of EVEX prefix");
585
148
      unconsumeByte(insn); /* unconsume byte1 */
586
148
      unconsumeByte(insn); /* unconsume byte  */
587
121k
    } else {
588
121k
      if ((insn->mode == MODE_64BIT ||
589
74.3k
           (byte1 & 0xc0) == 0xc0) &&
590
110k
          ((~byte1 & 0xc) == 0xc) && ((byte2 & 0x4) == 0x4)) {
591
109k
        insn->vectorExtensionType = TYPE_EVEX;
592
109k
      } else {
593
12.0k
        unconsumeByte(insn); /* unconsume byte1 */
594
12.0k
        unconsumeByte(insn); /* unconsume byte  */
595
12.0k
      }
596
121k
    }
597
598
122k
    if (insn->vectorExtensionType == TYPE_EVEX) {
599
109k
      insn->vectorExtensionPrefix[0] = byte;
600
109k
      insn->vectorExtensionPrefix[1] = byte1;
601
109k
      if (consumeByte(insn,
602
109k
          &insn->vectorExtensionPrefix[2])) {
603
        // dbgprintf(insn, "Couldn't read third byte of EVEX prefix");
604
0
        return -1;
605
0
      }
606
607
109k
      if (consumeByte(insn,
608
109k
          &insn->vectorExtensionPrefix[3])) {
609
        // dbgprintf(insn, "Couldn't read fourth byte of EVEX prefix");
610
55
        return -1;
611
55
      }
612
613
      /* We simulate the REX prefix for simplicity's sake */
614
109k
      if (insn->mode == MODE_64BIT) {
615
47.3k
        insn->rexPrefix =
616
47.3k
          0x40 |
617
47.3k
          (wFromEVEX3of4(
618
47.3k
             insn->vectorExtensionPrefix[2])
619
47.3k
           << 3) |
620
47.3k
          (rFromEVEX2of4(
621
47.3k
             insn->vectorExtensionPrefix[1])
622
47.3k
           << 2) |
623
47.3k
          (xFromEVEX2of4(
624
47.3k
             insn->vectorExtensionPrefix[1])
625
47.3k
           << 1) |
626
47.3k
          (bFromEVEX2of4(
627
47.3k
             insn->vectorExtensionPrefix[1])
628
47.3k
           << 0);
629
47.3k
      }
630
631
      // dbgprintf(insn, "Found EVEX prefix 0x%hhx 0x%hhx 0x%hhx 0x%hhx",
632
      //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],
633
      //    insn->vectorExtensionPrefix[2], insn->vectorExtensionPrefix[3]);
634
109k
    }
635
1.27M
  } else if (byte == 0xc4) {
636
10.2k
    uint8_t byte1;
637
638
10.2k
    if (lookAtByte(insn, &byte1)) {
639
      // dbgprintf(insn, "Couldn't read second byte of VEX");
640
9
      return -1;
641
9
    }
642
643
10.2k
    if (insn->mode == MODE_64BIT || (byte1 & 0xc0) == 0xc0)
644
8.67k
      insn->vectorExtensionType = TYPE_VEX_3B;
645
1.57k
    else
646
1.57k
      unconsumeByte(insn);
647
648
10.2k
    if (insn->vectorExtensionType == TYPE_VEX_3B) {
649
8.67k
      insn->vectorExtensionPrefix[0] = byte;
650
8.67k
      consumeByte(insn, &insn->vectorExtensionPrefix[1]);
651
8.67k
      consumeByte(insn, &insn->vectorExtensionPrefix[2]);
652
653
      /* We simulate the REX prefix for simplicity's sake */
654
8.67k
      if (insn->mode == MODE_64BIT)
655
4.11k
        insn->rexPrefix =
656
4.11k
          0x40 |
657
4.11k
          (wFromVEX3of3(
658
4.11k
             insn->vectorExtensionPrefix[2])
659
4.11k
           << 3) |
660
4.11k
          (rFromVEX2of3(
661
4.11k
             insn->vectorExtensionPrefix[1])
662
4.11k
           << 2) |
663
4.11k
          (xFromVEX2of3(
664
4.11k
             insn->vectorExtensionPrefix[1])
665
4.11k
           << 1) |
666
4.11k
          (bFromVEX2of3(
667
4.11k
             insn->vectorExtensionPrefix[1])
668
4.11k
           << 0);
669
670
      // dbgprintf(insn, "Found VEX prefix 0x%hhx 0x%hhx 0x%hhx",
671
      //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],
672
      //    insn->vectorExtensionPrefix[2]);
673
8.67k
    }
674
1.26M
  } else if (byte == 0xc5) {
675
21.3k
    uint8_t byte1;
676
677
21.3k
    if (lookAtByte(insn, &byte1)) {
678
      // dbgprintf(insn, "Couldn't read second byte of VEX");
679
25
      return -1;
680
25
    }
681
682
21.3k
    if (insn->mode == MODE_64BIT || (byte1 & 0xc0) == 0xc0)
683
18.5k
      insn->vectorExtensionType = TYPE_VEX_2B;
684
2.76k
    else
685
2.76k
      unconsumeByte(insn);
686
687
21.3k
    if (insn->vectorExtensionType == TYPE_VEX_2B) {
688
18.5k
      insn->vectorExtensionPrefix[0] = byte;
689
18.5k
      consumeByte(insn, &insn->vectorExtensionPrefix[1]);
690
691
18.5k
      if (insn->mode == MODE_64BIT)
692
5.65k
        insn->rexPrefix =
693
5.65k
          0x40 |
694
5.65k
          (rFromVEX2of2(
695
5.65k
             insn->vectorExtensionPrefix[1])
696
5.65k
           << 2);
697
698
18.5k
      switch (ppFromVEX2of2(insn->vectorExtensionPrefix[1])) {
699
8.36k
      default:
700
8.36k
        break;
701
10.2k
      case VEX_PREFIX_66:
702
10.2k
        insn->hasOpSize = true;
703
10.2k
        break;
704
18.5k
      }
705
706
      // dbgprintf(insn, "Found VEX prefix 0x%hhx 0x%hhx",
707
      //    insn->vectorExtensionPrefix[0],
708
      //    insn->vectorExtensionPrefix[1]);
709
18.5k
    }
710
1.24M
  } else if (byte == 0x8f) {
711
14.4k
    uint8_t byte1;
712
713
14.4k
    if (lookAtByte(insn, &byte1)) {
714
      // dbgprintf(insn, "Couldn't read second byte of XOP");
715
14
      return -1;
716
14
    }
717
718
14.4k
    if ((byte1 & 0x38) !=
719
14.4k
        0x0) /* 0 in these 3 bits is a POP instruction. */
720
13.5k
      insn->vectorExtensionType = TYPE_XOP;
721
869
    else
722
869
      unconsumeByte(insn);
723
724
14.4k
    if (insn->vectorExtensionType == TYPE_XOP) {
725
13.5k
      insn->vectorExtensionPrefix[0] = byte;
726
13.5k
      consumeByte(insn, &insn->vectorExtensionPrefix[1]);
727
13.5k
      consumeByte(insn, &insn->vectorExtensionPrefix[2]);
728
729
      /* We simulate the REX prefix for simplicity's sake */
730
13.5k
      if (insn->mode == MODE_64BIT)
731
3.37k
        insn->rexPrefix =
732
3.37k
          0x40 |
733
3.37k
          (wFromXOP3of3(
734
3.37k
             insn->vectorExtensionPrefix[2])
735
3.37k
           << 3) |
736
3.37k
          (rFromXOP2of3(
737
3.37k
             insn->vectorExtensionPrefix[1])
738
3.37k
           << 2) |
739
3.37k
          (xFromXOP2of3(
740
3.37k
             insn->vectorExtensionPrefix[1])
741
3.37k
           << 1) |
742
3.37k
          (bFromXOP2of3(
743
3.37k
             insn->vectorExtensionPrefix[1])
744
3.37k
           << 0);
745
746
13.5k
      switch (ppFromXOP3of3(insn->vectorExtensionPrefix[2])) {
747
13.5k
      default:
748
13.5k
        break;
749
13.5k
      case VEX_PREFIX_66:
750
32
        insn->hasOpSize = true;
751
32
        break;
752
13.5k
      }
753
754
      // dbgprintf(insn, "Found XOP prefix 0x%hhx 0x%hhx 0x%hhx",
755
      //    insn->vectorExtensionPrefix[0], insn->vectorExtensionPrefix[1],
756
      //    insn->vectorExtensionPrefix[2]);
757
13.5k
    }
758
1.22M
  } else if (isREX(insn, byte)) {
759
87.4k
    if (lookAtByte(insn, &nextByte))
760
0
      return -1;
761
762
87.4k
    insn->rexPrefix = byte;
763
    // dbgprintf(insn, "Found REX prefix 0x%hhx", byte);
764
87.4k
  } else
765
1.13M
    unconsumeByte(insn);
766
767
1.39M
  if (insn->mode == MODE_16BIT) {
768
453k
    insn->registerSize = (insn->hasOpSize ? 4 : 2);
769
453k
    insn->addressSize = (insn->hasAdSize ? 4 : 2);
770
453k
    insn->displacementSize = (insn->hasAdSize ? 4 : 2);
771
453k
    insn->immediateSize = (insn->hasOpSize ? 4 : 2);
772
453k
    insn->immSize = (insn->hasOpSize ? 4 : 2);
773
941k
  } else if (insn->mode == MODE_32BIT) {
774
441k
    insn->registerSize = (insn->hasOpSize ? 2 : 4);
775
441k
    insn->addressSize = (insn->hasAdSize ? 2 : 4);
776
441k
    insn->displacementSize = (insn->hasAdSize ? 2 : 4);
777
441k
    insn->immediateSize = (insn->hasOpSize ? 2 : 4);
778
441k
    insn->immSize = (insn->hasOpSize ? 2 : 4);
779
499k
  } else if (insn->mode == MODE_64BIT) {
780
499k
    if (insn->rexPrefix && wFromREX(insn->rexPrefix)) {
781
94.9k
      insn->registerSize = 8;
782
94.9k
      insn->addressSize = (insn->hasAdSize ? 4 : 8);
783
94.9k
      insn->displacementSize = 4;
784
94.9k
      insn->immediateSize = 4;
785
94.9k
      insn->immSize = 4;
786
404k
    } else {
787
404k
      insn->registerSize = (insn->hasOpSize ? 2 : 4);
788
404k
      insn->addressSize = (insn->hasAdSize ? 4 : 8);
789
404k
      insn->displacementSize = (insn->hasOpSize ? 2 : 4);
790
404k
      insn->immediateSize = (insn->hasOpSize ? 2 : 4);
791
404k
      insn->immSize = (insn->hasOpSize ? 4 : 8);
792
404k
    }
793
499k
  }
794
795
1.39M
  return 0;
796
1.39M
}
797
798
static int readModRM(struct InternalInstruction *insn);
799
800
/*
801
 * readOpcode - Reads the opcode (excepting the ModR/M byte in the case of
802
 *   extended or escape opcodes).
803
 *
804
 * @param insn  - The instruction whose opcode is to be read.
805
 * @return      - 0 if the opcode could be read successfully; nonzero otherwise.
806
 */
807
static int readOpcode(struct InternalInstruction *insn)
808
1.39M
{
809
1.39M
  uint8_t current;
810
811
  // dbgprintf(insn, "readOpcode()");
812
813
1.39M
  insn->opcodeType = ONEBYTE;
814
815
1.39M
  if (insn->vectorExtensionType == TYPE_EVEX) {
816
109k
    switch (mmFromEVEX2of4(insn->vectorExtensionPrefix[1])) {
817
18
    default:
818
      // dbgprintf(insn, "Unhandled mm field for instruction (0x%hhx)",
819
      //    mmFromEVEX2of4(insn->vectorExtensionPrefix[1]));
820
18
      return -1;
821
33.5k
    case VEX_LOB_0F:
822
33.5k
      insn->opcodeType = TWOBYTE;
823
33.5k
      return consumeByte(insn, &insn->opcode);
824
31.7k
    case VEX_LOB_0F38:
825
31.7k
      insn->opcodeType = THREEBYTE_38;
826
31.7k
      return consumeByte(insn, &insn->opcode);
827
44.4k
    case VEX_LOB_0F3A:
828
44.4k
      insn->opcodeType = THREEBYTE_3A;
829
44.4k
      return consumeByte(insn, &insn->opcode);
830
109k
    }
831
1.28M
  } else if (insn->vectorExtensionType == TYPE_VEX_3B) {
832
8.67k
    switch (mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1])) {
833
45
    default:
834
      // dbgprintf(insn, "Unhandled m-mmmm field for instruction (0x%hhx)",
835
      //    mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1]));
836
45
      return -1;
837
1.21k
    case VEX_LOB_0F:
838
      //insn->twoByteEscape = 0x0f;
839
1.21k
      insn->opcodeType = TWOBYTE;
840
1.21k
      return consumeByte(insn, &insn->opcode);
841
4.27k
    case VEX_LOB_0F38:
842
      //insn->twoByteEscape = 0x0f;
843
4.27k
      insn->opcodeType = THREEBYTE_38;
844
4.27k
      return consumeByte(insn, &insn->opcode);
845
3.14k
    case VEX_LOB_0F3A:
846
      //insn->twoByteEscape = 0x0f;
847
3.14k
      insn->opcodeType = THREEBYTE_3A;
848
3.14k
      return consumeByte(insn, &insn->opcode);
849
8.67k
    }
850
1.27M
  } else if (insn->vectorExtensionType == TYPE_VEX_2B) {
851
    //insn->twoByteEscape = 0x0f;
852
18.5k
    insn->opcodeType = TWOBYTE;
853
18.5k
    return consumeByte(insn, &insn->opcode);
854
1.25M
  } else if (insn->vectorExtensionType == TYPE_XOP) {
855
13.5k
    switch (mmmmmFromXOP2of3(insn->vectorExtensionPrefix[1])) {
856
83
    default:
857
      // dbgprintf(insn, "Unhandled m-mmmm field for instruction (0x%hhx)",
858
      //    mmmmmFromVEX2of3(insn->vectorExtensionPrefix[1]));
859
83
      return -1;
860
12.0k
    case XOP_MAP_SELECT_8:
861
12.0k
      insn->opcodeType = XOP8_MAP;
862
12.0k
      return consumeByte(insn, &insn->opcode);
863
978
    case XOP_MAP_SELECT_9:
864
978
      insn->opcodeType = XOP9_MAP;
865
978
      return consumeByte(insn, &insn->opcode);
866
421
    case XOP_MAP_SELECT_A:
867
421
      insn->opcodeType = XOPA_MAP;
868
421
      return consumeByte(insn, &insn->opcode);
869
13.5k
    }
870
13.5k
  }
871
872
1.24M
  if (consumeByte(insn, &current))
873
0
    return -1;
874
875
  // save this first byte for MOVcr, MOVdr, MOVrc, MOVrd
876
1.24M
  insn->firstByte = current;
877
878
1.24M
  if (current == 0x0f) {
879
    // dbgprintf(insn, "Found a two-byte escape prefix (0x%hhx)", current);
880
81.7k
    insn->twoByteEscape = current;
881
882
81.7k
    if (consumeByte(insn, &current))
883
105
      return -1;
884
885
81.6k
    if (current == 0x38) {
886
      // dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);
887
2.11k
      if (consumeByte(insn, &current))
888
5
        return -1;
889
890
2.10k
      insn->opcodeType = THREEBYTE_38;
891
79.4k
    } else if (current == 0x3a) {
892
      // dbgprintf(insn, "Found a three-byte escape prefix (0x%hhx)", current);
893
786
      if (consumeByte(insn, &current))
894
2
        return -1;
895
896
784
      insn->opcodeType = THREEBYTE_3A;
897
78.7k
    } else if (current == 0x0f) {
898
      // dbgprintf(insn, "Found a 3dnow escape prefix (0x%hhx)", current);
899
      // Consume operands before the opcode to comply with the 3DNow encoding
900
1.48k
      if (readModRM(insn))
901
11
        return -1;
902
903
1.47k
      if (consumeByte(insn, &current))
904
8
        return -1;
905
906
1.46k
      insn->opcodeType = THREEDNOW_MAP;
907
77.2k
    } else {
908
      // dbgprintf(insn, "Didn't find a three-byte escape prefix");
909
77.2k
      insn->opcodeType = TWOBYTE;
910
77.2k
    }
911
1.16M
  } else if (insn->mandatoryPrefix)
912
    // The opcode with mandatory prefix must start with opcode escape.
913
    // If not it's legacy repeat prefix
914
15.1k
    insn->mandatoryPrefix = 0;
915
916
  /*
917
   * At this point we have consumed the full opcode.
918
   * Anything we consume from here on must be unconsumed.
919
   */
920
921
1.24M
  insn->opcode = current;
922
923
1.24M
  return 0;
924
1.24M
}
925
926
// Hacky for FEMMS
927
#define GET_INSTRINFO_ENUM
928
#ifndef CAPSTONE_X86_REDUCE
929
#include "X86GenInstrInfo.inc"
930
#else
931
#include "X86GenInstrInfo_reduce.inc"
932
#endif
933
934
/*
935
 * getIDWithAttrMask - Determines the ID of an instruction, consuming
936
 *   the ModR/M byte as appropriate for extended and escape opcodes,
937
 *   and using a supplied attribute mask.
938
 *
939
 * @param instructionID - A pointer whose target is filled in with the ID of the
940
 *                        instruction.
941
 * @param insn          - The instruction whose ID is to be determined.
942
 * @param attrMask      - The attribute mask to search.
943
 * @return              - 0 if the ModR/M could be read when needed or was not
944
 *                        needed; nonzero otherwise.
945
 */
946
static int getIDWithAttrMask(uint16_t *instructionID,
947
           struct InternalInstruction *insn,
948
           uint16_t attrMask)
949
1.90M
{
950
1.90M
  bool hasModRMExtension;
951
952
1.90M
  InstructionContext instructionClass = contextForAttrs(attrMask);
953
954
1.90M
  hasModRMExtension =
955
1.90M
    modRMRequired(insn->opcodeType, instructionClass, insn->opcode);
956
957
1.90M
  if (hasModRMExtension) {
958
1.05M
    if (readModRM(insn))
959
3.41k
      return -1;
960
961
1.05M
    *instructionID = decode(insn->opcodeType, instructionClass,
962
1.05M
          insn->opcode, insn->modRM);
963
1.05M
  } else {
964
846k
    *instructionID = decode(insn->opcodeType, instructionClass,
965
846k
          insn->opcode, 0);
966
846k
  }
967
968
1.89M
  return 0;
969
1.90M
}
970
971
/*
972
 * is16BitEquivalent - Determines whether two instruction names refer to
973
 * equivalent instructions but one is 16-bit whereas the other is not.
974
 *
975
 * @param orig  - The instruction ID that is not 16-bit
976
 * @param equiv - The instruction ID that is 16-bit
977
 */
978
static bool is16BitEquivalent(unsigned orig, unsigned equiv)
979
413k
{
980
413k
  size_t i;
981
413k
  uint16_t idx;
982
983
413k
  if ((idx = x86_16_bit_eq_lookup[orig]) != 0) {
984
208k
    for (i = idx - 1; i < ARR_SIZE(x86_16_bit_eq_tbl) &&
985
208k
          x86_16_bit_eq_tbl[i].first == orig;
986
204k
         i++) {
987
204k
      if (x86_16_bit_eq_tbl[i].second == equiv)
988
199k
        return true;
989
204k
    }
990
204k
  }
991
992
213k
  return false;
993
413k
}
994
995
/*
996
 * is64Bit - Determines whether this instruction is a 64-bit instruction.
997
 *
998
 * @param name - The instruction that is not 16-bit
999
 */
1000
static bool is64Bit(uint16_t id)
1001
33.9k
{
1002
33.9k
  unsigned int i = find_insn(id);
1003
33.9k
  if (i != -1) {
1004
33.8k
    return insns[i].is64bit;
1005
33.8k
  }
1006
1007
  // not found??
1008
146
  return false;
1009
33.9k
}
1010
1011
/*
1012
 * getID - Determines the ID of an instruction, consuming the ModR/M byte as
1013
 *   appropriate for extended and escape opcodes.  Determines the attributes and
1014
 *   context for the instruction before doing so.
1015
 *
1016
 * @param insn  - The instruction whose ID is to be determined.
1017
 * @return      - 0 if the ModR/M could be read when needed or was not needed;
1018
 *                nonzero otherwise.
1019
 */
1020
static int getID(struct InternalInstruction *insn)
1021
1.39M
{
1022
1.39M
  uint16_t attrMask;
1023
1.39M
  uint16_t instructionID;
1024
1025
1.39M
  attrMask = ATTR_NONE;
1026
1027
1.39M
  if (insn->mode == MODE_64BIT)
1028
499k
    attrMask |= ATTR_64BIT;
1029
1030
1.39M
  if (insn->vectorExtensionType != TYPE_NO_VEX_XOP) {
1031
150k
    attrMask |= (insn->vectorExtensionType == TYPE_EVEX) ?
1032
109k
            ATTR_EVEX :
1033
150k
            ATTR_VEX;
1034
1035
150k
    if (insn->vectorExtensionType == TYPE_EVEX) {
1036
109k
      switch (ppFromEVEX3of4(
1037
109k
        insn->vectorExtensionPrefix[2])) {
1038
92.7k
      case VEX_PREFIX_66:
1039
92.7k
        attrMask |= ATTR_OPSIZE;
1040
92.7k
        break;
1041
2.93k
      case VEX_PREFIX_F3:
1042
2.93k
        attrMask |= ATTR_XS;
1043
2.93k
        break;
1044
2.89k
      case VEX_PREFIX_F2:
1045
2.89k
        attrMask |= ATTR_XD;
1046
2.89k
        break;
1047
109k
      }
1048
1049
109k
      if (zFromEVEX4of4(insn->vectorExtensionPrefix[3]))
1050
10.9k
        attrMask |= ATTR_EVEXKZ;
1051
109k
      if (bFromEVEX4of4(insn->vectorExtensionPrefix[3]))
1052
40.0k
        attrMask |= ATTR_EVEXB;
1053
109k
      if (aaaFromEVEX4of4(insn->vectorExtensionPrefix[3]))
1054
72.7k
        attrMask |= ATTR_EVEXK;
1055
109k
      if (lFromEVEX4of4(insn->vectorExtensionPrefix[3]))
1056
54.1k
        attrMask |= ATTR_EVEXL;
1057
109k
      if (l2FromEVEX4of4(insn->vectorExtensionPrefix[3]))
1058
48.2k
        attrMask |= ATTR_EVEXL2;
1059
109k
    } else if (insn->vectorExtensionType == TYPE_VEX_3B) {
1060
8.61k
      switch (ppFromVEX3of3(insn->vectorExtensionPrefix[2])) {
1061
7.37k
      case VEX_PREFIX_66:
1062
7.37k
        attrMask |= ATTR_OPSIZE;
1063
7.37k
        break;
1064
191
      case VEX_PREFIX_F3:
1065
191
        attrMask |= ATTR_XS;
1066
191
        break;
1067
212
      case VEX_PREFIX_F2:
1068
212
        attrMask |= ATTR_XD;
1069
212
        break;
1070
8.61k
      }
1071
1072
8.61k
      if (lFromVEX3of3(insn->vectorExtensionPrefix[2]))
1073
4.38k
        attrMask |= ATTR_VEXL;
1074
32.0k
    } else if (insn->vectorExtensionType == TYPE_VEX_2B) {
1075
18.5k
      switch (ppFromVEX2of2(insn->vectorExtensionPrefix[1])) {
1076
10.2k
      case VEX_PREFIX_66:
1077
10.2k
        attrMask |= ATTR_OPSIZE;
1078
10.2k
        break;
1079
1.96k
      case VEX_PREFIX_F3:
1080
1.96k
        attrMask |= ATTR_XS;
1081
1.96k
        break;
1082
2.07k
      case VEX_PREFIX_F2:
1083
2.07k
        attrMask |= ATTR_XD;
1084
2.07k
        break;
1085
18.5k
      }
1086
1087
18.5k
      if (lFromVEX2of2(insn->vectorExtensionPrefix[1]))
1088
13.2k
        attrMask |= ATTR_VEXL;
1089
18.5k
    } else if (insn->vectorExtensionType == TYPE_XOP) {
1090
13.4k
      switch (ppFromXOP3of3(insn->vectorExtensionPrefix[2])) {
1091
14
      case VEX_PREFIX_66:
1092
14
        attrMask |= ATTR_OPSIZE;
1093
14
        break;
1094
14
      case VEX_PREFIX_F3:
1095
14
        attrMask |= ATTR_XS;
1096
14
        break;
1097
15
      case VEX_PREFIX_F2:
1098
15
        attrMask |= ATTR_XD;
1099
15
        break;
1100
13.4k
      }
1101
1102
13.4k
      if (lFromXOP3of3(insn->vectorExtensionPrefix[2]))
1103
928
        attrMask |= ATTR_VEXL;
1104
13.4k
    } else {
1105
0
      return -1;
1106
0
    }
1107
1.24M
  } else if (!insn->mandatoryPrefix) {
1108
    // If we don't have mandatory prefix we should use legacy prefixes here
1109
1.21M
    if (insn->hasOpSize && (insn->mode != MODE_16BIT))
1110
17.5k
      attrMask |= ATTR_OPSIZE;
1111
1.21M
    if (insn->hasAdSize)
1112
11.8k
      attrMask |= ATTR_ADSIZE;
1113
1.21M
    if (insn->opcodeType == ONEBYTE) {
1114
1.16M
      if (insn->repeatPrefix == 0xf3 &&
1115
33.2k
          (insn->opcode == 0x90))
1116
        // Special support for PAUSE
1117
872
        attrMask |= ATTR_XS;
1118
1.16M
    } else {
1119
56.9k
      if (insn->repeatPrefix == 0xf2)
1120
1.29k
        attrMask |= ATTR_XD;
1121
55.7k
      else if (insn->repeatPrefix == 0xf3)
1122
962
        attrMask |= ATTR_XS;
1123
56.9k
    }
1124
1.21M
  } else {
1125
24.5k
    switch (insn->mandatoryPrefix) {
1126
8.34k
    case 0xf2:
1127
8.34k
      attrMask |= ATTR_XD;
1128
8.34k
      break;
1129
8.19k
    case 0xf3:
1130
8.19k
      attrMask |= ATTR_XS;
1131
8.19k
      break;
1132
8.04k
    case 0x66:
1133
8.04k
      if (insn->mode != MODE_16BIT)
1134
6.57k
        attrMask |= ATTR_OPSIZE;
1135
8.04k
      break;
1136
0
    case 0x67:
1137
0
      attrMask |= ATTR_ADSIZE;
1138
0
      break;
1139
24.5k
    }
1140
24.5k
  }
1141
1142
1.39M
  if (insn->rexPrefix & 0x08) {
1143
94.9k
    attrMask |= ATTR_REXW;
1144
94.9k
    attrMask &= ~ATTR_ADSIZE;
1145
94.9k
  }
1146
1147
  /*
1148
   * JCXZ/JECXZ need special handling for 16-bit mode because the meaning
1149
   * of the AdSize prefix is inverted w.r.t. 32-bit mode.
1150
   */
1151
1.39M
  if (insn->mode == MODE_16BIT && insn->opcodeType == ONEBYTE &&
1152
384k
      insn->opcode == 0xE3)
1153
2.32k
    attrMask ^= ATTR_ADSIZE;
1154
1155
  /*
1156
   * In 64-bit mode all f64 superscripted opcodes ignore opcode size prefix
1157
   * CALL/JMP/JCC instructions need to ignore 0x66 and consume 4 bytes
1158
   */
1159
1.39M
  if ((insn->mode == MODE_64BIT) && insn->hasOpSize) {
1160
20.1k
    switch (insn->opcode) {
1161
587
    case 0xE8:
1162
1.61k
    case 0xE9:
1163
      // Take care of psubsb and other mmx instructions.
1164
1.61k
      if (insn->opcodeType == ONEBYTE) {
1165
497
        attrMask ^= ATTR_OPSIZE;
1166
497
        insn->immediateSize = 4;
1167
497
        insn->displacementSize = 4;
1168
497
      }
1169
1.61k
      break;
1170
415
    case 0x82:
1171
554
    case 0x83:
1172
1.46k
    case 0x84:
1173
1.93k
    case 0x85:
1174
2.81k
    case 0x86:
1175
3.50k
    case 0x87:
1176
3.89k
    case 0x88:
1177
4.39k
    case 0x89:
1178
4.85k
    case 0x8A:
1179
5.27k
    case 0x8B:
1180
5.55k
    case 0x8C:
1181
6.12k
    case 0x8D:
1182
6.47k
    case 0x8E:
1183
7.17k
    case 0x8F:
1184
      // Take care of lea and three byte ops.
1185
7.17k
      if (insn->opcodeType == TWOBYTE) {
1186
716
        attrMask ^= ATTR_OPSIZE;
1187
716
        insn->immediateSize = 4;
1188
716
        insn->displacementSize = 4;
1189
716
      }
1190
7.17k
      break;
1191
20.1k
    }
1192
20.1k
  }
1193
1194
  /* The following clauses compensate for limitations of the tables. */
1195
1.39M
  if (insn->mode != MODE_64BIT &&
1196
895k
      insn->vectorExtensionType != TYPE_NO_VEX_XOP) {
1197
89.9k
    if (getIDWithAttrMask(&instructionID, insn, attrMask)) {
1198
57
      return -1;
1199
57
    }
1200
1201
    /*
1202
     * The tables can't distinguish between cases where the W-bit is used to
1203
     * select register size and cases where it's a required part of the opcode.
1204
     */
1205
89.8k
    if ((insn->vectorExtensionType == TYPE_EVEX &&
1206
62.3k
         wFromEVEX3of4(insn->vectorExtensionPrefix[2])) ||
1207
57.8k
        (insn->vectorExtensionType == TYPE_VEX_3B &&
1208
4.52k
         wFromVEX3of3(insn->vectorExtensionPrefix[2])) ||
1209
56.3k
        (insn->vectorExtensionType == TYPE_XOP &&
1210
33.9k
         wFromXOP3of3(insn->vectorExtensionPrefix[2]))) {
1211
33.9k
      uint16_t instructionIDWithREXW;
1212
1213
33.9k
      if (getIDWithAttrMask(&instructionIDWithREXW, insn,
1214
33.9k
                attrMask | ATTR_REXW)) {
1215
6
        insn->instructionID = instructionID;
1216
6
        insn->spec = specifierForUID(instructionID);
1217
6
        return 0;
1218
6
      }
1219
1220
      // If not a 64-bit instruction. Switch the opcode.
1221
33.9k
      if (!is64Bit(instructionIDWithREXW)) {
1222
32.1k
        insn->instructionID = instructionIDWithREXW;
1223
32.1k
        insn->spec =
1224
32.1k
          specifierForUID(instructionIDWithREXW);
1225
1226
32.1k
        return 0;
1227
32.1k
      }
1228
33.9k
    }
1229
89.8k
  }
1230
1231
  /*
1232
   * Absolute moves, umonitor, and movdir64b need special handling.
1233
   * -For 16-bit mode because the meaning of the AdSize and OpSize prefixes are
1234
   *  inverted w.r.t.
1235
   * -For 32-bit mode we need to ensure the ADSIZE prefix is observed in
1236
   *  any position.
1237
   */
1238
1.36M
  if ((insn->opcodeType == ONEBYTE && ((insn->opcode & 0xFC) == 0xA0)) ||
1239
1.34M
      (insn->opcodeType == TWOBYTE && (insn->opcode == 0xAE)) ||
1240
1.34M
      (insn->opcodeType == THREEBYTE_38 && insn->opcode == 0xF8)) {
1241
    /* Make sure we observed the prefixes in any position. */
1242
15.1k
    if (insn->hasAdSize)
1243
645
      attrMask |= ATTR_ADSIZE;
1244
1245
15.1k
    if (insn->hasOpSize)
1246
514
      attrMask |= ATTR_OPSIZE;
1247
1248
    /* In 16-bit, invert the attributes. */
1249
15.1k
    if (insn->mode == MODE_16BIT) {
1250
6.66k
      attrMask ^= ATTR_ADSIZE;
1251
1252
      /* The OpSize attribute is only valid with the absolute moves. */
1253
6.66k
      if (insn->opcodeType == ONEBYTE &&
1254
5.46k
          ((insn->opcode & 0xFC) == 0xA0))
1255
5.46k
        attrMask ^= ATTR_OPSIZE;
1256
6.66k
    }
1257
1258
15.1k
    if (getIDWithAttrMask(&instructionID, insn, attrMask)) {
1259
9
      return -1;
1260
9
    }
1261
1262
15.1k
    insn->instructionID = instructionID;
1263
15.1k
    insn->spec = specifierForUID(instructionID);
1264
1265
15.1k
    return 0;
1266
15.1k
  }
1267
1.34M
  if (getIDWithAttrMask(&instructionID, insn, attrMask)) {
1268
3.32k
    return -1;
1269
3.32k
  }
1270
1271
1.34M
  if ((insn->mode == MODE_16BIT || insn->hasOpSize) &&
1272
459k
      !(attrMask & ATTR_OPSIZE)) {
1273
    /*
1274
     * The instruction tables make no distinction between instructions that
1275
     * allow OpSize anywhere (i.e., 16-bit operations) and that need it in a
1276
     * particular spot (i.e., many MMX operations).  In general we're
1277
     * conservative, but in the specific case where OpSize is present but not
1278
     * in the right place we check if there's a 16-bit operation.
1279
     */
1280
413k
    const struct InstructionSpecifier *spec;
1281
413k
    uint16_t instructionIDWithOpsize;
1282
1283
413k
    spec = specifierForUID(instructionID);
1284
1285
413k
    if (getIDWithAttrMask(&instructionIDWithOpsize, insn,
1286
413k
              attrMask | ATTR_OPSIZE)) {
1287
      /*
1288
       * ModRM required with OpSize but not present; give up and return version
1289
       * without OpSize set
1290
       */
1291
11
      insn->instructionID = instructionID;
1292
11
      insn->spec = spec;
1293
1294
11
      return 0;
1295
11
    }
1296
1297
413k
    if (is16BitEquivalent(instructionID, instructionIDWithOpsize) &&
1298
199k
        (insn->mode == MODE_16BIT) ^ insn->hasOpSize) {
1299
198k
      insn->instructionID = instructionIDWithOpsize;
1300
198k
      insn->spec = specifierForUID(instructionIDWithOpsize);
1301
215k
    } else {
1302
215k
      insn->instructionID = instructionID;
1303
215k
      insn->spec = spec;
1304
215k
    }
1305
1306
413k
    return 0;
1307
413k
  }
1308
1309
930k
  if (insn->opcodeType == ONEBYTE && insn->opcode == 0x90 &&
1310
4.18k
      insn->rexPrefix & 0x01) {
1311
    /*
1312
     * NOOP shouldn't decode as NOOP if REX.b is set. Instead
1313
     * it should decode as XCHG %r8, %eax.
1314
     */
1315
555
    const struct InstructionSpecifier *spec;
1316
555
    uint16_t instructionIDWithNewOpcode;
1317
555
    const struct InstructionSpecifier *specWithNewOpcode;
1318
1319
555
    spec = specifierForUID(instructionID);
1320
1321
    /* Borrow opcode from one of the other XCHGar opcodes */
1322
555
    insn->opcode = 0x91;
1323
1324
555
    if (getIDWithAttrMask(&instructionIDWithNewOpcode, insn,
1325
555
              attrMask)) {
1326
0
      insn->opcode = 0x90;
1327
1328
0
      insn->instructionID = instructionID;
1329
0
      insn->spec = spec;
1330
1331
0
      return 0;
1332
0
    }
1333
1334
555
    specWithNewOpcode = specifierForUID(instructionIDWithNewOpcode);
1335
1336
    /* Change back */
1337
555
    insn->opcode = 0x90;
1338
1339
555
    insn->instructionID = instructionIDWithNewOpcode;
1340
555
    insn->spec = specWithNewOpcode;
1341
1342
555
    return 0;
1343
555
  }
1344
1345
929k
  insn->instructionID = instructionID;
1346
929k
  insn->spec = specifierForUID(insn->instructionID);
1347
1348
929k
  return 0;
1349
930k
}
1350
1351
/*
1352
 * readSIB - Consumes the SIB byte to determine addressing information for an
1353
 *   instruction.
1354
 *
1355
 * @param insn  - The instruction whose SIB byte is to be read.
1356
 * @return      - 0 if the SIB byte was successfully read; nonzero otherwise.
1357
 */
1358
static int readSIB(struct InternalInstruction *insn)
1359
44.0k
{
1360
44.0k
  SIBBase sibBaseBase = SIB_BASE_NONE;
1361
44.0k
  uint8_t index, base;
1362
1363
  // dbgprintf(insn, "readSIB()");
1364
1365
44.0k
  if (insn->consumedSIB)
1366
0
    return 0;
1367
1368
44.0k
  insn->consumedSIB = true;
1369
1370
44.0k
  switch (insn->addressSize) {
1371
0
  case 2:
1372
    // dbgprintf(insn, "SIB-based addressing doesn't work in 16-bit mode");
1373
0
    return -1;
1374
21.1k
  case 4:
1375
21.1k
    insn->sibIndexBase = SIB_INDEX_EAX;
1376
21.1k
    sibBaseBase = SIB_BASE_EAX;
1377
21.1k
    break;
1378
22.9k
  case 8:
1379
22.9k
    insn->sibIndexBase = SIB_INDEX_RAX;
1380
22.9k
    sibBaseBase = SIB_BASE_RAX;
1381
22.9k
    break;
1382
44.0k
  }
1383
1384
44.0k
  if (consumeByte(insn, &insn->sib))
1385
68
    return -1;
1386
1387
44.0k
  index = indexFromSIB(insn->sib) | (xFromREX(insn->rexPrefix) << 3);
1388
1389
44.0k
  if (index == 0x4) {
1390
7.72k
    insn->sibIndex = SIB_INDEX_NONE;
1391
36.2k
  } else {
1392
36.2k
    insn->sibIndex = (SIBIndex)(insn->sibIndexBase + index);
1393
36.2k
  }
1394
1395
44.0k
  insn->sibScale = 1 << scaleFromSIB(insn->sib);
1396
1397
44.0k
  base = baseFromSIB(insn->sib) | (bFromREX(insn->rexPrefix) << 3);
1398
1399
44.0k
  switch (base) {
1400
4.38k
  case 0x5:
1401
5.72k
  case 0xd:
1402
5.72k
    switch (modFromModRM(insn->modRM)) {
1403
2.59k
    case 0x0:
1404
2.59k
      insn->eaDisplacement = EA_DISP_32;
1405
2.59k
      insn->sibBase = SIB_BASE_NONE;
1406
2.59k
      break;
1407
2.63k
    case 0x1:
1408
2.63k
      insn->eaDisplacement = EA_DISP_8;
1409
2.63k
      insn->sibBase = (SIBBase)(sibBaseBase + base);
1410
2.63k
      break;
1411
493
    case 0x2:
1412
493
      insn->eaDisplacement = EA_DISP_32;
1413
493
      insn->sibBase = (SIBBase)(sibBaseBase + base);
1414
493
      break;
1415
0
    case 0x3:
1416
      // debug("Cannot have Mod = 0b11 and a SIB byte");
1417
0
      return -1;
1418
5.72k
    }
1419
5.72k
    break;
1420
38.2k
  default:
1421
38.2k
    insn->sibBase = (SIBBase)(sibBaseBase + base);
1422
38.2k
    break;
1423
44.0k
  }
1424
1425
44.0k
  return 0;
1426
44.0k
}
1427
1428
/*
1429
 * readDisplacement - Consumes the displacement of an instruction.
1430
 *
1431
 * @param insn  - The instruction whose displacement is to be read.
1432
 * @return      - 0 if the displacement byte was successfully read; nonzero
1433
 *                otherwise.
1434
 */
1435
static int readDisplacement(struct InternalInstruction *insn)
1436
254k
{
1437
254k
  int8_t d8;
1438
254k
  int16_t d16;
1439
254k
  int32_t d32;
1440
1441
  // dbgprintf(insn, "readDisplacement()");
1442
1443
254k
  if (insn->consumedDisplacement)
1444
0
    return 0;
1445
1446
254k
  insn->consumedDisplacement = true;
1447
254k
  insn->displacementOffset = insn->readerCursor - insn->startLocation;
1448
1449
254k
  switch (insn->eaDisplacement) {
1450
78.6k
  case EA_DISP_NONE:
1451
78.6k
    insn->consumedDisplacement = false;
1452
78.6k
    break;
1453
113k
  case EA_DISP_8:
1454
113k
    if (consumeInt8(insn, &d8))
1455
310
      return -1;
1456
112k
    insn->displacement = d8;
1457
112k
    break;
1458
27.5k
  case EA_DISP_16:
1459
27.5k
    if (consumeInt16(insn, &d16))
1460
135
      return -1;
1461
27.4k
    insn->displacement = d16;
1462
27.4k
    break;
1463
35.0k
  case EA_DISP_32:
1464
35.0k
    if (consumeInt32(insn, &d32))
1465
507
      return -1;
1466
34.4k
    insn->displacement = d32;
1467
34.4k
    break;
1468
254k
  }
1469
1470
253k
  return 0;
1471
254k
}
1472
1473
/*
1474
 * readModRM - Consumes all addressing information (ModR/M byte, SIB byte, and
1475
 *   displacement) for an instruction and interprets it.
1476
 *
1477
 * @param insn  - The instruction whose addressing information is to be read.
1478
 * @return      - 0 if the information was successfully read; nonzero otherwise.
1479
 */
1480
static int readModRM(struct InternalInstruction *insn)
1481
2.40M
{
1482
2.40M
  uint8_t mod, rm, reg, evexrm;
1483
1484
  // dbgprintf(insn, "readModRM()");
1485
1486
2.40M
  if (insn->consumedModRM)
1487
1.62M
    return 0;
1488
1489
779k
  insn->modRMOffset = (uint8_t)(insn->readerCursor - insn->startLocation);
1490
1491
779k
  if (consumeByte(insn, &insn->modRM))
1492
2.40k
    return -1;
1493
1494
777k
  insn->consumedModRM = true;
1495
1496
  // save original ModRM for later reference
1497
777k
  insn->orgModRM = insn->modRM;
1498
1499
  // handle MOVcr, MOVdr, MOVrc, MOVrd by pretending they have MRM.mod = 3
1500
777k
  if ((insn->firstByte == 0x0f && insn->opcodeType == TWOBYTE) &&
1501
72.2k
      (insn->opcode >= 0x20 && insn->opcode <= 0x23))
1502
1.21k
    insn->modRM |= 0xC0;
1503
1504
777k
  mod = modFromModRM(insn->modRM);
1505
777k
  rm = rmFromModRM(insn->modRM);
1506
777k
  reg = regFromModRM(insn->modRM);
1507
1508
  /*
1509
   * This goes by insn->registerSize to pick the correct register, which messes
1510
   * up if we're using (say) XMM or 8-bit register operands.  That gets fixed in
1511
   * fixupReg().
1512
   */
1513
777k
  switch (insn->registerSize) {
1514
261k
  case 2:
1515
261k
    insn->regBase = MODRM_REG_AX;
1516
261k
    insn->eaRegBase = EA_REG_AX;
1517
261k
    break;
1518
438k
  case 4:
1519
438k
    insn->regBase = MODRM_REG_EAX;
1520
438k
    insn->eaRegBase = EA_REG_EAX;
1521
438k
    break;
1522
77.7k
  case 8:
1523
77.7k
    insn->regBase = MODRM_REG_RAX;
1524
77.7k
    insn->eaRegBase = EA_REG_RAX;
1525
77.7k
    break;
1526
777k
  }
1527
1528
777k
  reg |= rFromREX(insn->rexPrefix) << 3;
1529
777k
  rm |= bFromREX(insn->rexPrefix) << 3;
1530
1531
777k
  evexrm = 0;
1532
777k
  if (insn->vectorExtensionType == TYPE_EVEX &&
1533
109k
      insn->mode == MODE_64BIT) {
1534
47.0k
    reg |= r2FromEVEX2of4(insn->vectorExtensionPrefix[1]) << 4;
1535
47.0k
    evexrm = xFromEVEX2of4(insn->vectorExtensionPrefix[1]) << 4;
1536
47.0k
  }
1537
1538
777k
  insn->reg = (Reg)(insn->regBase + reg);
1539
1540
777k
  switch (insn->addressSize) {
1541
242k
  case 2: {
1542
242k
    EABase eaBaseBase = EA_BASE_BX_SI;
1543
1544
242k
    switch (mod) {
1545
133k
    case 0x0:
1546
133k
      if (rm == 0x6) {
1547
7.10k
        insn->eaBase = EA_BASE_NONE;
1548
7.10k
        insn->eaDisplacement = EA_DISP_16;
1549
7.10k
        if (readDisplacement(insn))
1550
27
          return -1;
1551
126k
      } else {
1552
126k
        insn->eaBase = (EABase)(eaBaseBase + rm);
1553
126k
        insn->eaDisplacement = EA_DISP_NONE;
1554
126k
      }
1555
133k
      break;
1556
133k
    case 0x1:
1557
35.6k
      insn->eaBase = (EABase)(eaBaseBase + rm);
1558
35.6k
      insn->eaDisplacement = EA_DISP_8;
1559
35.6k
      insn->displacementSize = 1;
1560
35.6k
      if (readDisplacement(insn))
1561
80
        return -1;
1562
35.6k
      break;
1563
35.6k
    case 0x2:
1564
20.4k
      insn->eaBase = (EABase)(eaBaseBase + rm);
1565
20.4k
      insn->eaDisplacement = EA_DISP_16;
1566
20.4k
      if (readDisplacement(insn))
1567
108
        return -1;
1568
20.3k
      break;
1569
52.6k
    case 0x3:
1570
52.6k
      insn->eaBase = (EABase)(insn->eaRegBase + rm);
1571
52.6k
      if (readDisplacement(insn))
1572
0
        return -1;
1573
52.6k
      break;
1574
242k
    }
1575
242k
    break;
1576
242k
  }
1577
1578
248k
  case 4:
1579
534k
  case 8: {
1580
534k
    EABase eaBaseBase =
1581
534k
      (insn->addressSize == 4 ? EA_BASE_EAX : EA_BASE_RAX);
1582
1583
534k
    switch (mod) {
1584
0
    default:
1585
0
      break;
1586
278k
    case 0x0:
1587
278k
      insn->eaDisplacement =
1588
278k
        EA_DISP_NONE; /* readSIB may override this */
1589
      // In determining whether RIP-relative mode is used (rm=5),
1590
      // or whether a SIB byte is present (rm=4),
1591
      // the extension bits (REX.b and EVEX.x) are ignored.
1592
278k
      switch (rm & 7) {
1593
28.5k
      case 0x4: // SIB byte is present
1594
28.5k
        insn->eaBase = (insn->addressSize == 4 ?
1595
13.7k
              EA_BASE_sib :
1596
28.5k
              EA_BASE_sib64);
1597
28.5k
        if (readSIB(insn) || readDisplacement(insn))
1598
44
          return -1;
1599
28.5k
        break;
1600
28.5k
      case 0x5: // RIP-relative
1601
5.87k
        insn->eaBase = EA_BASE_NONE;
1602
5.87k
        insn->eaDisplacement = EA_DISP_32;
1603
5.87k
        if (readDisplacement(insn))
1604
82
          return -1;
1605
5.79k
        break;
1606
244k
      default:
1607
244k
        insn->eaBase = (EABase)(eaBaseBase + rm);
1608
244k
        break;
1609
278k
      }
1610
278k
      break;
1611
278k
    case 0x1:
1612
77.5k
      insn->displacementSize = 1;
1613
      /* FALLTHROUGH */
1614
104k
    case 0x2:
1615
104k
      insn->eaDisplacement =
1616
104k
        (mod == 0x1 ? EA_DISP_8 : EA_DISP_32);
1617
104k
      switch (rm & 7) {
1618
15.4k
      case 0x4: // SIB byte is present
1619
15.4k
        insn->eaBase = EA_BASE_sib;
1620
15.4k
        if (readSIB(insn) || readDisplacement(insn))
1621
97
          return -1;
1622
15.3k
        break;
1623
88.6k
      default:
1624
88.6k
        insn->eaBase = (EABase)(eaBaseBase + rm);
1625
88.6k
        if (readDisplacement(insn))
1626
582
          return -1;
1627
88.0k
        break;
1628
104k
      }
1629
103k
      break;
1630
151k
    case 0x3:
1631
151k
      insn->eaDisplacement = EA_DISP_NONE;
1632
151k
      insn->eaBase = (EABase)(insn->eaRegBase + rm + evexrm);
1633
151k
      break;
1634
534k
    }
1635
1636
533k
    break;
1637
534k
  }
1638
777k
  } /* switch (insn->addressSize) */
1639
1640
776k
  return 0;
1641
777k
}
1642
1643
#define GENERIC_FIXUP_FUNC(name, base, prefix, mask) \
1644
  static uint16_t name(struct InternalInstruction *insn, \
1645
           OperandType type, uint8_t index, uint8_t *valid) \
1646
883k
  { \
1647
883k
    *valid = 1; \
1648
883k
    switch (type) { \
1649
0
    default: \
1650
0
      *valid = 0; \
1651
0
      return 0; \
1652
197k
    case TYPE_Rv: \
1653
197k
      return base + index; \
1654
272k
    case TYPE_R8: \
1655
272k
      index &= mask; \
1656
272k
      if (index > 0xf) \
1657
272k
        *valid = 0; \
1658
272k
      if (insn->rexPrefix && index >= 4 && index <= 7) { \
1659
3.92k
        return prefix##_SPL + (index - 4); \
1660
268k
      } else { \
1661
268k
        return prefix##_AL + index; \
1662
268k
      } \
1663
272k
    case TYPE_R16: \
1664
7.58k
      index &= mask; \
1665
7.58k
      if (index > 0xf) \
1666
7.58k
        *valid = 0; \
1667
7.58k
      return prefix##_AX + index; \
1668
272k
    case TYPE_R32: \
1669
3.60k
      index &= mask; \
1670
3.60k
      if (index > 0xf) \
1671
3.60k
        *valid = 0; \
1672
3.60k
      return prefix##_EAX + index; \
1673
272k
    case TYPE_R64: \
1674
28.4k
      index &= mask; \
1675
28.4k
      if (index > 0xf) \
1676
28.4k
        *valid = 0; \
1677
28.4k
      return prefix##_RAX + index; \
1678
272k
    case TYPE_ZMM: \
1679
81.9k
      return prefix##_ZMM0 + index; \
1680
272k
    case TYPE_YMM: \
1681
69.1k
      return prefix##_YMM0 + index; \
1682
272k
    case TYPE_XMM: \
1683
134k
      return prefix##_XMM0 + index; \
1684
272k
    case TYPE_VK: \
1685
60.7k
      index &= 0xf; \
1686
60.7k
      if (index > 7) \
1687
60.7k
        *valid = 0; \
1688
60.7k
      return prefix##_K0 + index; \
1689
272k
    case TYPE_MM64: \
1690
11.4k
      return prefix##_MM0 + (index & 0x7); \
1691
272k
    case TYPE_SEGMENTREG: \
1692
3.59k
      if ((index & 7) > 5) \
1693
3.59k
        *valid = 0; \
1694
3.59k
      return prefix##_ES + (index & 7); \
1695
272k
    case TYPE_DEBUGREG: \
1696
653
      return prefix##_DR0 + index; \
1697
272k
    case TYPE_CONTROLREG: \
1698
555
      return prefix##_CR0 + index; \
1699
272k
    case TYPE_BNDR: \
1700
12.1k
      if (index > 3) \
1701
12.1k
        *valid = 0; \
1702
12.1k
      return prefix##_BND0 + index; \
1703
272k
    case TYPE_MVSIBX: \
1704
0
      return prefix##_XMM0 + index; \
1705
272k
    case TYPE_MVSIBY: \
1706
0
      return prefix##_YMM0 + index; \
1707
272k
    case TYPE_MVSIBZ: \
1708
0
      return prefix##_ZMM0 + index; \
1709
883k
    } \
1710
883k
  }
X86DisassemblerDecoder.c:fixupRegValue
Line
Count
Source
1646
688k
  { \
1647
688k
    *valid = 1; \
1648
688k
    switch (type) { \
1649
0
    default: \
1650
0
      *valid = 0; \
1651
0
      return 0; \
1652
144k
    case TYPE_Rv: \
1653
144k
      return base + index; \
1654
216k
    case TYPE_R8: \
1655
216k
      index &= mask; \
1656
216k
      if (index > 0xf) \
1657
216k
        *valid = 0; \
1658
216k
      if (insn->rexPrefix && index >= 4 && index <= 7) { \
1659
2.61k
        return prefix##_SPL + (index - 4); \
1660
214k
      } else { \
1661
214k
        return prefix##_AL + index; \
1662
214k
      } \
1663
216k
    case TYPE_R16: \
1664
5.91k
      index &= mask; \
1665
5.91k
      if (index > 0xf) \
1666
5.91k
        *valid = 0; \
1667
5.91k
      return prefix##_AX + index; \
1668
216k
    case TYPE_R32: \
1669
1.47k
      index &= mask; \
1670
1.47k
      if (index > 0xf) \
1671
1.47k
        *valid = 0; \
1672
1.47k
      return prefix##_EAX + index; \
1673
216k
    case TYPE_R64: \
1674
15.6k
      index &= mask; \
1675
15.6k
      if (index > 0xf) \
1676
15.6k
        *valid = 0; \
1677
15.6k
      return prefix##_RAX + index; \
1678
216k
    case TYPE_ZMM: \
1679
62.8k
      return prefix##_ZMM0 + index; \
1680
216k
    case TYPE_YMM: \
1681
54.6k
      return prefix##_YMM0 + index; \
1682
216k
    case TYPE_XMM: \
1683
108k
      return prefix##_XMM0 + index; \
1684
216k
    case TYPE_VK: \
1685
55.8k
      index &= 0xf; \
1686
55.8k
      if (index > 7) \
1687
55.8k
        *valid = 0; \
1688
55.8k
      return prefix##_K0 + index; \
1689
216k
    case TYPE_MM64: \
1690
7.37k
      return prefix##_MM0 + (index & 0x7); \
1691
216k
    case TYPE_SEGMENTREG: \
1692
3.59k
      if ((index & 7) > 5) \
1693
3.59k
        *valid = 0; \
1694
3.59k
      return prefix##_ES + (index & 7); \
1695
216k
    case TYPE_DEBUGREG: \
1696
653
      return prefix##_DR0 + index; \
1697
216k
    case TYPE_CONTROLREG: \
1698
555
      return prefix##_CR0 + index; \
1699
216k
    case TYPE_BNDR: \
1700
10.4k
      if (index > 3) \
1701
10.4k
        *valid = 0; \
1702
10.4k
      return prefix##_BND0 + index; \
1703
216k
    case TYPE_MVSIBX: \
1704
0
      return prefix##_XMM0 + index; \
1705
216k
    case TYPE_MVSIBY: \
1706
0
      return prefix##_YMM0 + index; \
1707
216k
    case TYPE_MVSIBZ: \
1708
0
      return prefix##_ZMM0 + index; \
1709
688k
    } \
1710
688k
  }
X86DisassemblerDecoder.c:fixupRMValue
Line
Count
Source
1646
195k
  { \
1647
195k
    *valid = 1; \
1648
195k
    switch (type) { \
1649
0
    default: \
1650
0
      *valid = 0; \
1651
0
      return 0; \
1652
53.0k
    case TYPE_Rv: \
1653
53.0k
      return base + index; \
1654
55.8k
    case TYPE_R8: \
1655
55.8k
      index &= mask; \
1656
55.8k
      if (index > 0xf) \
1657
55.8k
        *valid = 0; \
1658
55.8k
      if (insn->rexPrefix && index >= 4 && index <= 7) { \
1659
1.31k
        return prefix##_SPL + (index - 4); \
1660
54.5k
      } else { \
1661
54.5k
        return prefix##_AL + index; \
1662
54.5k
      } \
1663
55.8k
    case TYPE_R16: \
1664
1.67k
      index &= mask; \
1665
1.67k
      if (index > 0xf) \
1666
1.67k
        *valid = 0; \
1667
1.67k
      return prefix##_AX + index; \
1668
55.8k
    case TYPE_R32: \
1669
2.13k
      index &= mask; \
1670
2.13k
      if (index > 0xf) \
1671
2.13k
        *valid = 0; \
1672
2.13k
      return prefix##_EAX + index; \
1673
55.8k
    case TYPE_R64: \
1674
12.7k
      index &= mask; \
1675
12.7k
      if (index > 0xf) \
1676
12.7k
        *valid = 0; \
1677
12.7k
      return prefix##_RAX + index; \
1678
55.8k
    case TYPE_ZMM: \
1679
19.1k
      return prefix##_ZMM0 + index; \
1680
55.8k
    case TYPE_YMM: \
1681
14.5k
      return prefix##_YMM0 + index; \
1682
55.8k
    case TYPE_XMM: \
1683
25.7k
      return prefix##_XMM0 + index; \
1684
55.8k
    case TYPE_VK: \
1685
4.87k
      index &= 0xf; \
1686
4.87k
      if (index > 7) \
1687
4.87k
        *valid = 0; \
1688
4.87k
      return prefix##_K0 + index; \
1689
55.8k
    case TYPE_MM64: \
1690
4.04k
      return prefix##_MM0 + (index & 0x7); \
1691
55.8k
    case TYPE_SEGMENTREG: \
1692
0
      if ((index & 7) > 5) \
1693
0
        *valid = 0; \
1694
0
      return prefix##_ES + (index & 7); \
1695
55.8k
    case TYPE_DEBUGREG: \
1696
0
      return prefix##_DR0 + index; \
1697
55.8k
    case TYPE_CONTROLREG: \
1698
0
      return prefix##_CR0 + index; \
1699
55.8k
    case TYPE_BNDR: \
1700
1.68k
      if (index > 3) \
1701
1.68k
        *valid = 0; \
1702
1.68k
      return prefix##_BND0 + index; \
1703
55.8k
    case TYPE_MVSIBX: \
1704
0
      return prefix##_XMM0 + index; \
1705
55.8k
    case TYPE_MVSIBY: \
1706
0
      return prefix##_YMM0 + index; \
1707
55.8k
    case TYPE_MVSIBZ: \
1708
0
      return prefix##_ZMM0 + index; \
1709
195k
    } \
1710
195k
  }
1711
1712
/*
1713
 * fixup*Value - Consults an operand type to determine the meaning of the
1714
 *   reg or R/M field.  If the operand is an XMM operand, for example, an
1715
 *   operand would be XMM0 instead of AX, which readModRM() would otherwise
1716
 *   misinterpret it as.
1717
 *
1718
 * @param insn  - The instruction containing the operand.
1719
 * @param type  - The operand type.
1720
 * @param index - The existing value of the field as reported by readModRM().
1721
 * @param valid - The address of a uint8_t.  The target is set to 1 if the
1722
 *                field is valid for the register class; 0 if not.
1723
 * @return      - The proper value.
1724
 */
1725
GENERIC_FIXUP_FUNC(fixupRegValue, insn->regBase, MODRM_REG, 0x1f)
1726
GENERIC_FIXUP_FUNC(fixupRMValue, insn->eaRegBase, EA_REG, 0xf)
1727
1728
/*
1729
 * fixupReg - Consults an operand specifier to determine which of the
1730
 *   fixup*Value functions to use in correcting readModRM()'ss interpretation.
1731
 *
1732
 * @param insn  - See fixup*Value().
1733
 * @param op    - The operand specifier.
1734
 * @return      - 0 if fixup was successful; -1 if the register returned was
1735
 *                invalid for its class.
1736
 */
1737
static int fixupReg(struct InternalInstruction *insn,
1738
        const struct OperandSpecifier *op)
1739
1.44M
{
1740
1.44M
  uint8_t valid;
1741
1742
1.44M
  switch ((OperandEncoding)op->encoding) {
1743
0
  default:
1744
    // debug("Expected a REG or R/M encoding in fixupReg");
1745
0
    return -1;
1746
109k
  case ENCODING_VVVV:
1747
109k
    insn->vvvv = (Reg)fixupRegValue(insn, (OperandType)op->type,
1748
109k
            insn->vvvv, &valid);
1749
109k
    if (!valid)
1750
4
      return -1;
1751
109k
    break;
1752
578k
  case ENCODING_REG:
1753
578k
    insn->reg = (Reg)fixupRegValue(insn, (OperandType)op->type,
1754
578k
                 insn->reg - insn->regBase,
1755
578k
                 &valid);
1756
578k
    if (!valid)
1757
37
      return -1;
1758
578k
    break;
1759
4.90M
CASE_ENCODING_RM:
1760
4.90M
    if (insn->eaBase >= insn->eaRegBase) {
1761
195k
      insn->eaBase = (EABase)fixupRMValue(
1762
195k
        insn, (OperandType)op->type,
1763
195k
        insn->eaBase - insn->eaRegBase, &valid);
1764
195k
      if (!valid)
1765
4
        return -1;
1766
195k
    }
1767
755k
    break;
1768
1.44M
  }
1769
1770
1.44M
  return 0;
1771
1.44M
}
1772
1773
/*
1774
 * readOpcodeRegister - Reads an operand from the opcode field of an
1775
 *   instruction and interprets it appropriately given the operand width.
1776
 *   Handles AddRegFrm instructions.
1777
 *
1778
 * @param insn  - the instruction whose opcode field is to be read.
1779
 * @param size  - The width (in bytes) of the register being specified.
1780
 *                1 means AL and friends, 2 means AX, 4 means EAX, and 8 means
1781
 *                RAX.
1782
 * @return      - 0 on success; nonzero otherwise.
1783
 */
1784
static int readOpcodeRegister(struct InternalInstruction *insn, uint8_t size)
1785
138k
{
1786
138k
  if (size == 0)
1787
102k
    size = insn->registerSize;
1788
1789
138k
  switch (size) {
1790
14.9k
  case 1:
1791
14.9k
    insn->opcodeRegister =
1792
14.9k
      (Reg)(MODRM_REG_AL + ((bFromREX(insn->rexPrefix) << 3) |
1793
14.9k
                (insn->opcode & 7)));
1794
14.9k
    if (insn->rexPrefix &&
1795
2.34k
        insn->opcodeRegister >= MODRM_REG_AL + 0x4 &&
1796
1.78k
        insn->opcodeRegister < MODRM_REG_AL + 0x8) {
1797
1.29k
      insn->opcodeRegister =
1798
1.29k
        (Reg)(MODRM_REG_SPL + (insn->opcodeRegister -
1799
1.29k
                   MODRM_REG_AL - 4));
1800
1.29k
    }
1801
1802
14.9k
    break;
1803
44.4k
  case 2:
1804
44.4k
    insn->opcodeRegister =
1805
44.4k
      (Reg)(MODRM_REG_AX + ((bFromREX(insn->rexPrefix) << 3) |
1806
44.4k
                (insn->opcode & 7)));
1807
44.4k
    break;
1808
58.1k
  case 4:
1809
58.1k
    insn->opcodeRegister = (Reg)(MODRM_REG_EAX +
1810
58.1k
               ((bFromREX(insn->rexPrefix) << 3) |
1811
58.1k
                (insn->opcode & 7)));
1812
58.1k
    break;
1813
20.6k
  case 8:
1814
20.6k
    insn->opcodeRegister = (Reg)(MODRM_REG_RAX +
1815
20.6k
               ((bFromREX(insn->rexPrefix) << 3) |
1816
20.6k
                (insn->opcode & 7)));
1817
20.6k
    break;
1818
138k
  }
1819
1820
138k
  return 0;
1821
138k
}
1822
1823
/*
1824
 * readImmediate - Consumes an immediate operand from an instruction, given the
1825
 *   desired operand size.
1826
 *
1827
 * @param insn  - The instruction whose operand is to be read.
1828
 * @param size  - The width (in bytes) of the operand.
1829
 * @return      - 0 if the immediate was successfully consumed; nonzero
1830
 *                otherwise.
1831
 */
1832
static int readImmediate(struct InternalInstruction *insn, uint8_t size)
1833
387k
{
1834
387k
  uint8_t imm8;
1835
387k
  uint16_t imm16;
1836
387k
  uint32_t imm32;
1837
387k
  uint64_t imm64;
1838
1839
387k
  if (insn->numImmediatesConsumed == 2) {
1840
    // debug("Already consumed two immediates");
1841
0
    return -1;
1842
0
  }
1843
1844
387k
  if (size == 0)
1845
0
    size = insn->immediateSize;
1846
387k
  else
1847
387k
    insn->immediateSize = size;
1848
1849
387k
  insn->immediateOffset = insn->readerCursor - insn->startLocation;
1850
1851
387k
  switch (size) {
1852
292k
  case 1:
1853
292k
    if (consumeByte(insn, &imm8))
1854
1.02k
      return -1;
1855
1856
291k
    insn->immediates[insn->numImmediatesConsumed] = imm8;
1857
291k
    break;
1858
53.8k
  case 2:
1859
53.8k
    if (consumeUInt16(insn, &imm16))
1860
405
      return -1;
1861
1862
53.4k
    insn->immediates[insn->numImmediatesConsumed] = imm16;
1863
53.4k
    break;
1864
35.4k
  case 4:
1865
35.4k
    if (consumeUInt32(insn, &imm32))
1866
661
      return -1;
1867
1868
34.8k
    insn->immediates[insn->numImmediatesConsumed] = imm32;
1869
34.8k
    break;
1870
5.01k
  case 8:
1871
5.01k
    if (consumeUInt64(insn, &imm64))
1872
153
      return -1;
1873
4.86k
    insn->immediates[insn->numImmediatesConsumed] = imm64;
1874
4.86k
    break;
1875
387k
  }
1876
1877
385k
  insn->numImmediatesConsumed++;
1878
1879
385k
  return 0;
1880
387k
}
1881
1882
/*
1883
 * readVVVV - Consumes vvvv from an instruction if it has a VEX prefix.
1884
 *
1885
 * @param insn  - The instruction whose operand is to be read.
1886
 * @return      - 0 if the vvvv was successfully consumed; nonzero
1887
 *                otherwise.
1888
 */
1889
static int readVVVV(struct InternalInstruction *insn)
1890
1.38M
{
1891
1.38M
  int vvvv;
1892
1893
1.38M
  if (insn->vectorExtensionType == TYPE_EVEX)
1894
109k
    vvvv = (v2FromEVEX4of4(insn->vectorExtensionPrefix[3]) << 4 |
1895
109k
      vvvvFromEVEX3of4(insn->vectorExtensionPrefix[2]));
1896
1.27M
  else if (insn->vectorExtensionType == TYPE_VEX_3B)
1897
8.52k
    vvvv = vvvvFromVEX3of3(insn->vectorExtensionPrefix[2]);
1898
1.27M
  else if (insn->vectorExtensionType == TYPE_VEX_2B)
1899
18.4k
    vvvv = vvvvFromVEX2of2(insn->vectorExtensionPrefix[1]);
1900
1.25M
  else if (insn->vectorExtensionType == TYPE_XOP)
1901
13.3k
    vvvv = vvvvFromXOP3of3(insn->vectorExtensionPrefix[2]);
1902
1.23M
  else
1903
1.23M
    return -1;
1904
1905
149k
  if (insn->mode != MODE_64BIT)
1906
89.4k
    vvvv &= 0xf; // Can only clear bit 4. Bit 3 must be cleared later.
1907
1908
149k
  insn->vvvv = (Reg)vvvv;
1909
1910
149k
  return 0;
1911
1.38M
}
1912
1913
/*
1914
 * readMaskRegister - Reads an mask register from the opcode field of an
1915
 *   instruction.
1916
 *
1917
 * @param insn    - The instruction whose opcode field is to be read.
1918
 * @return        - 0 on success; nonzero otherwise.
1919
 */
1920
static int readMaskRegister(struct InternalInstruction *insn)
1921
73.8k
{
1922
73.8k
  if (insn->vectorExtensionType != TYPE_EVEX)
1923
0
    return -1;
1924
1925
73.8k
  insn->writemask =
1926
73.8k
    (Reg)(aaaFromEVEX4of4(insn->vectorExtensionPrefix[3]));
1927
1928
73.8k
  return 0;
1929
73.8k
}
1930
1931
/*
1932
 * readOperands - Consults the specifier for an instruction and consumes all
1933
 *   operands for that instruction, interpreting them as it goes.
1934
 *
1935
 * @param insn  - The instruction whose operands are to be read and interpreted.
1936
 * @return      - 0 if all operands could be read; nonzero otherwise.
1937
 */
1938
static int readOperands(struct InternalInstruction *insn)
1939
1.38M
{
1940
1.38M
  int hasVVVV, needVVVV;
1941
1.38M
  int sawRegImm = 0;
1942
1.38M
  int i;
1943
1944
  /* If non-zero vvvv specified, need to make sure one of the operands
1945
     uses it. */
1946
1.38M
  hasVVVV = !readVVVV(insn);
1947
1.38M
  needVVVV = hasVVVV && (insn->vvvv != 0);
1948
1949
9.70M
  for (i = 0; i < X86_MAX_OPERANDS; ++i) {
1950
8.31M
    const OperandSpecifier *op =
1951
8.31M
      &x86OperandSets[insn->spec->operands][i];
1952
8.31M
    switch (op->encoding) {
1953
5.78M
    case ENCODING_NONE:
1954
5.85M
    case ENCODING_SI:
1955
5.93M
    case ENCODING_DI:
1956
5.93M
      break;
1957
1958
57.5k
CASE_ENCODING_VSIB:
1959
      // VSIB can use the V2 bit so check only the other bits.
1960
57.5k
      if (needVVVV)
1961
6.42k
        needVVVV = hasVVVV & ((insn->vvvv & 0xf) != 0);
1962
1963
57.5k
      if (readModRM(insn))
1964
0
        return -1;
1965
1966
      // Reject if SIB wasn't used.
1967
10.9k
      if (insn->eaBase != EA_BASE_sib &&
1968
6.42k
          insn->eaBase != EA_BASE_sib64)
1969
19
        return -1;
1970
1971
      // If sibIndex was set to SIB_INDEX_NONE, index offset is 4.
1972
10.9k
      if (insn->sibIndex == SIB_INDEX_NONE)
1973
1.07k
        insn->sibIndex =
1974
1.07k
          (SIBIndex)(insn->sibIndexBase + 4);
1975
1976
      // If EVEX.v2 is set this is one of the 16-31 registers.
1977
10.9k
      if (insn->vectorExtensionType == TYPE_EVEX &&
1978
8.38k
          insn->mode == MODE_64BIT &&
1979
5.88k
          v2FromEVEX4of4(insn->vectorExtensionPrefix[3]))
1980
4.37k
        insn->sibIndex =
1981
4.37k
          (SIBIndex)(insn->sibIndex + 16);
1982
1983
      // Adjust the index register to the correct size.
1984
10.9k
      switch (op->type) {
1985
0
      default:
1986
        // debug("Unhandled VSIB index type");
1987
0
        return -1;
1988
4.28k
      case TYPE_MVSIBX:
1989
4.28k
        insn->sibIndex =
1990
4.28k
          (SIBIndex)(SIB_INDEX_XMM0 +
1991
4.28k
               (insn->sibIndex -
1992
4.28k
                insn->sibIndexBase));
1993
4.28k
        break;
1994
3.62k
      case TYPE_MVSIBY:
1995
3.62k
        insn->sibIndex =
1996
3.62k
          (SIBIndex)(SIB_INDEX_YMM0 +
1997
3.62k
               (insn->sibIndex -
1998
3.62k
                insn->sibIndexBase));
1999
3.62k
        break;
2000
3.05k
      case TYPE_MVSIBZ:
2001
3.05k
        insn->sibIndex =
2002
3.05k
          (SIBIndex)(SIB_INDEX_ZMM0 +
2003
3.05k
               (insn->sibIndex -
2004
3.05k
                insn->sibIndexBase));
2005
3.05k
        break;
2006
10.9k
      }
2007
2008
      // Apply the AVX512 compressed displacement scaling factor.
2009
10.9k
      if (op->encoding != ENCODING_REG &&
2010
10.9k
          insn->eaDisplacement == EA_DISP_8)
2011
1.53k
        insn->displacement *=
2012
1.53k
          1 << (op->encoding - ENCODING_VSIB);
2013
10.9k
      break;
2014
2015
578k
    case ENCODING_REG:
2016
8.96M
CASE_ENCODING_RM:
2017
8.96M
      if (readModRM(insn))
2018
0
        return -1;
2019
2020
1.33M
      if (fixupReg(insn, op))
2021
41
        return -1;
2022
2023
      // Apply the AVX512 compressed displacement scaling factor.
2024
1.33M
      if (op->encoding != ENCODING_REG &&
2025
755k
          insn->eaDisplacement == EA_DISP_8)
2026
111k
        insn->displacement *=
2027
111k
          1 << (op->encoding - ENCODING_RM);
2028
1.33M
      break;
2029
2030
295k
    case ENCODING_IB:
2031
295k
      if (sawRegImm) {
2032
        /* Saw a register immediate so don't read again and instead split the
2033
             previous immediate.  FIXME: This is a hack. */
2034
2.24k
        insn->immediates[insn->numImmediatesConsumed] =
2035
2.24k
          insn->immediates
2036
2.24k
            [insn->numImmediatesConsumed -
2037
2.24k
             1] &
2038
2.24k
          0xf;
2039
2.24k
        ++insn->numImmediatesConsumed;
2040
2.24k
        break;
2041
2.24k
      }
2042
292k
      if (readImmediate(insn, 1))
2043
1.02k
        return -1;
2044
291k
      if (op->type == TYPE_XMM || op->type == TYPE_YMM)
2045
2.73k
        sawRegImm = 1;
2046
291k
      break;
2047
2048
17.6k
    case ENCODING_IW:
2049
17.6k
      if (readImmediate(insn, 2))
2050
91
        return -1;
2051
17.5k
      break;
2052
2053
17.5k
    case ENCODING_ID:
2054
7.51k
      if (readImmediate(insn, 4))
2055
139
        return -1;
2056
7.37k
      break;
2057
2058
7.37k
    case ENCODING_IO:
2059
833
      if (readImmediate(insn, 8))
2060
19
        return -1;
2061
814
      break;
2062
2063
54.8k
    case ENCODING_Iv:
2064
54.8k
      if (readImmediate(insn, insn->immediateSize))
2065
737
        return -1;
2066
54.1k
      break;
2067
2068
54.1k
    case ENCODING_Ia:
2069
13.4k
      if (readImmediate(insn, insn->addressSize))
2070
233
        return -1;
2071
      /* Direct memory-offset (moffset) immediate will get mapped
2072
           to memory operand later. We want the encoding info to
2073
           reflect that as well. */
2074
13.2k
      insn->displacementOffset = insn->immediateOffset;
2075
13.2k
      insn->consumedDisplacement = true;
2076
13.2k
      insn->displacementSize = insn->immediateSize;
2077
13.2k
      insn->displacement =
2078
13.2k
        insn->immediates[insn->numImmediatesConsumed -
2079
13.2k
             1];
2080
13.2k
      insn->immediateOffset = 0;
2081
13.2k
      insn->immediateSize = 0;
2082
13.2k
      break;
2083
2084
6.95k
    case ENCODING_IRC:
2085
6.95k
      insn->RC =
2086
6.95k
        (l2FromEVEX4of4(insn->vectorExtensionPrefix[3])
2087
6.95k
         << 1) |
2088
6.95k
        lFromEVEX4of4(insn->vectorExtensionPrefix[3]);
2089
6.95k
      break;
2090
2091
14.9k
    case ENCODING_RB:
2092
14.9k
      if (readOpcodeRegister(insn, 1))
2093
0
        return -1;
2094
14.9k
      break;
2095
2096
14.9k
    case ENCODING_RW:
2097
0
      if (readOpcodeRegister(insn, 2))
2098
0
        return -1;
2099
0
      break;
2100
2101
0
    case ENCODING_RD:
2102
0
      if (readOpcodeRegister(insn, 4))
2103
0
        return -1;
2104
0
      break;
2105
2106
20.3k
    case ENCODING_RO:
2107
20.3k
      if (readOpcodeRegister(insn, 8))
2108
0
        return -1;
2109
20.3k
      break;
2110
2111
102k
    case ENCODING_Rv:
2112
102k
      if (readOpcodeRegister(insn, 0))
2113
0
        return -1;
2114
102k
      break;
2115
2116
102k
    case ENCODING_FP:
2117
6.91k
      break;
2118
2119
109k
    case ENCODING_VVVV:
2120
109k
      if (!hasVVVV)
2121
0
        return -1;
2122
2123
109k
      needVVVV =
2124
109k
        0; /* Mark that we have found a VVVV operand. */
2125
2126
109k
      if (insn->mode != MODE_64BIT)
2127
65.1k
        insn->vvvv = (Reg)(insn->vvvv & 0x7);
2128
2129
109k
      if (fixupReg(insn, op))
2130
4
        return -1;
2131
109k
      break;
2132
2133
109k
    case ENCODING_WRITEMASK:
2134
73.8k
      if (readMaskRegister(insn))
2135
0
        return -1;
2136
73.8k
      break;
2137
2138
317k
    case ENCODING_DUP:
2139
317k
      break;
2140
2141
0
    default:
2142
      // dbgprintf(insn, "Encountered an operand with an unknown encoding.");
2143
0
      return -1;
2144
8.31M
    }
2145
8.31M
  }
2146
2147
  /* If we didn't find ENCODING_VVVV operand, but non-zero vvvv present, fail */
2148
1.38M
  if (needVVVV)
2149
33
    return -1;
2150
2151
1.38M
  return 0;
2152
1.38M
}
2153
2154
// return True if instruction is illegal to use with prefixes
2155
// This also check & fix the isPrefixNN when a prefix is irrelevant.
2156
static bool checkPrefix(struct InternalInstruction *insn)
2157
1.38M
{
2158
  // LOCK prefix
2159
1.38M
  if (insn->hasLockPrefix) {
2160
66.5k
    switch (insn->instructionID) {
2161
421
    default:
2162
      // invalid LOCK
2163
421
      return true;
2164
2165
    // nop dword [rax]
2166
150
    case X86_NOOPL:
2167
2168
    // DEC
2169
388
    case X86_DEC16m:
2170
836
    case X86_DEC32m:
2171
1.10k
    case X86_DEC64m:
2172
1.71k
    case X86_DEC8m:
2173
2174
    // ADC
2175
1.86k
    case X86_ADC16mi:
2176
2.26k
    case X86_ADC16mi8:
2177
2.75k
    case X86_ADC16mr:
2178
3.02k
    case X86_ADC32mi:
2179
3.49k
    case X86_ADC32mi8:
2180
3.96k
    case X86_ADC32mr:
2181
4.21k
    case X86_ADC64mi32:
2182
4.57k
    case X86_ADC64mi8:
2183
4.86k
    case X86_ADC64mr:
2184
5.13k
    case X86_ADC8mi:
2185
5.83k
    case X86_ADC8mi8:
2186
6.32k
    case X86_ADC8mr:
2187
6.62k
    case X86_ADC8rm:
2188
7.00k
    case X86_ADC16rm:
2189
7.34k
    case X86_ADC32rm:
2190
7.64k
    case X86_ADC64rm:
2191
2192
    // ADD
2193
8.15k
    case X86_ADD16mi:
2194
8.69k
    case X86_ADD16mi8:
2195
9.35k
    case X86_ADD16mr:
2196
9.84k
    case X86_ADD32mi:
2197
10.3k
    case X86_ADD32mi8:
2198
11.8k
    case X86_ADD32mr:
2199
12.1k
    case X86_ADD64mi32:
2200
12.6k
    case X86_ADD64mi8:
2201
13.3k
    case X86_ADD64mr:
2202
13.7k
    case X86_ADD8mi:
2203
14.2k
    case X86_ADD8mi8:
2204
15.5k
    case X86_ADD8mr:
2205
15.9k
    case X86_ADD8rm:
2206
16.2k
    case X86_ADD16rm:
2207
16.5k
    case X86_ADD32rm:
2208
16.9k
    case X86_ADD64rm:
2209
2210
    // AND
2211
17.4k
    case X86_AND16mi:
2212
18.0k
    case X86_AND16mi8:
2213
18.4k
    case X86_AND16mr:
2214
18.7k
    case X86_AND32mi:
2215
19.4k
    case X86_AND32mi8:
2216
19.9k
    case X86_AND32mr:
2217
20.1k
    case X86_AND64mi32:
2218
20.3k
    case X86_AND64mi8:
2219
20.9k
    case X86_AND64mr:
2220
21.0k
    case X86_AND8mi:
2221
21.3k
    case X86_AND8mi8:
2222
21.6k
    case X86_AND8mr:
2223
22.0k
    case X86_AND8rm:
2224
22.4k
    case X86_AND16rm:
2225
22.8k
    case X86_AND32rm:
2226
23.3k
    case X86_AND64rm:
2227
2228
    // BTC
2229
23.6k
    case X86_BTC16mi8:
2230
23.8k
    case X86_BTC16mr:
2231
24.3k
    case X86_BTC32mi8:
2232
24.9k
    case X86_BTC32mr:
2233
25.0k
    case X86_BTC64mi8:
2234
25.3k
    case X86_BTC64mr:
2235
2236
    // BTR
2237
25.6k
    case X86_BTR16mi8:
2238
26.1k
    case X86_BTR16mr:
2239
26.2k
    case X86_BTR32mi8:
2240
26.7k
    case X86_BTR32mr:
2241
27.1k
    case X86_BTR64mi8:
2242
27.3k
    case X86_BTR64mr:
2243
2244
    // BTS
2245
27.7k
    case X86_BTS16mi8:
2246
28.0k
    case X86_BTS16mr:
2247
28.2k
    case X86_BTS32mi8:
2248
28.5k
    case X86_BTS32mr:
2249
29.0k
    case X86_BTS64mi8:
2250
29.1k
    case X86_BTS64mr:
2251
2252
    // CMPXCHG
2253
29.4k
    case X86_CMPXCHG16B:
2254
29.6k
    case X86_CMPXCHG16rm:
2255
29.9k
    case X86_CMPXCHG32rm:
2256
30.4k
    case X86_CMPXCHG64rm:
2257
31.6k
    case X86_CMPXCHG8rm:
2258
31.8k
    case X86_CMPXCHG8B:
2259
2260
    // INC
2261
32.2k
    case X86_INC16m:
2262
32.7k
    case X86_INC32m:
2263
33.1k
    case X86_INC64m:
2264
33.3k
    case X86_INC8m:
2265
2266
    // NEG
2267
33.6k
    case X86_NEG16m:
2268
34.0k
    case X86_NEG32m:
2269
34.2k
    case X86_NEG64m:
2270
34.4k
    case X86_NEG8m:
2271
2272
    // NOT
2273
35.1k
    case X86_NOT16m:
2274
35.5k
    case X86_NOT32m:
2275
36.1k
    case X86_NOT64m:
2276
36.7k
    case X86_NOT8m:
2277
2278
    // OR
2279
37.5k
    case X86_OR16mi:
2280
38.0k
    case X86_OR16mi8:
2281
38.3k
    case X86_OR16mr:
2282
38.7k
    case X86_OR32mi:
2283
39.2k
    case X86_OR32mi8:
2284
39.6k
    case X86_OR32mr:
2285
39.8k
    case X86_OR64mi32:
2286
40.2k
    case X86_OR64mi8:
2287
40.3k
    case X86_OR64mr:
2288
40.6k
    case X86_OR8mi8:
2289
40.9k
    case X86_OR8mi:
2290
41.4k
    case X86_OR8mr:
2291
42.3k
    case X86_OR8rm:
2292
42.5k
    case X86_OR16rm:
2293
42.9k
    case X86_OR32rm:
2294
43.2k
    case X86_OR64rm:
2295
2296
    // SBB
2297
43.6k
    case X86_SBB16mi:
2298
44.0k
    case X86_SBB16mi8:
2299
44.5k
    case X86_SBB16mr:
2300
44.9k
    case X86_SBB32mi:
2301
45.3k
    case X86_SBB32mi8:
2302
45.9k
    case X86_SBB32mr:
2303
46.1k
    case X86_SBB64mi32:
2304
46.7k
    case X86_SBB64mi8:
2305
47.0k
    case X86_SBB64mr:
2306
47.3k
    case X86_SBB8mi:
2307
47.6k
    case X86_SBB8mi8:
2308
48.0k
    case X86_SBB8mr:
2309
2310
    // SUB
2311
48.5k
    case X86_SUB16mi:
2312
48.9k
    case X86_SUB16mi8:
2313
49.2k
    case X86_SUB16mr:
2314
49.6k
    case X86_SUB32mi:
2315
50.0k
    case X86_SUB32mi8:
2316
50.4k
    case X86_SUB32mr:
2317
50.9k
    case X86_SUB64mi32:
2318
51.3k
    case X86_SUB64mi8:
2319
52.3k
    case X86_SUB64mr:
2320
52.6k
    case X86_SUB8mi8:
2321
52.9k
    case X86_SUB8mi:
2322
53.7k
    case X86_SUB8mr:
2323
54.3k
    case X86_SUB8rm:
2324
54.6k
    case X86_SUB16rm:
2325
55.0k
    case X86_SUB32rm:
2326
55.3k
    case X86_SUB64rm:
2327
2328
    // XADD
2329
55.6k
    case X86_XADD16rm:
2330
55.8k
    case X86_XADD32rm:
2331
56.2k
    case X86_XADD64rm:
2332
56.6k
    case X86_XADD8rm:
2333
2334
    // XCHG
2335
57.0k
    case X86_XCHG16rm:
2336
57.6k
    case X86_XCHG32rm:
2337
58.1k
    case X86_XCHG64rm:
2338
58.6k
    case X86_XCHG8rm:
2339
2340
    // XOR
2341
59.3k
    case X86_XOR16mi:
2342
59.7k
    case X86_XOR16mi8:
2343
60.0k
    case X86_XOR16mr:
2344
60.3k
    case X86_XOR32mi:
2345
60.8k
    case X86_XOR32mi8:
2346
61.3k
    case X86_XOR32mr:
2347
61.6k
    case X86_XOR64mi32:
2348
62.4k
    case X86_XOR64mi8:
2349
63.0k
    case X86_XOR64mr:
2350
63.3k
    case X86_XOR8mi8:
2351
63.9k
    case X86_XOR8mi:
2352
64.2k
    case X86_XOR8mr:
2353
64.8k
    case X86_XOR8rm:
2354
65.3k
    case X86_XOR16rm:
2355
65.8k
    case X86_XOR32rm:
2356
66.1k
    case X86_XOR64rm:
2357
2358
      // this instruction can be used with LOCK prefix
2359
66.1k
      return false;
2360
66.5k
    }
2361
66.5k
  }
2362
2363
#if 0
2364
  // REPNE prefix
2365
  if (insn->repeatPrefix) {
2366
    // 0xf2 can be a part of instruction encoding, but not really a prefix.
2367
    // In such a case, clear it.
2368
    if (insn->twoByteEscape == 0x0f) {
2369
      insn->prefix0 = 0;
2370
    }
2371
  }
2372
#endif
2373
2374
  // no invalid prefixes
2375
1.32M
  return false;
2376
1.38M
}
2377
2378
/*
2379
 * decodeInstruction - Reads and interprets a full instruction provided by the
2380
 *   user.
2381
 *
2382
 * @param insn      - A pointer to the instruction to be populated.  Must be
2383
 *                    pre-allocated.
2384
 * @param reader    - The function to be used to read the instruction's bytes.
2385
 * @param readerArg - A generic argument to be passed to the reader to store
2386
 *                    any internal state.
2387
 * @param startLoc  - The address (in the reader's address space) of the first
2388
 *                    byte in the instruction.
2389
 * @param mode      - The mode (real mode, IA-32e, or IA-32e in 64-bit mode) to
2390
 *                    decode the instruction in.
2391
 * @return          - 0 if instruction is valid; nonzero if not.
2392
 */
2393
int decodeInstruction(struct InternalInstruction *insn, byteReader_t reader,
2394
          const void *readerArg, uint64_t startLoc,
2395
          DisassemblerMode mode)
2396
1.39M
{
2397
1.39M
  insn->reader = reader;
2398
1.39M
  insn->readerArg = readerArg;
2399
1.39M
  insn->startLocation = startLoc;
2400
1.39M
  insn->readerCursor = startLoc;
2401
1.39M
  insn->mode = mode;
2402
1.39M
  insn->numImmediatesConsumed = 0;
2403
2404
1.39M
  if (readPrefixes(insn) || readOpcode(insn) || getID(insn) ||
2405
1.39M
      insn->instructionID == 0 || checkPrefix(insn) || readOperands(insn))
2406
10.2k
    return -1;
2407
2408
1.38M
  insn->length = (size_t)(insn->readerCursor - insn->startLocation);
2409
2410
  // instruction length must be <= 15 to be valid
2411
1.38M
  if (insn->length > 15)
2412
64
    return -1;
2413
2414
1.38M
  if (insn->operandSize == 0)
2415
1.38M
    insn->operandSize = insn->registerSize;
2416
2417
1.38M
  insn->operands = &x86OperandSets[insn->spec->operands][0];
2418
2419
1.38M
  return 0;
2420
1.38M
}
2421
2422
#endif