Coverage Report

Created: 2026-01-17 06:58

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
152k
{
66
152k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
152k
  MI->csh->doing_mem = status;
70
152k
  if (!status)
71
    // done, create the next operand slot
72
76.4k
    MI->flat_insn->detail->x86.op_count++;
73
74
152k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
13.9k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
13.9k
  switch(MI->flat_insn->id) {
81
4.41k
    default:
82
4.41k
      SStream_concat0(O, "ptr ");
83
4.41k
      break;
84
1.41k
    case X86_INS_SGDT:
85
2.87k
    case X86_INS_SIDT:
86
4.25k
    case X86_INS_LGDT:
87
5.58k
    case X86_INS_LIDT:
88
6.27k
    case X86_INS_FXRSTOR:
89
6.64k
    case X86_INS_FXSAVE:
90
8.11k
    case X86_INS_LJMP:
91
9.54k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
9.54k
      break;
94
13.9k
  }
95
96
13.9k
  switch(MI->csh->mode) {
97
4.58k
    case CS_MODE_16:
98
4.58k
      switch(MI->flat_insn->id) {
99
1.76k
        default:
100
1.76k
          MI->x86opsize = 2;
101
1.76k
          break;
102
441
        case X86_INS_LJMP:
103
1.03k
        case X86_INS_LCALL:
104
1.03k
          MI->x86opsize = 4;
105
1.03k
          break;
106
450
        case X86_INS_SGDT:
107
892
        case X86_INS_SIDT:
108
1.32k
        case X86_INS_LGDT:
109
1.78k
        case X86_INS_LIDT:
110
1.78k
          MI->x86opsize = 6;
111
1.78k
          break;
112
4.58k
      }
113
4.58k
      break;
114
5.31k
    case CS_MODE_32:
115
5.31k
      switch(MI->flat_insn->id) {
116
2.13k
        default:
117
2.13k
          MI->x86opsize = 4;
118
2.13k
          break;
119
269
        case X86_INS_LJMP:
120
1.07k
        case X86_INS_JMP:
121
1.34k
        case X86_INS_LCALL:
122
1.82k
        case X86_INS_SGDT:
123
2.27k
        case X86_INS_SIDT:
124
2.77k
        case X86_INS_LGDT:
125
3.17k
        case X86_INS_LIDT:
126
3.17k
          MI->x86opsize = 6;
127
3.17k
          break;
128
5.31k
      }
129
5.31k
      break;
130
5.31k
    case CS_MODE_64:
131
4.06k
      switch(MI->flat_insn->id) {
132
767
        default:
133
767
          MI->x86opsize = 8;
134
767
          break;
135
757
        case X86_INS_LJMP:
136
1.33k
        case X86_INS_LCALL:
137
1.80k
        case X86_INS_SGDT:
138
2.37k
        case X86_INS_SIDT:
139
2.82k
        case X86_INS_LGDT:
140
3.29k
        case X86_INS_LIDT:
141
3.29k
          MI->x86opsize = 10;
142
3.29k
          break;
143
4.06k
      }
144
4.06k
      break;
145
4.06k
    default:  // never reach
146
0
      break;
147
13.9k
  }
148
149
13.9k
  printMemReference(MI, OpNo, O);
150
13.9k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
102k
{
154
102k
  SStream_concat0(O, "byte ptr ");
155
102k
  MI->x86opsize = 1;
156
102k
  printMemReference(MI, OpNo, O);
157
102k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
27.0k
{
161
27.0k
  MI->x86opsize = 2;
162
27.0k
  SStream_concat0(O, "word ptr ");
163
27.0k
  printMemReference(MI, OpNo, O);
164
27.0k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
57.5k
{
168
57.5k
  MI->x86opsize = 4;
169
57.5k
  SStream_concat0(O, "dword ptr ");
170
57.5k
  printMemReference(MI, OpNo, O);
171
57.5k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
23.2k
{
175
23.2k
  SStream_concat0(O, "qword ptr ");
176
23.2k
  MI->x86opsize = 8;
177
23.2k
  printMemReference(MI, OpNo, O);
178
23.2k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
9.54k
{
182
9.54k
  SStream_concat0(O, "xmmword ptr ");
183
9.54k
  MI->x86opsize = 16;
184
9.54k
  printMemReference(MI, OpNo, O);
185
9.54k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
4.81k
{
189
4.81k
  SStream_concat0(O, "zmmword ptr ");
190
4.81k
  MI->x86opsize = 64;
191
4.81k
  printMemReference(MI, OpNo, O);
192
4.81k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
4.95k
{
197
4.95k
  SStream_concat0(O, "ymmword ptr ");
198
4.95k
  MI->x86opsize = 32;
199
4.95k
  printMemReference(MI, OpNo, O);
200
4.95k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
7.94k
{
204
7.94k
  switch(MCInst_getOpcode(MI)) {
205
6.28k
    default:
206
6.28k
      SStream_concat0(O, "dword ptr ");
207
6.28k
      MI->x86opsize = 4;
208
6.28k
      break;
209
428
    case X86_FSTENVm:
210
1.66k
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
1.66k
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
536
        case CS_MODE_16:
216
536
          MI->x86opsize = 14;
217
536
          break;
218
576
        case CS_MODE_32:
219
1.13k
        case CS_MODE_64:
220
1.13k
          MI->x86opsize = 28;
221
1.13k
          break;
222
1.66k
      }
223
1.66k
      break;
224
7.94k
  }
225
226
7.94k
  printMemReference(MI, OpNo, O);
227
7.94k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.76k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
3.76k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
2.08k
    switch(MCInst_getOpcode(MI)) {
235
1.83k
      default:
236
1.83k
        SStream_concat0(O, "qword ptr ");
237
1.83k
        MI->x86opsize = 8;
238
1.83k
        break;
239
0
      case X86_MOVPQI2QImr:
240
255
      case X86_COMISDrm:
241
255
        SStream_concat0(O, "xmmword ptr ");
242
255
        MI->x86opsize = 16;
243
255
        break;
244
2.08k
    }
245
2.08k
  } else {
246
1.68k
    SStream_concat0(O, "qword ptr ");
247
1.68k
    MI->x86opsize = 8;
248
1.68k
  }
249
250
3.76k
  printMemReference(MI, OpNo, O);
251
3.76k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
765
{
255
765
  switch(MCInst_getOpcode(MI)) {
256
465
    default:
257
465
      SStream_concat0(O, "xword ptr ");
258
465
      break;
259
174
    case X86_FBLDm:
260
300
    case X86_FBSTPm:
261
300
      break;
262
765
  }
263
264
765
  MI->x86opsize = 10;
265
765
  printMemReference(MI, OpNo, O);
266
765
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
5.83k
{
270
5.83k
  SStream_concat0(O, "xmmword ptr ");
271
5.83k
  MI->x86opsize = 16;
272
5.83k
  printMemReference(MI, OpNo, O);
273
5.83k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
3.66k
{
277
3.66k
  SStream_concat0(O, "ymmword ptr ");
278
3.66k
  MI->x86opsize = 32;
279
3.66k
  printMemReference(MI, OpNo, O);
280
3.66k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
2.84k
{
284
2.84k
  SStream_concat0(O, "zmmword ptr ");
285
2.84k
  MI->x86opsize = 64;
286
2.84k
  printMemReference(MI, OpNo, O);
287
2.84k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
968k
{
293
968k
  SStream_concat0(OS, getRegisterName(RegNo));
294
968k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
253k
{
312
253k
  if (positive) {
313
    // always print this number in positive form
314
212k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
212k
    } else { // Intel syntax
348
212k
      if (imm < 0) {
349
2.89k
        if (MI->op1_size) {
350
730
          switch(MI->op1_size) {
351
730
            default:
352
730
              break;
353
730
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
730
          }
363
730
        }
364
365
2.89k
        SStream_concat(O, "0x%"PRIx64, imm);
366
209k
      } else {
367
209k
        if (imm > HEX_THRESHOLD)
368
197k
          SStream_concat(O, "0x%"PRIx64, imm);
369
12.5k
        else
370
12.5k
          SStream_concat(O, "%"PRIu64, imm);
371
209k
      }
372
212k
    }
373
212k
  } else {
374
41.1k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
41.1k
    } else { // Intel syntax
395
41.1k
      if (imm < 0) {
396
5.66k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
5.66k
        else if (imm < -HEX_THRESHOLD)
399
4.83k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
821
        else
401
821
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
35.5k
      } else {
404
35.5k
        if (imm > HEX_THRESHOLD)
405
29.4k
          SStream_concat(O, "0x%"PRIx64, imm);
406
6.08k
        else
407
6.08k
          SStream_concat(O, "%"PRIu64, imm);
408
35.5k
      }
409
41.1k
    }
410
41.1k
  }
411
253k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
346k
{
416
346k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
346k
  if (MCOperand_isReg(Op)) {
418
346k
    printRegName(O, MCOperand_getReg(Op));
419
346k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
346k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
1.75M
{
429
1.75M
#ifndef CAPSTONE_DIET
430
1.75M
  uint8_t i;
431
1.75M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
1.75M
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
5.08M
  for(i = 0; arr[i]; i++) {
440
3.33M
    if (arr[i] != CS_AC_IGNORE)
441
2.79M
      access[i] = arr[i];
442
538k
    else
443
538k
      access[i] = 0;
444
3.33M
  }
445
446
  // mark the end of array
447
1.75M
  access[i] = 0;
448
1.75M
#endif
449
1.75M
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
35.4k
{
454
35.4k
  MCOperand *SegReg;
455
35.4k
  int reg;
456
457
35.4k
  if (MI->csh->detail) {
458
35.4k
#ifndef CAPSTONE_DIET
459
35.4k
    uint8_t access[6];
460
35.4k
#endif
461
462
35.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
35.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
35.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
35.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
35.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
35.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
35.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
35.4k
#ifndef CAPSTONE_DIET
471
35.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
35.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
35.4k
#endif
474
35.4k
  }
475
476
35.4k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
35.4k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
35.4k
  if (reg) {
481
902
    _printOperand(MI, Op + 1, O);
482
902
    if (MI->csh->detail) {
483
902
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
902
    }
485
902
    SStream_concat0(O, ":");
486
902
  }
487
488
35.4k
  SStream_concat0(O, "[");
489
35.4k
  set_mem_access(MI, true);
490
35.4k
  printOperand(MI, Op, O);
491
35.4k
  SStream_concat0(O, "]");
492
35.4k
  set_mem_access(MI, false);
493
35.4k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
40.9k
{
497
40.9k
  if (MI->csh->detail) {
498
40.9k
#ifndef CAPSTONE_DIET
499
40.9k
    uint8_t access[6];
500
40.9k
#endif
501
502
40.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
40.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
40.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
40.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
40.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
40.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
40.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
40.9k
#ifndef CAPSTONE_DIET
511
40.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
40.9k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
40.9k
#endif
514
40.9k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
40.9k
  if (MI->csh->mode != CS_MODE_64) {
518
23.7k
    SStream_concat0(O, "es:[");
519
23.7k
    if (MI->csh->detail) {
520
23.7k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
23.7k
    }
522
23.7k
  } else
523
17.2k
    SStream_concat0(O, "[");
524
525
40.9k
  set_mem_access(MI, true);
526
40.9k
  printOperand(MI, Op, O);
527
40.9k
  SStream_concat0(O, "]");
528
40.9k
  set_mem_access(MI, false);
529
40.9k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
10.9k
{
533
10.9k
  SStream_concat0(O, "byte ptr ");
534
10.9k
  MI->x86opsize = 1;
535
10.9k
  printSrcIdx(MI, OpNo, O);
536
10.9k
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
5.97k
{
540
5.97k
  SStream_concat0(O, "word ptr ");
541
5.97k
  MI->x86opsize = 2;
542
5.97k
  printSrcIdx(MI, OpNo, O);
543
5.97k
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
14.8k
{
547
14.8k
  SStream_concat0(O, "dword ptr ");
548
14.8k
  MI->x86opsize = 4;
549
14.8k
  printSrcIdx(MI, OpNo, O);
550
14.8k
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
3.60k
{
554
3.60k
  SStream_concat0(O, "qword ptr ");
555
3.60k
  MI->x86opsize = 8;
556
3.60k
  printSrcIdx(MI, OpNo, O);
557
3.60k
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
14.8k
{
561
14.8k
  SStream_concat0(O, "byte ptr ");
562
14.8k
  MI->x86opsize = 1;
563
14.8k
  printDstIdx(MI, OpNo, O);
564
14.8k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
5.59k
{
568
5.59k
  SStream_concat0(O, "word ptr ");
569
5.59k
  MI->x86opsize = 2;
570
5.59k
  printDstIdx(MI, OpNo, O);
571
5.59k
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
15.7k
{
575
15.7k
  SStream_concat0(O, "dword ptr ");
576
15.7k
  MI->x86opsize = 4;
577
15.7k
  printDstIdx(MI, OpNo, O);
578
15.7k
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
4.77k
{
582
4.77k
  SStream_concat0(O, "qword ptr ");
583
4.77k
  MI->x86opsize = 8;
584
4.77k
  printDstIdx(MI, OpNo, O);
585
4.77k
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
6.11k
{
589
6.11k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
6.11k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
6.11k
  int reg;
592
593
6.11k
  if (MI->csh->detail) {
594
6.11k
#ifndef CAPSTONE_DIET
595
6.11k
    uint8_t access[6];
596
6.11k
#endif
597
598
6.11k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
6.11k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
6.11k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
6.11k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
6.11k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
6.11k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
6.11k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
6.11k
#ifndef CAPSTONE_DIET
607
6.11k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
6.11k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
6.11k
#endif
610
6.11k
  }
611
612
  // If this has a segment register, print it.
613
6.11k
  reg = MCOperand_getReg(SegReg);
614
6.11k
  if (reg) {
615
485
    _printOperand(MI, Op + 1, O);
616
485
    SStream_concat0(O, ":");
617
485
    if (MI->csh->detail) {
618
485
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
485
    }
620
485
  }
621
622
6.11k
  SStream_concat0(O, "[");
623
624
6.11k
  if (MCOperand_isImm(DispSpec)) {
625
6.11k
    int64_t imm = MCOperand_getImm(DispSpec);
626
6.11k
    if (MI->csh->detail)
627
6.11k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
6.11k
    if (imm < 0)
630
1.41k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
4.70k
    else
632
4.70k
      printImm(MI, O, imm, true);
633
6.11k
  }
634
635
6.11k
  SStream_concat0(O, "]");
636
637
6.11k
  if (MI->csh->detail)
638
6.11k
    MI->flat_insn->detail->x86.op_count++;
639
640
6.11k
  if (MI->op1_size == 0)
641
6.11k
    MI->op1_size = MI->x86opsize;
642
6.11k
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
45.7k
{
646
45.7k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
45.7k
  printImm(MI, O, val, true);
649
650
45.7k
  if (MI->csh->detail) {
651
45.7k
#ifndef CAPSTONE_DIET
652
45.7k
    uint8_t access[6];
653
45.7k
#endif
654
655
45.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
45.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
45.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
45.7k
#ifndef CAPSTONE_DIET
660
45.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
45.7k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
45.7k
#endif
663
664
45.7k
    MI->flat_insn->detail->x86.op_count++;
665
45.7k
  }
666
45.7k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
2.79k
{
670
2.79k
  SStream_concat0(O, "byte ptr ");
671
2.79k
  MI->x86opsize = 1;
672
2.79k
  printMemOffset(MI, OpNo, O);
673
2.79k
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
869
{
677
869
  SStream_concat0(O, "word ptr ");
678
869
  MI->x86opsize = 2;
679
869
  printMemOffset(MI, OpNo, O);
680
869
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
2.16k
{
684
2.16k
  SStream_concat0(O, "dword ptr ");
685
2.16k
  MI->x86opsize = 4;
686
2.16k
  printMemOffset(MI, OpNo, O);
687
2.16k
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
291
{
691
291
  SStream_concat0(O, "qword ptr ");
692
291
  MI->x86opsize = 8;
693
291
  printMemOffset(MI, OpNo, O);
694
291
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
672k
{
700
672k
  x86_reg reg, reg2;
701
672k
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
672k
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
672k
  X86_lockrep(MI, O);
712
672k
  printInstruction(MI, O);
713
714
672k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
672k
  if (MI->csh->detail) {
716
672k
#ifndef CAPSTONE_DIET
717
672k
    uint8_t access[6] = {0};
718
672k
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
672k
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
69.9k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
69.9k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
69.9k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
69.9k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
69.9k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
69.9k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
69.9k
      MI->flat_insn->detail->x86.op_count++;
731
602k
    } else {
732
602k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
10.9k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
10.9k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
10.9k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
10.9k
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
10.9k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
10.9k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
10.9k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
10.9k
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
10.9k
        MI->flat_insn->detail->x86.op_count = 2;
742
10.9k
      }
743
602k
    }
744
745
672k
#ifndef CAPSTONE_DIET
746
672k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
672k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
672k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
672k
#endif
750
672k
  }
751
752
672k
  if (MI->op1_size == 0 && reg)
753
52.1k
    MI->op1_size = MI->csh->regsize_map[reg];
754
672k
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
42.8k
{
760
42.8k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
42.8k
  if (MCOperand_isImm(Op)) {
762
42.8k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
42.8k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
42.8k
    if (MI->csh->mode != CS_MODE_64) {
767
28.8k
      imm = imm & 0xffffffff;
768
28.8k
    }
769
770
42.8k
    printImm(MI, O, imm, true);
771
772
42.8k
    if (MI->csh->detail) {
773
42.8k
#ifndef CAPSTONE_DIET
774
42.8k
      uint8_t access[6];
775
42.8k
#endif
776
777
42.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
42.8k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
42.8k
      else if (opsize > 0)
782
1.65k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
41.1k
      else
784
41.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
42.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
42.8k
#ifndef CAPSTONE_DIET
788
42.8k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
42.8k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
42.8k
#endif
791
792
42.8k
      MI->flat_insn->detail->x86.op_count++;
793
42.8k
    }
794
795
42.8k
    if (MI->op1_size == 0)
796
42.8k
      MI->op1_size = MI->imm_size;
797
42.8k
  }
798
42.8k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
704k
{
802
704k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
704k
  if (MCOperand_isReg(Op)) {
805
622k
    unsigned int reg = MCOperand_getReg(Op);
806
807
622k
    printRegName(O, reg);
808
622k
    if (MI->csh->detail) {
809
622k
      if (MI->csh->doing_mem) {
810
76.4k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
545k
      } else {
812
545k
#ifndef CAPSTONE_DIET
813
545k
        uint8_t access[6];
814
545k
#endif
815
816
545k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
545k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
545k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
545k
#ifndef CAPSTONE_DIET
821
545k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
545k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
545k
#endif
824
825
545k
        MI->flat_insn->detail->x86.op_count++;
826
545k
      }
827
622k
    }
828
829
622k
    if (MI->op1_size == 0)
830
319k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
622k
  } else if (MCOperand_isImm(Op)) {
832
82.5k
    uint8_t encsize;
833
82.5k
    int64_t imm = MCOperand_getImm(Op);
834
82.5k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
82.5k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
33.7k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
82.5k
    switch(MI->flat_insn->id) {
841
41.1k
      default:
842
41.1k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
41.1k
        break;
844
845
311
      case X86_INS_MOVABS:
846
11.6k
      case X86_INS_MOV:
847
        // do not print number in negative form
848
11.6k
        printImm(MI, O, imm, true);
849
11.6k
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
1.42k
      case X86_INS_LCALL:
860
3.61k
      case X86_INS_LJMP:
861
3.61k
      case X86_INS_JMP:
862
        // always print address in positive form
863
3.61k
        if (OpNo == 1) { // ptr16 part
864
1.80k
          imm = imm & 0xffff;
865
1.80k
          opsize = 2;
866
1.80k
        } else
867
1.80k
          opsize = 4;
868
3.61k
        printImm(MI, O, imm, true);
869
3.61k
        break;
870
871
6.73k
      case X86_INS_AND:
872
12.1k
      case X86_INS_OR:
873
17.3k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
17.3k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
1.91k
          printImm(MI, O, imm, true);
877
15.3k
        else {
878
15.3k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
15.3k
          printImm(MI, O, imm, true);
880
15.3k
        }
881
17.3k
        break;
882
883
6.62k
      case X86_INS_RET:
884
8.77k
      case X86_INS_RETF:
885
        // RET imm16
886
8.77k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
465
          printImm(MI, O, imm, true);
888
8.31k
        else {
889
8.31k
          imm = 0xffff & imm;
890
8.31k
          printImm(MI, O, imm, true);
891
8.31k
        }
892
8.77k
        break;
893
82.5k
    }
894
895
82.5k
    if (MI->csh->detail) {
896
82.5k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
82.5k
      } else {
899
82.5k
#ifndef CAPSTONE_DIET
900
82.5k
        uint8_t access[6];
901
82.5k
#endif
902
903
82.5k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
82.5k
        if (opsize > 0) {
905
68.9k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
68.9k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
68.9k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
3.18k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
3.18k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
3.18k
              MI->flat_insn->detail->x86.operands[0].size;
911
3.18k
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
3.18k
        } else
914
10.3k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
82.5k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
82.5k
#ifndef CAPSTONE_DIET
918
82.5k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
82.5k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
82.5k
#endif
921
922
82.5k
        MI->flat_insn->detail->x86.op_count++;
923
82.5k
      }
924
82.5k
    }
925
82.5k
  }
926
704k
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
279k
{
930
279k
  bool NeedPlus = false;
931
279k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
279k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
279k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
279k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
279k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
279k
  int reg;
937
938
279k
  if (MI->csh->detail) {
939
279k
#ifndef CAPSTONE_DIET
940
279k
    uint8_t access[6];
941
279k
#endif
942
943
279k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
279k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
279k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
279k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
279k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
277k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
277k
        }
950
279k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
279k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
279k
#ifndef CAPSTONE_DIET
954
279k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
279k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
279k
#endif
957
279k
  }
958
959
  // If this has a segment register, print it.
960
279k
  reg = MCOperand_getReg(SegReg);
961
279k
  if (reg) {
962
7.31k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
7.31k
    if (MI->csh->detail) {
964
7.31k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
7.31k
    }
966
7.31k
    SStream_concat0(O, ":");
967
7.31k
  }
968
969
279k
  SStream_concat0(O, "[");
970
971
279k
  if (MCOperand_getReg(BaseReg)) {
972
273k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
273k
    NeedPlus = true;
974
273k
  }
975
976
279k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
64.1k
    if (NeedPlus) SStream_concat0(O, " + ");
978
64.1k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
64.1k
    if (ScaleVal != 1)
980
12.5k
      SStream_concat(O, "*%u", ScaleVal);
981
64.1k
    NeedPlus = true;
982
64.1k
  }
983
984
279k
  if (MCOperand_isImm(DispSpec)) {
985
279k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
279k
    if (MI->csh->detail)
987
279k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
279k
    if (DispVal) {
989
76.6k
      if (NeedPlus) {
990
72.1k
        if (DispVal < 0) {
991
30.4k
          SStream_concat0(O, " - ");
992
30.4k
          printImm(MI, O, -DispVal, true);
993
41.6k
        } else {
994
41.6k
          SStream_concat0(O, " + ");
995
41.6k
          printImm(MI, O, DispVal, true);
996
41.6k
        }
997
72.1k
      } else {
998
        // memory reference to an immediate address
999
4.51k
        if (MI->csh->mode == CS_MODE_64)
1000
452
          MI->op1_size = 8;
1001
4.51k
        if (DispVal < 0) {
1002
1.54k
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
2.97k
        } else {
1004
2.97k
          printImm(MI, O, DispVal, true);
1005
2.97k
        }
1006
4.51k
      }
1007
1008
202k
    } else {
1009
      // DispVal = 0
1010
202k
      if (!NeedPlus)  // [0]
1011
622
        SStream_concat0(O, "0");
1012
202k
    }
1013
279k
  }
1014
1015
279k
  SStream_concat0(O, "]");
1016
1017
279k
  if (MI->csh->detail)
1018
279k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
279k
  if (MI->op1_size == 0)
1021
175k
    MI->op1_size = MI->x86opsize;
1022
279k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
7.05k
{
1026
7.05k
  switch(MI->Opcode) {
1027
285
    default: break;
1028
679
    case X86_LEA16r:
1029
679
         MI->x86opsize = 2;
1030
679
         break;
1031
735
    case X86_LEA32r:
1032
2.00k
    case X86_LEA64_32r:
1033
2.00k
         MI->x86opsize = 4;
1034
2.00k
         break;
1035
406
    case X86_LEA64r:
1036
406
         MI->x86opsize = 8;
1037
406
         break;
1038
426
    case X86_BNDCL32rm:
1039
882
    case X86_BNDCN32rm:
1040
1.28k
    case X86_BNDCU32rm:
1041
1.83k
    case X86_BNDSTXmr:
1042
2.49k
    case X86_BNDLDXrm:
1043
2.89k
    case X86_BNDCL64rm:
1044
3.16k
    case X86_BNDCN64rm:
1045
3.68k
    case X86_BNDCU64rm:
1046
3.68k
         MI->x86opsize = 16;
1047
3.68k
         break;
1048
7.05k
  }
1049
1050
7.05k
  printMemReference(MI, OpNo, O);
1051
7.05k
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif