/src/capstonenext/arch/Xtensa/XtensaDisassembler.c
Line | Count | Source |
1 | | /* Capstone Disassembly Engine, http://www.capstone-engine.org */ |
2 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */ |
3 | | /* Rot127 <unisono@quyllur.org> 2022-2023 */ |
4 | | /* Automatically translated source file from LLVM. */ |
5 | | |
6 | | /* LLVM-commit: <commit> */ |
7 | | /* LLVM-tag: <tag> */ |
8 | | |
9 | | /* Only small edits allowed. */ |
10 | | /* For multiple similar edits, please create a Patch for the translator. */ |
11 | | |
12 | | /* Capstone's C++ file translator: */ |
13 | | /* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */ |
14 | | |
15 | | //===-- XtensaDisassembler.cpp - Disassembler for Xtensa ------------------===// |
16 | | // |
17 | | // The LLVM Compiler Infrastructure |
18 | | // |
19 | | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
20 | | // See https://llvm.org/LICENSE.txt for license information. |
21 | | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
22 | | // |
23 | | //===----------------------------------------------------------------------===// |
24 | | // |
25 | | // This file implements the XtensaDisassembler class. |
26 | | // |
27 | | //===----------------------------------------------------------------------===// |
28 | | |
29 | | #include <stdio.h> |
30 | | #include <string.h> |
31 | | #include <stdlib.h> |
32 | | #include <capstone/platform.h> |
33 | | |
34 | | #include "../../MathExtras.h" |
35 | | #include "../../MCDisassembler.h" |
36 | | #include "../../MCFixedLenDisassembler.h" |
37 | | #include "../../SStream.h" |
38 | | #include "../../cs_priv.h" |
39 | | #include "../../utils.h" |
40 | | |
41 | | #include "priv.h" |
42 | | |
43 | | #define GET_INSTRINFO_MC_DESC |
44 | | #include "XtensaGenInstrInfo.inc" |
45 | | |
46 | | #define CONCAT(a, b) CONCAT_(a, b) |
47 | | #define CONCAT_(a, b) a##_##b |
48 | | |
49 | | #define DEBUG_TYPE "Xtensa-disassembler" |
50 | | |
51 | | static const unsigned ARDecoderTable[] = { |
52 | | Xtensa_A0, Xtensa_SP, Xtensa_A2, Xtensa_A3, Xtensa_A4, Xtensa_A5, |
53 | | Xtensa_A6, Xtensa_A7, Xtensa_A8, Xtensa_A9, Xtensa_A10, Xtensa_A11, |
54 | | Xtensa_A12, Xtensa_A13, Xtensa_A14, Xtensa_A15 |
55 | | }; |
56 | | |
57 | | static const unsigned AE_DRDecoderTable[] = { |
58 | | Xtensa_AED0, Xtensa_AED1, Xtensa_AED2, Xtensa_AED3, |
59 | | Xtensa_AED4, Xtensa_AED5, Xtensa_AED6, Xtensa_AED7, |
60 | | Xtensa_AED8, Xtensa_AED9, Xtensa_AED10, Xtensa_AED11, |
61 | | Xtensa_AED12, Xtensa_AED13, Xtensa_AED14, Xtensa_AED15 |
62 | | }; |
63 | | |
64 | | static const unsigned AE_VALIGNDecoderTable[] = { Xtensa_U0, Xtensa_U1, |
65 | | Xtensa_U2, Xtensa_U3 }; |
66 | | |
67 | | static DecodeStatus DecodeAE_DRRegisterClass(MCInst *Inst, uint64_t RegNo, |
68 | | uint64_t Address, |
69 | | const void *Decoder) |
70 | 191 | { |
71 | 191 | if (RegNo >= ARR_SIZE(AE_DRDecoderTable)) |
72 | 0 | return MCDisassembler_Fail; |
73 | | |
74 | 191 | unsigned Reg = AE_DRDecoderTable[RegNo]; |
75 | 191 | MCOperand_CreateReg0(Inst, (Reg)); |
76 | 191 | return MCDisassembler_Success; |
77 | 191 | } |
78 | | |
79 | | static DecodeStatus DecodeAE_VALIGNRegisterClass(MCInst *Inst, uint64_t RegNo, |
80 | | uint64_t Address, |
81 | | const void *Decoder) |
82 | 134 | { |
83 | 134 | if (RegNo >= ARR_SIZE(AE_VALIGNDecoderTable)) |
84 | 0 | return MCDisassembler_Fail; |
85 | | |
86 | 134 | unsigned Reg = AE_VALIGNDecoderTable[RegNo]; |
87 | 134 | MCOperand_CreateReg0(Inst, (Reg)); |
88 | 134 | return MCDisassembler_Success; |
89 | 134 | } |
90 | | |
91 | | static DecodeStatus DecodeARRegisterClass(MCInst *Inst, uint64_t RegNo, |
92 | | uint64_t Address, const void *Decoder) |
93 | 150k | { |
94 | 150k | if (RegNo >= ARR_SIZE(ARDecoderTable)) |
95 | 0 | return MCDisassembler_Fail; |
96 | | |
97 | 150k | unsigned Reg = ARDecoderTable[RegNo]; |
98 | 150k | MCOperand_CreateReg0(Inst, (Reg)); |
99 | 150k | return MCDisassembler_Success; |
100 | 150k | } |
101 | | |
102 | | static const unsigned QRDecoderTable[] = { Xtensa_Q0, Xtensa_Q1, Xtensa_Q2, |
103 | | Xtensa_Q3, Xtensa_Q4, Xtensa_Q5, |
104 | | Xtensa_Q6, Xtensa_Q7 }; |
105 | | |
106 | | static DecodeStatus DecodeQRRegisterClass(MCInst *Inst, uint64_t RegNo, |
107 | | uint64_t Address, const void *Decoder) |
108 | 42.9k | { |
109 | 42.9k | if (RegNo >= ARR_SIZE(QRDecoderTable)) |
110 | 0 | return MCDisassembler_Fail; |
111 | | |
112 | 42.9k | unsigned Reg = QRDecoderTable[RegNo]; |
113 | 42.9k | MCOperand_CreateReg0(Inst, (Reg)); |
114 | 42.9k | return MCDisassembler_Success; |
115 | 42.9k | } |
116 | | |
117 | | static const unsigned FPRDecoderTable[] = { |
118 | | Xtensa_F0, Xtensa_F1, Xtensa_F2, Xtensa_F3, Xtensa_F4, Xtensa_F5, |
119 | | Xtensa_F6, Xtensa_F7, Xtensa_F8, Xtensa_F9, Xtensa_F10, Xtensa_F11, |
120 | | Xtensa_F12, Xtensa_F13, Xtensa_F14, Xtensa_F15 |
121 | | }; |
122 | | |
123 | | static DecodeStatus DecodeFPRRegisterClass(MCInst *Inst, uint64_t RegNo, |
124 | | uint64_t Address, |
125 | | const void *Decoder) |
126 | 16.8k | { |
127 | 16.8k | if (RegNo >= ARR_SIZE(FPRDecoderTable)) |
128 | 0 | return MCDisassembler_Fail; |
129 | | |
130 | 16.8k | unsigned Reg = FPRDecoderTable[RegNo]; |
131 | 16.8k | MCOperand_CreateReg0(Inst, (Reg)); |
132 | 16.8k | return MCDisassembler_Success; |
133 | 16.8k | } |
134 | | |
135 | | static const unsigned BRDecoderTable[] = { |
136 | | Xtensa_B0, Xtensa_B1, Xtensa_B2, Xtensa_B3, Xtensa_B4, Xtensa_B5, |
137 | | Xtensa_B6, Xtensa_B7, Xtensa_B8, Xtensa_B9, Xtensa_B10, Xtensa_B11, |
138 | | Xtensa_B12, Xtensa_B13, Xtensa_B14, Xtensa_B15 |
139 | | }; |
140 | | |
141 | | static const unsigned BR2DecoderTable[] = { Xtensa_B0_B1, Xtensa_B2_B3, |
142 | | Xtensa_B4_B5, Xtensa_B6_B7, |
143 | | Xtensa_B8_B9, Xtensa_B10_B11, |
144 | | Xtensa_B12_B13, Xtensa_B14_B15 }; |
145 | | |
146 | | static const unsigned BR4DecoderTable[] = { Xtensa_B0_B1_B2_B3, |
147 | | Xtensa_B4_B5_B6_B7, |
148 | | Xtensa_B8_B9_B10_B11, |
149 | | Xtensa_B12_B13_B14_B15 }; |
150 | | |
151 | | static DecodeStatus DecodeXtensaRegisterClass(MCInst *Inst, uint64_t RegNo, |
152 | | uint64_t Address, |
153 | | const void *Decoder, |
154 | | const unsigned *DecoderTable, |
155 | | size_t DecoderTableLen) |
156 | 0 | { |
157 | 0 | if (RegNo >= DecoderTableLen) |
158 | 0 | return MCDisassembler_Fail; |
159 | | |
160 | 0 | unsigned Reg = DecoderTable[RegNo]; |
161 | 0 | MCOperand_CreateReg0(Inst, (Reg)); |
162 | 0 | return MCDisassembler_Success; |
163 | 0 | } |
164 | | |
165 | | static DecodeStatus DecodeBR2RegisterClass(MCInst *Inst, uint64_t RegNo, |
166 | | uint64_t Address, |
167 | | const void *Decoder) |
168 | 0 | { |
169 | 0 | return DecodeXtensaRegisterClass(Inst, RegNo, Address, Decoder, |
170 | 0 | BR2DecoderTable, |
171 | 0 | ARR_SIZE(BR2DecoderTable)); |
172 | 0 | } |
173 | | |
174 | | static DecodeStatus DecodeBR4RegisterClass(MCInst *Inst, uint64_t RegNo, |
175 | | uint64_t Address, |
176 | | const void *Decoder) |
177 | 0 | { |
178 | 0 | return DecodeXtensaRegisterClass(Inst, RegNo, Address, Decoder, |
179 | 0 | BR4DecoderTable, |
180 | 0 | ARR_SIZE(BR4DecoderTable)); |
181 | 0 | } |
182 | | |
183 | | static DecodeStatus DecodeBRRegisterClass(MCInst *Inst, uint64_t RegNo, |
184 | | uint64_t Address, const void *Decoder) |
185 | 3.11k | { |
186 | 3.11k | if (RegNo >= ARR_SIZE(BRDecoderTable)) |
187 | 0 | return MCDisassembler_Fail; |
188 | | |
189 | 3.11k | unsigned Reg = BRDecoderTable[RegNo]; |
190 | 3.11k | MCOperand_CreateReg0(Inst, (Reg)); |
191 | 3.11k | return MCDisassembler_Success; |
192 | 3.11k | } |
193 | | |
194 | | static const unsigned MRDecoderTable[] = { Xtensa_M0, Xtensa_M1, Xtensa_M2, |
195 | | Xtensa_M3 }; |
196 | | |
197 | | static DecodeStatus DecodeMRRegisterClass(MCInst *Inst, uint64_t RegNo, |
198 | | uint64_t Address, const void *Decoder) |
199 | 897 | { |
200 | 897 | if (RegNo >= ARR_SIZE(MRDecoderTable)) |
201 | 0 | return MCDisassembler_Fail; |
202 | | |
203 | 897 | unsigned Reg = MRDecoderTable[RegNo]; |
204 | 897 | MCOperand_CreateReg0(Inst, (Reg)); |
205 | 897 | return MCDisassembler_Success; |
206 | 897 | } |
207 | | |
208 | | static const unsigned MR01DecoderTable[] = { Xtensa_M0, Xtensa_M1 }; |
209 | | |
210 | | static DecodeStatus DecodeMR01RegisterClass(MCInst *Inst, uint64_t RegNo, |
211 | | uint64_t Address, |
212 | | const void *Decoder) |
213 | 1.56k | { |
214 | 1.56k | if (RegNo >= ARR_SIZE(MR01DecoderTable)) |
215 | 0 | return MCDisassembler_Fail; |
216 | | |
217 | 1.56k | unsigned Reg = MR01DecoderTable[RegNo]; |
218 | 1.56k | MCOperand_CreateReg0(Inst, (Reg)); |
219 | 1.56k | return MCDisassembler_Success; |
220 | 1.56k | } |
221 | | |
222 | | static const unsigned MR23DecoderTable[] = { Xtensa_M2, Xtensa_M3 }; |
223 | | |
224 | | static DecodeStatus DecodeMR23RegisterClass(MCInst *Inst, uint64_t RegNo, |
225 | | uint64_t Address, |
226 | | const void *Decoder) |
227 | 517 | { |
228 | 517 | if (RegNo >= ARR_SIZE(MR23DecoderTable)) |
229 | 0 | return MCDisassembler_Fail; |
230 | | |
231 | 517 | unsigned Reg = MR23DecoderTable[RegNo]; |
232 | 517 | MCOperand_CreateReg0(Inst, (Reg)); |
233 | 517 | return MCDisassembler_Success; |
234 | 517 | } |
235 | | |
236 | | bool Xtensa_getFeatureBits(unsigned int mode, unsigned int feature) |
237 | 65.4k | { |
238 | | // we support everything |
239 | 65.4k | return true; |
240 | 65.4k | } |
241 | | |
242 | | // Verify SR and UR |
243 | | bool CheckRegister(MCInst *Inst, unsigned RegNo) |
244 | 5.97k | { |
245 | 5.97k | unsigned NumIntLevels = 0; |
246 | 5.97k | unsigned NumTimers = 0; |
247 | 5.97k | unsigned NumMiscSR = 0; |
248 | 5.97k | bool IsESP32 = false; |
249 | 5.97k | bool IsESP32S2 = false; |
250 | 5.97k | bool Res = true; |
251 | | |
252 | | // Assume that CPU is esp32 by default |
253 | 5.97k | if ((Inst->csh->mode & CS_MODE_XTENSA_ESP32)) { |
254 | 2.94k | NumIntLevels = 6; |
255 | 2.94k | NumTimers = 3; |
256 | 2.94k | NumMiscSR = 4; |
257 | 2.94k | IsESP32 = true; |
258 | 3.02k | } else if (Inst->csh->mode & CS_MODE_XTENSA_ESP32S2) { |
259 | 1.69k | NumIntLevels = 6; |
260 | 1.69k | NumTimers = 3; |
261 | 1.69k | NumMiscSR = 4; |
262 | 1.69k | IsESP32S2 = true; |
263 | 1.69k | } else if (Inst->csh->mode & CS_MODE_XTENSA_ESP8266) { |
264 | 1.33k | NumIntLevels = 2; |
265 | 1.33k | NumTimers = 1; |
266 | 1.33k | } |
267 | | |
268 | 5.97k | switch (RegNo) { |
269 | 190 | case Xtensa_LBEG: |
270 | 229 | case Xtensa_LEND: |
271 | 376 | case Xtensa_LCOUNT: |
272 | 376 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
273 | 376 | Xtensa_FeatureLoop); |
274 | 376 | break; |
275 | 0 | case Xtensa_BREG: |
276 | 0 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
277 | 0 | Xtensa_FeatureBoolean); |
278 | 0 | break; |
279 | 1 | case Xtensa_LITBASE: |
280 | 1 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
281 | 1 | Xtensa_FeatureExtendedL32R); |
282 | 1 | break; |
283 | 0 | case Xtensa_SCOMPARE1: |
284 | 0 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
285 | 0 | Xtensa_FeatureS32C1I); |
286 | 0 | break; |
287 | 110 | case Xtensa_ACCLO: |
288 | 112 | case Xtensa_ACCHI: |
289 | 112 | case Xtensa_M0: |
290 | 140 | case Xtensa_M1: |
291 | 141 | case Xtensa_M2: |
292 | 141 | case Xtensa_M3: |
293 | 141 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
294 | 141 | Xtensa_FeatureMAC16); |
295 | 141 | break; |
296 | 0 | case Xtensa_WINDOWBASE: |
297 | 0 | case Xtensa_WINDOWSTART: |
298 | 0 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
299 | 0 | Xtensa_FeatureWindowed); |
300 | 0 | break; |
301 | 0 | case Xtensa_IBREAKENABLE: |
302 | 0 | case Xtensa_IBREAKA0: |
303 | 0 | case Xtensa_IBREAKA1: |
304 | 0 | case Xtensa_DBREAKA0: |
305 | 0 | case Xtensa_DBREAKA1: |
306 | 10 | case Xtensa_DBREAKC0: |
307 | 12 | case Xtensa_DBREAKC1: |
308 | 12 | case Xtensa_DEBUGCAUSE: |
309 | 12 | case Xtensa_ICOUNT: |
310 | 12 | case Xtensa_ICOUNTLEVEL: |
311 | 12 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
312 | 12 | Xtensa_FeatureDebug); |
313 | 12 | break; |
314 | 0 | case Xtensa_ATOMCTL: |
315 | 0 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
316 | 0 | Xtensa_FeatureATOMCTL); |
317 | 0 | break; |
318 | 10 | case Xtensa_MEMCTL: |
319 | 10 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
320 | 10 | Xtensa_FeatureMEMCTL); |
321 | 10 | break; |
322 | 0 | case Xtensa_EPC1: |
323 | 0 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
324 | 0 | Xtensa_FeatureException); |
325 | 0 | break; |
326 | 239 | case Xtensa_EPC2: |
327 | 453 | case Xtensa_EPC3: |
328 | 811 | case Xtensa_EPC4: |
329 | 1.03k | case Xtensa_EPC5: |
330 | 1.11k | case Xtensa_EPC6: |
331 | 1.14k | case Xtensa_EPC7: |
332 | 1.14k | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
333 | 1.14k | Xtensa_FeatureHighPriInterrupts); |
334 | 1.14k | Res = Res & (NumIntLevels >= (RegNo - Xtensa_EPC1)); |
335 | 1.14k | break; |
336 | 77 | case Xtensa_EPS2: |
337 | 216 | case Xtensa_EPS3: |
338 | 267 | case Xtensa_EPS4: |
339 | 339 | case Xtensa_EPS5: |
340 | 554 | case Xtensa_EPS6: |
341 | 615 | case Xtensa_EPS7: |
342 | 615 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
343 | 615 | Xtensa_FeatureHighPriInterrupts); |
344 | 615 | Res = Res & (NumIntLevels > (RegNo - Xtensa_EPS2)); |
345 | 615 | break; |
346 | 0 | case Xtensa_EXCSAVE1: |
347 | 0 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
348 | 0 | Xtensa_FeatureException); |
349 | 0 | break; |
350 | 80 | case Xtensa_EXCSAVE2: |
351 | 359 | case Xtensa_EXCSAVE3: |
352 | 682 | case Xtensa_EXCSAVE4: |
353 | 833 | case Xtensa_EXCSAVE5: |
354 | 1.06k | case Xtensa_EXCSAVE6: |
355 | 1.48k | case Xtensa_EXCSAVE7: |
356 | 1.48k | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
357 | 1.48k | Xtensa_FeatureHighPriInterrupts); |
358 | 1.48k | Res = Res & (NumIntLevels >= (RegNo - Xtensa_EXCSAVE1)); |
359 | 1.48k | break; |
360 | 0 | case Xtensa_DEPC: |
361 | 29 | case Xtensa_EXCCAUSE: |
362 | 29 | case Xtensa_EXCVADDR: |
363 | 29 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
364 | 29 | Xtensa_FeatureException); |
365 | 29 | break; |
366 | 20 | case Xtensa_CPENABLE: |
367 | 20 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
368 | 20 | Xtensa_FeatureCoprocessor); |
369 | 20 | break; |
370 | 0 | case Xtensa_VECBASE: |
371 | 0 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
372 | 0 | Xtensa_FeatureRelocatableVector); |
373 | 0 | break; |
374 | 87 | case Xtensa_CCOUNT: |
375 | 87 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
376 | 87 | Xtensa_FeatureTimerInt); |
377 | 87 | Res &= (NumTimers > 0); |
378 | 87 | break; |
379 | 208 | case Xtensa_CCOMPARE0: |
380 | 221 | case Xtensa_CCOMPARE1: |
381 | 282 | case Xtensa_CCOMPARE2: |
382 | 282 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
383 | 282 | Xtensa_FeatureTimerInt); |
384 | 282 | Res &= (NumTimers > (RegNo - Xtensa_CCOMPARE0)); |
385 | 282 | break; |
386 | 0 | case Xtensa_PRID: |
387 | 0 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
388 | 0 | Xtensa_FeaturePRID); |
389 | 0 | break; |
390 | 79 | case Xtensa_INTERRUPT: |
391 | 79 | case Xtensa_INTCLEAR: |
392 | 79 | case Xtensa_INTENABLE: |
393 | 79 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
394 | 79 | Xtensa_FeatureInterrupt); |
395 | 79 | break; |
396 | 402 | case Xtensa_MISC0: |
397 | 479 | case Xtensa_MISC1: |
398 | 848 | case Xtensa_MISC2: |
399 | 915 | case Xtensa_MISC3: |
400 | 915 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
401 | 915 | Xtensa_FeatureMiscSR); |
402 | 915 | Res &= (NumMiscSR > (RegNo - Xtensa_MISC0)); |
403 | 915 | break; |
404 | 118 | case Xtensa_THREADPTR: |
405 | 118 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
406 | 118 | Xtensa_FeatureTHREADPTR); |
407 | 118 | break; |
408 | 143 | case Xtensa_GPIO_OUT: |
409 | 143 | Res = IsESP32S2; |
410 | 143 | break; |
411 | 118 | case Xtensa_EXPSTATE: |
412 | 118 | Res = IsESP32; |
413 | 118 | break; |
414 | 57 | case Xtensa_FCR: |
415 | 76 | case Xtensa_FSR: |
416 | 76 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
417 | 76 | Xtensa_FeatureSingleFloat); |
418 | 76 | break; |
419 | 251 | case Xtensa_F64R_LO: |
420 | 297 | case Xtensa_F64R_HI: |
421 | 314 | case Xtensa_F64S: |
422 | 314 | Res = Xtensa_getFeatureBits(Inst->csh->mode, |
423 | 314 | Xtensa_FeatureDFPAccel); |
424 | 314 | break; |
425 | 5.97k | } |
426 | | |
427 | 5.97k | return Res; |
428 | 5.97k | } |
429 | | |
430 | | static const unsigned SRDecoderTable[] = { |
431 | | Xtensa_LBEG, 0, Xtensa_LEND, 1, |
432 | | Xtensa_LCOUNT, 2, Xtensa_SAR, 3, |
433 | | Xtensa_BREG, 4, Xtensa_LITBASE, 5, |
434 | | Xtensa_SCOMPARE1, 12, Xtensa_ACCLO, 16, |
435 | | Xtensa_ACCHI, 17, Xtensa_M0, 32, |
436 | | Xtensa_M1, 33, Xtensa_M2, 34, |
437 | | Xtensa_M3, 35, Xtensa_WINDOWBASE, 72, |
438 | | Xtensa_WINDOWSTART, 73, Xtensa_IBREAKENABLE, 96, |
439 | | Xtensa_MEMCTL, 97, Xtensa_ATOMCTL, 99, |
440 | | Xtensa_DDR, 104, Xtensa_IBREAKA0, 128, |
441 | | Xtensa_IBREAKA1, 129, Xtensa_DBREAKA0, 144, |
442 | | Xtensa_DBREAKA1, 145, Xtensa_DBREAKC0, 160, |
443 | | Xtensa_DBREAKC1, 161, Xtensa_CONFIGID0, 176, |
444 | | Xtensa_EPC1, 177, Xtensa_EPC2, 178, |
445 | | Xtensa_EPC3, 179, Xtensa_EPC4, 180, |
446 | | Xtensa_EPC5, 181, Xtensa_EPC6, 182, |
447 | | Xtensa_EPC7, 183, Xtensa_DEPC, 192, |
448 | | Xtensa_EPS2, 194, Xtensa_EPS3, 195, |
449 | | Xtensa_EPS4, 196, Xtensa_EPS5, 197, |
450 | | Xtensa_EPS6, 198, Xtensa_EPS7, 199, |
451 | | Xtensa_CONFIGID1, 208, Xtensa_EXCSAVE1, 209, |
452 | | Xtensa_EXCSAVE2, 210, Xtensa_EXCSAVE3, 211, |
453 | | Xtensa_EXCSAVE4, 212, Xtensa_EXCSAVE5, 213, |
454 | | Xtensa_EXCSAVE6, 214, Xtensa_EXCSAVE7, 215, |
455 | | Xtensa_CPENABLE, 224, Xtensa_INTERRUPT, 226, |
456 | | Xtensa_INTCLEAR, 227, Xtensa_INTENABLE, 228, |
457 | | Xtensa_PS, 230, Xtensa_VECBASE, 231, |
458 | | Xtensa_EXCCAUSE, 232, Xtensa_DEBUGCAUSE, 233, |
459 | | Xtensa_CCOUNT, 234, Xtensa_PRID, 235, |
460 | | Xtensa_ICOUNT, 236, Xtensa_ICOUNTLEVEL, 237, |
461 | | Xtensa_EXCVADDR, 238, Xtensa_CCOMPARE0, 240, |
462 | | Xtensa_CCOMPARE1, 241, Xtensa_CCOMPARE2, 242, |
463 | | Xtensa_MISC0, 244, Xtensa_MISC1, 245, |
464 | | Xtensa_MISC2, 246, Xtensa_MISC3, 247 |
465 | | }; |
466 | | |
467 | | static DecodeStatus DecodeSRRegisterClass(MCInst *Inst, uint64_t RegNo, |
468 | | uint64_t Address, const void *Decoder) |
469 | 5.21k | { |
470 | | // const llvm_MCSubtargetInfo STI = |
471 | | // ((const MCDisassembler *)Decoder)->getSubtargetInfo(); |
472 | | |
473 | 5.21k | if (RegNo > 255) |
474 | 0 | return MCDisassembler_Fail; |
475 | | |
476 | 218k | for (unsigned i = 0; i < ARR_SIZE(SRDecoderTable); i += 2) { |
477 | 218k | if (SRDecoderTable[i + 1] == RegNo) { |
478 | 5.20k | unsigned Reg = SRDecoderTable[i]; |
479 | | |
480 | 5.20k | if (!CheckRegister(Inst, Reg)) |
481 | 10 | return MCDisassembler_Fail; |
482 | | |
483 | 5.19k | MCOperand_CreateReg0(Inst, (Reg)); |
484 | 5.19k | return MCDisassembler_Success; |
485 | 5.20k | } |
486 | 218k | } |
487 | | |
488 | 6 | return MCDisassembler_Fail; |
489 | 5.21k | } |
490 | | |
491 | | static const unsigned URDecoderTable[] = { |
492 | | Xtensa_GPIO_OUT, 0, Xtensa_EXPSTATE, 230, Xtensa_THREADPTR, 231, |
493 | | Xtensa_FCR, 232, Xtensa_FSR, 233, Xtensa_F64R_LO, 234, |
494 | | Xtensa_F64R_HI, 235, Xtensa_F64S, 236 |
495 | | }; |
496 | | |
497 | | static DecodeStatus DecodeURRegisterClass(MCInst *Inst, uint64_t RegNo, |
498 | | uint64_t Address, const void *Decoder) |
499 | 911 | { |
500 | 911 | if (RegNo > 255) |
501 | 0 | return MCDisassembler_Fail; |
502 | | |
503 | 4.29k | for (unsigned i = 0; i < ARR_SIZE(URDecoderTable); i += 2) { |
504 | 4.15k | if (URDecoderTable[i + 1] == RegNo) { |
505 | 769 | unsigned Reg = URDecoderTable[i]; |
506 | | |
507 | 769 | if (!CheckRegister(Inst, Reg)) |
508 | 140 | return MCDisassembler_Fail; |
509 | | |
510 | 629 | MCOperand_CreateReg0(Inst, (Reg)); |
511 | 629 | return MCDisassembler_Success; |
512 | 769 | } |
513 | 4.15k | } |
514 | | |
515 | 142 | return MCDisassembler_Fail; |
516 | 911 | } |
517 | | |
518 | | static bool tryAddingSymbolicOperand(int64_t Value, bool isBranch, |
519 | | uint64_t Address, uint64_t Offset, |
520 | | uint64_t InstSize, MCInst *MI, |
521 | | const void *Decoder) |
522 | 19.5k | { |
523 | | // return Dis->tryAddingSymbolicOperand(MI, Value, Address, isBranch, |
524 | | // Offset, /*OpSize=*/0, InstSize); |
525 | 19.5k | return false; |
526 | 19.5k | } |
527 | | |
528 | | static DecodeStatus decodeCallOperand(MCInst *Inst, uint64_t Imm, |
529 | | int64_t Address, const void *Decoder) |
530 | 3.23k | { |
531 | 3.23k | CS_ASSERT_RET_VAL(isUIntN(18, Imm) && "Invalid immediate", |
532 | 3.23k | MCDisassembler_Fail); |
533 | 3.23k | MCOperand_CreateImm0(Inst, (SignExtend64((Imm << 2), 20))); |
534 | 3.23k | return MCDisassembler_Success; |
535 | 3.23k | } |
536 | | |
537 | | static DecodeStatus decodeJumpOperand(MCInst *Inst, uint64_t Imm, |
538 | | int64_t Address, const void *Decoder) |
539 | 658 | { |
540 | 658 | CS_ASSERT_RET_VAL(isUIntN(18, Imm) && "Invalid immediate", |
541 | 658 | MCDisassembler_Fail); |
542 | 658 | MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 18))); |
543 | 658 | return MCDisassembler_Success; |
544 | 658 | } |
545 | | |
546 | | static DecodeStatus decodeBranchOperand(MCInst *Inst, uint64_t Imm, |
547 | | int64_t Address, const void *Decoder) |
548 | 19.4k | { |
549 | 19.4k | switch (MCInst_getOpcode(Inst)) { |
550 | 459 | case Xtensa_BEQZ: |
551 | 801 | case Xtensa_BGEZ: |
552 | 1.26k | case Xtensa_BLTZ: |
553 | 1.84k | case Xtensa_BNEZ: |
554 | 1.84k | CS_ASSERT_RET_VAL(isUIntN(12, Imm) && "Invalid immediate", |
555 | 1.84k | MCDisassembler_Fail); |
556 | 1.84k | if (!tryAddingSymbolicOperand( |
557 | 1.84k | SignExtend64((Imm), 12) + 4 + Address, true, |
558 | 1.84k | Address, 0, 3, Inst, Decoder)) |
559 | 1.84k | MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 12))); |
560 | 1.84k | break; |
561 | 17.5k | default: |
562 | 17.5k | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
563 | 17.5k | MCDisassembler_Fail); |
564 | 17.5k | if (!tryAddingSymbolicOperand( |
565 | 17.5k | SignExtend64((Imm), 8) + 4 + Address, true, Address, |
566 | 17.5k | 0, 3, Inst, Decoder)) |
567 | 17.5k | MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 8))); |
568 | 19.4k | } |
569 | 19.4k | return MCDisassembler_Success; |
570 | 19.4k | } |
571 | | |
572 | | static DecodeStatus decodeLoopOperand(MCInst *Inst, uint64_t Imm, |
573 | | int64_t Address, const void *Decoder) |
574 | 92 | { |
575 | 92 | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
576 | 92 | MCDisassembler_Fail); |
577 | 92 | if (!tryAddingSymbolicOperand(Imm + 4 + Address, true, Address, 0, 3, |
578 | 92 | Inst, Decoder)) |
579 | 92 | MCOperand_CreateImm0(Inst, (Imm)); |
580 | 92 | return MCDisassembler_Success; |
581 | 92 | } |
582 | | |
583 | | static DecodeStatus decodeL32ROperand(MCInst *Inst, uint64_t Imm, |
584 | | int64_t Address, const void *Decoder) |
585 | 5.87k | { |
586 | 5.87k | CS_ASSERT_RET_VAL(isUIntN(16, Imm) && "Invalid immediate", |
587 | 5.87k | MCDisassembler_Fail); |
588 | 5.87k | MCOperand_CreateImm0(Inst, OneExtend64(Imm << 2, 18)); |
589 | 5.87k | return MCDisassembler_Success; |
590 | 5.87k | } |
591 | | |
592 | | static DecodeStatus decodeImm8Operand(MCInst *Inst, uint64_t Imm, |
593 | | int64_t Address, const void *Decoder) |
594 | 737 | { |
595 | 737 | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
596 | 737 | MCDisassembler_Fail); |
597 | 737 | MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 8))); |
598 | 737 | return MCDisassembler_Success; |
599 | 737 | } |
600 | | |
601 | | static DecodeStatus decodeImm8_sh8Operand(MCInst *Inst, uint64_t Imm, |
602 | | int64_t Address, const void *Decoder) |
603 | 398 | { |
604 | 398 | CS_ASSERT_RET_VAL(isUIntN(16, Imm) && ((Imm & 0xff) == 0) && |
605 | 398 | "Invalid immediate", |
606 | 398 | MCDisassembler_Fail); |
607 | 398 | MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 16))); |
608 | 398 | return MCDisassembler_Success; |
609 | 398 | } |
610 | | |
611 | | static DecodeStatus decodeImm12Operand(MCInst *Inst, uint64_t Imm, |
612 | | int64_t Address, const void *Decoder) |
613 | 318 | { |
614 | 318 | CS_ASSERT_RET_VAL(isUIntN(12, Imm) && "Invalid immediate", |
615 | 318 | MCDisassembler_Fail); |
616 | 318 | MCOperand_CreateImm0(Inst, (SignExtend64((Imm), 12))); |
617 | 318 | return MCDisassembler_Success; |
618 | 318 | } |
619 | | |
620 | | static DecodeStatus decodeUimm4Operand(MCInst *Inst, uint64_t Imm, |
621 | | int64_t Address, const void *Decoder) |
622 | 2.71k | { |
623 | 2.71k | CS_ASSERT_RET_VAL(isUIntN(4, Imm) && "Invalid immediate", |
624 | 2.71k | MCDisassembler_Fail); |
625 | 2.71k | MCOperand_CreateImm0(Inst, (Imm)); |
626 | 2.71k | return MCDisassembler_Success; |
627 | 2.71k | } |
628 | | |
629 | | static DecodeStatus decodeUimm5Operand(MCInst *Inst, uint64_t Imm, |
630 | | int64_t Address, const void *Decoder) |
631 | 3.38k | { |
632 | 3.38k | CS_ASSERT_RET_VAL(isUIntN(5, Imm) && "Invalid immediate", |
633 | 3.38k | MCDisassembler_Fail); |
634 | 3.38k | MCOperand_CreateImm0(Inst, (Imm)); |
635 | 3.38k | return MCDisassembler_Success; |
636 | 3.38k | } |
637 | | |
638 | | static DecodeStatus decodeImm1_16Operand(MCInst *Inst, uint64_t Imm, |
639 | | int64_t Address, const void *Decoder) |
640 | 1.32k | { |
641 | 1.32k | CS_ASSERT_RET_VAL(isUIntN(4, Imm) && "Invalid immediate", |
642 | 1.32k | MCDisassembler_Fail); |
643 | 1.32k | MCOperand_CreateImm0(Inst, (Imm + 1)); |
644 | 1.32k | return MCDisassembler_Success; |
645 | 1.32k | } |
646 | | |
647 | | static DecodeStatus decodeImm1n_15Operand(MCInst *Inst, uint64_t Imm, |
648 | | int64_t Address, const void *Decoder) |
649 | 2.99k | { |
650 | 2.99k | CS_ASSERT_RET_VAL(isUIntN(4, Imm) && "Invalid immediate", |
651 | 2.99k | MCDisassembler_Fail); |
652 | 2.99k | if (!Imm) |
653 | 208 | MCOperand_CreateImm0(Inst, (-1)); |
654 | 2.78k | else |
655 | 2.78k | MCOperand_CreateImm0(Inst, (Imm)); |
656 | 2.99k | return MCDisassembler_Success; |
657 | 2.99k | } |
658 | | |
659 | | static DecodeStatus decodeImm32n_95Operand(MCInst *Inst, uint64_t Imm, |
660 | | int64_t Address, const void *Decoder) |
661 | 1.34k | { |
662 | 1.34k | CS_ASSERT_RET_VAL(isUIntN(7, Imm) && "Invalid immediate", |
663 | 1.34k | MCDisassembler_Fail); |
664 | 1.34k | if ((Imm & 0x60) == 0x60) |
665 | 530 | MCOperand_CreateImm0(Inst, ((~0x1f) | Imm)); |
666 | 813 | else |
667 | 813 | MCOperand_CreateImm0(Inst, (Imm)); |
668 | 1.34k | return MCDisassembler_Success; |
669 | 1.34k | } |
670 | | |
671 | | static DecodeStatus decodeImm8n_7Operand(MCInst *Inst, uint64_t Imm, |
672 | | int64_t Address, const void *Decoder) |
673 | 736 | { |
674 | 736 | CS_ASSERT_RET_VAL(isUIntN(4, Imm) && "Invalid immediate", |
675 | 736 | MCDisassembler_Fail); |
676 | 736 | if (Imm > 7) |
677 | 447 | MCOperand_CreateImm0(Inst, (Imm - 16)); |
678 | 289 | else |
679 | 289 | MCOperand_CreateImm0(Inst, (Imm)); |
680 | 736 | return MCDisassembler_Success; |
681 | 736 | } |
682 | | |
683 | | static DecodeStatus decodeImm64n_4nOperand(MCInst *Inst, uint64_t Imm, |
684 | | int64_t Address, const void *Decoder) |
685 | 194 | { |
686 | 194 | CS_ASSERT_RET_VAL(isUIntN(6, Imm) && ((Imm & 0x3) == 0) && |
687 | 194 | "Invalid immediate", |
688 | 194 | MCDisassembler_Fail); |
689 | 194 | MCOperand_CreateImm0(Inst, ((~0x3f) | (Imm))); |
690 | 194 | return MCDisassembler_Success; |
691 | 194 | } |
692 | | |
693 | | static DecodeStatus decodeOffset8m32Operand(MCInst *Inst, uint64_t Imm, |
694 | | int64_t Address, |
695 | | const void *Decoder) |
696 | 844 | { |
697 | 844 | CS_ASSERT_RET_VAL(isUIntN(10, Imm) && ((Imm & 0x3) == 0) && |
698 | 844 | "Invalid immediate", |
699 | 844 | MCDisassembler_Fail); |
700 | 844 | MCOperand_CreateImm0(Inst, (Imm)); |
701 | 844 | return MCDisassembler_Success; |
702 | 844 | } |
703 | | |
704 | | static DecodeStatus decodeEntry_Imm12OpValue(MCInst *Inst, uint64_t Imm, |
705 | | int64_t Address, |
706 | | const void *Decoder) |
707 | 724 | { |
708 | 724 | CS_ASSERT_RET_VAL(isUIntN(15, Imm) && ((Imm & 0x7) == 0) && |
709 | 724 | "Invalid immediate", |
710 | 724 | MCDisassembler_Fail); |
711 | 724 | MCOperand_CreateImm0(Inst, (Imm)); |
712 | 724 | return MCDisassembler_Success; |
713 | 724 | } |
714 | | |
715 | | static DecodeStatus decodeShimm1_31Operand(MCInst *Inst, uint64_t Imm, |
716 | | int64_t Address, const void *Decoder) |
717 | 448 | { |
718 | 448 | CS_ASSERT_RET_VAL(isUIntN(5, Imm) && "Invalid immediate", |
719 | 448 | MCDisassembler_Fail); |
720 | 448 | MCOperand_CreateImm0(Inst, (32 - Imm)); |
721 | 448 | return MCDisassembler_Success; |
722 | 448 | } |
723 | | |
724 | | //static DecodeStatus decodeShimm0_31Operand(MCInst *Inst, uint64_t Imm, |
725 | | // int64_t Address, const void *Decoder) |
726 | | //{ |
727 | | // CS_ASSERT_RET_VAL(isUIntN(5, Imm) && "Invalid immediate", MCDisassembler_Fail); |
728 | | // MCOperand_CreateImm0(Inst, (32 - Imm)); |
729 | | // return MCDisassembler_Success; |
730 | | //} |
731 | | |
732 | | static DecodeStatus decodeImm7_22Operand(MCInst *Inst, uint64_t Imm, |
733 | | int64_t Address, const void *Decoder) |
734 | 100 | { |
735 | 100 | CS_ASSERT_RET_VAL(isUIntN(4, Imm) && "Invalid immediate", |
736 | 100 | MCDisassembler_Fail); |
737 | 100 | MCOperand_CreateImm0(Inst, (Imm + 7)); |
738 | 100 | return MCDisassembler_Success; |
739 | 100 | } |
740 | | |
741 | | static DecodeStatus decodeSelect_2Operand(MCInst *Inst, uint64_t Imm, |
742 | | int64_t Address, const void *Decoder) |
743 | 621 | { |
744 | 621 | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
745 | 621 | MCDisassembler_Fail); |
746 | 621 | MCOperand_CreateImm0(Inst, (Imm)); |
747 | 621 | return MCDisassembler_Success; |
748 | 621 | } |
749 | | |
750 | | static DecodeStatus decodeSelect_4Operand(MCInst *Inst, uint64_t Imm, |
751 | | int64_t Address, const void *Decoder) |
752 | 1.20k | { |
753 | 1.20k | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
754 | 1.20k | MCDisassembler_Fail); |
755 | 1.20k | MCOperand_CreateImm0(Inst, (Imm)); |
756 | 1.20k | return MCDisassembler_Success; |
757 | 1.20k | } |
758 | | |
759 | | static DecodeStatus decodeSelect_8Operand(MCInst *Inst, uint64_t Imm, |
760 | | int64_t Address, const void *Decoder) |
761 | 789 | { |
762 | 789 | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
763 | 789 | MCDisassembler_Fail); |
764 | 789 | MCOperand_CreateImm0(Inst, (Imm)); |
765 | 789 | return MCDisassembler_Success; |
766 | 789 | } |
767 | | |
768 | | static DecodeStatus decodeSelect_16Operand(MCInst *Inst, uint64_t Imm, |
769 | | int64_t Address, const void *Decoder) |
770 | 537 | { |
771 | 537 | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
772 | 537 | MCDisassembler_Fail); |
773 | 537 | MCOperand_CreateImm0(Inst, (Imm)); |
774 | 537 | return MCDisassembler_Success; |
775 | 537 | } |
776 | | |
777 | | static DecodeStatus decodeSelect_256Operand(MCInst *Inst, uint64_t Imm, |
778 | | int64_t Address, |
779 | | const void *Decoder) |
780 | 74 | { |
781 | 74 | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
782 | 74 | MCDisassembler_Fail); |
783 | 74 | MCOperand_CreateImm0(Inst, (Imm)); |
784 | 74 | return MCDisassembler_Success; |
785 | 74 | } |
786 | | |
787 | | static DecodeStatus decodeOffset_16_16Operand(MCInst *Inst, uint64_t Imm, |
788 | | int64_t Address, |
789 | | const void *Decoder) |
790 | 249 | { |
791 | 249 | CS_ASSERT_RET_VAL(isIntN(Imm, 8) && "Invalid immediate", |
792 | 249 | MCDisassembler_Fail); |
793 | 246 | if ((Imm & 0xf) != 0) |
794 | 246 | MCOperand_CreateImm0(Inst, (Imm << 4)); |
795 | 0 | else |
796 | 0 | MCOperand_CreateImm0(Inst, (Imm)); |
797 | 246 | return MCDisassembler_Success; |
798 | 249 | } |
799 | | |
800 | | static DecodeStatus decodeOffset_256_8Operand(MCInst *Inst, uint64_t Imm, |
801 | | int64_t Address, |
802 | | const void *Decoder) |
803 | 2.09k | { |
804 | 2.09k | CS_ASSERT_RET_VAL(isIntN(16, Imm) && "Invalid immediate", |
805 | 2.09k | MCDisassembler_Fail); |
806 | 2.09k | if ((Imm & 0x7) != 0) |
807 | 1.84k | MCOperand_CreateImm0(Inst, (Imm << 3)); |
808 | 254 | else |
809 | 254 | MCOperand_CreateImm0(Inst, (Imm)); |
810 | 2.09k | return MCDisassembler_Success; |
811 | 2.09k | } |
812 | | |
813 | | static DecodeStatus decodeOffset_256_16Operand(MCInst *Inst, uint64_t Imm, |
814 | | int64_t Address, |
815 | | const void *Decoder) |
816 | 1.54k | { |
817 | 1.54k | CS_ASSERT_RET_VAL(isIntN(16, Imm) && "Invalid immediate", |
818 | 1.54k | MCDisassembler_Fail); |
819 | 1.54k | if ((Imm & 0xf) != 0) |
820 | 1.18k | MCOperand_CreateImm0(Inst, (Imm << 4)); |
821 | 359 | else |
822 | 359 | MCOperand_CreateImm0(Inst, (Imm)); |
823 | 1.54k | return MCDisassembler_Success; |
824 | 1.54k | } |
825 | | |
826 | | static DecodeStatus decodeOffset_256_4Operand(MCInst *Inst, uint64_t Imm, |
827 | | int64_t Address, |
828 | | const void *Decoder) |
829 | 1.00k | { |
830 | 1.00k | CS_ASSERT_RET_VAL(isIntN(16, Imm) && "Invalid immediate", |
831 | 1.00k | MCDisassembler_Fail); |
832 | 1.00k | if ((Imm & 0x2) != 0) |
833 | 261 | MCOperand_CreateImm0(Inst, (Imm << 2)); |
834 | 743 | else |
835 | 743 | MCOperand_CreateImm0(Inst, (Imm)); |
836 | 1.00k | return MCDisassembler_Success; |
837 | 1.00k | } |
838 | | |
839 | | static DecodeStatus decodeOffset_128_2Operand(MCInst *Inst, uint64_t Imm, |
840 | | int64_t Address, |
841 | | const void *Decoder) |
842 | 657 | { |
843 | 657 | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
844 | 657 | MCDisassembler_Fail); |
845 | 657 | if ((Imm & 0x1) != 0) |
846 | 392 | MCOperand_CreateImm0(Inst, (Imm << 1)); |
847 | 265 | else |
848 | 265 | MCOperand_CreateImm0(Inst, (Imm)); |
849 | 657 | return MCDisassembler_Success; |
850 | 657 | } |
851 | | |
852 | | static DecodeStatus decodeOffset_128_1Operand(MCInst *Inst, uint64_t Imm, |
853 | | int64_t Address, |
854 | | const void *Decoder) |
855 | 732 | { |
856 | 732 | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
857 | 732 | MCDisassembler_Fail); |
858 | 732 | MCOperand_CreateImm0(Inst, (Imm)); |
859 | 732 | return MCDisassembler_Success; |
860 | 732 | } |
861 | | |
862 | | static DecodeStatus decodeOffset_64_16Operand(MCInst *Inst, uint64_t Imm, |
863 | | int64_t Address, |
864 | | const void *Decoder) |
865 | 3.25k | { |
866 | 3.25k | CS_ASSERT_RET_VAL(isIntN(16, Imm) && "Invalid immediate", |
867 | 3.25k | MCDisassembler_Fail); |
868 | 3.25k | if ((Imm & 0xf) != 0) |
869 | 2.67k | MCOperand_CreateImm0(Inst, (Imm << 4)); |
870 | 585 | else |
871 | 585 | MCOperand_CreateImm0(Inst, (Imm)); |
872 | 3.25k | return MCDisassembler_Success; |
873 | 3.25k | } |
874 | | |
875 | | static int64_t TableB4const[16] = { -1, 1, 2, 3, 4, 5, 6, 7, |
876 | | 8, 10, 12, 16, 32, 64, 128, 256 }; |
877 | | static DecodeStatus decodeB4constOperand(MCInst *Inst, uint64_t Imm, |
878 | | int64_t Address, const void *Decoder) |
879 | 6.54k | { |
880 | 6.54k | CS_ASSERT_RET_VAL(isUIntN(4, Imm) && "Invalid immediate", |
881 | 6.54k | MCDisassembler_Fail); |
882 | | |
883 | 6.54k | MCOperand_CreateImm0(Inst, (TableB4const[Imm])); |
884 | 6.54k | return MCDisassembler_Success; |
885 | 6.54k | } |
886 | | |
887 | | static int64_t TableB4constu[16] = { 32768, 65536, 2, 3, 4, 5, 6, 7, |
888 | | 8, 10, 12, 16, 32, 64, 128, 256 }; |
889 | | static DecodeStatus decodeB4constuOperand(MCInst *Inst, uint64_t Imm, |
890 | | int64_t Address, const void *Decoder) |
891 | 7.21k | { |
892 | 7.21k | CS_ASSERT_RET_VAL(isUIntN(4, Imm) && "Invalid immediate", |
893 | 7.21k | MCDisassembler_Fail); |
894 | | |
895 | 7.21k | MCOperand_CreateImm0(Inst, (TableB4constu[Imm])); |
896 | 7.21k | return MCDisassembler_Success; |
897 | 7.21k | } |
898 | | |
899 | | static DecodeStatus decodeMem8Operand(MCInst *Inst, uint64_t Imm, |
900 | | int64_t Address, const void *Decoder) |
901 | 1.08k | { |
902 | 1.08k | CS_ASSERT_RET_VAL(isUIntN(12, Imm) && "Invalid immediate", |
903 | 1.08k | MCDisassembler_Fail); |
904 | 1.08k | DecodeARRegisterClass(Inst, Imm & 0xf, Address, Decoder); |
905 | 1.08k | MCOperand_CreateImm0(Inst, ((Imm >> 4) & 0xff)); |
906 | 1.08k | return MCDisassembler_Success; |
907 | 1.08k | } |
908 | | |
909 | | static DecodeStatus decodeMem16Operand(MCInst *Inst, uint64_t Imm, |
910 | | int64_t Address, const void *Decoder) |
911 | 451 | { |
912 | 451 | CS_ASSERT_RET_VAL(isUIntN(12, Imm) && "Invalid immediate", |
913 | 451 | MCDisassembler_Fail); |
914 | 451 | DecodeARRegisterClass(Inst, Imm & 0xf, Address, Decoder); |
915 | 451 | MCOperand_CreateImm0(Inst, ((Imm >> 3) & 0x1fe)); |
916 | 451 | return MCDisassembler_Success; |
917 | 451 | } |
918 | | |
919 | | static DecodeStatus decodeMem32Operand(MCInst *Inst, uint64_t Imm, |
920 | | int64_t Address, const void *Decoder) |
921 | 1.52k | { |
922 | 1.52k | CS_ASSERT_RET_VAL(isUIntN(12, Imm) && "Invalid immediate", |
923 | 1.52k | MCDisassembler_Fail); |
924 | 1.52k | DecodeARRegisterClass(Inst, Imm & 0xf, Address, Decoder); |
925 | 1.52k | MCOperand_CreateImm0(Inst, ((Imm >> 2) & 0x3fc)); |
926 | 1.52k | return MCDisassembler_Success; |
927 | 1.52k | } |
928 | | |
929 | | static DecodeStatus decodeMem32nOperand(MCInst *Inst, uint64_t Imm, |
930 | | int64_t Address, const void *Decoder) |
931 | 7.47k | { |
932 | 7.47k | CS_ASSERT_RET_VAL(isUIntN(8, Imm) && "Invalid immediate", |
933 | 7.47k | MCDisassembler_Fail); |
934 | 7.47k | DecodeARRegisterClass(Inst, Imm & 0xf, Address, Decoder); |
935 | 7.47k | MCOperand_CreateImm0(Inst, ((Imm >> 2) & 0x3c)); |
936 | 7.47k | return MCDisassembler_Success; |
937 | 7.47k | } |
938 | | |
939 | | /// Read two bytes from the ArrayRef and return 16 bit data sorted |
940 | | /// according to the given endianness. |
941 | | static DecodeStatus readInstruction16(MCInst *MI, const uint8_t *Bytes, |
942 | | size_t BytesLen, uint64_t Address, |
943 | | uint64_t *Size, uint64_t *Insn, |
944 | | bool IsLittleEndian) |
945 | 97.6k | { |
946 | | // We want to read exactly 2 Bytes of data. |
947 | 97.6k | if (BytesLen < 2) { |
948 | 401 | *Size = 0; |
949 | 401 | return MCDisassembler_Fail; |
950 | 401 | } |
951 | | |
952 | 97.1k | *Insn = readBytes16(MI, Bytes); |
953 | 97.1k | *Size = 2; |
954 | | |
955 | 97.1k | return MCDisassembler_Success; |
956 | 97.6k | } |
957 | | |
958 | | /// Read three bytes from the ArrayRef and return 24 bit data |
959 | | static DecodeStatus readInstruction24(MCInst *MI, const uint8_t *Bytes, |
960 | | size_t BytesLen, uint64_t Address, |
961 | | uint64_t *Size, uint64_t *Insn, |
962 | | bool IsLittleEndian, bool CheckTIE) |
963 | 96.9k | { |
964 | | // We want to read exactly 3 Bytes of data. |
965 | 96.9k | if (BytesLen < 3) { |
966 | 202 | *Size = 0; |
967 | 202 | return MCDisassembler_Fail; |
968 | 202 | } |
969 | | |
970 | 96.7k | if (CheckTIE && (Bytes[0] & 0x8) != 0) |
971 | 7.61k | return MCDisassembler_Fail; |
972 | 89.1k | *Insn = readBytes24(MI, Bytes); |
973 | 89.1k | *Size = 3; |
974 | | |
975 | 89.1k | return MCDisassembler_Success; |
976 | 96.7k | } |
977 | | |
978 | | /// Read three bytes from the ArrayRef and return 32 bit data |
979 | | static DecodeStatus readInstruction32(MCInst *MI, const uint8_t *Bytes, |
980 | | size_t BytesLen, uint64_t Address, |
981 | | uint64_t *Size, uint64_t *Insn, |
982 | | bool IsLittleEndian) |
983 | 7.88k | { |
984 | | // We want to read exactly 4 Bytes of data. |
985 | 7.88k | if (BytesLen < 4) { |
986 | 67 | *Size = 0; |
987 | 67 | return MCDisassembler_Fail; |
988 | 67 | } |
989 | | |
990 | 7.81k | if ((Bytes[0] & 0x8) == 0) |
991 | 237 | return MCDisassembler_Fail; |
992 | 7.57k | *Insn = readBytes32(MI, Bytes); |
993 | 7.57k | *Size = 4; |
994 | | |
995 | 7.57k | return MCDisassembler_Success; |
996 | 7.81k | } |
997 | | |
998 | | /// Read InstSize bytes from the ArrayRef and return 24 bit data |
999 | | static DecodeStatus readInstructionN(const uint8_t *Bytes, size_t BytesLen, |
1000 | | uint64_t Address, unsigned InstSize, |
1001 | | uint64_t *Size, uint64_t *Insn, |
1002 | | bool IsLittleEndian) |
1003 | 350 | { |
1004 | | // We want to read exactly 3 Bytes of data. |
1005 | 350 | if (BytesLen < InstSize) { |
1006 | 100 | *Size = 0; |
1007 | 100 | return MCDisassembler_Fail; |
1008 | 100 | } |
1009 | | |
1010 | 250 | *Insn = 0; |
1011 | 12.2k | for (unsigned i = 0; i < InstSize; i++) |
1012 | 12.0k | *Insn |= (uint64_t)(Bytes[i]) << (8 * i); |
1013 | | |
1014 | 250 | *Size = InstSize; |
1015 | 250 | return MCDisassembler_Success; |
1016 | 350 | } |
1017 | | |
1018 | | #include "XtensaGenDisassemblerTables.inc" |
1019 | | |
1020 | | FieldFromInstruction(fieldFromInstruction_2, uint64_t); |
1021 | 20.3k | DecodeToMCInst(decodeToMCInst_2, fieldFromInstruction_2, uint64_t); |
1022 | 97.1k | DecodeInstruction(decodeInstruction_2, fieldFromInstruction_2, decodeToMCInst_2, |
1023 | | uint64_t); |
1024 | | |
1025 | | FieldFromInstruction(fieldFromInstruction_4, uint64_t); |
1026 | 7.23k | DecodeToMCInst(decodeToMCInst_4, fieldFromInstruction_4, uint64_t); |
1027 | 7.57k | DecodeInstruction(decodeInstruction_4, fieldFromInstruction_4, decodeToMCInst_4, |
1028 | | uint64_t); |
1029 | | |
1030 | | FieldFromInstruction(fieldFromInstruction_6, uint64_t); |
1031 | 197 | DecodeToMCInst(decodeToMCInst_6, fieldFromInstruction_6, uint64_t); |
1032 | 250 | DecodeInstruction(decodeInstruction_6, fieldFromInstruction_6, decodeToMCInst_6, |
1033 | | uint64_t); |
1034 | | |
1035 | | static bool hasDensity() |
1036 | 97.6k | { |
1037 | 97.6k | return true; |
1038 | 97.6k | } |
1039 | | static bool hasESP32S3Ops() |
1040 | 20.1k | { |
1041 | 20.1k | return true; |
1042 | 20.1k | } |
1043 | | static bool hasHIFI3() |
1044 | 350 | { |
1045 | 350 | return true; |
1046 | 350 | } |
1047 | | |
1048 | | static DecodeStatus getInstruction(MCInst *MI, uint64_t *Size, |
1049 | | const uint8_t *Bytes, size_t BytesLen, |
1050 | | uint64_t Address) |
1051 | 97.6k | { |
1052 | 97.6k | uint64_t Insn; |
1053 | 97.6k | DecodeStatus Result; |
1054 | 97.6k | bool IsLittleEndian = MI->csh->mode & CS_MODE_LITTLE_ENDIAN; |
1055 | | |
1056 | | // Parse 16-bit instructions |
1057 | 97.6k | if (hasDensity()) { |
1058 | 97.6k | Result = readInstruction16(MI, Bytes, BytesLen, Address, Size, |
1059 | 97.6k | &Insn, IsLittleEndian); |
1060 | 97.6k | if (Result == MCDisassembler_Fail) |
1061 | 401 | return MCDisassembler_Fail; |
1062 | | |
1063 | 97.1k | Result = decodeInstruction_2(DecoderTable16, MI, Insn, Address, |
1064 | 97.1k | NULL); |
1065 | 97.1k | if (Result != MCDisassembler_Fail) { |
1066 | 20.3k | *Size = 2; |
1067 | 20.3k | return Result; |
1068 | 20.3k | } |
1069 | 97.1k | } |
1070 | | |
1071 | | // Parse Core 24-bit instructions |
1072 | 76.8k | Result = readInstruction24(MI, Bytes, BytesLen, Address, Size, &Insn, |
1073 | 76.8k | IsLittleEndian, false); |
1074 | 76.8k | if (Result == MCDisassembler_Fail) |
1075 | 202 | return MCDisassembler_Fail; |
1076 | | |
1077 | 76.6k | Result = decodeInstruction_3(DecoderTable24, MI, Insn, Address, NULL); |
1078 | 76.6k | if (Result != MCDisassembler_Fail) { |
1079 | 56.5k | *Size = 3; |
1080 | 56.5k | return Result; |
1081 | 56.5k | } |
1082 | | |
1083 | 20.1k | if (hasESP32S3Ops()) { |
1084 | | // Parse ESP32S3 24-bit instructions |
1085 | 20.1k | Result = readInstruction24(MI, Bytes, BytesLen, Address, Size, |
1086 | 20.1k | &Insn, IsLittleEndian, true); |
1087 | 20.1k | if (Result != MCDisassembler_Fail) { |
1088 | 12.4k | Result = decodeInstruction_3(DecoderTableESP32S324, MI, |
1089 | 12.4k | Insn, Address, NULL); |
1090 | 12.4k | if (Result != MCDisassembler_Fail) { |
1091 | 12.2k | *Size = 3; |
1092 | 12.2k | return Result; |
1093 | 12.2k | } |
1094 | 12.4k | } |
1095 | | |
1096 | | // Parse ESP32S3 32-bit instructions |
1097 | 7.88k | Result = readInstruction32(MI, Bytes, BytesLen, Address, Size, |
1098 | 7.88k | &Insn, IsLittleEndian); |
1099 | 7.88k | if (Result == MCDisassembler_Fail) |
1100 | 304 | return MCDisassembler_Fail; |
1101 | | |
1102 | 7.57k | Result = decodeInstruction_4(DecoderTableESP32S332, MI, Insn, |
1103 | 7.57k | Address, NULL); |
1104 | 7.57k | if (Result != MCDisassembler_Fail) { |
1105 | 7.22k | *Size = 4; |
1106 | 7.22k | return Result; |
1107 | 7.22k | } |
1108 | 7.57k | } |
1109 | | |
1110 | 350 | if (hasHIFI3()) { |
1111 | 350 | Result = decodeInstruction_3(DecoderTableHIFI324, MI, Insn, |
1112 | 350 | Address, NULL); |
1113 | 350 | if (Result != MCDisassembler_Fail) |
1114 | 0 | return Result; |
1115 | | |
1116 | 350 | Result = readInstructionN(Bytes, BytesLen, Address, 48, Size, |
1117 | 350 | &Insn, IsLittleEndian); |
1118 | 350 | if (Result == MCDisassembler_Fail) |
1119 | 100 | return MCDisassembler_Fail; |
1120 | | |
1121 | 250 | Result = decodeInstruction_6(DecoderTableHIFI348, MI, Insn, |
1122 | 250 | Address, NULL); |
1123 | 250 | if (Result != MCDisassembler_Fail) |
1124 | 197 | return Result; |
1125 | 250 | } |
1126 | 53 | return Result; |
1127 | 350 | } |
1128 | | |
1129 | | DecodeStatus Xtensa_LLVM_getInstruction(MCInst *MI, uint16_t *size16, |
1130 | | const uint8_t *Bytes, |
1131 | | unsigned BytesSize, uint64_t Address) |
1132 | 97.6k | { |
1133 | 97.6k | uint64_t size64; |
1134 | 97.6k | DecodeStatus status = |
1135 | 97.6k | getInstruction(MI, &size64, Bytes, BytesSize, Address); |
1136 | 97.6k | CS_ASSERT_RET_VAL(size64 < 0xffff, MCDisassembler_Fail); |
1137 | 97.6k | *size16 = size64; |
1138 | 97.6k | return status; |
1139 | 97.6k | } |