Coverage Report

Created: 2026-02-26 07:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/Xtensa/XtensaInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- XtensaInstPrinter.cpp - Convert Xtensa MCInst to asm syntax --------===//
16
//
17
//                     The LLVM Compiler Infrastructure
18
//
19
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
20
// See https://llvm.org/LICENSE.txt for license information.
21
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
22
//
23
//===----------------------------------------------------------------------===//
24
//
25
// This class prints an Xtensa MCInst to a .s file.
26
//
27
//===----------------------------------------------------------------------===//
28
29
#include <stdio.h>
30
#include <string.h>
31
#include <stdlib.h>
32
#include <capstone/platform.h>
33
34
#include "../../MCInstPrinter.h"
35
#include "../../SStream.h"
36
#include "./priv.h"
37
#include "../../Mapping.h"
38
39
#include "XtensaMapping.h"
40
#include "../../MathExtras.h"
41
42
#define CONCAT(a, b) CONCAT_(a, b)
43
#define CONCAT_(a, b) a##_##b
44
45
#define DEBUG_TYPE "asm-printer"
46
static MnemonicBitsInfo getMnemonic(MCInst *MI, SStream *O);
47
static const char *getRegisterName(unsigned RegNo);
48
49
typedef MCRegister Register;
50
51
static void printRegName(SStream *O, MCRegister Reg)
52
79
{
53
79
  SStream_concat0(O, getRegisterName(Reg));
54
79
}
55
56
static void printOp(MCInst *MI, MCOperand *MC, SStream *O)
57
192k
{
58
192k
  if (MCOperand_isReg(MC))
59
181k
    SStream_concat0(O, getRegisterName(MCOperand_getReg(MC)));
60
10.5k
  else if (MCOperand_isImm(MC))
61
10.5k
    printInt64(O, MCOperand_getImm(MC));
62
0
  else if (MCOperand_isExpr(MC))
63
0
    printExpr(MCOperand_getExpr(MC), O);
64
0
  else
65
0
    CS_ASSERT(0 && "Invalid operand");
66
192k
}
67
68
static void printOperand(MCInst *MI, const int op_num, SStream *O)
69
181k
{
70
181k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Operand, op_num);
71
181k
  printOp(MI, MCInst_getOperand(MI, op_num), O);
72
181k
}
73
74
static inline void printMemOperand(MCInst *MI, int OpNum, SStream *OS)
75
10.5k
{
76
10.5k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_MemOperand, OpNum);
77
10.5k
  SStream_concat0(OS, getRegisterName(MCOperand_getReg(
78
10.5k
            MCInst_getOperand(MI, (OpNum)))));
79
10.5k
  SStream_concat0(OS, ", ");
80
10.5k
  printOp(MI, MCInst_getOperand(MI, OpNum + 1), OS);
81
10.5k
}
82
83
static inline void printBranchTarget(MCInst *MI, int OpNum, SStream *OS)
84
19.4k
{
85
19.4k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_BranchTarget, OpNum);
86
19.4k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
87
19.4k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
88
19.4k
    int64_t Val = MCOperand_getImm(MC) + 4;
89
19.4k
    SStream_concat0(OS, ". ");
90
19.4k
    if (Val > 0)
91
10.4k
      SStream_concat0(OS, "+");
92
93
19.4k
    printInt64(OS, Val);
94
19.4k
  } else if (MCOperand_isExpr(MC))
95
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
96
0
  else
97
0
    CS_ASSERT(0 && "Invalid operand");
98
19.4k
}
99
100
static inline void printLoopTarget(MCInst *MI, int OpNum, SStream *OS)
101
92
{
102
92
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_LoopTarget, OpNum);
103
92
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
104
92
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
105
92
    int64_t Val = MCOperand_getImm(MC) + 4;
106
92
    SStream_concat0(OS, ". ");
107
92
    if (Val > 0)
108
92
      SStream_concat0(OS, "+");
109
110
92
    printInt64(OS, Val);
111
92
  } else if (MCOperand_isExpr(MC))
112
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
113
0
  else
114
0
    CS_ASSERT(0 && "Invalid operand");
115
92
}
116
117
static inline void printJumpTarget(MCInst *MI, int OpNum, SStream *OS)
118
658
{
119
658
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_JumpTarget, OpNum);
120
658
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
121
658
  if (MCOperand_isImm(MC)) {
122
658
    int64_t Val = MCOperand_getImm(MC) + 4;
123
658
    SStream_concat0(OS, ". ");
124
658
    if (Val > 0)
125
408
      SStream_concat0(OS, "+");
126
127
658
    printInt64(OS, Val);
128
658
  } else if (MCOperand_isExpr(MC))
129
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
130
0
  else
131
0
    CS_ASSERT(0 && "Invalid operand");
132
658
  ;
133
658
}
134
135
static inline void printCallOperand(MCInst *MI, int OpNum, SStream *OS)
136
3.23k
{
137
3.23k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_CallOperand, OpNum);
138
3.23k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
139
3.23k
  if (MCOperand_isImm(MC)) {
140
3.23k
    int64_t Val = MCOperand_getImm(MC) + 4;
141
3.23k
    SStream_concat0(OS, ". ");
142
3.23k
    if (Val > 0)
143
1.91k
      SStream_concat0(OS, "+");
144
145
3.23k
    printInt64(OS, Val);
146
3.23k
  } else if (MCOperand_isExpr(MC))
147
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
148
0
  else
149
0
    CS_ASSERT(0 && "Invalid operand");
150
3.23k
}
151
152
static inline void printL32RTarget(MCInst *MI, int OpNum, SStream *O)
153
5.87k
{
154
5.87k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_L32RTarget, OpNum);
155
5.87k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
156
5.87k
  if (MCOperand_isImm(MC)) {
157
5.87k
    SStream_concat0(O, ". ");
158
5.87k
    printInt64(O, Xtensa_L32R_Value(MI, OpNum));
159
5.87k
  } else if (MCOperand_isExpr(MC))
160
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
161
0
  else
162
0
    CS_ASSERT(0 && "Invalid operand");
163
5.87k
}
164
165
static inline void printImm8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
166
737
{
167
737
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_AsmOperand, OpNum);
168
737
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
169
737
    int64_t Value =
170
737
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
171
737
    CS_ASSERT_RET(
172
737
      isIntN(8, Value) &&
173
737
      "Invalid argument, value must be in ranges [-128,127]");
174
737
    printInt64(O, Value);
175
737
  } else {
176
0
    printOperand(MI, OpNum, O);
177
0
  }
178
737
}
179
180
static inline void printImm8_sh8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
181
398
{
182
398
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_sh8_AsmOperand, OpNum);
183
398
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
184
398
    int64_t Value =
185
398
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
186
398
    CS_ASSERT_RET(
187
398
      (isIntN(16, Value) && ((Value & 0xFF) == 0)) &&
188
398
      "Invalid argument, value must be multiples of 256 in range "
189
398
      "[-32768,32512]");
190
398
    printInt64(O, Value);
191
398
  } else
192
0
    printOperand(MI, OpNum, O);
193
398
}
194
195
static inline void printImm12_AsmOperand(MCInst *MI, int OpNum, SStream *O)
196
0
{
197
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12_AsmOperand, OpNum);
198
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
199
0
    int64_t Value =
200
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
201
0
    CS_ASSERT_RET(
202
0
      (Value >= -2048 && Value <= 2047) &&
203
0
      "Invalid argument, value must be in ranges [-2048,2047]");
204
0
    printInt64(O, Value);
205
0
  } else
206
0
    printOperand(MI, OpNum, O);
207
0
}
208
209
static inline void printImm12m_AsmOperand(MCInst *MI, int OpNum, SStream *O)
210
318
{
211
318
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12m_AsmOperand, OpNum);
212
318
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
213
318
    int64_t Value =
214
318
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
215
318
    CS_ASSERT_RET(
216
318
      (Value >= -2048 && Value <= 2047) &&
217
318
      "Invalid argument, value must be in ranges [-2048,2047]");
218
318
    printInt64(O, Value);
219
318
  } else
220
0
    printOperand(MI, OpNum, O);
221
318
}
222
223
static inline void printUimm4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
224
2.71k
{
225
2.71k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm4_AsmOperand, OpNum);
226
2.71k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
227
2.71k
    int64_t Value =
228
2.71k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
229
2.71k
    CS_ASSERT_RET((Value >= 0 && Value <= 15) &&
230
2.71k
            "Invalid argument");
231
2.71k
    printInt64(O, Value);
232
2.71k
  } else
233
0
    printOperand(MI, OpNum, O);
234
2.71k
}
235
236
static inline void printUimm5_AsmOperand(MCInst *MI, int OpNum, SStream *O)
237
3.38k
{
238
3.38k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm5_AsmOperand, OpNum);
239
3.38k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
240
3.38k
    int64_t Value =
241
3.38k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
242
3.38k
    CS_ASSERT_RET((Value >= 0 && Value <= 31) &&
243
3.38k
            "Invalid argument");
244
3.38k
    printInt64(O, Value);
245
3.38k
  } else
246
0
    printOperand(MI, OpNum, O);
247
3.38k
}
248
249
static inline void printShimm1_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
250
0
{
251
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm1_31_AsmOperand, OpNum);
252
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
253
0
    int64_t Value =
254
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
255
0
    CS_ASSERT_RET(
256
0
      (Value >= 1 && Value <= 31) &&
257
0
      "Invalid argument, value must be in range [1,31]");
258
0
    printInt64(O, Value);
259
0
  } else
260
0
    printOperand(MI, OpNum, O);
261
0
}
262
263
static inline void printShimm0_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
264
448
{
265
448
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm0_31_AsmOperand, OpNum);
266
448
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
267
448
    int64_t Value =
268
448
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
269
448
    CS_ASSERT_RET(
270
448
      (Value >= 0 && Value <= 31) &&
271
448
      "Invalid argument, value must be in range [0,31]");
272
177
    printInt64(O, Value);
273
177
  } else
274
0
    printOperand(MI, OpNum, O);
275
448
}
276
277
static inline void printImm1_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
278
1.32k
{
279
1.32k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1_16_AsmOperand, OpNum);
280
1.32k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
281
1.32k
    int64_t Value =
282
1.32k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
283
1.32k
    CS_ASSERT_RET(
284
1.32k
      (Value >= 1 && Value <= 16) &&
285
1.32k
      "Invalid argument, value must be in range [1,16]");
286
1.32k
    printInt64(O, Value);
287
1.32k
  } else
288
0
    printOperand(MI, OpNum, O);
289
1.32k
}
290
291
static inline void printImm1n_15_AsmOperand(MCInst *MI, int OpNum, SStream *O)
292
2.99k
{
293
2.99k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1n_15_AsmOperand, OpNum);
294
2.99k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
295
2.99k
    int64_t Value =
296
2.99k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
297
2.99k
    CS_ASSERT_RET(
298
2.99k
      (Value >= -1 && (Value != 0) && Value <= 15) &&
299
2.99k
      "Invalid argument, value must be in ranges <-1,-1> or <1,15>");
300
2.99k
    printInt64(O, Value);
301
2.99k
  } else
302
0
    printOperand(MI, OpNum, O);
303
2.99k
}
304
305
static inline void printImm32n_95_AsmOperand(MCInst *MI, int OpNum, SStream *O)
306
1.34k
{
307
1.34k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm32n_95_AsmOperand, OpNum);
308
1.34k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
309
1.34k
    int64_t Value =
310
1.34k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
311
1.34k
    CS_ASSERT_RET(
312
1.34k
      (Value >= -32 && Value <= 95) &&
313
1.34k
      "Invalid argument, value must be in ranges <-32,95>");
314
1.34k
    printInt64(O, Value);
315
1.34k
  } else
316
0
    printOperand(MI, OpNum, O);
317
1.34k
}
318
319
static inline void printImm8n_7_AsmOperand(MCInst *MI, int OpNum, SStream *O)
320
736
{
321
736
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8n_7_AsmOperand, OpNum);
322
736
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
323
736
    int64_t Value =
324
736
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
325
736
    CS_ASSERT_RET(
326
736
      (Value >= -8 && Value <= 7) &&
327
736
      "Invalid argument, value must be in ranges <-8,7>");
328
736
    printInt64(O, Value);
329
736
  } else
330
0
    printOperand(MI, OpNum, O);
331
736
}
332
333
static inline void printImm64n_4n_AsmOperand(MCInst *MI, int OpNum, SStream *O)
334
194
{
335
194
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm64n_4n_AsmOperand, OpNum);
336
194
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
337
194
    int64_t Value =
338
194
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
339
194
    CS_ASSERT_RET(
340
194
      (Value >= -64 && Value <= -4) & ((Value & 0x3) == 0) &&
341
194
      "Invalid argument, value must be in ranges <-64,-4>");
342
194
    printInt64(O, Value);
343
194
  } else
344
0
    printOperand(MI, OpNum, O);
345
194
}
346
347
static inline void printOffset8m32_AsmOperand(MCInst *MI, int OpNum, SStream *O)
348
844
{
349
844
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset8m32_AsmOperand,
350
844
             OpNum);
351
844
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
352
844
    int64_t Value =
353
844
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
354
844
    CS_ASSERT_RET(
355
844
      (Value >= 0 && Value <= 1020 && ((Value & 0x3) == 0)) &&
356
844
      "Invalid argument, value must be multiples of four in range [0,1020]");
357
844
    printInt64(O, Value);
358
844
  } else
359
0
    printOperand(MI, OpNum, O);
360
844
}
361
362
static inline void printEntry_Imm12_AsmOperand(MCInst *MI, int OpNum,
363
                 SStream *O)
364
724
{
365
724
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Entry_Imm12_AsmOperand,
366
724
             OpNum);
367
724
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
368
724
    int64_t Value =
369
724
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
370
724
    CS_ASSERT_RET(
371
724
      (Value >= 0 && Value <= 32760) &&
372
724
      "Invalid argument, value must be multiples of eight in range "
373
724
      "<0,32760>");
374
724
    printInt64(O, Value);
375
724
  } else
376
0
    printOperand(MI, OpNum, O);
377
724
}
378
379
static inline void printB4const_AsmOperand(MCInst *MI, int OpNum, SStream *O)
380
6.54k
{
381
6.54k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4const_AsmOperand, OpNum);
382
6.54k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
383
6.54k
    int64_t Value =
384
6.54k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
385
386
6.54k
    switch (Value) {
387
813
    case -1:
388
1.08k
    case 1:
389
1.80k
    case 2:
390
1.94k
    case 3:
391
2.20k
    case 4:
392
2.34k
    case 5:
393
3.70k
    case 6:
394
3.98k
    case 7:
395
4.48k
    case 8:
396
4.83k
    case 10:
397
5.24k
    case 12:
398
5.59k
    case 16:
399
5.62k
    case 32:
400
5.73k
    case 64:
401
6.12k
    case 128:
402
6.54k
    case 256:
403
6.54k
      break;
404
0
    default:
405
0
      CS_ASSERT_RET((0) && "Invalid B4const argument");
406
6.54k
    }
407
6.54k
    printInt64(O, Value);
408
6.54k
  } else
409
0
    printOperand(MI, OpNum, O);
410
6.54k
}
411
412
static inline void printB4constu_AsmOperand(MCInst *MI, int OpNum, SStream *O)
413
7.21k
{
414
7.21k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4constu_AsmOperand, OpNum);
415
7.21k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
416
7.21k
    int64_t Value =
417
7.21k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
418
419
7.21k
    switch (Value) {
420
604
    case 32768:
421
1.31k
    case 65536:
422
1.62k
    case 2:
423
1.67k
    case 3:
424
1.98k
    case 4:
425
2.25k
    case 5:
426
2.51k
    case 6:
427
2.91k
    case 7:
428
3.10k
    case 8:
429
3.29k
    case 10:
430
3.51k
    case 12:
431
5.74k
    case 16:
432
5.80k
    case 32:
433
5.96k
    case 64:
434
6.35k
    case 128:
435
7.21k
    case 256:
436
7.21k
      break;
437
0
    default:
438
0
      CS_ASSERT_RET((0) && "Invalid B4constu argument");
439
7.21k
    }
440
7.21k
    printInt64(O, Value);
441
7.21k
  } else
442
0
    printOperand(MI, OpNum, O);
443
7.21k
}
444
445
static inline void printImm7_22_AsmOperand(MCInst *MI, int OpNum, SStream *O)
446
100
{
447
100
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm7_22_AsmOperand, OpNum);
448
100
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
449
100
    int64_t Value =
450
100
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
451
100
    CS_ASSERT_RET(
452
100
      (Value >= 7 && Value <= 22) &&
453
100
      "Invalid argument, value must be in range <7,22>");
454
100
    printInt64(O, Value);
455
100
  } else
456
0
    printOperand(MI, OpNum, O);
457
100
}
458
459
static inline void printSelect_2_AsmOperand(MCInst *MI, int OpNum, SStream *O)
460
621
{
461
621
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_2_AsmOperand, OpNum);
462
621
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
463
621
    int64_t Value =
464
621
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
465
621
    CS_ASSERT_RET((Value >= 0 && Value <= 1) &&
466
621
            "Invalid argument, value must be in range [0,1]");
467
621
    printInt64(O, Value);
468
621
  } else
469
0
    printOperand(MI, OpNum, O);
470
621
}
471
472
static inline void printSelect_4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
473
1.20k
{
474
1.20k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_4_AsmOperand, OpNum);
475
1.20k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
476
1.20k
    int64_t Value =
477
1.20k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
478
1.20k
    CS_ASSERT_RET((Value >= 0 && Value <= 3) &&
479
1.20k
            "Invalid argument, value must be in range [0,3]");
480
1.20k
    printInt64(O, Value);
481
1.20k
  } else
482
0
    printOperand(MI, OpNum, O);
483
1.20k
}
484
485
static inline void printSelect_8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
486
789
{
487
789
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_8_AsmOperand, OpNum);
488
789
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
489
789
    int64_t Value =
490
789
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
491
789
    CS_ASSERT_RET((Value >= 0 && Value <= 7) &&
492
789
            "Invalid argument, value must be in range [0,7]");
493
789
    printInt64(O, Value);
494
789
  } else
495
0
    printOperand(MI, OpNum, O);
496
789
}
497
498
static inline void printSelect_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
499
537
{
500
537
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_16_AsmOperand, OpNum);
501
537
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
502
537
    int64_t Value =
503
537
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
504
537
    CS_ASSERT_RET(
505
537
      (Value >= 0 && Value <= 15) &&
506
537
      "Invalid argument, value must be in range [0,15]");
507
537
    printInt64(O, Value);
508
537
  } else
509
0
    printOperand(MI, OpNum, O);
510
537
}
511
512
static inline void printSelect_256_AsmOperand(MCInst *MI, int OpNum, SStream *O)
513
74
{
514
74
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_256_AsmOperand,
515
74
             OpNum);
516
74
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
517
74
    int64_t Value =
518
74
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
519
74
    CS_ASSERT_RET(
520
74
      (Value >= 0 && Value <= 255) &&
521
74
      "Invalid argument, value must be in range [0,255]");
522
74
    printInt64(O, Value);
523
74
  } else
524
0
    printOperand(MI, OpNum, O);
525
74
}
526
527
static inline void printOffset_16_16_AsmOperand(MCInst *MI, int OpNum,
528
            SStream *O)
529
246
{
530
246
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_16_16_AsmOperand,
531
246
             OpNum);
532
246
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
533
246
    int64_t Value =
534
246
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
535
246
    CS_ASSERT_RET(
536
246
      (Value >= -128 && Value <= 112 && (Value & 0xf) == 0) &&
537
246
      "Invalid argument, value must be in range [-128,112], first 4 bits "
538
246
      "should be zero");
539
132
    printInt64(O, Value);
540
132
  } else {
541
0
    printOperand(MI, OpNum, O);
542
0
  }
543
246
}
544
545
static inline void printOffset_256_8_AsmOperand(MCInst *MI, int OpNum,
546
            SStream *O)
547
2.09k
{
548
2.09k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_8_AsmOperand,
549
2.09k
             OpNum);
550
2.09k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
551
2.09k
    int64_t Value =
552
2.09k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
553
2.09k
    CS_ASSERT_RET(
554
2.09k
      (Value >= -1024 && Value <= 1016 &&
555
2.09k
       (Value & 0x7) == 0) &&
556
2.09k
      "Invalid argument, value must be in range [-1024,1016], first 3 "
557
2.09k
      "bits should be zero");
558
1.04k
    printInt64(O, Value);
559
1.04k
  } else
560
0
    printOperand(MI, OpNum, O);
561
2.09k
}
562
563
static inline void printOffset_256_16_AsmOperand(MCInst *MI, int OpNum,
564
             SStream *O)
565
1.54k
{
566
1.54k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_16_AsmOperand,
567
1.54k
             OpNum);
568
1.54k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
569
1.54k
    int64_t Value =
570
1.54k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
571
1.54k
    CS_ASSERT_RET(
572
1.54k
      (Value >= -2048 && Value <= 2032 &&
573
1.54k
       (Value & 0xf) == 0) &&
574
1.54k
      "Invalid argument, value must be in range [-2048,2032], first 4 "
575
1.54k
      "bits should be zero");
576
1.12k
    printInt64(O, Value);
577
1.12k
  } else {
578
0
    printOperand(MI, OpNum, O);
579
0
  }
580
1.54k
}
581
582
static inline void printOffset_256_4_AsmOperand(MCInst *MI, int OpNum,
583
            SStream *O)
584
1.00k
{
585
1.00k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_4_AsmOperand,
586
1.00k
             OpNum);
587
1.00k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
588
1.00k
    int64_t Value =
589
1.00k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
590
1.00k
    CS_ASSERT_RET(
591
1.00k
      (Value >= -512 && Value <= 508 && (Value & 0x3) == 0) &&
592
1.00k
      "Invalid argument, value must be in range [-512,508], first 2 bits "
593
1.00k
      "should be zero");
594
338
    printInt64(O, Value);
595
338
  } else
596
0
    printOperand(MI, OpNum, O);
597
1.00k
}
598
599
static inline void printOffset_128_2_AsmOperand(MCInst *MI, int OpNum,
600
            SStream *O)
601
657
{
602
657
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_2_AsmOperand,
603
657
             OpNum);
604
657
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
605
657
    int64_t Value =
606
657
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
607
657
    CS_ASSERT_RET(
608
657
      (Value >= 0 && Value <= 254 && (Value & 0x1) == 0) &&
609
657
      "Invalid argument, value must be in range [0,254], first bit should "
610
657
      "be zero");
611
657
    printInt64(O, Value);
612
657
  } else
613
0
    printOperand(MI, OpNum, O);
614
657
}
615
616
static inline void printOffset_128_1_AsmOperand(MCInst *MI, int OpNum,
617
            SStream *O)
618
732
{
619
732
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_1_AsmOperand,
620
732
             OpNum);
621
732
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
622
732
    int64_t Value =
623
732
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
624
732
    CS_ASSERT_RET(
625
732
      (Value >= 0 && Value <= 127) &&
626
732
      "Invalid argument, value must be in range [0,127]");
627
732
    printInt64(O, Value);
628
732
  } else
629
0
    printOperand(MI, OpNum, O);
630
732
}
631
632
static inline void printOffset_64_16_AsmOperand(MCInst *MI, int OpNum,
633
            SStream *O)
634
3.25k
{
635
3.25k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_64_16_AsmOperand,
636
3.25k
             OpNum);
637
3.25k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
638
3.25k
    int64_t Value =
639
3.25k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
640
3.25k
    CS_ASSERT_RET(
641
3.25k
      (Value >= -512 && Value <= 496 && (Value & 0xf) == 0) &&
642
3.25k
      "Invalid argument, value must be in range [-512,496], first 4 bits "
643
3.25k
      "should be zero");
644
2.02k
    printInt64(O, Value);
645
2.02k
  } else
646
0
    printOperand(MI, OpNum, O);
647
3.25k
}
648
649
#define IMPL_printImmOperand(N, L, H, S) \
650
  static void printImmOperand_##N(MCInst *MI, int OpNum, SStream *O) \
651
37
  { \
652
37
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
37
               OpNum); \
654
37
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
37
    if (MCOperand_isImm(MC)) { \
656
37
      int64_t Value = MCOperand_getImm(MC); \
657
37
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
37
               ((Value % S) == 0)) && \
659
37
              "Invalid argument"); \
660
37
      printInt64(O, Value); \
661
20
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
37
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_47_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_14_2
XtensaInstPrinter.c:printImmOperand_minus32_28_4
Line
Count
Source
651
34
  { \
652
34
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
34
               OpNum); \
654
34
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
34
    if (MCOperand_isImm(MC)) { \
656
34
      int64_t Value = MCOperand_getImm(MC); \
657
34
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
34
               ((Value % S) == 0)) && \
659
34
              "Invalid argument"); \
660
34
      printInt64(O, Value); \
661
20
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
34
  }
XtensaInstPrinter.c:printImmOperand_minus64_56_8
Line
Count
Source
651
3
  { \
652
3
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
3
               OpNum); \
654
3
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
3
    if (MCOperand_isImm(MC)) { \
656
3
      int64_t Value = MCOperand_getImm(MC); \
657
3
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
3
               ((Value % S) == 0)) && \
659
3
              "Invalid argument"); \
660
3
      printInt64(O, Value); \
661
0
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
3
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_56_8
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_3_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_63_1
665
666
IMPL_printImmOperand(minus64_56_8, -64, 56, 8);
667
IMPL_printImmOperand(minus32_28_4, -32, 28, 4);
668
IMPL_printImmOperand(minus16_47_1, -16, 47, 1);
669
IMPL_printImmOperand(minus16_14_2, -16, 14, 2);
670
IMPL_printImmOperand(0_56_8, 0, 56, 8);
671
IMPL_printImmOperand(0_3_1, 0, 3, 1);
672
IMPL_printImmOperand(0_63_1, 0, 63, 1);
673
674
#include "XtensaGenAsmWriter.inc"
675
676
static void printInst(MCInst *MI, uint64_t Address, const char *Annot,
677
          SStream *O)
678
96.5k
{
679
96.5k
  unsigned Opcode = MCInst_getOpcode(MI);
680
681
96.5k
  switch (Opcode) {
682
436
  case Xtensa_WSR: {
683
    // INTERRUPT mnemonic is read-only, so use INTSET mnemonic instead
684
436
    Register SR = MCOperand_getReg(MCInst_getOperand(MI, (0)));
685
436
    if (SR == Xtensa_INTERRUPT) {
686
79
      Register Reg =
687
79
        MCOperand_getReg(MCInst_getOperand(MI, (1)));
688
79
      SStream_concat1(O, '\t');
689
79
      SStream_concat(O, "%s", "wsr");
690
79
      SStream_concat0(O, "\t");
691
692
79
      printRegName(O, Reg);
693
79
      SStream_concat(O, "%s", ", ");
694
79
      SStream_concat0(O, "intset");
695
79
      ;
696
79
      return;
697
79
    }
698
436
  }
699
96.5k
  }
700
96.4k
  printInstruction(MI, Address, O);
701
96.4k
}
702
703
void Xtensa_LLVM_printInstruction(MCInst *MI, uint64_t Address, SStream *O)
704
96.5k
{
705
96.5k
  printInst(MI, Address, NULL, O);
706
96.5k
}
707
708
const char *Xtensa_LLVM_getRegisterName(unsigned RegNo)
709
14.3k
{
710
14.3k
  return getRegisterName(RegNo);
711
14.3k
}