Coverage Report

Created: 2026-02-26 07:11

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
7.09k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
3.58k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.65k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.65k
#define BIT_7(A)  ((A) & 0x00000080)
63
13.0k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.01k
#define BIT_A(A)  ((A) & 0x00000400)
66
19.1k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
22.2k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.16k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
145k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
330k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
7.40k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
13.0k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.65k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.65k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
11.0k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
17.6k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
11.0k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
11.0k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.65k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.66k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.65k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.81k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
30.1k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
30.1k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.14M
{
149
1.14M
  const uint16_t v0 = info->code[addr + 0];
150
1.14M
  const uint16_t v1 = info->code[addr + 1];
151
1.14M
  return (v0 << 8) | v1;
152
1.14M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
498k
{
156
498k
  const uint32_t v0 = info->code[addr + 0];
157
498k
  const uint32_t v1 = info->code[addr + 1];
158
498k
  const uint32_t v2 = info->code[addr + 2];
159
498k
  const uint32_t v3 = info->code[addr + 3];
160
498k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
498k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
414
{
165
414
  const uint64_t v0 = info->code[addr + 0];
166
414
  const uint64_t v1 = info->code[addr + 1];
167
414
  const uint64_t v2 = info->code[addr + 2];
168
414
  const uint64_t v3 = info->code[addr + 3];
169
414
  const uint64_t v4 = info->code[addr + 4];
170
414
  const uint64_t v5 = info->code[addr + 5];
171
414
  const uint64_t v6 = info->code[addr + 6];
172
414
  const uint64_t v7 = info->code[addr + 7];
173
414
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
414
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.14M
{
178
1.14M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.14M
  if (info->code_len < addr + 2) {
180
1.41k
    return 0xaaaa;
181
1.41k
  }
182
1.14M
  return m68k_read_disassembler_16(info, addr);
183
1.14M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
502k
{
187
502k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
502k
  if (info->code_len < addr + 4) {
189
4.11k
    return 0xaaaaaaaa;
190
4.11k
  }
191
498k
  return m68k_read_disassembler_32(info, addr);
192
502k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
419
{
196
419
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
419
  if (info->code_len < addr + 8) {
198
5
    return 0xaaaaaaaaaaaaaaaaLL;
199
5
  }
200
414
  return m68k_read_disassembler_64(info, addr);
201
419
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
114k
  do {           \
269
114k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
34.0k
      d68000_invalid(info);   \
271
34.0k
      return;       \
272
34.0k
    }          \
273
114k
  } while (0)
274
275
31.5k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.11M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
502k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
419
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
31.5k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
636k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
24.5k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
419
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
26.2k
{
302
26.2k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
26.2k
}
304
305
static int make_int_16(int value)
306
7.96k
{
307
7.96k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
7.96k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
13.0k
{
312
13.0k
  uint32_t extension = read_imm_16(info);
313
314
13.0k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
13.0k
  if (EXT_FULL(extension)) {
317
5.65k
    uint32_t preindex;
318
5.65k
    uint32_t postindex;
319
320
5.65k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.65k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.65k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.65k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.65k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.28k
      if (is_pc) {
335
371
        op->mem.base_reg = M68K_REG_PC;
336
2.90k
      } else {
337
2.90k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
2.90k
      }
339
3.28k
    }
340
341
5.65k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.65k
      if (EXT_INDEX_AR(extension)) {
343
1.63k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.01k
      } else {
345
2.01k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.01k
      }
347
348
3.65k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.65k
      if (EXT_INDEX_SCALE(extension)) {
351
3.07k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.07k
      }
353
3.65k
    }
354
355
5.65k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.65k
    postindex = (extension & 7) > 4;
357
358
5.65k
    if (preindex) {
359
2.63k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.01k
    } else if (postindex) {
361
1.35k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.35k
    }
363
364
5.65k
    return;
365
5.65k
  }
366
367
7.40k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
7.40k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
7.40k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
882
    if (is_pc) {
372
331
      op->mem.base_reg = M68K_REG_PC;
373
331
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
551
    } else {
375
551
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
551
    }
377
6.52k
  } else {
378
6.52k
    if (is_pc) {
379
438
      op->mem.base_reg = M68K_REG_PC;
380
438
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
6.08k
    } else {
382
6.08k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
6.08k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
6.08k
    }
385
386
6.52k
    op->mem.disp = (int8_t)(extension & 0xff);
387
6.52k
  }
388
389
7.40k
  if (EXT_INDEX_SCALE(extension)) {
390
3.55k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
3.55k
  }
392
7.40k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
313k
{
397
  // default to memory
398
399
313k
  op->type = M68K_OP_MEM;
400
401
313k
  switch (instruction & 0x3f) {
402
85.7k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
85.7k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
85.7k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
85.7k
      op->type = M68K_OP_REG;
407
85.7k
      break;
408
409
13.4k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
13.4k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
13.4k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
13.4k
      op->type = M68K_OP_REG;
414
13.4k
      break;
415
416
41.9k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
41.9k
      op->address_mode = M68K_AM_REGI_ADDR;
419
41.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
41.9k
      break;
421
422
36.9k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
36.9k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
36.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
36.9k
      break;
427
428
54.6k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
54.6k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
54.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
54.6k
      break;
433
434
26.8k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
26.8k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
26.8k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
26.8k
      op->mem.disp = (int16_t)read_imm_16(info);
439
26.8k
      break;
440
441
29.9k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
29.9k
      get_with_index_address_mode(info, op, instruction, size, false);
444
29.9k
      break;
445
446
6.05k
    case 0x38:
447
      /* absolute short address */
448
6.05k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
6.05k
      op->imm = read_imm_16(info);
450
6.05k
      break;
451
452
2.29k
    case 0x39:
453
      /* absolute long address */
454
2.29k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.29k
      op->imm = read_imm_32(info);
456
2.29k
      break;
457
458
5.19k
    case 0x3a:
459
      /* program counter with displacement */
460
5.19k
      op->address_mode = M68K_AM_PCI_DISP;
461
5.19k
      op->mem.disp = (int16_t)read_imm_16(info);
462
5.19k
      break;
463
464
4.46k
    case 0x3b:
465
      /* program counter with index */
466
4.46k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.46k
      break;
468
469
5.07k
    case 0x3c:
470
5.07k
      op->address_mode = M68K_AM_IMMEDIATE;
471
5.07k
      op->type = M68K_OP_IMM;
472
473
5.07k
      if (size == 1)
474
1.11k
        op->imm = read_imm_8(info) & 0xff;
475
3.96k
      else if (size == 2)
476
2.10k
        op->imm = read_imm_16(info) & 0xffff;
477
1.85k
      else if (size == 4)
478
1.43k
        op->imm = read_imm_32(info);
479
419
      else
480
419
        op->imm = read_imm_64(info);
481
482
5.07k
      break;
483
484
1.41k
    default:
485
1.41k
      break;
486
313k
  }
487
313k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
85.7k
{
491
85.7k
  info->groups[info->groups_count++] = (uint8_t)group;
492
85.7k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
456k
{
496
456k
  cs_m68k* ext;
497
498
456k
  MCInst_setOpcode(info->inst, opcode);
499
500
456k
  ext = &info->extension;
501
502
456k
  ext->op_count = (uint8_t)count;
503
456k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
456k
  ext->op_size.cpu_size = size;
505
506
456k
  return ext;
507
456k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
37.5k
{
511
37.5k
  cs_m68k_op* op0;
512
37.5k
  cs_m68k_op* op1;
513
37.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
37.5k
  op0 = &ext->operands[0];
516
37.5k
  op1 = &ext->operands[1];
517
518
37.5k
  if (isDreg) {
519
37.5k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
37.5k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
37.5k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
37.5k
  get_ea_mode_op(info, op1, info->ir, size);
527
37.5k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
37.5k
{
531
37.5k
  build_re_gen_1(info, true, opcode, size);
532
37.5k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
33.7k
{
536
33.7k
  cs_m68k_op* op0;
537
33.7k
  cs_m68k_op* op1;
538
33.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
33.7k
  op0 = &ext->operands[0];
541
33.7k
  op1 = &ext->operands[1];
542
543
33.7k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
33.7k
  if (isDreg) {
546
33.7k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
33.7k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
33.7k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
33.7k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
7.66k
{
556
7.66k
  cs_m68k_op* op0;
557
7.66k
  cs_m68k_op* op1;
558
7.66k
  cs_m68k_op* op2;
559
7.66k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
7.66k
  op0 = &ext->operands[0];
562
7.66k
  op1 = &ext->operands[1];
563
7.66k
  op2 = &ext->operands[2];
564
565
7.66k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
7.66k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
7.66k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
7.66k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
7.66k
  if (imm > 0) {
572
1.54k
    ext->op_count = 3;
573
1.54k
    op2->type = M68K_OP_IMM;
574
1.54k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.54k
    op2->imm = imm;
576
1.54k
  }
577
7.66k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
11.8k
{
581
11.8k
  cs_m68k_op* op0;
582
11.8k
  cs_m68k_op* op1;
583
11.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
11.8k
  op0 = &ext->operands[0];
586
11.8k
  op1 = &ext->operands[1];
587
588
11.8k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
11.8k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
11.8k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
11.8k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
11.8k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
43.0k
{
597
43.0k
  cs_m68k_op* op0;
598
43.0k
  cs_m68k_op* op1;
599
43.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
43.0k
  op0 = &ext->operands[0];
602
43.0k
  op1 = &ext->operands[1];
603
604
43.0k
  op0->type = M68K_OP_IMM;
605
43.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
43.0k
  op0->imm = imm;
607
608
43.0k
  get_ea_mode_op(info, op1, info->ir, size);
609
43.0k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
17.2k
{
613
17.2k
  cs_m68k_op* op0;
614
17.2k
  cs_m68k_op* op1;
615
17.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
17.2k
  op0 = &ext->operands[0];
618
17.2k
  op1 = &ext->operands[1];
619
620
17.2k
  op0->type = M68K_OP_IMM;
621
17.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
17.2k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
17.2k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
17.2k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
17.2k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
13.7k
{
630
13.7k
  cs_m68k_op* op0;
631
13.7k
  cs_m68k_op* op1;
632
13.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
13.7k
  op0 = &ext->operands[0];
635
13.7k
  op1 = &ext->operands[1];
636
637
13.7k
  op0->type = M68K_OP_IMM;
638
13.7k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
13.7k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
13.7k
  get_ea_mode_op(info, op1, info->ir, size);
642
13.7k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
8.37k
{
646
8.37k
  cs_m68k_op* op0;
647
8.37k
  cs_m68k_op* op1;
648
8.37k
  cs_m68k_op* op2;
649
8.37k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
8.37k
  op0 = &ext->operands[0];
652
8.37k
  op1 = &ext->operands[1];
653
8.37k
  op2 = &ext->operands[2];
654
655
8.37k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
8.37k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
8.37k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
8.37k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
8.37k
  if (imm > 0) {
662
3.29k
    ext->op_count = 3;
663
3.29k
    op2->type = M68K_OP_IMM;
664
3.29k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
3.29k
    op2->imm = imm;
666
3.29k
  }
667
8.37k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
25.8k
{
671
25.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
25.8k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
25.8k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
18.8k
{
677
18.8k
  cs_m68k_op* op0;
678
18.8k
  cs_m68k_op* op1;
679
18.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
18.8k
  op0 = &ext->operands[0];
682
18.8k
  op1 = &ext->operands[1];
683
684
18.8k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
18.8k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
18.8k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
18.8k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
49.1k
{
692
49.1k
  cs_m68k_op* op0;
693
49.1k
  cs_m68k_op* op1;
694
49.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
49.1k
  op0 = &ext->operands[0];
697
49.1k
  op1 = &ext->operands[1];
698
699
49.1k
  get_ea_mode_op(info, op0, info->ir, size);
700
49.1k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
49.1k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.29k
{
705
2.29k
  cs_m68k_op* op0;
706
2.29k
  cs_m68k_op* op1;
707
2.29k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.29k
  op0 = &ext->operands[0];
710
2.29k
  op1 = &ext->operands[1];
711
712
2.29k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.29k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.29k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.29k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.29k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.35k
{
721
1.35k
  cs_m68k_op* op0;
722
1.35k
  cs_m68k_op* op1;
723
1.35k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.35k
  op0 = &ext->operands[0];
726
1.35k
  op1 = &ext->operands[1];
727
728
1.35k
  op0->type = M68K_OP_IMM;
729
1.35k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.35k
  op0->imm = imm;
731
732
1.35k
  op1->address_mode = M68K_AM_NONE;
733
1.35k
  op1->reg = reg;
734
1.35k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
29.8k
{
738
29.8k
  cs_m68k_op* op;
739
29.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
29.8k
  op = &ext->operands[0];
742
743
29.8k
  op->type = M68K_OP_BR_DISP;
744
29.8k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
29.8k
  op->br_disp.disp = displacement;
746
29.8k
  op->br_disp.disp_size = size;
747
748
29.8k
  set_insn_group(info, M68K_GRP_JUMP);
749
29.8k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
29.8k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
6.63k
{
754
6.63k
  cs_m68k_op* op;
755
6.63k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
6.63k
  op = &ext->operands[0];
758
759
6.63k
  op->type = M68K_OP_IMM;
760
6.63k
  op->address_mode = M68K_AM_IMMEDIATE;
761
6.63k
  op->imm = immediate;
762
763
6.63k
  set_insn_group(info, M68K_GRP_JUMP);
764
6.63k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
22.3k
{
768
22.3k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
22.3k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.87k
{
773
1.87k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.87k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.67k
{
778
1.67k
  cs_m68k_op* op0;
779
1.67k
  cs_m68k_op* op1;
780
1.67k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.67k
  op0 = &ext->operands[0];
783
1.67k
  op1 = &ext->operands[1];
784
785
1.67k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.67k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.67k
  op1->type = M68K_OP_BR_DISP;
789
1.67k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.67k
  op1->br_disp.disp = displacement;
791
1.67k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.67k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.67k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.67k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
852
{
799
852
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
852
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
1.13k
{
804
1.13k
  cs_m68k_op* op0;
805
1.13k
  cs_m68k_op* op1;
806
1.13k
  cs_m68k_op* op2;
807
1.13k
  uint32_t extension = read_imm_16(info);
808
1.13k
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
1.13k
  op0 = &ext->operands[0];
811
1.13k
  op1 = &ext->operands[1];
812
1.13k
  op2 = &ext->operands[2];
813
814
1.13k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
1.13k
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
1.13k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
1.13k
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
1.13k
  get_ea_mode_op(info, op2, info->ir, size);
821
1.13k
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
3.58k
{
825
3.58k
  uint8_t offset;
826
3.58k
  uint8_t width;
827
3.58k
  cs_m68k_op* op_ea;
828
3.58k
  cs_m68k_op* op1;
829
3.58k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
3.58k
  uint32_t extension = read_imm_16(info);
831
832
3.58k
  op_ea = &ext->operands[0];
833
3.58k
  op1 = &ext->operands[1];
834
835
3.58k
  if (BIT_B(extension))
836
1.86k
    offset = (extension >> 6) & 7;
837
1.71k
  else
838
1.71k
    offset = (extension >> 6) & 31;
839
840
3.58k
  if (BIT_5(extension))
841
1.73k
    width = extension & 7;
842
1.84k
  else
843
1.84k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
3.58k
  if (has_d_arg) {
846
2.55k
    ext->op_count = 2;
847
2.55k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
2.55k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
2.55k
  }
850
851
3.58k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
3.58k
  op_ea->mem.bitfield = 1;
854
3.58k
  op_ea->mem.width = width;
855
3.58k
  op_ea->mem.offset = offset;
856
3.58k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
2.66k
{
860
2.66k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
2.66k
  cs_m68k_op* op;
862
863
2.66k
  op = &ext->operands[0];
864
865
2.66k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
2.66k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
2.66k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
2.97k
{
871
2.97k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
2.97k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
32.1k
  for (v >>= 1; v; v >>= 1) {
875
29.1k
    r <<= 1;
876
29.1k
    r |= v & 1;
877
29.1k
    s--;
878
29.1k
  }
879
880
2.97k
  return r <<= s; // shift when v's highest bits are zero
881
2.97k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.90k
{
885
1.90k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.90k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
11.2k
  for (v >>= 1; v; v >>= 1) {
889
9.32k
    r <<= 1;
890
9.32k
    r |= v & 1;
891
9.32k
    s--;
892
9.32k
  }
893
894
1.90k
  return r <<= s; // shift when v's highest bits are zero
895
1.90k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
5.66k
{
900
5.66k
  cs_m68k_op* op0;
901
5.66k
  cs_m68k_op* op1;
902
5.66k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
5.66k
  op0 = &ext->operands[0];
905
5.66k
  op1 = &ext->operands[1];
906
907
5.66k
  op0->type = M68K_OP_REG_BITS;
908
5.66k
  op0->register_bits = read_imm_16(info);
909
910
5.66k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
5.66k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
2.97k
    op0->register_bits = reverse_bits(op0->register_bits);
914
5.66k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.93k
{
918
1.93k
  cs_m68k_op* op0;
919
1.93k
  cs_m68k_op* op1;
920
1.93k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.93k
  op0 = &ext->operands[0];
923
1.93k
  op1 = &ext->operands[1];
924
925
1.93k
  op1->type = M68K_OP_REG_BITS;
926
1.93k
  op1->register_bits = read_imm_16(info);
927
928
1.93k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.93k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
68.3k
{
933
68.3k
  cs_m68k_op* op;
934
68.3k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
68.3k
  MCInst_setOpcode(info->inst, opcode);
937
938
68.3k
  op = &ext->operands[0];
939
940
68.3k
  op->type = M68K_OP_IMM;
941
68.3k
  op->address_mode = M68K_AM_IMMEDIATE;
942
68.3k
  op->imm = data;
943
68.3k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
516
{
947
516
  build_imm(info, M68K_INS_ILLEGAL, data);
948
516
}
949
950
static void build_invalid(m68k_info *info, int data)
951
67.8k
{
952
67.8k
  build_imm(info, M68K_INS_INVALID, data);
953
67.8k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
2.43k
{
957
2.43k
  uint32_t word3;
958
2.43k
  uint32_t extension;
959
2.43k
  cs_m68k_op* op0;
960
2.43k
  cs_m68k_op* op1;
961
2.43k
  cs_m68k_op* op2;
962
2.43k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
2.43k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
2.43k
  word3 = peek_imm_32(info) & 0xffff;
967
2.43k
  if (!instruction_is_valid(info, word3))
968
1.27k
    return;
969
970
1.16k
  op0 = &ext->operands[0];
971
1.16k
  op1 = &ext->operands[1];
972
1.16k
  op2 = &ext->operands[2];
973
974
1.16k
  extension = read_imm_32(info);
975
976
1.16k
  op0->address_mode = M68K_AM_NONE;
977
1.16k
  op0->type = M68K_OP_REG_PAIR;
978
1.16k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.16k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.16k
  op1->address_mode = M68K_AM_NONE;
982
1.16k
  op1->type = M68K_OP_REG_PAIR;
983
1.16k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.16k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.16k
  reg_0 = (extension >> 28) & 7;
987
1.16k
  reg_1 = (extension >> 12) & 7;
988
989
1.16k
  op2->address_mode = M68K_AM_NONE;
990
1.16k
  op2->type = M68K_OP_REG_PAIR;
991
1.16k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.16k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.16k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.60k
{
997
1.60k
  cs_m68k_op* op0;
998
1.60k
  cs_m68k_op* op1;
999
1.60k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.60k
  uint32_t extension = read_imm_16(info);
1002
1003
1.60k
  if (BIT_B(extension))
1004
165
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.44k
  else
1006
1.44k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.60k
  op0 = &ext->operands[0];
1009
1.60k
  op1 = &ext->operands[1];
1010
1011
1.60k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.60k
  op1->address_mode = M68K_AM_NONE;
1014
1.60k
  op1->type = M68K_OP_REG;
1015
1.60k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.60k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.34k
{
1020
1.34k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.34k
  int i;
1022
1023
4.04k
  for (i = 0; i < 2; ++i) {
1024
2.69k
    cs_m68k_op* op = &ext->operands[i];
1025
2.69k
    const int d = data[i];
1026
2.69k
    const int m = modes[i];
1027
1028
2.69k
    op->type = M68K_OP_MEM;
1029
1030
2.69k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.58k
      op->address_mode = m;
1032
1.58k
      op->reg = M68K_REG_A0 + d;
1033
1.58k
    } else {
1034
1.11k
      op->address_mode = m;
1035
1.11k
      op->imm = d;
1036
1.11k
    }
1037
2.69k
  }
1038
1.34k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
768
{
1042
768
  cs_m68k_op* op0;
1043
768
  cs_m68k_op* op1;
1044
768
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
768
  op0 = &ext->operands[0];
1047
768
  op1 = &ext->operands[1];
1048
1049
768
  op0->address_mode = M68K_AM_NONE;
1050
768
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
768
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
768
  op1->type = M68K_OP_IMM;
1054
768
  op1->imm = disp;
1055
768
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.64k
{
1059
1.64k
  cs_m68k_op* op0;
1060
1.64k
  cs_m68k_op* op1;
1061
1.64k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.64k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
504
    case 0:
1066
504
      d68000_invalid(info);
1067
504
      return;
1068
      // Line
1069
131
    case 1:
1070
131
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
131
      break;
1072
      // Page
1073
664
    case 2:
1074
664
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
664
      break;
1076
      // All
1077
350
    case 3:
1078
350
      ext->op_count = 1;
1079
350
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
350
      break;
1081
1.64k
  }
1082
1083
1.14k
  op0 = &ext->operands[0];
1084
1.14k
  op1 = &ext->operands[1];
1085
1086
1.14k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.14k
  op0->type = M68K_OP_IMM;
1088
1.14k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.14k
  op1->type = M68K_OP_MEM;
1091
1.14k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.14k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.14k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.58k
{
1097
1.58k
  cs_m68k_op* op0;
1098
1.58k
  cs_m68k_op* op1;
1099
1.58k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.58k
  op0 = &ext->operands[0];
1102
1.58k
  op1 = &ext->operands[1];
1103
1104
1.58k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.58k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.58k
  op1->type = M68K_OP_MEM;
1108
1.58k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.58k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.58k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.89k
{
1114
2.89k
  cs_m68k_op* op0;
1115
2.89k
  cs_m68k_op* op1;
1116
2.89k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.89k
  op0 = &ext->operands[0];
1119
2.89k
  op1 = &ext->operands[1];
1120
1121
2.89k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.89k
  op0->type = M68K_OP_MEM;
1123
2.89k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.89k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.89k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.89k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.32k
{
1131
1.32k
  cs_m68k_op* op0;
1132
1.32k
  cs_m68k_op* op1;
1133
1.32k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.32k
  uint32_t extension = read_imm_16(info);
1135
1136
1.32k
  op0 = &ext->operands[0];
1137
1.32k
  op1 = &ext->operands[1];
1138
1139
1.32k
  if (BIT_B(extension)) {
1140
581
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
581
    get_ea_mode_op(info, op1, info->ir, size);
1142
746
  } else {
1143
746
    get_ea_mode_op(info, op0, info->ir, size);
1144
746
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
746
  }
1146
1.32k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
33.7k
{
1150
33.7k
  build_er_gen_1(info, true, opcode, size);
1151
33.7k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
37.2k
{
1194
37.2k
  build_invalid(info, info->ir);
1195
37.2k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
516
{
1199
516
  build_illegal(info, info->ir);
1200
516
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
15.3k
{
1204
15.3k
  build_invalid(info, info->ir);
1205
15.3k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
15.1k
{
1209
15.1k
  build_invalid(info, info->ir);
1210
15.1k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
620
{
1214
620
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
620
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
512
{
1219
512
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
512
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
774
{
1224
774
  build_er_1(info, M68K_INS_ADD, 1);
1225
774
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
492
{
1229
492
  build_er_1(info, M68K_INS_ADD, 2);
1230
492
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
712
{
1234
712
  build_er_1(info, M68K_INS_ADD, 4);
1235
712
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
1.95k
{
1239
1.95k
  build_re_1(info, M68K_INS_ADD, 1);
1240
1.95k
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
2.07k
{
1244
2.07k
  build_re_1(info, M68K_INS_ADD, 2);
1245
2.07k
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
1.02k
{
1249
1.02k
  build_re_1(info, M68K_INS_ADD, 4);
1250
1.02k
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.62k
{
1254
2.62k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.62k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
4.10k
{
1259
4.10k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
4.10k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
821
{
1264
821
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
821
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
793
{
1269
793
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
793
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
514
{
1274
514
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
514
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.44k
{
1279
1.44k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.44k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
4.30k
{
1284
4.30k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
4.30k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.15k
{
1289
1.15k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.15k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
877
{
1294
877
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
877
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
781
{
1299
781
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
781
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
521
{
1304
521
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
521
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
335
{
1309
335
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
335
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
558
{
1314
558
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
558
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
521
{
1319
521
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
521
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.66k
{
1324
1.66k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.66k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.23k
{
1329
1.23k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.23k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
1.16k
{
1334
1.16k
  build_er_1(info, M68K_INS_AND, 4);
1335
1.16k
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
1.12k
{
1339
1.12k
  build_re_1(info, M68K_INS_AND, 1);
1340
1.12k
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
547
{
1344
547
  build_re_1(info, M68K_INS_AND, 2);
1345
547
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
439
{
1349
439
  build_re_1(info, M68K_INS_AND, 4);
1350
439
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
1.40k
{
1354
1.40k
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
1.40k
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
886
{
1359
886
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
886
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
256
{
1364
256
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
256
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
205
{
1369
205
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
205
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
273
{
1374
273
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
273
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.05k
{
1379
1.05k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.05k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
663
{
1384
663
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
663
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
1.27k
{
1389
1.27k
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
1.27k
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
789
{
1394
789
  build_r(info, M68K_INS_ASR, 1);
1395
789
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
599
{
1399
599
  build_r(info, M68K_INS_ASR, 2);
1400
599
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
451
{
1404
451
  build_r(info, M68K_INS_ASR, 4);
1405
451
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
1.13k
{
1409
1.13k
  build_ea(info, M68K_INS_ASR, 2);
1410
1.13k
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
1.04k
{
1414
1.04k
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
1.04k
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
688
{
1419
688
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
688
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
887
{
1424
887
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
887
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
536
{
1429
536
  build_r(info, M68K_INS_ASL, 1);
1430
536
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
866
{
1434
866
  build_r(info, M68K_INS_ASL, 2);
1435
866
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
406
{
1439
406
  build_r(info, M68K_INS_ASL, 4);
1440
406
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
598
{
1444
598
  build_ea(info, M68K_INS_ASL, 2);
1445
598
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
20.1k
{
1449
20.1k
  build_bcc(info, 1, make_int_8(info->ir));
1450
20.1k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.23k
{
1454
1.23k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.23k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
1.43k
{
1459
1.43k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
953
  build_bcc(info, 4, read_imm_32(info));
1461
953
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
3.81k
{
1465
3.81k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
3.81k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
197
{
1470
197
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
197
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.85k
{
1475
1.85k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.85k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
627
{
1480
627
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
627
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
3.54k
{
1485
3.54k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
2.49k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
2.49k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
435
{
1491
435
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
208
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
208
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
1.17k
{
1498
1.17k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
116
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
116
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
984
{
1504
984
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
371
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
371
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
1.32k
{
1510
1.32k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
1.04k
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
1.04k
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
961
{
1516
961
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
542
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
542
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
1.04k
{
1522
1.04k
  cs_m68k* ext = &info->extension;
1523
1.04k
  cs_m68k_op temp;
1524
1525
1.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
591
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
591
  temp = ext->operands[0];
1531
591
  ext->operands[0] = ext->operands[1];
1532
591
  ext->operands[1] = temp;
1533
591
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
621
{
1537
621
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
412
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
412
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
293
{
1543
293
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
293
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.47k
{
1548
3.47k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.47k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
476
{
1553
476
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
476
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
403
{
1558
403
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
236
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
236
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
4.03k
{
1564
4.03k
  build_re_1(info, M68K_INS_BSET, 1);
1565
4.03k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
120
{
1569
120
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
120
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.60k
{
1574
2.60k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.60k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
612
{
1579
612
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
612
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
324
{
1584
324
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
97
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
97
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
5.54k
{
1590
5.54k
  build_re_1(info, M68K_INS_BTST, 4);
1591
5.54k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
341
{
1595
341
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
341
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
138
{
1600
138
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
762
{
1606
762
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
487
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
487
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
1.18k
{
1612
1.18k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
359
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
359
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
436
{
1618
436
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
287
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
287
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
1.32k
{
1624
1.32k
  build_cas2(info, 2);
1625
1.32k
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
1.10k
{
1629
1.10k
  build_cas2(info, 4);
1630
1.10k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
767
{
1634
767
  build_er_1(info, M68K_INS_CHK, 2);
1635
767
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
2.27k
{
1639
2.27k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
1.62k
  build_er_1(info, M68K_INS_CHK, 4);
1641
1.62k
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
1.57k
{
1645
1.57k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
1.26k
  build_chk2_cmp2(info, 1);
1647
1.26k
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
312
{
1651
312
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
83
  build_chk2_cmp2(info, 2);
1653
83
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
360
{
1657
360
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
259
  build_chk2_cmp2(info, 4);
1659
259
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.03k
{
1663
1.03k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
450
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
450
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
210
{
1669
210
  build_ea(info, M68K_INS_CLR, 1);
1670
210
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
1.55k
{
1674
1.55k
  build_ea(info, M68K_INS_CLR, 2);
1675
1.55k
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
478
{
1679
478
  build_ea(info, M68K_INS_CLR, 4);
1680
478
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.34k
{
1684
1.34k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.34k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.97k
{
1689
1.97k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.97k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.89k
{
1694
2.89k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.89k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
1.25k
{
1699
1.25k
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
1.25k
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
1.67k
{
1704
1.67k
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
1.67k
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
978
{
1709
978
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
978
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
1.04k
{
1714
1.04k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
612
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
612
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
660
{
1720
660
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
380
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
380
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
495
{
1726
495
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
495
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
791
{
1731
791
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
479
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
479
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
711
{
1737
711
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
393
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
393
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
650
{
1743
650
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
650
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
655
{
1748
655
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
457
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
457
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
625
{
1754
625
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
526
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
526
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
501
{
1760
501
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
501
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
1.18k
{
1765
1.18k
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
1.18k
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
612
{
1770
612
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
612
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
6.55k
{
1775
6.55k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
6.55k
  op->type = M68K_OP_BR_DISP;
1777
6.55k
  op->br_disp.disp = displacement;
1778
6.55k
  op->br_disp.disp_size = size;
1779
6.55k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
4.04k
{
1783
4.04k
  cs_m68k_op* op0;
1784
4.04k
  cs_m68k* ext;
1785
4.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
3.16k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
745
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
745
    info->pc += 2;
1791
745
    return;
1792
745
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.42k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.42k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.42k
  op0 = &ext->operands[0];
1799
1800
2.42k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.42k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.42k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.42k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
4.74k
{
1808
4.74k
  cs_m68k* ext;
1809
4.74k
  cs_m68k_op* op0;
1810
1811
4.74k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.58k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.58k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.58k
  op0 = &ext->operands[0];
1818
1819
2.58k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.58k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.58k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.58k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.85k
{
1827
1.85k
  cs_m68k* ext;
1828
1.85k
  cs_m68k_op* op0;
1829
1.85k
  cs_m68k_op* op1;
1830
1.85k
  uint32_t ext1, ext2;
1831
1832
1.85k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
1.54k
  ext1 = read_imm_16(info);
1835
1.54k
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
1.54k
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
1.54k
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
1.54k
  op0 = &ext->operands[0];
1842
1.54k
  op1 = &ext->operands[1];
1843
1844
1.54k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
1.54k
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
1.54k
  set_insn_group(info, M68K_GRP_JUMP);
1849
1.54k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
1.54k
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
3.98k
{
1854
3.98k
  cs_m68k_op* special;
1855
3.98k
  cs_m68k_op* op_ea;
1856
1857
3.98k
  int regsel = (extension >> 10) & 0x7;
1858
3.98k
  int dir = (extension >> 13) & 0x1;
1859
1860
3.98k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
3.98k
  special = &ext->operands[0];
1863
3.98k
  op_ea = &ext->operands[1];
1864
1865
3.98k
  if (!dir) {
1866
1.28k
    cs_m68k_op* t = special;
1867
1.28k
    special = op_ea;
1868
1.28k
    op_ea = t;
1869
1.28k
  }
1870
1871
3.98k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
3.98k
  if (regsel & 4)
1874
1.17k
    special->reg = M68K_REG_FPCR;
1875
2.81k
  else if (regsel & 2)
1876
401
    special->reg = M68K_REG_FPSR;
1877
2.41k
  else if (regsel & 1)
1878
1.48k
    special->reg = M68K_REG_FPIAR;
1879
3.98k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
3.35k
{
1883
3.35k
  cs_m68k_op* op_reglist;
1884
3.35k
  cs_m68k_op* op_ea;
1885
3.35k
  int dir = (extension >> 13) & 0x1;
1886
3.35k
  int mode = (extension >> 11) & 0x3;
1887
3.35k
  uint32_t reglist = extension & 0xff;
1888
3.35k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
3.35k
  op_reglist = &ext->operands[0];
1891
3.35k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
3.35k
  if (!dir) {
1896
934
    cs_m68k_op* t = op_reglist;
1897
934
    op_reglist = op_ea;
1898
934
    op_ea = t;
1899
934
  }
1900
1901
3.35k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
3.35k
  switch (mode) {
1904
412
    case 1 : // Dynamic list in dn register
1905
412
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
412
      break;
1907
1908
580
    case 0 :
1909
580
      op_reglist->address_mode = M68K_AM_NONE;
1910
580
      op_reglist->type = M68K_OP_REG_BITS;
1911
580
      op_reglist->register_bits = reglist << 16;
1912
580
      break;
1913
1914
1.90k
    case 2 : // Static list
1915
1.90k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.90k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.90k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.90k
      break;
1919
3.35k
  }
1920
3.35k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
27.0k
{
1924
27.0k
  cs_m68k *ext;
1925
27.0k
  cs_m68k_op* op0;
1926
27.0k
  cs_m68k_op* op1;
1927
27.0k
  bool supports_single_op;
1928
27.0k
  uint32_t next;
1929
27.0k
  int rm, src, dst, opmode;
1930
1931
1932
27.0k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
25.5k
  supports_single_op = true;
1935
1936
25.5k
  next = read_imm_16(info);
1937
1938
25.5k
  rm = (next >> 14) & 0x1;
1939
25.5k
  src = (next >> 10) & 0x7;
1940
25.5k
  dst = (next >> 7) & 0x7;
1941
25.5k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
25.5k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
111
    cs_m68k_op* op0;
1947
111
    cs_m68k_op* op1;
1948
111
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
111
    op0 = &ext->operands[0];
1951
111
    op1 = &ext->operands[1];
1952
1953
111
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
111
    op0->type = M68K_OP_IMM;
1955
111
    op0->imm = next & 0x3f;
1956
1957
111
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
111
    return;
1960
111
  }
1961
1962
  // deal with extended move stuff
1963
1964
25.4k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
1.28k
    case 0x4: // FMOVEM ea, FPCR
1967
3.98k
    case 0x5: // FMOVEM FPCR, ea
1968
3.98k
      fmove_fpcr(info, next);
1969
3.98k
      return;
1970
1971
    // fmovem list
1972
934
    case 0x6:
1973
3.35k
    case 0x7:
1974
3.35k
      fmovem(info, next);
1975
3.35k
      return;
1976
25.4k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
18.1k
  if ((next >> 6) & 1)
1981
5.18k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
18.1k
  switch (opmode) {
1986
1.03k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
496
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
316
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
171
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
528
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
141
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
363
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
133
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
266
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
796
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
409
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
485
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
1.04k
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
277
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
659
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
264
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
1.38k
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
124
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
105
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
294
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
347
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
399
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
216
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
239
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
251
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
117
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
1.12k
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
201
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
787
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
1.16k
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
447
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
223
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
242
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
634
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
256
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
552
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
382
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.25k
    default:
2024
1.25k
      break;
2025
18.1k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
18.1k
  if ((next >> 6) & 1) {
2032
5.18k
    if ((next >> 2) & 1)
2033
2.24k
      info->inst->Opcode += 2;
2034
2.94k
    else
2035
2.94k
      info->inst->Opcode += 1;
2036
5.18k
  }
2037
2038
18.1k
  ext = &info->extension;
2039
2040
18.1k
  ext->op_count = 2;
2041
18.1k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
18.1k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
18.1k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
578
    op0 = &ext->operands[1];
2047
578
    op1 = &ext->operands[0];
2048
17.5k
  } else {
2049
17.5k
    op0 = &ext->operands[0];
2050
17.5k
    op1 = &ext->operands[1];
2051
17.5k
  }
2052
2053
18.1k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.42k
    ext->op_count = 1;
2055
1.42k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.42k
    return;
2057
1.42k
  }
2058
2059
16.7k
  if (rm == 1) {
2060
8.49k
    switch (src) {
2061
1.14k
      case 0x00 :
2062
1.14k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.14k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.14k
        break;
2065
2066
325
      case 0x06 :
2067
325
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
325
        get_ea_mode_op(info, op0, info->ir, 1);
2069
325
        break;
2070
2071
1.42k
      case 0x04 :
2072
1.42k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.42k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.42k
        break;
2075
2076
1.37k
      case 0x01 :
2077
1.37k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
1.37k
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
1.37k
        get_ea_mode_op(info, op0, info->ir, 4);
2080
1.37k
        op0->type = M68K_OP_FP_SINGLE;
2081
1.37k
        break;
2082
2083
2.72k
      case 0x05:
2084
2.72k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
2.72k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
2.72k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
2.72k
        op0->type = M68K_OP_FP_DOUBLE;
2088
2.72k
        break;
2089
2090
1.50k
      default :
2091
1.50k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.50k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.50k
        break;
2094
8.49k
    }
2095
8.49k
  } else {
2096
8.20k
    op0->reg = M68K_REG_FP0 + src;
2097
8.20k
  }
2098
2099
16.7k
  op1->reg = M68K_REG_FP0 + dst;
2100
16.7k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
2.26k
{
2104
2.26k
  cs_m68k* ext;
2105
2.26k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.44k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.44k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.44k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
2.06k
{
2113
2.06k
  cs_m68k* ext;
2114
2115
2.06k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.03k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.03k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.03k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
2.36k
{
2123
2.36k
  cs_m68k* ext;
2124
2125
2.36k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.58k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.58k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.58k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.58k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
511
{
2136
511
  uint32_t extension1;
2137
511
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
209
  extension1 = read_imm_16(info);
2140
2141
209
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
209
  info->inst->Opcode += (extension1 & 0x2f);
2145
209
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
776
{
2149
776
  uint32_t extension1, extension2;
2150
776
  cs_m68k_op* op0;
2151
776
  cs_m68k* ext;
2152
2153
776
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
392
  extension1 = read_imm_16(info);
2156
392
  extension2 = read_imm_16(info);
2157
2158
392
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
392
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
392
  op0 = &ext->operands[0];
2164
2165
392
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
392
  op0->type = M68K_OP_IMM;
2167
392
  op0->imm = extension2;
2168
392
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
780
{
2172
780
  uint32_t extension1, extension2;
2173
780
  cs_m68k* ext;
2174
780
  cs_m68k_op* op0;
2175
2176
780
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
429
  extension1 = read_imm_16(info);
2179
429
  extension2 = read_imm_32(info);
2180
2181
429
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
429
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
429
  op0 = &ext->operands[0];
2187
2188
429
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
429
  op0->type = M68K_OP_IMM;
2190
429
  op0->imm = extension2;
2191
429
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.92k
{
2195
1.92k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.19k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.19k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
818
{
2201
818
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
818
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
852
{
2206
852
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
852
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.99k
{
2211
1.99k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.99k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
2.35k
{
2216
2.35k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
2.35k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.43k
{
2221
1.43k
  uint32_t extension, insn_signed;
2222
1.43k
  cs_m68k* ext;
2223
1.43k
  cs_m68k_op* op0;
2224
1.43k
  cs_m68k_op* op1;
2225
1.43k
  uint32_t reg_0, reg_1;
2226
2227
1.43k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
1.06k
  extension = read_imm_16(info);
2230
1.06k
  insn_signed = 0;
2231
2232
1.06k
  if (BIT_B((extension)))
2233
295
    insn_signed = 1;
2234
2235
1.06k
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
1.06k
  op0 = &ext->operands[0];
2238
1.06k
  op1 = &ext->operands[1];
2239
2240
1.06k
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
1.06k
  reg_0 = extension & 7;
2243
1.06k
  reg_1 = (extension >> 12) & 7;
2244
2245
1.06k
  op1->address_mode = M68K_AM_NONE;
2246
1.06k
  op1->type = M68K_OP_REG_PAIR;
2247
1.06k
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
1.06k
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
1.06k
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
769
    op1->type = M68K_OP_REG;
2252
769
    op1->reg = M68K_REG_D0 + reg_1;
2253
769
  }
2254
1.06k
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
903
{
2258
903
  build_re_1(info, M68K_INS_EOR, 1);
2259
903
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
1.23k
{
2263
1.23k
  build_re_1(info, M68K_INS_EOR, 2);
2264
1.23k
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
3.13k
{
2268
3.13k
  build_re_1(info, M68K_INS_EOR, 4);
2269
3.13k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
455
{
2273
455
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
455
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
324
{
2278
324
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
324
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
530
{
2283
530
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
530
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
132
{
2288
132
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
132
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
242
{
2293
242
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
242
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
402
{
2298
402
  build_r(info, M68K_INS_EXG, 4);
2299
402
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
992
{
2303
992
  cs_m68k_op* op0;
2304
992
  cs_m68k_op* op1;
2305
992
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
992
  op0 = &ext->operands[0];
2308
992
  op1 = &ext->operands[1];
2309
2310
992
  op0->address_mode = M68K_AM_NONE;
2311
992
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
992
  op1->address_mode = M68K_AM_NONE;
2314
992
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
992
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
530
{
2319
530
  cs_m68k_op* op0;
2320
530
  cs_m68k_op* op1;
2321
530
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
530
  op0 = &ext->operands[0];
2324
530
  op1 = &ext->operands[1];
2325
2326
530
  op0->address_mode = M68K_AM_NONE;
2327
530
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
530
  op1->address_mode = M68K_AM_NONE;
2330
530
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
530
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
1.07k
{
2335
1.07k
  build_d(info, M68K_INS_EXT, 2);
2336
1.07k
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
323
{
2340
323
  build_d(info, M68K_INS_EXT, 4);
2341
323
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
1.04k
{
2345
1.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
428
  build_d(info, M68K_INS_EXTB, 4);
2347
428
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
421
{
2351
421
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
421
  set_insn_group(info, M68K_GRP_JUMP);
2353
421
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
421
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
712
{
2358
712
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
712
  set_insn_group(info, M68K_GRP_JUMP);
2360
712
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
712
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.45k
{
2365
1.45k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.45k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
407
{
2370
407
  build_link(info, read_imm_16(info), 2);
2371
407
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
838
{
2375
838
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
361
  build_link(info, read_imm_32(info), 4);
2377
361
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
272
{
2381
272
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
272
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
1.32k
{
2386
1.32k
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
1.32k
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
563
{
2391
563
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
563
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
315
{
2396
315
  build_r(info, M68K_INS_LSR, 1);
2397
315
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
904
{
2401
904
  build_r(info, M68K_INS_LSR, 2);
2402
904
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
278
{
2406
278
  build_r(info, M68K_INS_LSR, 4);
2407
278
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
611
{
2411
611
  build_ea(info, M68K_INS_LSR, 2);
2412
611
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
525
{
2416
525
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
525
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
723
{
2421
723
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
723
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
686
{
2426
686
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
686
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
346
{
2431
346
  build_r(info, M68K_INS_LSL, 1);
2432
346
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
916
{
2436
916
  build_r(info, M68K_INS_LSL, 2);
2437
916
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
222
{
2441
222
  build_r(info, M68K_INS_LSL, 4);
2442
222
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
683
{
2446
683
  build_ea(info, M68K_INS_LSL, 2);
2447
683
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
15.6k
{
2451
15.6k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
15.6k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
15.2k
{
2456
15.2k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
15.2k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
18.3k
{
2461
18.3k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
18.3k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
2.13k
{
2466
2.13k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
2.13k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
3.30k
{
2471
3.30k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
3.30k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
761
{
2476
761
  cs_m68k_op* op0;
2477
761
  cs_m68k_op* op1;
2478
761
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
761
  op0 = &ext->operands[0];
2481
761
  op1 = &ext->operands[1];
2482
2483
761
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
761
  op1->address_mode = M68K_AM_NONE;
2486
761
  op1->reg = M68K_REG_CCR;
2487
761
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
1.17k
{
2491
1.17k
  cs_m68k_op* op0;
2492
1.17k
  cs_m68k_op* op1;
2493
1.17k
  cs_m68k* ext;
2494
2495
1.17k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
693
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
693
  op0 = &ext->operands[0];
2500
693
  op1 = &ext->operands[1];
2501
2502
693
  op0->address_mode = M68K_AM_NONE;
2503
693
  op0->reg = M68K_REG_CCR;
2504
2505
693
  get_ea_mode_op(info, op1, info->ir, 1);
2506
693
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
711
{
2510
711
  cs_m68k_op* op0;
2511
711
  cs_m68k_op* op1;
2512
711
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
711
  op0 = &ext->operands[0];
2515
711
  op1 = &ext->operands[1];
2516
2517
711
  op0->address_mode = M68K_AM_NONE;
2518
711
  op0->reg = M68K_REG_SR;
2519
2520
711
  get_ea_mode_op(info, op1, info->ir, 2);
2521
711
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
407
{
2525
407
  cs_m68k_op* op0;
2526
407
  cs_m68k_op* op1;
2527
407
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
407
  op0 = &ext->operands[0];
2530
407
  op1 = &ext->operands[1];
2531
2532
407
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
407
  op1->address_mode = M68K_AM_NONE;
2535
407
  op1->reg = M68K_REG_SR;
2536
407
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
425
{
2540
425
  cs_m68k_op* op0;
2541
425
  cs_m68k_op* op1;
2542
425
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
425
  op0 = &ext->operands[0];
2545
425
  op1 = &ext->operands[1];
2546
2547
425
  op0->address_mode = M68K_AM_NONE;
2548
425
  op0->reg = M68K_REG_USP;
2549
2550
425
  op1->address_mode = M68K_AM_NONE;
2551
425
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
425
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
880
{
2556
880
  cs_m68k_op* op0;
2557
880
  cs_m68k_op* op1;
2558
880
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
880
  op0 = &ext->operands[0];
2561
880
  op1 = &ext->operands[1];
2562
2563
880
  op0->address_mode = M68K_AM_NONE;
2564
880
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
880
  op1->address_mode = M68K_AM_NONE;
2567
880
  op1->reg = M68K_REG_USP;
2568
880
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
7.39k
{
2572
7.39k
  uint32_t extension;
2573
7.39k
  m68k_reg reg;
2574
7.39k
  cs_m68k* ext;
2575
7.39k
  cs_m68k_op* op0;
2576
7.39k
  cs_m68k_op* op1;
2577
2578
2579
7.39k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
7.09k
  extension = read_imm_16(info);
2582
7.09k
  reg = M68K_REG_INVALID;
2583
2584
7.09k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
7.09k
  op0 = &ext->operands[0];
2587
7.09k
  op1 = &ext->operands[1];
2588
2589
7.09k
  switch (extension & 0xfff) {
2590
113
    case 0x000: reg = M68K_REG_SFC; break;
2591
125
    case 0x001: reg = M68K_REG_DFC; break;
2592
384
    case 0x800: reg = M68K_REG_USP; break;
2593
460
    case 0x801: reg = M68K_REG_VBR; break;
2594
1.45k
    case 0x002: reg = M68K_REG_CACR; break;
2595
195
    case 0x802: reg = M68K_REG_CAAR; break;
2596
556
    case 0x803: reg = M68K_REG_MSP; break;
2597
370
    case 0x804: reg = M68K_REG_ISP; break;
2598
299
    case 0x003: reg = M68K_REG_TC; break;
2599
440
    case 0x004: reg = M68K_REG_ITT0; break;
2600
374
    case 0x005: reg = M68K_REG_ITT1; break;
2601
466
    case 0x006: reg = M68K_REG_DTT0; break;
2602
93
    case 0x007: reg = M68K_REG_DTT1; break;
2603
173
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
209
    case 0x806: reg = M68K_REG_URP; break;
2605
121
    case 0x807: reg = M68K_REG_SRP; break;
2606
7.09k
  }
2607
2608
7.09k
  if (BIT_0(info->ir)) {
2609
1.93k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.93k
    op1->reg = reg;
2611
5.16k
  } else {
2612
5.16k
    op0->reg = reg;
2613
5.16k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
5.16k
  }
2615
7.09k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.55k
{
2619
1.55k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.55k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
1.42k
{
2624
1.42k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
1.42k
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
806
{
2629
806
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
806
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
1.12k
{
2634
1.12k
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
1.12k
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.18k
{
2639
1.18k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.18k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.50k
{
2644
1.50k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.50k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
1.00k
{
2649
1.00k
  build_movep_re(info, 2);
2650
1.00k
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
581
{
2654
581
  build_movep_re(info, 4);
2655
581
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.56k
{
2659
1.56k
  build_movep_er(info, 2);
2660
1.56k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.33k
{
2664
1.33k
  build_movep_er(info, 4);
2665
1.33k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
607
{
2669
607
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
480
  build_moves(info, 1);
2671
480
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
435
{
2675
  //uint32_t extension;
2676
435
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
319
  build_moves(info, 2);
2678
319
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
656
{
2682
656
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
528
  build_moves(info, 4);
2684
528
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
12.6k
{
2688
12.6k
  cs_m68k_op* op0;
2689
12.6k
  cs_m68k_op* op1;
2690
2691
12.6k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
12.6k
  op0 = &ext->operands[0];
2694
12.6k
  op1 = &ext->operands[1];
2695
2696
12.6k
  op0->type = M68K_OP_IMM;
2697
12.6k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
12.6k
  op0->imm = (info->ir & 0xff);
2699
2700
12.6k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
12.6k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
12.6k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
567
{
2706
567
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
567
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
567
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
234
  build_move16(info, data, modes);
2712
234
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
706
{
2716
706
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
706
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
706
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
439
  build_move16(info, data, modes);
2722
439
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
406
{
2726
406
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
406
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
406
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
175
  build_move16(info, data, modes);
2732
175
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
262
{
2736
262
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
262
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
262
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
78
  build_move16(info, data, modes);
2742
78
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
690
{
2746
690
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
690
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
690
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
422
  build_move16(info, data, modes);
2752
422
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.53k
{
2756
1.53k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.53k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.23k
{
2761
2.23k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.23k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
659
{
2766
659
  uint32_t extension, insn_signed;
2767
659
  cs_m68k* ext;
2768
659
  cs_m68k_op* op0;
2769
659
  cs_m68k_op* op1;
2770
659
  uint32_t reg_0, reg_1;
2771
2772
659
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
534
  extension = read_imm_16(info);
2775
534
  insn_signed = 0;
2776
2777
534
  if (BIT_B((extension)))
2778
325
    insn_signed = 1;
2779
2780
534
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
534
  op0 = &ext->operands[0];
2783
534
  op1 = &ext->operands[1];
2784
2785
534
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
534
  reg_0 = extension & 7;
2788
534
  reg_1 = (extension >> 12) & 7;
2789
2790
534
  op1->address_mode = M68K_AM_NONE;
2791
534
  op1->type = M68K_OP_REG_PAIR;
2792
534
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
534
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
534
  if (!BIT_A(extension)) {
2796
205
    op1->type = M68K_OP_REG;
2797
205
    op1->reg = M68K_REG_D0 + reg_1;
2798
205
  }
2799
534
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
1.05k
{
2803
1.05k
  build_ea(info, M68K_INS_NBCD, 1);
2804
1.05k
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
880
{
2808
880
  build_ea(info, M68K_INS_NEG, 1);
2809
880
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
714
{
2813
714
  build_ea(info, M68K_INS_NEG, 2);
2814
714
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
630
{
2818
630
  build_ea(info, M68K_INS_NEG, 4);
2819
630
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
990
{
2823
990
  build_ea(info, M68K_INS_NEGX, 1);
2824
990
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
814
{
2828
814
  build_ea(info, M68K_INS_NEGX, 2);
2829
814
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
649
{
2833
649
  build_ea(info, M68K_INS_NEGX, 4);
2834
649
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
149
{
2838
149
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
149
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
520
{
2843
520
  build_ea(info, M68K_INS_NOT, 1);
2844
520
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
933
{
2848
933
  build_ea(info, M68K_INS_NOT, 2);
2849
933
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
524
{
2853
524
  build_ea(info, M68K_INS_NOT, 4);
2854
524
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
2.01k
{
2858
2.01k
  build_er_1(info, M68K_INS_OR, 1);
2859
2.01k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
970
{
2863
970
  build_er_1(info, M68K_INS_OR, 2);
2864
970
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.97k
{
2868
1.97k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.97k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
1.03k
{
2873
1.03k
  build_re_1(info, M68K_INS_OR, 1);
2874
1.03k
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.16k
{
2878
1.16k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.16k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
2.04k
{
2883
2.04k
  build_re_1(info, M68K_INS_OR, 4);
2884
2.04k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
23.2k
{
2888
23.2k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
23.2k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
3.23k
{
2893
3.23k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
3.23k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
2.41k
{
2898
2.41k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
2.41k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
103
{
2903
103
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
103
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
400
{
2908
400
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
400
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.56k
{
2913
1.56k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
715
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
715
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
2.45k
{
2919
2.45k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
1.60k
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
1.60k
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
251
{
2925
251
  build_ea(info, M68K_INS_PEA, 4);
2926
251
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
295
{
2930
295
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
295
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
529
{
2935
529
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
529
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
579
{
2940
579
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
579
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
213
{
2945
213
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
213
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
484
{
2950
484
  build_r(info, M68K_INS_ROR, 1);
2951
484
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
611
{
2955
611
  build_r(info, M68K_INS_ROR, 2);
2956
611
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
589
{
2960
589
  build_r(info, M68K_INS_ROR, 4);
2961
589
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
655
{
2965
655
  build_ea(info, M68K_INS_ROR, 2);
2966
655
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
984
{
2970
984
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
984
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
648
{
2975
648
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
648
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
258
{
2980
258
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
258
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
1.04k
{
2985
1.04k
  build_r(info, M68K_INS_ROL, 1);
2986
1.04k
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
326
{
2990
326
  build_r(info, M68K_INS_ROL, 2);
2991
326
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
164
{
2995
164
  build_r(info, M68K_INS_ROL, 4);
2996
164
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
568
{
3000
568
  build_ea(info, M68K_INS_ROL, 2);
3001
568
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
1.07k
{
3005
1.07k
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
1.07k
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
905
{
3010
905
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
905
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
402
{
3015
402
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
402
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
184
{
3020
184
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
184
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
347
{
3025
347
  build_r(info, M68K_INS_ROXR, 2);
3026
347
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
403
{
3030
403
  build_r(info, M68K_INS_ROXR, 4);
3031
403
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
658
{
3035
658
  build_ea(info, M68K_INS_ROXR, 2);
3036
658
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
618
{
3040
618
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
618
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
766
{
3045
766
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
766
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
390
{
3050
390
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
390
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
199
{
3055
199
  build_r(info, M68K_INS_ROXL, 1);
3056
199
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
257
{
3060
257
  build_r(info, M68K_INS_ROXL, 2);
3061
257
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
390
{
3065
390
  build_r(info, M68K_INS_ROXL, 4);
3066
390
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
790
{
3070
790
  build_ea(info, M68K_INS_ROXL, 2);
3071
790
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
852
{
3075
852
  set_insn_group(info, M68K_GRP_RET);
3076
852
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
546
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
546
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
538
{
3082
538
  set_insn_group(info, M68K_GRP_IRET);
3083
538
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
538
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
323
{
3088
323
  cs_m68k* ext;
3089
323
  cs_m68k_op* op;
3090
3091
323
  set_insn_group(info, M68K_GRP_RET);
3092
3093
323
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
95
{
3112
95
  set_insn_group(info, M68K_GRP_RET);
3113
95
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
95
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
64
{
3118
64
  set_insn_group(info, M68K_GRP_RET);
3119
64
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
64
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
717
{
3124
717
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
717
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
561
{
3129
561
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
561
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
3.79k
{
3134
3.79k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
3.79k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
3.79k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
908
{
3140
908
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
908
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.53k
{
3145
1.53k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.53k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.23k
{
3150
1.23k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.23k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
3.22k
{
3155
3.22k
  build_er_1(info, M68K_INS_SUB, 4);
3156
3.22k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
830
{
3160
830
  build_re_1(info, M68K_INS_SUB, 1);
3161
830
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
916
{
3165
916
  build_re_1(info, M68K_INS_SUB, 2);
3166
916
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
3.87k
{
3170
3.87k
  build_re_1(info, M68K_INS_SUB, 4);
3171
3.87k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.32k
{
3175
1.32k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.32k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
989
{
3180
989
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
989
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
806
{
3185
806
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
806
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
738
{
3190
738
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
738
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
330
{
3195
330
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
330
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.76k
{
3200
1.76k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.76k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
4.17k
{
3205
4.17k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
4.17k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
950
{
3210
950
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
950
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
715
{
3215
715
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
715
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
714
{
3220
714
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
714
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
998
{
3225
998
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
998
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
860
{
3230
860
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
860
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
1.29k
{
3235
1.29k
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
1.29k
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
564
{
3240
564
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
564
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
840
{
3245
840
  build_d(info, M68K_INS_SWAP, 0);
3246
840
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
1.02k
{
3250
1.02k
  build_ea(info, M68K_INS_TAS, 1);
3251
1.02k
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
811
{
3255
811
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
811
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
1.29k
{
3260
1.29k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
859
  build_trap(info, 0, 0);
3262
3263
859
  info->extension.op_count = 0;
3264
859
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
425
{
3268
425
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
194
  build_trap(info, 2, read_imm_16(info));
3270
194
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
1.26k
{
3274
1.26k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
822
  build_trap(info, 4, read_imm_32(info));
3276
822
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
192
{
3280
192
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
192
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.22k
{
3285
1.22k
  build_ea(info, M68K_INS_TST, 1);
3286
1.22k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
433
{
3290
433
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
76
  build_ea(info, M68K_INS_TST, 1);
3292
76
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
914
{
3296
914
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
449
  build_ea(info, M68K_INS_TST, 1);
3298
449
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
574
{
3302
574
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
444
  build_ea(info, M68K_INS_TST, 1);
3304
444
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
634
{
3308
634
  build_ea(info, M68K_INS_TST, 2);
3309
634
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
2.22k
{
3313
2.22k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.50k
  build_ea(info, M68K_INS_TST, 2);
3315
1.50k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
716
{
3319
716
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
232
  build_ea(info, M68K_INS_TST, 2);
3321
232
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
742
{
3325
742
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
522
  build_ea(info, M68K_INS_TST, 2);
3327
522
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
808
{
3331
808
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
454
  build_ea(info, M68K_INS_TST, 2);
3333
454
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
705
{
3337
705
  build_ea(info, M68K_INS_TST, 4);
3338
705
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
1.31k
{
3342
1.31k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
914
  build_ea(info, M68K_INS_TST, 4);
3344
914
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
1.41k
{
3348
1.41k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
646
  build_ea(info, M68K_INS_TST, 4);
3350
646
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
1.36k
{
3354
1.36k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
549
  build_ea(info, M68K_INS_TST, 4);
3356
549
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
887
{
3360
887
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
577
  build_ea(info, M68K_INS_TST, 4);
3362
577
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
257
{
3366
257
  cs_m68k_op* op;
3367
257
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
257
  op = &ext->operands[0];
3370
3371
257
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
257
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
257
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.91k
{
3377
1.91k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.00k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.00k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
2.99k
{
3383
2.99k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.56k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.56k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
477k
{
3392
477k
  const unsigned int instruction = info->ir;
3393
477k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
477k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
476k
    (i->instruction == d68000_invalid) ) {
3397
2.72k
    d68000_invalid(info);
3398
2.72k
    return 0;
3399
2.72k
  }
3400
3401
475k
  return 1;
3402
477k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
609k
{
3406
609k
  uint8_t i;
3407
3408
916k
  for (i = 0; i < count; ++i) {
3409
315k
    if (regs[i] == (uint16_t)reg)
3410
8.84k
      return 1;
3411
315k
  }
3412
3413
600k
  return 0;
3414
609k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
657k
{
3418
657k
  if (reg == M68K_REG_INVALID)
3419
47.6k
    return;
3420
3421
609k
  if (write)
3422
343k
  {
3423
343k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
4.56k
      return;
3425
3426
338k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
338k
    info->regs_write_count++;
3428
338k
  }
3429
266k
  else
3430
266k
  {
3431
266k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
4.28k
      return;
3433
3434
262k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
262k
    info->regs_read_count++;
3436
262k
  }
3437
609k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
215k
{
3441
215k
  switch (op->address_mode) {
3442
1.29k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.29k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.29k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.29k
      break;
3446
3447
37.8k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
91.9k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
91.9k
      add_reg_to_rw_list(info, op->reg, 1);
3450
91.9k
      break;
3451
3452
41.8k
    case M68K_AM_REGI_ADDR:
3453
73.2k
    case M68K_AM_REGI_ADDR_DISP:
3454
73.2k
      add_reg_to_rw_list(info, op->reg, 0);
3455
73.2k
      break;
3456
3457
14.7k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
21.3k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
24.9k
    case M68K_AM_MEMI_POST_INDEX:
3460
30.0k
    case M68K_AM_MEMI_PRE_INDEX:
3461
32.3k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
33.0k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
33.6k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
34.3k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
34.3k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
34.3k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
34.3k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
14.8k
    default:
3471
14.8k
      break;
3472
215k
  }
3473
215k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
30.2k
{
3477
30.2k
  int i;
3478
3479
272k
  for (i = 0; i < 8; ++i) {
3480
241k
    if (bits & (1 << i)) {
3481
59.4k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
59.4k
    }
3483
241k
  }
3484
30.2k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
10.0k
{
3488
10.0k
  uint32_t bits = op->register_bits;
3489
10.0k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
10.0k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
10.0k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
10.0k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
799k
{
3496
799k
  switch ((int)op->type) {
3497
354k
    case M68K_OP_REG:
3498
354k
      add_reg_to_rw_list(info, op->reg, write);
3499
354k
      break;
3500
3501
215k
    case M68K_OP_MEM:
3502
215k
      update_am_reg_list(info, op, write);
3503
215k
      break;
3504
3505
10.0k
    case M68K_OP_REG_BITS:
3506
10.0k
      update_reg_list_regbits(info, op, write);
3507
10.0k
      break;
3508
3509
4.10k
    case M68K_OP_REG_PAIR:
3510
4.10k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
4.10k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
4.10k
      break;
3513
799k
  }
3514
799k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
473k
{
3518
473k
  int i;
3519
3520
473k
  if (!info->extension.op_count)
3521
3.14k
    return;
3522
3523
470k
  if (info->extension.op_count == 1) {
3524
148k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
321k
  } else {
3526
    // first operand is always read
3527
321k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
650k
    for (i = 1; i < info->extension.op_count; ++i)
3531
328k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
321k
  }
3533
470k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
475k
{
3537
475k
  info->inst = inst;
3538
475k
  info->pc = pc;
3539
475k
  info->ir = 0;
3540
475k
  info->type = cpu_type;
3541
475k
  info->address_mask = 0xffffffff;
3542
3543
475k
  switch(info->type) {
3544
145k
    case M68K_CPU_TYPE_68000:
3545
145k
      info->type = TYPE_68000;
3546
145k
      info->address_mask = 0x00ffffff;
3547
145k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
330k
    case M68K_CPU_TYPE_68040:
3565
330k
      info->type = TYPE_68040;
3566
330k
      info->address_mask = 0xffffffff;
3567
330k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
475k
  }
3572
475k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
475k
{
3581
475k
  MCInst *inst = info->inst;
3582
475k
  cs_m68k* ext = &info->extension;
3583
475k
  int i;
3584
475k
  unsigned int size;
3585
3586
475k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
475k
  memset(ext, 0, sizeof(cs_m68k));
3589
475k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.37M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.90M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
475k
  info->ir = peek_imm_16(info);
3595
475k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
473k
    info->ir = read_imm_16(info);
3597
473k
    g_instruction_table[info->ir].instruction(info);
3598
473k
  }
3599
3600
475k
  size = info->pc - (unsigned int)pc;
3601
475k
  info->pc = (unsigned int)pc;
3602
3603
475k
  return size;
3604
475k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
476k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
476k
  int s;
3612
476k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
476k
  cs_struct* handle = instr->csh;
3614
476k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
476k
  if (code_len < 2) {
3619
1.47k
    *size = 0;
3620
1.47k
    return false;
3621
1.47k
  }
3622
3623
475k
  if (instr->flat_insn->detail) {
3624
475k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
475k
  }
3626
3627
475k
  info->groups_count = 0;
3628
475k
  info->regs_read_count = 0;
3629
475k
  info->regs_write_count = 0;
3630
475k
  info->code = code;
3631
475k
  info->code_len = code_len;
3632
475k
  info->baseAddress = address;
3633
3634
475k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
475k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
475k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
475k
  if (handle->mode & CS_MODE_M68K_040)
3641
330k
    cpu_type = M68K_CPU_TYPE_68040;
3642
475k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
475k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
475k
  s = m68k_disassemble(info, address);
3647
3648
475k
  if (s == 0) {
3649
1.44k
    *size = 2;
3650
1.44k
    return false;
3651
1.44k
  }
3652
3653
473k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
473k
  if (s > (int)code_len)
3662
1.56k
    *size = (uint16_t)code_len;
3663
472k
  else
3664
472k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
475k
}
3668