Coverage Report

Created: 2026-03-03 06:15

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
6.77k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
3.05k
#define BIT_5(A)  ((A) & 0x00000020)
61
8.60k
#define BIT_6(A)  ((A) & 0x00000040)
62
8.60k
#define BIT_7(A)  ((A) & 0x00000080)
63
20.8k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.03k
#define BIT_A(A)  ((A) & 0x00000400)
66
24.2k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
28.4k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.85k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
124k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
263k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
12.1k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
20.8k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
8.60k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
8.60k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
17.0k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
27.3k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
17.0k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
17.0k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
8.60k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
4.25k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
8.60k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.25k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
27.4k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
27.4k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
936k
{
149
936k
  const uint16_t v0 = info->code[addr + 0];
150
936k
  const uint16_t v1 = info->code[addr + 1];
151
936k
  return (v0 << 8) | v1;
152
936k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
408k
{
156
408k
  const uint32_t v0 = info->code[addr + 0];
157
408k
  const uint32_t v1 = info->code[addr + 1];
158
408k
  const uint32_t v2 = info->code[addr + 2];
159
408k
  const uint32_t v3 = info->code[addr + 3];
160
408k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
408k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
327
{
165
327
  const uint64_t v0 = info->code[addr + 0];
166
327
  const uint64_t v1 = info->code[addr + 1];
167
327
  const uint64_t v2 = info->code[addr + 2];
168
327
  const uint64_t v3 = info->code[addr + 3];
169
327
  const uint64_t v4 = info->code[addr + 4];
170
327
  const uint64_t v5 = info->code[addr + 5];
171
327
  const uint64_t v6 = info->code[addr + 6];
172
327
  const uint64_t v7 = info->code[addr + 7];
173
327
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
327
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
937k
{
178
937k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
937k
  if (info->code_len < addr + 2) {
180
1.23k
    return 0xaaaa;
181
1.23k
  }
182
936k
  return m68k_read_disassembler_16(info, addr);
183
937k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
412k
{
187
412k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
412k
  if (info->code_len < addr + 4) {
189
3.55k
    return 0xaaaaaaaa;
190
3.55k
  }
191
408k
  return m68k_read_disassembler_32(info, addr);
192
412k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
335
{
196
335
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
335
  if (info->code_len < addr + 8) {
198
8
    return 0xaaaaaaaaaaaaaaaaLL;
199
8
  }
200
327
  return m68k_read_disassembler_64(info, addr);
201
335
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
94.5k
  do {           \
269
94.5k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
26.6k
      d68000_invalid(info);   \
271
26.6k
      return;       \
272
26.6k
    }          \
273
94.5k
  } while (0)
274
275
26.2k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
910k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
412k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
335
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
26.2k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
521k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
21.0k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
335
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
20.6k
{
302
20.6k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
20.6k
}
304
305
static int make_int_16(int value)
306
5.77k
{
307
5.77k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
5.77k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
20.8k
{
312
20.8k
  uint32_t extension = read_imm_16(info);
313
314
20.8k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
20.8k
  if (EXT_FULL(extension)) {
317
8.60k
    uint32_t preindex;
318
8.60k
    uint32_t postindex;
319
320
8.60k
    op->mem.base_reg = M68K_REG_INVALID;
321
8.60k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
8.60k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
8.60k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
8.60k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
5.34k
      if (is_pc) {
335
692
        op->mem.base_reg = M68K_REG_PC;
336
4.65k
      } else {
337
4.65k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
4.65k
      }
339
5.34k
    }
340
341
8.60k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.86k
      if (EXT_INDEX_AR(extension)) {
343
2.27k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.58k
      } else {
345
2.58k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.58k
      }
347
348
4.86k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.86k
      if (EXT_INDEX_SCALE(extension)) {
351
3.86k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.86k
      }
353
4.86k
    }
354
355
8.60k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
8.60k
    postindex = (extension & 7) > 4;
357
358
8.60k
    if (preindex) {
359
3.21k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
5.39k
    } else if (postindex) {
361
2.11k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
2.11k
    }
363
364
8.60k
    return;
365
8.60k
  }
366
367
12.1k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
12.1k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
12.1k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.50k
    if (is_pc) {
372
355
      op->mem.base_reg = M68K_REG_PC;
373
355
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.14k
    } else {
375
1.14k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.14k
    }
377
10.6k
  } else {
378
10.6k
    if (is_pc) {
379
937
      op->mem.base_reg = M68K_REG_PC;
380
937
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
9.75k
    } else {
382
9.75k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
9.75k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
9.75k
    }
385
386
10.6k
    op->mem.disp = (int8_t)(extension & 0xff);
387
10.6k
  }
388
389
12.1k
  if (EXT_INDEX_SCALE(extension)) {
390
6.46k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
6.46k
  }
392
12.1k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
255k
{
397
  // default to memory
398
399
255k
  op->type = M68K_OP_MEM;
400
401
255k
  switch (instruction & 0x3f) {
402
72.1k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
72.1k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
72.1k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
72.1k
      op->type = M68K_OP_REG;
407
72.1k
      break;
408
409
11.8k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
11.8k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
11.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
11.8k
      op->type = M68K_OP_REG;
414
11.8k
      break;
415
416
32.6k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
32.6k
      op->address_mode = M68K_AM_REGI_ADDR;
419
32.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
32.6k
      break;
421
422
27.7k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
27.7k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
27.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
27.7k
      break;
427
428
47.1k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
47.1k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
47.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
47.1k
      break;
433
434
20.0k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
20.0k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
20.0k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
20.0k
      op->mem.disp = (int16_t)read_imm_16(info);
439
20.0k
      break;
440
441
23.7k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
23.7k
      get_with_index_address_mode(info, op, instruction, size, false);
444
23.7k
      break;
445
446
5.47k
    case 0x38:
447
      /* absolute short address */
448
5.47k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
5.47k
      op->imm = read_imm_16(info);
450
5.47k
      break;
451
452
2.26k
    case 0x39:
453
      /* absolute long address */
454
2.26k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.26k
      op->imm = read_imm_32(info);
456
2.26k
      break;
457
458
3.68k
    case 0x3a:
459
      /* program counter with displacement */
460
3.68k
      op->address_mode = M68K_AM_PCI_DISP;
461
3.68k
      op->mem.disp = (int16_t)read_imm_16(info);
462
3.68k
      break;
463
464
3.36k
    case 0x3b:
465
      /* program counter with index */
466
3.36k
      get_with_index_address_mode(info, op, instruction, size, true);
467
3.36k
      break;
468
469
4.94k
    case 0x3c:
470
4.94k
      op->address_mode = M68K_AM_IMMEDIATE;
471
4.94k
      op->type = M68K_OP_IMM;
472
473
4.94k
      if (size == 1)
474
1.08k
        op->imm = read_imm_8(info) & 0xff;
475
3.86k
      else if (size == 2)
476
2.69k
        op->imm = read_imm_16(info) & 0xffff;
477
1.16k
      else if (size == 4)
478
830
        op->imm = read_imm_32(info);
479
335
      else
480
335
        op->imm = read_imm_64(info);
481
482
4.94k
      break;
483
484
665
    default:
485
665
      break;
486
255k
  }
487
255k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
66.0k
{
491
66.0k
  info->groups[info->groups_count++] = (uint8_t)group;
492
66.0k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
370k
{
496
370k
  cs_m68k* ext;
497
498
370k
  MCInst_setOpcode(info->inst, opcode);
499
500
370k
  ext = &info->extension;
501
502
370k
  ext->op_count = (uint8_t)count;
503
370k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
370k
  ext->op_size.cpu_size = size;
505
506
370k
  return ext;
507
370k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
27.1k
{
511
27.1k
  cs_m68k_op* op0;
512
27.1k
  cs_m68k_op* op1;
513
27.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
27.1k
  op0 = &ext->operands[0];
516
27.1k
  op1 = &ext->operands[1];
517
518
27.1k
  if (isDreg) {
519
27.1k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
27.1k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
27.1k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
27.1k
  get_ea_mode_op(info, op1, info->ir, size);
527
27.1k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
27.1k
{
531
27.1k
  build_re_gen_1(info, true, opcode, size);
532
27.1k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
31.8k
{
536
31.8k
  cs_m68k_op* op0;
537
31.8k
  cs_m68k_op* op1;
538
31.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
31.8k
  op0 = &ext->operands[0];
541
31.8k
  op1 = &ext->operands[1];
542
543
31.8k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
31.8k
  if (isDreg) {
546
31.8k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
31.8k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
31.8k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
31.8k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
5.88k
{
556
5.88k
  cs_m68k_op* op0;
557
5.88k
  cs_m68k_op* op1;
558
5.88k
  cs_m68k_op* op2;
559
5.88k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
5.88k
  op0 = &ext->operands[0];
562
5.88k
  op1 = &ext->operands[1];
563
5.88k
  op2 = &ext->operands[2];
564
565
5.88k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
5.88k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
5.88k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
5.88k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
5.88k
  if (imm > 0) {
572
1.08k
    ext->op_count = 3;
573
1.08k
    op2->type = M68K_OP_IMM;
574
1.08k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.08k
    op2->imm = imm;
576
1.08k
  }
577
5.88k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
10.5k
{
581
10.5k
  cs_m68k_op* op0;
582
10.5k
  cs_m68k_op* op1;
583
10.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
10.5k
  op0 = &ext->operands[0];
586
10.5k
  op1 = &ext->operands[1];
587
588
10.5k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
10.5k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
10.5k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
10.5k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
10.5k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
36.8k
{
597
36.8k
  cs_m68k_op* op0;
598
36.8k
  cs_m68k_op* op1;
599
36.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
36.8k
  op0 = &ext->operands[0];
602
36.8k
  op1 = &ext->operands[1];
603
604
36.8k
  op0->type = M68K_OP_IMM;
605
36.8k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
36.8k
  op0->imm = imm;
607
608
36.8k
  get_ea_mode_op(info, op1, info->ir, size);
609
36.8k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
12.0k
{
613
12.0k
  cs_m68k_op* op0;
614
12.0k
  cs_m68k_op* op1;
615
12.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
12.0k
  op0 = &ext->operands[0];
618
12.0k
  op1 = &ext->operands[1];
619
620
12.0k
  op0->type = M68K_OP_IMM;
621
12.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
12.0k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
12.0k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
12.0k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
12.0k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
12.8k
{
630
12.8k
  cs_m68k_op* op0;
631
12.8k
  cs_m68k_op* op1;
632
12.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
12.8k
  op0 = &ext->operands[0];
635
12.8k
  op1 = &ext->operands[1];
636
637
12.8k
  op0->type = M68K_OP_IMM;
638
12.8k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
12.8k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
12.8k
  get_ea_mode_op(info, op1, info->ir, size);
642
12.8k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
6.39k
{
646
6.39k
  cs_m68k_op* op0;
647
6.39k
  cs_m68k_op* op1;
648
6.39k
  cs_m68k_op* op2;
649
6.39k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
6.39k
  op0 = &ext->operands[0];
652
6.39k
  op1 = &ext->operands[1];
653
6.39k
  op2 = &ext->operands[2];
654
655
6.39k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
6.39k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
6.39k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
6.39k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
6.39k
  if (imm > 0) {
662
2.79k
    ext->op_count = 3;
663
2.79k
    op2->type = M68K_OP_IMM;
664
2.79k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.79k
    op2->imm = imm;
666
2.79k
  }
667
6.39k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
20.9k
{
671
20.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
20.9k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
20.9k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
13.7k
{
677
13.7k
  cs_m68k_op* op0;
678
13.7k
  cs_m68k_op* op1;
679
13.7k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
13.7k
  op0 = &ext->operands[0];
682
13.7k
  op1 = &ext->operands[1];
683
684
13.7k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
13.7k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
13.7k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
13.7k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
37.8k
{
692
37.8k
  cs_m68k_op* op0;
693
37.8k
  cs_m68k_op* op1;
694
37.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
37.8k
  op0 = &ext->operands[0];
697
37.8k
  op1 = &ext->operands[1];
698
699
37.8k
  get_ea_mode_op(info, op0, info->ir, size);
700
37.8k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
37.8k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.48k
{
705
1.48k
  cs_m68k_op* op0;
706
1.48k
  cs_m68k_op* op1;
707
1.48k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.48k
  op0 = &ext->operands[0];
710
1.48k
  op1 = &ext->operands[1];
711
712
1.48k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.48k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.48k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.48k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.48k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.53k
{
721
1.53k
  cs_m68k_op* op0;
722
1.53k
  cs_m68k_op* op1;
723
1.53k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.53k
  op0 = &ext->operands[0];
726
1.53k
  op1 = &ext->operands[1];
727
728
1.53k
  op0->type = M68K_OP_IMM;
729
1.53k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.53k
  op0->imm = imm;
731
732
1.53k
  op1->address_mode = M68K_AM_NONE;
733
1.53k
  op1->reg = reg;
734
1.53k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
23.9k
{
738
23.9k
  cs_m68k_op* op;
739
23.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
23.9k
  op = &ext->operands[0];
742
743
23.9k
  op->type = M68K_OP_BR_DISP;
744
23.9k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
23.9k
  op->br_disp.disp = displacement;
746
23.9k
  op->br_disp.disp_size = size;
747
748
23.9k
  set_insn_group(info, M68K_GRP_JUMP);
749
23.9k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
23.9k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
4.47k
{
754
4.47k
  cs_m68k_op* op;
755
4.47k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
4.47k
  op = &ext->operands[0];
758
759
4.47k
  op->type = M68K_OP_IMM;
760
4.47k
  op->address_mode = M68K_AM_IMMEDIATE;
761
4.47k
  op->imm = immediate;
762
763
4.47k
  set_insn_group(info, M68K_GRP_JUMP);
764
4.47k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
17.1k
{
768
17.1k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
17.1k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.42k
{
773
1.42k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.42k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.24k
{
778
1.24k
  cs_m68k_op* op0;
779
1.24k
  cs_m68k_op* op1;
780
1.24k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.24k
  op0 = &ext->operands[0];
783
1.24k
  op1 = &ext->operands[1];
784
785
1.24k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.24k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.24k
  op1->type = M68K_OP_BR_DISP;
789
1.24k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.24k
  op1->br_disp.disp = displacement;
791
1.24k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.24k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.24k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.24k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
836
{
799
836
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
836
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
832
{
804
832
  cs_m68k_op* op0;
805
832
  cs_m68k_op* op1;
806
832
  cs_m68k_op* op2;
807
832
  uint32_t extension = read_imm_16(info);
808
832
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
832
  op0 = &ext->operands[0];
811
832
  op1 = &ext->operands[1];
812
832
  op2 = &ext->operands[2];
813
814
832
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
832
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
832
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
832
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
832
  get_ea_mode_op(info, op2, info->ir, size);
821
832
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
3.05k
{
825
3.05k
  uint8_t offset;
826
3.05k
  uint8_t width;
827
3.05k
  cs_m68k_op* op_ea;
828
3.05k
  cs_m68k_op* op1;
829
3.05k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
3.05k
  uint32_t extension = read_imm_16(info);
831
832
3.05k
  op_ea = &ext->operands[0];
833
3.05k
  op1 = &ext->operands[1];
834
835
3.05k
  if (BIT_B(extension))
836
1.28k
    offset = (extension >> 6) & 7;
837
1.76k
  else
838
1.76k
    offset = (extension >> 6) & 31;
839
840
3.05k
  if (BIT_5(extension))
841
821
    width = extension & 7;
842
2.23k
  else
843
2.23k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
3.05k
  if (has_d_arg) {
846
1.74k
    ext->op_count = 2;
847
1.74k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.74k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.74k
  }
850
851
3.05k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
3.05k
  op_ea->mem.bitfield = 1;
854
3.05k
  op_ea->mem.width = width;
855
3.05k
  op_ea->mem.offset = offset;
856
3.05k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.38k
{
860
1.38k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.38k
  cs_m68k_op* op;
862
863
1.38k
  op = &ext->operands[0];
864
865
1.38k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.38k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.38k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.94k
{
871
1.94k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.94k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
17.2k
  for (v >>= 1; v; v >>= 1) {
875
15.2k
    r <<= 1;
876
15.2k
    r |= v & 1;
877
15.2k
    s--;
878
15.2k
  }
879
880
1.94k
  return r <<= s; // shift when v's highest bits are zero
881
1.94k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.61k
{
885
1.61k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.61k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
8.66k
  for (v >>= 1; v; v >>= 1) {
889
7.05k
    r <<= 1;
890
7.05k
    r |= v & 1;
891
7.05k
    s--;
892
7.05k
  }
893
894
1.61k
  return r <<= s; // shift when v's highest bits are zero
895
1.61k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.81k
{
900
3.81k
  cs_m68k_op* op0;
901
3.81k
  cs_m68k_op* op1;
902
3.81k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.81k
  op0 = &ext->operands[0];
905
3.81k
  op1 = &ext->operands[1];
906
907
3.81k
  op0->type = M68K_OP_REG_BITS;
908
3.81k
  op0->register_bits = read_imm_16(info);
909
910
3.81k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.81k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.94k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.81k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.74k
{
918
1.74k
  cs_m68k_op* op0;
919
1.74k
  cs_m68k_op* op1;
920
1.74k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.74k
  op0 = &ext->operands[0];
923
1.74k
  op1 = &ext->operands[1];
924
925
1.74k
  op1->type = M68K_OP_REG_BITS;
926
1.74k
  op1->register_bits = read_imm_16(info);
927
928
1.74k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.74k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
51.6k
{
933
51.6k
  cs_m68k_op* op;
934
51.6k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
51.6k
  MCInst_setOpcode(info->inst, opcode);
937
938
51.6k
  op = &ext->operands[0];
939
940
51.6k
  op->type = M68K_OP_IMM;
941
51.6k
  op->address_mode = M68K_AM_IMMEDIATE;
942
51.6k
  op->imm = data;
943
51.6k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
142
{
947
142
  build_imm(info, M68K_INS_ILLEGAL, data);
948
142
}
949
950
static void build_invalid(m68k_info *info, int data)
951
51.5k
{
952
51.5k
  build_imm(info, M68K_INS_INVALID, data);
953
51.5k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
2.71k
{
957
2.71k
  uint32_t word3;
958
2.71k
  uint32_t extension;
959
2.71k
  cs_m68k_op* op0;
960
2.71k
  cs_m68k_op* op1;
961
2.71k
  cs_m68k_op* op2;
962
2.71k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
2.71k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
2.71k
  word3 = peek_imm_32(info) & 0xffff;
967
2.71k
  if (!instruction_is_valid(info, word3))
968
860
    return;
969
970
1.85k
  op0 = &ext->operands[0];
971
1.85k
  op1 = &ext->operands[1];
972
1.85k
  op2 = &ext->operands[2];
973
974
1.85k
  extension = read_imm_32(info);
975
976
1.85k
  op0->address_mode = M68K_AM_NONE;
977
1.85k
  op0->type = M68K_OP_REG_PAIR;
978
1.85k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.85k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.85k
  op1->address_mode = M68K_AM_NONE;
982
1.85k
  op1->type = M68K_OP_REG_PAIR;
983
1.85k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.85k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.85k
  reg_0 = (extension >> 28) & 7;
987
1.85k
  reg_1 = (extension >> 12) & 7;
988
989
1.85k
  op2->address_mode = M68K_AM_NONE;
990
1.85k
  op2->type = M68K_OP_REG_PAIR;
991
1.85k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.85k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.85k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.56k
{
997
1.56k
  cs_m68k_op* op0;
998
1.56k
  cs_m68k_op* op1;
999
1.56k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.56k
  uint32_t extension = read_imm_16(info);
1002
1003
1.56k
  if (BIT_B(extension))
1004
130
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.43k
  else
1006
1.43k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.56k
  op0 = &ext->operands[0];
1009
1.56k
  op1 = &ext->operands[1];
1010
1011
1.56k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.56k
  op1->address_mode = M68K_AM_NONE;
1014
1.56k
  op1->type = M68K_OP_REG;
1015
1.56k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.56k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.85k
{
1020
1.85k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.85k
  int i;
1022
1023
5.55k
  for (i = 0; i < 2; ++i) {
1024
3.70k
    cs_m68k_op* op = &ext->operands[i];
1025
3.70k
    const int d = data[i];
1026
3.70k
    const int m = modes[i];
1027
1028
3.70k
    op->type = M68K_OP_MEM;
1029
1030
3.70k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
2.21k
      op->address_mode = m;
1032
2.21k
      op->reg = M68K_REG_A0 + d;
1033
2.21k
    } else {
1034
1.49k
      op->address_mode = m;
1035
1.49k
      op->imm = d;
1036
1.49k
    }
1037
3.70k
  }
1038
1.85k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
891
{
1042
891
  cs_m68k_op* op0;
1043
891
  cs_m68k_op* op1;
1044
891
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
891
  op0 = &ext->operands[0];
1047
891
  op1 = &ext->operands[1];
1048
1049
891
  op0->address_mode = M68K_AM_NONE;
1050
891
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
891
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
891
  op1->type = M68K_OP_IMM;
1054
891
  op1->imm = disp;
1055
891
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.86k
{
1059
1.86k
  cs_m68k_op* op0;
1060
1.86k
  cs_m68k_op* op1;
1061
1.86k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.86k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
288
    case 0:
1066
288
      d68000_invalid(info);
1067
288
      return;
1068
      // Line
1069
340
    case 1:
1070
340
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
340
      break;
1072
      // Page
1073
799
    case 2:
1074
799
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
799
      break;
1076
      // All
1077
433
    case 3:
1078
433
      ext->op_count = 1;
1079
433
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
433
      break;
1081
1.86k
  }
1082
1083
1.57k
  op0 = &ext->operands[0];
1084
1.57k
  op1 = &ext->operands[1];
1085
1086
1.57k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.57k
  op0->type = M68K_OP_IMM;
1088
1.57k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.57k
  op1->type = M68K_OP_MEM;
1091
1.57k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.57k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.57k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.00k
{
1097
1.00k
  cs_m68k_op* op0;
1098
1.00k
  cs_m68k_op* op1;
1099
1.00k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.00k
  op0 = &ext->operands[0];
1102
1.00k
  op1 = &ext->operands[1];
1103
1104
1.00k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.00k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.00k
  op1->type = M68K_OP_MEM;
1108
1.00k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.00k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.00k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.29k
{
1114
2.29k
  cs_m68k_op* op0;
1115
2.29k
  cs_m68k_op* op1;
1116
2.29k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.29k
  op0 = &ext->operands[0];
1119
2.29k
  op1 = &ext->operands[1];
1120
1121
2.29k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.29k
  op0->type = M68K_OP_MEM;
1123
2.29k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.29k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.29k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.29k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.18k
{
1131
1.18k
  cs_m68k_op* op0;
1132
1.18k
  cs_m68k_op* op1;
1133
1.18k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.18k
  uint32_t extension = read_imm_16(info);
1135
1136
1.18k
  op0 = &ext->operands[0];
1137
1.18k
  op1 = &ext->operands[1];
1138
1139
1.18k
  if (BIT_B(extension)) {
1140
383
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
383
    get_ea_mode_op(info, op1, info->ir, size);
1142
805
  } else {
1143
805
    get_ea_mode_op(info, op0, info->ir, size);
1144
805
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
805
  }
1146
1.18k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
31.8k
{
1150
31.8k
  build_er_gen_1(info, true, opcode, size);
1151
31.8k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
29.1k
{
1194
29.1k
  build_invalid(info, info->ir);
1195
29.1k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
142
{
1199
142
  build_illegal(info, info->ir);
1200
142
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
10.8k
{
1204
10.8k
  build_invalid(info, info->ir);
1205
10.8k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
11.5k
{
1209
11.5k
  build_invalid(info, info->ir);
1210
11.5k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
449
{
1214
449
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
449
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
302
{
1219
302
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
302
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.11k
{
1224
1.11k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.11k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
1.00k
{
1229
1.00k
  build_er_1(info, M68K_INS_ADD, 2);
1230
1.00k
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
513
{
1234
513
  build_er_1(info, M68K_INS_ADD, 4);
1235
513
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
808
{
1239
808
  build_re_1(info, M68K_INS_ADD, 1);
1240
808
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
876
{
1244
876
  build_re_1(info, M68K_INS_ADD, 2);
1245
876
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
506
{
1249
506
  build_re_1(info, M68K_INS_ADD, 4);
1250
506
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.90k
{
1254
2.90k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.90k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
2.73k
{
1259
2.73k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
2.73k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
770
{
1264
770
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
770
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
1.08k
{
1269
1.08k
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
1.08k
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
253
{
1274
253
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
253
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.59k
{
1279
1.59k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.59k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
4.53k
{
1284
4.53k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
4.53k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.08k
{
1289
1.08k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.08k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
614
{
1294
614
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
614
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
674
{
1299
674
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
674
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
217
{
1304
217
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
217
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
532
{
1309
532
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
532
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
602
{
1314
602
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
602
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
322
{
1319
322
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
322
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.33k
{
1324
1.33k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.33k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
909
{
1329
909
  build_er_1(info, M68K_INS_AND, 2);
1330
909
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
774
{
1334
774
  build_er_1(info, M68K_INS_AND, 4);
1335
774
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
649
{
1339
649
  build_re_1(info, M68K_INS_AND, 1);
1340
649
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
432
{
1344
432
  build_re_1(info, M68K_INS_AND, 2);
1345
432
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
585
{
1349
585
  build_re_1(info, M68K_INS_AND, 4);
1350
585
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
768
{
1354
768
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
768
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
709
{
1359
709
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
709
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
256
{
1364
256
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
256
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
213
{
1369
213
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
213
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
351
{
1374
351
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
351
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.12k
{
1379
1.12k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.12k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
395
{
1384
395
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
395
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
727
{
1389
727
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
727
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
1.03k
{
1394
1.03k
  build_r(info, M68K_INS_ASR, 1);
1395
1.03k
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
563
{
1399
563
  build_r(info, M68K_INS_ASR, 2);
1400
563
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
291
{
1404
291
  build_r(info, M68K_INS_ASR, 4);
1405
291
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
908
{
1409
908
  build_ea(info, M68K_INS_ASR, 2);
1410
908
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
585
{
1414
585
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
585
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
625
{
1419
625
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
625
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
536
{
1424
536
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
536
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
632
{
1429
632
  build_r(info, M68K_INS_ASL, 1);
1430
632
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
570
{
1434
570
  build_r(info, M68K_INS_ASL, 2);
1435
570
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
352
{
1439
352
  build_r(info, M68K_INS_ASL, 4);
1440
352
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
573
{
1444
573
  build_ea(info, M68K_INS_ASL, 2);
1445
573
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
15.4k
{
1449
15.4k
  build_bcc(info, 1, make_int_8(info->ir));
1450
15.4k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.30k
{
1454
1.30k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.30k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
667
{
1459
667
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
328
  build_bcc(info, 4, read_imm_32(info));
1461
328
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
2.61k
{
1465
2.61k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
2.61k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
388
{
1470
388
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
388
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
1.61k
{
1475
1.61k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
1.61k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
264
{
1480
264
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
264
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
2.11k
{
1485
2.11k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
1.66k
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
1.66k
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
279
{
1491
279
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
134
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
134
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
908
{
1498
908
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
685
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
685
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
899
{
1504
899
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
393
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
393
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
689
{
1510
689
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
243
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
243
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
921
{
1516
921
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
630
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
630
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
809
{
1522
809
  cs_m68k* ext = &info->extension;
1523
809
  cs_m68k_op temp;
1524
1525
809
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
481
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
481
  temp = ext->operands[0];
1531
481
  ext->operands[0] = ext->operands[1];
1532
481
  ext->operands[1] = temp;
1533
481
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
541
{
1537
541
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
316
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
316
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
174
{
1543
174
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
174
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.08k
{
1548
3.08k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.08k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
674
{
1553
674
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
674
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
276
{
1558
276
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
117
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
117
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
2.38k
{
1564
2.38k
  build_re_1(info, M68K_INS_BSET, 1);
1565
2.38k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
229
{
1569
229
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
229
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.13k
{
1574
2.13k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.13k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
598
{
1579
598
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
598
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
470
{
1584
470
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
252
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
252
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
4.96k
{
1590
4.96k
  build_re_1(info, M68K_INS_BTST, 4);
1591
4.96k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
349
{
1595
349
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
349
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
255
{
1600
255
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
484
{
1606
484
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
181
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
181
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
600
{
1612
600
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
383
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
383
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
337
{
1618
337
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
268
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
268
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
725
{
1624
725
  build_cas2(info, 2);
1625
725
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
1.98k
{
1629
1.98k
  build_cas2(info, 4);
1630
1.98k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
540
{
1634
540
  build_er_1(info, M68K_INS_CHK, 2);
1635
540
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.24k
{
1639
1.24k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
881
  build_er_1(info, M68K_INS_CHK, 4);
1641
881
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
1.44k
{
1645
1.44k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
1.05k
  build_chk2_cmp2(info, 1);
1647
1.05k
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
426
{
1651
426
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
212
  build_chk2_cmp2(info, 2);
1653
212
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
469
{
1657
469
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
294
  build_chk2_cmp2(info, 4);
1659
294
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
753
{
1663
753
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
448
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
448
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
468
{
1669
468
  build_ea(info, M68K_INS_CLR, 1);
1670
468
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
474
{
1674
474
  build_ea(info, M68K_INS_CLR, 2);
1675
474
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
375
{
1679
375
  build_ea(info, M68K_INS_CLR, 4);
1680
375
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.19k
{
1684
1.19k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.19k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
2.18k
{
1689
2.18k
  build_er_1(info, M68K_INS_CMP, 2);
1690
2.18k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.66k
{
1694
2.66k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.66k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
580
{
1699
580
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
580
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
763
{
1704
763
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
763
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
558
{
1709
558
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
558
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
350
{
1714
350
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
200
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
200
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
559
{
1720
559
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
259
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
259
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
454
{
1726
454
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
454
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
422
{
1731
422
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
333
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
333
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
566
{
1737
566
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
319
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
319
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
499
{
1743
499
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
499
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
491
{
1748
491
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
221
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
221
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
485
{
1754
485
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
405
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
405
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
403
{
1760
403
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
403
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
598
{
1765
598
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
598
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
484
{
1770
484
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
484
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
4.24k
{
1775
4.24k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
4.24k
  op->type = M68K_OP_BR_DISP;
1777
4.24k
  op->br_disp.disp = displacement;
1778
4.24k
  op->br_disp.disp_size = size;
1779
4.24k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.85k
{
1783
2.85k
  cs_m68k_op* op0;
1784
2.85k
  cs_m68k* ext;
1785
2.85k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.95k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
619
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
619
    info->pc += 2;
1791
619
    return;
1792
619
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.33k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.33k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.33k
  op0 = &ext->operands[0];
1799
1800
1.33k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.33k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.33k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.33k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
3.60k
{
1808
3.60k
  cs_m68k* ext;
1809
3.60k
  cs_m68k_op* op0;
1810
1811
3.60k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
2.29k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
2.29k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
2.29k
  op0 = &ext->operands[0];
1818
1819
2.29k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
2.29k
  set_insn_group(info, M68K_GRP_JUMP);
1822
2.29k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
2.29k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
898
{
1827
898
  cs_m68k* ext;
1828
898
  cs_m68k_op* op0;
1829
898
  cs_m68k_op* op1;
1830
898
  uint32_t ext1, ext2;
1831
1832
898
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
613
  ext1 = read_imm_16(info);
1835
613
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
613
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
613
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
613
  op0 = &ext->operands[0];
1842
613
  op1 = &ext->operands[1];
1843
1844
613
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
613
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
613
  set_insn_group(info, M68K_GRP_JUMP);
1849
613
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
613
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
2.29k
{
1854
2.29k
  cs_m68k_op* special;
1855
2.29k
  cs_m68k_op* op_ea;
1856
1857
2.29k
  int regsel = (extension >> 10) & 0x7;
1858
2.29k
  int dir = (extension >> 13) & 0x1;
1859
1860
2.29k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
2.29k
  special = &ext->operands[0];
1863
2.29k
  op_ea = &ext->operands[1];
1864
1865
2.29k
  if (!dir) {
1866
590
    cs_m68k_op* t = special;
1867
590
    special = op_ea;
1868
590
    op_ea = t;
1869
590
  }
1870
1871
2.29k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
2.29k
  if (regsel & 4)
1874
554
    special->reg = M68K_REG_FPCR;
1875
1.73k
  else if (regsel & 2)
1876
180
    special->reg = M68K_REG_FPSR;
1877
1.55k
  else if (regsel & 1)
1878
1.14k
    special->reg = M68K_REG_FPIAR;
1879
2.29k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
3.61k
{
1883
3.61k
  cs_m68k_op* op_reglist;
1884
3.61k
  cs_m68k_op* op_ea;
1885
3.61k
  int dir = (extension >> 13) & 0x1;
1886
3.61k
  int mode = (extension >> 11) & 0x3;
1887
3.61k
  uint32_t reglist = extension & 0xff;
1888
3.61k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
3.61k
  op_reglist = &ext->operands[0];
1891
3.61k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
3.61k
  if (!dir) {
1896
1.03k
    cs_m68k_op* t = op_reglist;
1897
1.03k
    op_reglist = op_ea;
1898
1.03k
    op_ea = t;
1899
1.03k
  }
1900
1901
3.61k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
3.61k
  switch (mode) {
1904
420
    case 1 : // Dynamic list in dn register
1905
420
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
420
      break;
1907
1908
652
    case 0 :
1909
652
      op_reglist->address_mode = M68K_AM_NONE;
1910
652
      op_reglist->type = M68K_OP_REG_BITS;
1911
652
      op_reglist->register_bits = reglist << 16;
1912
652
      break;
1913
1914
1.61k
    case 2 : // Static list
1915
1.61k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.61k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.61k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.61k
      break;
1919
3.61k
  }
1920
3.61k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
25.0k
{
1924
25.0k
  cs_m68k *ext;
1925
25.0k
  cs_m68k_op* op0;
1926
25.0k
  cs_m68k_op* op1;
1927
25.0k
  bool supports_single_op;
1928
25.0k
  uint32_t next;
1929
25.0k
  int rm, src, dst, opmode;
1930
1931
1932
25.0k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
23.7k
  supports_single_op = true;
1935
1936
23.7k
  next = read_imm_16(info);
1937
1938
23.7k
  rm = (next >> 14) & 0x1;
1939
23.7k
  src = (next >> 10) & 0x7;
1940
23.7k
  dst = (next >> 7) & 0x7;
1941
23.7k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
23.7k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
119
    cs_m68k_op* op0;
1947
119
    cs_m68k_op* op1;
1948
119
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
119
    op0 = &ext->operands[0];
1951
119
    op1 = &ext->operands[1];
1952
1953
119
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
119
    op0->type = M68K_OP_IMM;
1955
119
    op0->imm = next & 0x3f;
1956
1957
119
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
119
    return;
1960
119
  }
1961
1962
  // deal with extended move stuff
1963
1964
23.6k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
590
    case 0x4: // FMOVEM ea, FPCR
1967
2.29k
    case 0x5: // FMOVEM FPCR, ea
1968
2.29k
      fmove_fpcr(info, next);
1969
2.29k
      return;
1970
1971
    // fmovem list
1972
1.03k
    case 0x6:
1973
3.61k
    case 0x7:
1974
3.61k
      fmovem(info, next);
1975
3.61k
      return;
1976
23.6k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
17.7k
  if ((next >> 6) & 1)
1981
6.10k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
17.7k
  switch (opmode) {
1986
1.19k
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
326
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
781
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
433
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
283
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
92
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
833
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
373
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
389
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
518
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
141
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
364
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
533
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
250
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
474
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
488
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
611
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
206
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
104
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
269
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
293
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
250
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
220
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
128
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
232
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
128
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
1.10k
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
308
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
767
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
1.02k
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
877
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
434
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
536
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
264
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
273
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
642
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
299
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.26k
    default:
2024
1.26k
      break;
2025
17.7k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
17.7k
  if ((next >> 6) & 1) {
2032
6.10k
    if ((next >> 2) & 1)
2033
2.80k
      info->inst->Opcode += 2;
2034
3.30k
    else
2035
3.30k
      info->inst->Opcode += 1;
2036
6.10k
  }
2037
2038
17.7k
  ext = &info->extension;
2039
2040
17.7k
  ext->op_count = 2;
2041
17.7k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
17.7k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
17.7k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
302
    op0 = &ext->operands[1];
2047
302
    op1 = &ext->operands[0];
2048
17.4k
  } else {
2049
17.4k
    op0 = &ext->operands[0];
2050
17.4k
    op1 = &ext->operands[1];
2051
17.4k
  }
2052
2053
17.7k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.18k
    ext->op_count = 1;
2055
1.18k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.18k
    return;
2057
1.18k
  }
2058
2059
16.5k
  if (rm == 1) {
2060
8.41k
    switch (src) {
2061
2.29k
      case 0x00 :
2062
2.29k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
2.29k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
2.29k
        break;
2065
2066
491
      case 0x06 :
2067
491
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
491
        get_ea_mode_op(info, op0, info->ir, 1);
2069
491
        break;
2070
2071
1.45k
      case 0x04 :
2072
1.45k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.45k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.45k
        break;
2075
2076
731
      case 0x01 :
2077
731
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
731
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
731
        get_ea_mode_op(info, op0, info->ir, 4);
2080
731
        op0->type = M68K_OP_FP_SINGLE;
2081
731
        break;
2082
2083
1.68k
      case 0x05:
2084
1.68k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.68k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.68k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.68k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.68k
        break;
2089
2090
1.75k
      default :
2091
1.75k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.75k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.75k
        break;
2094
8.41k
    }
2095
8.41k
  } else {
2096
8.10k
    op0->reg = M68K_REG_FP0 + src;
2097
8.10k
  }
2098
2099
16.5k
  op1->reg = M68K_REG_FP0 + dst;
2100
16.5k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.91k
{
2104
1.91k
  cs_m68k* ext;
2105
1.91k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
1.20k
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
1.20k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
1.20k
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.77k
{
2113
1.77k
  cs_m68k* ext;
2114
2115
1.77k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.00k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.00k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.00k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.96k
{
2123
1.96k
  cs_m68k* ext;
2124
2125
1.96k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.58k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.58k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.58k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.58k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
641
{
2136
641
  uint32_t extension1;
2137
641
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
325
  extension1 = read_imm_16(info);
2140
2141
325
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
325
  info->inst->Opcode += (extension1 & 0x2f);
2145
325
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
479
{
2149
479
  uint32_t extension1, extension2;
2150
479
  cs_m68k_op* op0;
2151
479
  cs_m68k* ext;
2152
2153
479
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
255
  extension1 = read_imm_16(info);
2156
255
  extension2 = read_imm_16(info);
2157
2158
255
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
255
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
255
  op0 = &ext->operands[0];
2164
2165
255
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
255
  op0->type = M68K_OP_IMM;
2167
255
  op0->imm = extension2;
2168
255
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
575
{
2172
575
  uint32_t extension1, extension2;
2173
575
  cs_m68k* ext;
2174
575
  cs_m68k_op* op0;
2175
2176
575
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
100
  extension1 = read_imm_16(info);
2179
100
  extension2 = read_imm_32(info);
2180
2181
100
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
100
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
100
  op0 = &ext->operands[0];
2187
2188
100
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
100
  op0->type = M68K_OP_IMM;
2190
100
  op0->imm = extension2;
2191
100
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.80k
{
2195
1.80k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.41k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.41k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
407
{
2201
407
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
407
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
836
{
2206
836
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
836
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.71k
{
2211
1.71k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.71k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
2.20k
{
2216
2.20k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
2.20k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.12k
{
2221
1.12k
  uint32_t extension, insn_signed;
2222
1.12k
  cs_m68k* ext;
2223
1.12k
  cs_m68k_op* op0;
2224
1.12k
  cs_m68k_op* op1;
2225
1.12k
  uint32_t reg_0, reg_1;
2226
2227
1.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
743
  extension = read_imm_16(info);
2230
743
  insn_signed = 0;
2231
2232
743
  if (BIT_B((extension)))
2233
90
    insn_signed = 1;
2234
2235
743
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
743
  op0 = &ext->operands[0];
2238
743
  op1 = &ext->operands[1];
2239
2240
743
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
743
  reg_0 = extension & 7;
2243
743
  reg_1 = (extension >> 12) & 7;
2244
2245
743
  op1->address_mode = M68K_AM_NONE;
2246
743
  op1->type = M68K_OP_REG_PAIR;
2247
743
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
743
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
743
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
648
    op1->type = M68K_OP_REG;
2252
648
    op1->reg = M68K_REG_D0 + reg_1;
2253
648
  }
2254
743
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
679
{
2258
679
  build_re_1(info, M68K_INS_EOR, 1);
2259
679
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
963
{
2263
963
  build_re_1(info, M68K_INS_EOR, 2);
2264
963
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
2.51k
{
2268
2.51k
  build_re_1(info, M68K_INS_EOR, 4);
2269
2.51k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
420
{
2273
420
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
420
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
357
{
2278
357
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
357
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
646
{
2283
646
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
646
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
87
{
2288
87
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
87
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
397
{
2293
397
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
397
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
198
{
2298
198
  build_r(info, M68K_INS_EXG, 4);
2299
198
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
979
{
2303
979
  cs_m68k_op* op0;
2304
979
  cs_m68k_op* op1;
2305
979
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
979
  op0 = &ext->operands[0];
2308
979
  op1 = &ext->operands[1];
2309
2310
979
  op0->address_mode = M68K_AM_NONE;
2311
979
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
979
  op1->address_mode = M68K_AM_NONE;
2314
979
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
979
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
497
{
2319
497
  cs_m68k_op* op0;
2320
497
  cs_m68k_op* op1;
2321
497
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
497
  op0 = &ext->operands[0];
2324
497
  op1 = &ext->operands[1];
2325
2326
497
  op0->address_mode = M68K_AM_NONE;
2327
497
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
497
  op1->address_mode = M68K_AM_NONE;
2330
497
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
497
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
364
{
2335
364
  build_d(info, M68K_INS_EXT, 2);
2336
364
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
346
{
2340
346
  build_d(info, M68K_INS_EXT, 4);
2341
346
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
697
{
2345
697
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
232
  build_d(info, M68K_INS_EXTB, 4);
2347
232
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
449
{
2351
449
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
449
  set_insn_group(info, M68K_GRP_JUMP);
2353
449
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
449
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
542
{
2358
542
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
542
  set_insn_group(info, M68K_GRP_JUMP);
2360
542
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
542
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
914
{
2365
914
  build_ea_a(info, M68K_INS_LEA, 4);
2366
914
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
477
{
2370
477
  build_link(info, read_imm_16(info), 2);
2371
477
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
889
{
2375
889
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
414
  build_link(info, read_imm_32(info), 4);
2377
414
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
285
{
2381
285
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
285
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
260
{
2386
260
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
260
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
415
{
2391
415
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
415
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
291
{
2396
291
  build_r(info, M68K_INS_LSR, 1);
2397
291
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
278
{
2401
278
  build_r(info, M68K_INS_LSR, 2);
2402
278
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
257
{
2406
257
  build_r(info, M68K_INS_LSR, 4);
2407
257
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
502
{
2411
502
  build_ea(info, M68K_INS_LSR, 2);
2412
502
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
342
{
2416
342
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
342
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
577
{
2421
577
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
577
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
347
{
2426
347
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
347
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
367
{
2431
367
  build_r(info, M68K_INS_LSL, 1);
2432
367
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
890
{
2436
890
  build_r(info, M68K_INS_LSL, 2);
2437
890
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
283
{
2441
283
  build_r(info, M68K_INS_LSL, 4);
2442
283
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
1.15k
{
2446
1.15k
  build_ea(info, M68K_INS_LSL, 2);
2447
1.15k
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
11.9k
{
2451
11.9k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
11.9k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
13.4k
{
2456
13.4k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
13.4k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
12.3k
{
2461
12.3k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
12.3k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.89k
{
2466
1.89k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.89k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.24k
{
2471
2.24k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.24k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
413
{
2476
413
  cs_m68k_op* op0;
2477
413
  cs_m68k_op* op1;
2478
413
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
413
  op0 = &ext->operands[0];
2481
413
  op1 = &ext->operands[1];
2482
2483
413
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
413
  op1->address_mode = M68K_AM_NONE;
2486
413
  op1->reg = M68K_REG_CCR;
2487
413
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
667
{
2491
667
  cs_m68k_op* op0;
2492
667
  cs_m68k_op* op1;
2493
667
  cs_m68k* ext;
2494
2495
667
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
401
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
401
  op0 = &ext->operands[0];
2500
401
  op1 = &ext->operands[1];
2501
2502
401
  op0->address_mode = M68K_AM_NONE;
2503
401
  op0->reg = M68K_REG_CCR;
2504
2505
401
  get_ea_mode_op(info, op1, info->ir, 1);
2506
401
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
1.19k
{
2510
1.19k
  cs_m68k_op* op0;
2511
1.19k
  cs_m68k_op* op1;
2512
1.19k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
1.19k
  op0 = &ext->operands[0];
2515
1.19k
  op1 = &ext->operands[1];
2516
2517
1.19k
  op0->address_mode = M68K_AM_NONE;
2518
1.19k
  op0->reg = M68K_REG_SR;
2519
2520
1.19k
  get_ea_mode_op(info, op1, info->ir, 2);
2521
1.19k
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
426
{
2525
426
  cs_m68k_op* op0;
2526
426
  cs_m68k_op* op1;
2527
426
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
426
  op0 = &ext->operands[0];
2530
426
  op1 = &ext->operands[1];
2531
2532
426
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
426
  op1->address_mode = M68K_AM_NONE;
2535
426
  op1->reg = M68K_REG_SR;
2536
426
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
410
{
2540
410
  cs_m68k_op* op0;
2541
410
  cs_m68k_op* op1;
2542
410
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
410
  op0 = &ext->operands[0];
2545
410
  op1 = &ext->operands[1];
2546
2547
410
  op0->address_mode = M68K_AM_NONE;
2548
410
  op0->reg = M68K_REG_USP;
2549
2550
410
  op1->address_mode = M68K_AM_NONE;
2551
410
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
410
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
526
{
2556
526
  cs_m68k_op* op0;
2557
526
  cs_m68k_op* op1;
2558
526
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
526
  op0 = &ext->operands[0];
2561
526
  op1 = &ext->operands[1];
2562
2563
526
  op0->address_mode = M68K_AM_NONE;
2564
526
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
526
  op1->address_mode = M68K_AM_NONE;
2567
526
  op1->reg = M68K_REG_USP;
2568
526
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
7.42k
{
2572
7.42k
  uint32_t extension;
2573
7.42k
  m68k_reg reg;
2574
7.42k
  cs_m68k* ext;
2575
7.42k
  cs_m68k_op* op0;
2576
7.42k
  cs_m68k_op* op1;
2577
2578
2579
7.42k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
6.77k
  extension = read_imm_16(info);
2582
6.77k
  reg = M68K_REG_INVALID;
2583
2584
6.77k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
6.77k
  op0 = &ext->operands[0];
2587
6.77k
  op1 = &ext->operands[1];
2588
2589
6.77k
  switch (extension & 0xfff) {
2590
74
    case 0x000: reg = M68K_REG_SFC; break;
2591
87
    case 0x001: reg = M68K_REG_DFC; break;
2592
289
    case 0x800: reg = M68K_REG_USP; break;
2593
142
    case 0x801: reg = M68K_REG_VBR; break;
2594
1.17k
    case 0x002: reg = M68K_REG_CACR; break;
2595
237
    case 0x802: reg = M68K_REG_CAAR; break;
2596
602
    case 0x803: reg = M68K_REG_MSP; break;
2597
431
    case 0x804: reg = M68K_REG_ISP; break;
2598
90
    case 0x003: reg = M68K_REG_TC; break;
2599
807
    case 0x004: reg = M68K_REG_ITT0; break;
2600
116
    case 0x005: reg = M68K_REG_ITT1; break;
2601
213
    case 0x006: reg = M68K_REG_DTT0; break;
2602
177
    case 0x007: reg = M68K_REG_DTT1; break;
2603
360
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
339
    case 0x806: reg = M68K_REG_URP; break;
2605
262
    case 0x807: reg = M68K_REG_SRP; break;
2606
6.77k
  }
2607
2608
6.77k
  if (BIT_0(info->ir)) {
2609
1.21k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.21k
    op1->reg = reg;
2611
5.55k
  } else {
2612
5.55k
    op0->reg = reg;
2613
5.55k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
5.55k
  }
2615
6.77k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
1.39k
{
2619
1.39k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
1.39k
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
552
{
2624
552
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
552
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
804
{
2629
804
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
804
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
945
{
2634
945
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
945
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
892
{
2639
892
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
892
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
975
{
2644
975
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
975
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
476
{
2649
476
  build_movep_re(info, 2);
2650
476
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
525
{
2654
525
  build_movep_re(info, 4);
2655
525
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.27k
{
2659
1.27k
  build_movep_er(info, 2);
2660
1.27k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.02k
{
2664
1.02k
  build_movep_er(info, 4);
2665
1.02k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
539
{
2669
539
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
421
  build_moves(info, 1);
2671
421
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
482
{
2675
  //uint32_t extension;
2676
482
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
240
  build_moves(info, 2);
2678
240
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
786
{
2682
786
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
527
  build_moves(info, 4);
2684
527
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
13.2k
{
2688
13.2k
  cs_m68k_op* op0;
2689
13.2k
  cs_m68k_op* op1;
2690
2691
13.2k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
13.2k
  op0 = &ext->operands[0];
2694
13.2k
  op1 = &ext->operands[1];
2695
2696
13.2k
  op0->type = M68K_OP_IMM;
2697
13.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
13.2k
  op0->imm = (info->ir & 0xff);
2699
2700
13.2k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
13.2k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
13.2k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
620
{
2706
620
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
620
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
620
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
360
  build_move16(info, data, modes);
2712
360
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
927
{
2716
927
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
927
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
927
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
670
  build_move16(info, data, modes);
2722
670
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
612
{
2726
612
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
612
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
612
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
322
  build_move16(info, data, modes);
2732
322
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
546
{
2736
546
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
546
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
546
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
270
  build_move16(info, data, modes);
2742
270
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
358
{
2746
358
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
358
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
358
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
229
  build_move16(info, data, modes);
2752
229
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.91k
{
2756
1.91k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.91k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.81k
{
2761
2.81k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.81k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
946
{
2766
946
  uint32_t extension, insn_signed;
2767
946
  cs_m68k* ext;
2768
946
  cs_m68k_op* op0;
2769
946
  cs_m68k_op* op1;
2770
946
  uint32_t reg_0, reg_1;
2771
2772
946
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
665
  extension = read_imm_16(info);
2775
665
  insn_signed = 0;
2776
2777
665
  if (BIT_B((extension)))
2778
244
    insn_signed = 1;
2779
2780
665
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
665
  op0 = &ext->operands[0];
2783
665
  op1 = &ext->operands[1];
2784
2785
665
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
665
  reg_0 = extension & 7;
2788
665
  reg_1 = (extension >> 12) & 7;
2789
2790
665
  op1->address_mode = M68K_AM_NONE;
2791
665
  op1->type = M68K_OP_REG_PAIR;
2792
665
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
665
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
665
  if (!BIT_A(extension)) {
2796
403
    op1->type = M68K_OP_REG;
2797
403
    op1->reg = M68K_REG_D0 + reg_1;
2798
403
  }
2799
665
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
806
{
2803
806
  build_ea(info, M68K_INS_NBCD, 1);
2804
806
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
661
{
2808
661
  build_ea(info, M68K_INS_NEG, 1);
2809
661
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
534
{
2813
534
  build_ea(info, M68K_INS_NEG, 2);
2814
534
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
526
{
2818
526
  build_ea(info, M68K_INS_NEG, 4);
2819
526
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
486
{
2823
486
  build_ea(info, M68K_INS_NEGX, 1);
2824
486
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
659
{
2828
659
  build_ea(info, M68K_INS_NEGX, 2);
2829
659
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
950
{
2833
950
  build_ea(info, M68K_INS_NEGX, 4);
2834
950
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
127
{
2838
127
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
127
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
712
{
2843
712
  build_ea(info, M68K_INS_NOT, 1);
2844
712
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
657
{
2848
657
  build_ea(info, M68K_INS_NOT, 2);
2849
657
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
352
{
2853
352
  build_ea(info, M68K_INS_NOT, 4);
2854
352
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.95k
{
2858
1.95k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.95k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.08k
{
2863
1.08k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.08k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.43k
{
2868
1.43k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.43k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
659
{
2873
659
  build_re_1(info, M68K_INS_OR, 1);
2874
659
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.34k
{
2878
1.34k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.34k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.43k
{
2883
1.43k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.43k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
19.4k
{
2888
19.4k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
19.4k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
3.46k
{
2893
3.46k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
3.46k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.92k
{
2898
1.92k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.92k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
93
{
2903
93
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
93
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
393
{
2908
393
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
393
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.21k
{
2913
1.21k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
532
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
532
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.17k
{
2919
1.17k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
677
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
677
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
345
{
2925
345
  build_ea(info, M68K_INS_PEA, 4);
2926
345
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
247
{
2930
247
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
247
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
318
{
2935
318
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
318
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
273
{
2940
273
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
273
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
428
{
2945
428
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
428
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
488
{
2950
488
  build_r(info, M68K_INS_ROR, 1);
2951
488
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
520
{
2955
520
  build_r(info, M68K_INS_ROR, 2);
2956
520
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
516
{
2960
516
  build_r(info, M68K_INS_ROR, 4);
2961
516
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
810
{
2965
810
  build_ea(info, M68K_INS_ROR, 2);
2966
810
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
451
{
2970
451
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
451
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
783
{
2975
783
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
783
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
347
{
2980
347
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
347
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
421
{
2985
421
  build_r(info, M68K_INS_ROL, 1);
2986
421
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
357
{
2990
357
  build_r(info, M68K_INS_ROL, 2);
2991
357
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
417
{
2995
417
  build_r(info, M68K_INS_ROL, 4);
2996
417
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
517
{
3000
517
  build_ea(info, M68K_INS_ROL, 2);
3001
517
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
617
{
3005
617
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
617
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
507
{
3010
507
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
507
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
375
{
3015
375
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
375
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
347
{
3020
347
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
347
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
372
{
3025
372
  build_r(info, M68K_INS_ROXR, 2);
3026
372
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
362
{
3030
362
  build_r(info, M68K_INS_ROXR, 4);
3031
362
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
556
{
3035
556
  build_ea(info, M68K_INS_ROXR, 2);
3036
556
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
685
{
3040
685
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
685
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
445
{
3045
445
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
445
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
281
{
3050
281
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
281
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
514
{
3055
514
  build_r(info, M68K_INS_ROXL, 1);
3056
514
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
155
{
3060
155
  build_r(info, M68K_INS_ROXL, 2);
3061
155
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
420
{
3065
420
  build_r(info, M68K_INS_ROXL, 4);
3066
420
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
508
{
3070
508
  build_ea(info, M68K_INS_ROXL, 2);
3071
508
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
766
{
3075
766
  set_insn_group(info, M68K_GRP_RET);
3076
766
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
473
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
473
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
338
{
3082
338
  set_insn_group(info, M68K_GRP_IRET);
3083
338
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
338
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
211
{
3088
211
  cs_m68k* ext;
3089
211
  cs_m68k_op* op;
3090
3091
211
  set_insn_group(info, M68K_GRP_RET);
3092
3093
211
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
257
{
3112
257
  set_insn_group(info, M68K_GRP_RET);
3113
257
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
257
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
96
{
3118
96
  set_insn_group(info, M68K_GRP_RET);
3119
96
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
96
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
919
{
3124
919
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
919
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
873
{
3129
873
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
873
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
3.35k
{
3134
3.35k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
3.35k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
3.35k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
164
{
3140
164
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
164
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.57k
{
3145
1.57k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.57k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.40k
{
3150
1.40k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.40k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.67k
{
3155
2.67k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.67k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
728
{
3160
728
  build_re_1(info, M68K_INS_SUB, 1);
3161
728
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
787
{
3165
787
  build_re_1(info, M68K_INS_SUB, 2);
3166
787
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.57k
{
3170
2.57k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.57k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
763
{
3175
763
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
763
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
980
{
3180
980
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
980
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
1.13k
{
3185
1.13k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
1.13k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
640
{
3190
640
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
640
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
501
{
3195
501
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
501
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.11k
{
3200
1.11k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.11k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
3.91k
{
3205
3.91k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
3.91k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
581
{
3210
581
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
581
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
511
{
3215
511
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
511
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
726
{
3220
726
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
726
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
439
{
3225
439
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
439
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
533
{
3230
533
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
533
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
572
{
3235
572
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
572
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
140
{
3240
140
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
140
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
446
{
3245
446
  build_d(info, M68K_INS_SWAP, 0);
3246
446
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
607
{
3250
607
  build_ea(info, M68K_INS_TAS, 1);
3251
607
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
750
{
3255
750
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
750
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
1.09k
{
3260
1.09k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
826
  build_trap(info, 0, 0);
3262
3263
826
  info->extension.op_count = 0;
3264
826
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
405
{
3268
405
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
317
  build_trap(info, 2, read_imm_16(info));
3270
317
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
694
{
3274
694
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
279
  build_trap(info, 4, read_imm_32(info));
3276
279
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
89
{
3280
89
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
89
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.23k
{
3285
1.23k
  build_ea(info, M68K_INS_TST, 1);
3286
1.23k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
534
{
3290
534
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
272
  build_ea(info, M68K_INS_TST, 1);
3292
272
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
851
{
3296
851
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
122
  build_ea(info, M68K_INS_TST, 1);
3298
122
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
943
{
3302
943
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
718
  build_ea(info, M68K_INS_TST, 1);
3304
718
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
360
{
3308
360
  build_ea(info, M68K_INS_TST, 2);
3309
360
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
2.34k
{
3313
2.34k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.43k
  build_ea(info, M68K_INS_TST, 2);
3315
1.43k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
386
{
3319
386
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
146
  build_ea(info, M68K_INS_TST, 2);
3321
146
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
379
{
3325
379
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
215
  build_ea(info, M68K_INS_TST, 2);
3327
215
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
705
{
3331
705
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
236
  build_ea(info, M68K_INS_TST, 2);
3333
236
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
459
{
3337
459
  build_ea(info, M68K_INS_TST, 4);
3338
459
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
574
{
3342
574
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
303
  build_ea(info, M68K_INS_TST, 4);
3344
303
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
1.06k
{
3348
1.06k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
719
  build_ea(info, M68K_INS_TST, 4);
3350
719
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
540
{
3354
540
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
314
  build_ea(info, M68K_INS_TST, 4);
3356
314
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
760
{
3360
760
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
310
  build_ea(info, M68K_INS_TST, 4);
3362
310
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
106
{
3366
106
  cs_m68k_op* op;
3367
106
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
106
  op = &ext->operands[0];
3370
3371
106
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
106
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
106
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.43k
{
3377
1.43k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
801
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
801
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
2.93k
{
3383
2.93k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.83k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.83k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
391k
{
3392
391k
  const unsigned int instruction = info->ir;
3393
391k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
391k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
390k
    (i->instruction == d68000_invalid) ) {
3397
2.24k
    d68000_invalid(info);
3398
2.24k
    return 0;
3399
2.24k
  }
3400
3401
389k
  return 1;
3402
391k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
504k
{
3406
504k
  uint8_t i;
3407
3408
747k
  for (i = 0; i < count; ++i) {
3409
251k
    if (regs[i] == (uint16_t)reg)
3410
8.14k
      return 1;
3411
251k
  }
3412
3413
496k
  return 0;
3414
504k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
541k
{
3418
541k
  if (reg == M68K_REG_INVALID)
3419
36.4k
    return;
3420
3421
504k
  if (write)
3422
294k
  {
3423
294k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
4.22k
      return;
3425
3426
290k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
290k
    info->regs_write_count++;
3428
290k
  }
3429
209k
  else
3430
209k
  {
3431
209k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
3.92k
      return;
3433
3434
205k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
205k
    info->regs_read_count++;
3436
205k
  }
3437
504k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
173k
{
3441
173k
  switch (op->address_mode) {
3442
1.63k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.63k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.63k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.63k
      break;
3446
3447
29.2k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
75.8k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
75.8k
      add_reg_to_rw_list(info, op->reg, 1);
3450
75.8k
      break;
3451
3452
32.5k
    case M68K_AM_REGI_ADDR:
3453
55.9k
    case M68K_AM_REGI_ADDR_DISP:
3454
55.9k
      add_reg_to_rw_list(info, op->reg, 0);
3455
55.9k
      break;
3456
3457
11.9k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
17.6k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
20.3k
    case M68K_AM_MEMI_POST_INDEX:
3460
23.8k
    case M68K_AM_MEMI_PRE_INDEX:
3461
25.2k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
25.9k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
26.5k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
27.0k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
27.0k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
27.0k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
27.0k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
13.0k
    default:
3471
13.0k
      break;
3472
173k
  }
3473
173k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
23.4k
{
3477
23.4k
  int i;
3478
3479
211k
  for (i = 0; i < 8; ++i) {
3480
187k
    if (bits & (1 << i)) {
3481
43.3k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
43.3k
    }
3483
187k
  }
3484
23.4k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
7.83k
{
3488
7.83k
  uint32_t bits = op->register_bits;
3489
7.83k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
7.83k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
7.83k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
7.83k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
659k
{
3496
659k
  switch ((int)op->type) {
3497
298k
    case M68K_OP_REG:
3498
298k
      add_reg_to_rw_list(info, op->reg, write);
3499
298k
      break;
3500
3501
173k
    case M68K_OP_MEM:
3502
173k
      update_am_reg_list(info, op, write);
3503
173k
      break;
3504
3505
7.83k
    case M68K_OP_REG_BITS:
3506
7.83k
      update_reg_list_regbits(info, op, write);
3507
7.83k
      break;
3508
3509
5.90k
    case M68K_OP_REG_PAIR:
3510
5.90k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
5.90k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
5.90k
      break;
3513
659k
  }
3514
659k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
387k
{
3518
387k
  int i;
3519
3520
387k
  if (!info->extension.op_count)
3521
2.92k
    return;
3522
3523
384k
  if (info->extension.op_count == 1) {
3524
115k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
268k
  } else {
3526
    // first operand is always read
3527
268k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
544k
    for (i = 1; i < info->extension.op_count; ++i)
3531
275k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
268k
  }
3533
384k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
388k
{
3537
388k
  info->inst = inst;
3538
388k
  info->pc = pc;
3539
388k
  info->ir = 0;
3540
388k
  info->type = cpu_type;
3541
388k
  info->address_mask = 0xffffffff;
3542
3543
388k
  switch(info->type) {
3544
124k
    case M68K_CPU_TYPE_68000:
3545
124k
      info->type = TYPE_68000;
3546
124k
      info->address_mask = 0x00ffffff;
3547
124k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
263k
    case M68K_CPU_TYPE_68040:
3565
263k
      info->type = TYPE_68040;
3566
263k
      info->address_mask = 0xffffffff;
3567
263k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
388k
  }
3572
388k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
388k
{
3581
388k
  MCInst *inst = info->inst;
3582
388k
  cs_m68k* ext = &info->extension;
3583
388k
  int i;
3584
388k
  unsigned int size;
3585
3586
388k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
388k
  memset(ext, 0, sizeof(cs_m68k));
3589
388k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.94M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.55M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
388k
  info->ir = peek_imm_16(info);
3595
388k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
387k
    info->ir = read_imm_16(info);
3597
387k
    g_instruction_table[info->ir].instruction(info);
3598
387k
  }
3599
3600
388k
  size = info->pc - (unsigned int)pc;
3601
388k
  info->pc = (unsigned int)pc;
3602
3603
388k
  return size;
3604
388k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
389k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
389k
  int s;
3612
389k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
389k
  cs_struct* handle = instr->csh;
3614
389k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
389k
  if (code_len < 2) {
3619
1.21k
    *size = 0;
3620
1.21k
    return false;
3621
1.21k
  }
3622
3623
388k
  if (instr->flat_insn->detail) {
3624
388k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
388k
  }
3626
3627
388k
  info->groups_count = 0;
3628
388k
  info->regs_read_count = 0;
3629
388k
  info->regs_write_count = 0;
3630
388k
  info->code = code;
3631
388k
  info->code_len = code_len;
3632
388k
  info->baseAddress = address;
3633
3634
388k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
388k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
388k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
388k
  if (handle->mode & CS_MODE_M68K_040)
3641
263k
    cpu_type = M68K_CPU_TYPE_68040;
3642
388k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
388k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
388k
  s = m68k_disassemble(info, address);
3647
3648
388k
  if (s == 0) {
3649
1.38k
    *size = 2;
3650
1.38k
    return false;
3651
1.38k
  }
3652
3653
387k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
387k
  if (s > (int)code_len)
3662
1.37k
    *size = (uint16_t)code_len;
3663
385k
  else
3664
385k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
388k
}
3668