Coverage Report

Created: 2026-03-11 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/ARM/ARMInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an ARM MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <capstone/arm.h>
28
29
#include <capstone/platform.h>
30
31
#include "../../Mapping.h"
32
#include "../../MCInst.h"
33
#include "../../MCInstPrinter.h"
34
#include "../../MCRegisterInfo.h"
35
#include "../../SStream.h"
36
37
#include "ARMAddressingModes.h"
38
#include "ARMBaseInfo.h"
39
#include "ARMDisassemblerExtension.h"
40
#include "ARMInstPrinter.h"
41
#include "ARMLinkage.h"
42
#include "ARMMapping.h"
43
44
#define GET_BANKEDREG_IMPL
45
#include "ARMGenSystemRegister.inc"
46
47
73.7k
#define CONCAT(a, b) CONCAT_(a, b)
48
73.7k
#define CONCAT_(a, b) a##_##b
49
50
#define DEBUG_TYPE "asm-printer"
51
52
// Static function declarations. These are functions which have the same identifiers
53
// over all architectures. Therefor they need to be static.
54
#ifndef CAPSTONE_DIET
55
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
56
            unsigned OpIdx, unsigned PrintMethodIdx,
57
            SStream *O);
58
#endif
59
static const char *getRegisterName(unsigned RegNo, unsigned AltIdx);
60
61
/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
62
///
63
/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
64
unsigned translateShiftImm(unsigned imm)
65
53.9k
{
66
  // lsr #32 and asr #32 exist, but should be encoded as a 0.
67
53.9k
  CS_ASSERT((imm & ~0x1f) == 0 && "Invalid shift encoding");
68
69
53.9k
  if (imm == 0)
70
3.05k
    return 32;
71
50.9k
  return imm;
72
53.9k
}
73
74
/// Prints the shift value with an immediate value.
75
static inline void printRegImmShift(MCInst *MI, SStream *O,
76
            ARM_AM_ShiftOpc ShOpc, unsigned ShImm,
77
            bool UseMarkup)
78
19.2k
{
79
19.2k
  ARM_add_cs_detail_2(MI, ARM_OP_GROUP_RegImmShift, -1, ShOpc, ShImm);
80
19.2k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
81
610
    return;
82
18.6k
  SStream_concat0(O, ", ");
83
84
18.6k
  CS_ASSERT(!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");
85
18.6k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
86
87
18.6k
  if (ShOpc != ARM_AM_rrx) {
88
17.7k
    SStream_concat0(O, " ");
89
17.7k
    if (getUseMarkup())
90
0
      SStream_concat0(O, "<imm:");
91
17.7k
    SStream_concat(O, "%s%d", "#", translateShiftImm(ShImm));
92
17.7k
    if (getUseMarkup())
93
0
      SStream_concat0(O, ">");
94
17.7k
  }
95
18.6k
}
96
97
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
98
692k
{
99
692k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_PredicateOperand, OpNum);
100
692k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
101
692k
    MCInst_getOperand(MI, (OpNum)));
102
  // Handle the undefined 15 CC value here for printing so we don't abort().
103
692k
  if ((unsigned)CC == 15)
104
1.16k
    SStream_concat0(O, "<und>");
105
691k
  else if (CC != ARMCC_AL)
106
111k
    SStream_concat0(O, ARMCondCodeToString(CC));
107
692k
}
108
109
static void printRegName(SStream *OS, unsigned RegNo)
110
2.96M
{
111
2.96M
  SStream_concat(OS, "%s%s", markup("<reg:"),
112
2.96M
           getRegisterName(RegNo, ARM_NoRegAltName));
113
2.96M
  SStream_concat0(OS, markup(">"));
114
2.96M
}
115
116
static inline void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
117
1.27M
{
118
1.27M
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_Operand, OpNo);
119
1.27M
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
120
1.27M
  if (MCOperand_isReg(Op)) {
121
1.03M
    unsigned Reg = MCOperand_getReg(Op);
122
1.03M
    printRegName(O, Reg);
123
1.03M
  } else if (MCOperand_isImm(Op)) {
124
243k
    SStream_concat(O, "%s", markup("<imm:"));
125
243k
    SStream_concat1(O, '#');
126
243k
    printInt64(O, MCOperand_getImm(Op));
127
243k
    SStream_concat0(O, markup(">"));
128
243k
  } else {
129
0
    CS_ASSERT_RET(0 && "Expressions are not supported.");
130
0
  }
131
1.27M
}
132
133
static inline void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)
134
34.1k
{
135
34.1k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_RegisterList, OpNum);
136
34.1k
  if (MCInst_getOpcode(MI) != ARM_t2CLRM) {
137
34.1k
  }
138
139
34.1k
  SStream_concat0(O, "{");
140
220k
  for (unsigned i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) {
141
185k
    if (i != OpNum)
142
151k
      SStream_concat0(O, ", ");
143
185k
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (i))));
144
185k
  }
145
34.1k
  SStream_concat0(O, "}");
146
34.1k
}
147
148
static inline void printSBitModifierOperand(MCInst *MI, unsigned OpNum,
149
              SStream *O)
150
218k
{
151
218k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_SBitModifierOperand, OpNum);
152
218k
  if (MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))) {
153
196k
    SStream_concat0(O, "s");
154
196k
  }
155
218k
}
156
157
static inline void printOperandAddr(MCInst *MI, uint64_t Address,
158
            unsigned OpNum, SStream *O)
159
48.0k
{
160
48.0k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
161
48.0k
  if (!MCOperand_isImm(Op) || !MI->csh->PrintBranchImmAsAddress ||
162
48.0k
      getUseMarkup()) {
163
0
    printOperand(MI, OpNum, O);
164
0
    return;
165
0
  }
166
48.0k
  int64_t Imm = MCOperand_getImm(Op);
167
  // For ARM instructions the PC offset is 8 bytes, for Thumb instructions it
168
  // is 4 bytes.
169
48.0k
  uint64_t Offset = ARM_getFeatureBits(MI->csh->mode, ARM_ModeThumb) ? 4 :
170
48.0k
                       8;
171
172
  // A Thumb instruction BLX(i) can be 16-bit aligned while targets Arm code
173
  // which is 32-bit aligned. The target address for the case is calculated as
174
  //   targetAddress = Align(PC,4) + imm32;
175
  // where
176
  //   Align(x, y) = y * (x DIV y);
177
48.0k
  if (MCInst_getOpcode(MI) == ARM_tBLXi)
178
451
    Address &= ~0x3;
179
180
48.0k
  uint64_t Target = Address + Imm + Offset;
181
182
48.0k
  Target &= 0xffffffff;
183
48.0k
  ARM_set_detail_op_imm(MI, OpNum, ARM_OP_IMM, Target);
184
48.0k
  printUInt64(O, Target);
185
48.0k
}
186
187
static inline void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum,
188
               SStream *O)
189
18.0k
{
190
18.0k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbLdrLabelOperand, OpNum);
191
18.0k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
192
18.0k
  if (MCOperand_isExpr(MO1)) {
193
    // MO1.getExpr()->print(O, &MAI);
194
0
    return;
195
0
  }
196
197
18.0k
  SStream_concat(O, "%s", markup("<mem:"));
198
18.0k
  SStream_concat0(O, "[pc, ");
199
200
18.0k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
201
202
  // Special value for #-0. All others are normal.
203
18.0k
  if (OffImm == INT32_MIN)
204
550
    OffImm = 0;
205
18.0k
  SStream_concat(O, "%s", markup("<imm:"));
206
18.0k
  printInt32Bang(O, OffImm);
207
18.0k
  SStream_concat0(O, markup(">"));
208
18.0k
  SStream_concat(O, "%s", "]");
209
18.0k
  SStream_concat0(O, markup(">"));
210
18.0k
}
211
212
// so_reg is a 4-operand unit corresponding to register forms of the A5.1
213
// "Addressing Mode 1 - Data-processing operands" forms.  This includes:
214
//    REG 0   0           - e.g. R5
215
//    REG REG 0,SH_OPC    - e.g. R5, ROR R3
216
//    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3
217
static inline void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
218
3.71k
{
219
3.71k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_SORegRegOperand, OpNum);
220
3.71k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
221
3.71k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
222
3.71k
  MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));
223
224
3.71k
  printRegName(O, MCOperand_getReg(MO1));
225
226
  // Print the shift opc.
227
3.71k
  ARM_AM_ShiftOpc ShOpc = ARM_AM_getSORegShOp(MCOperand_getImm(MO3));
228
3.71k
  SStream_concat(O, "%s", ", ");
229
3.71k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
230
3.71k
  if (ShOpc == ARM_AM_rrx)
231
0
    return;
232
233
3.71k
  SStream_concat0(O, " ");
234
235
3.71k
  printRegName(O, MCOperand_getReg(MO2));
236
3.71k
}
237
238
static inline void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
239
8.17k
{
240
8.17k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_SORegImmOperand, OpNum);
241
8.17k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
242
8.17k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
243
244
8.17k
  printRegName(O, MCOperand_getReg(MO1));
245
246
  // Print the shift opc.
247
8.17k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),
248
8.17k
       ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),
249
8.17k
       getUseMarkup());
250
8.17k
}
251
252
//===--------------------------------------------------------------------===//
253
// Addressing Mode #2
254
//===--------------------------------------------------------------------===//
255
256
static inline void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op,
257
                SStream *O)
258
4.16k
{
259
4.16k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
260
4.16k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
261
4.16k
  MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));
262
263
4.16k
  SStream_concat(O, "%s", markup("<mem:"));
264
4.16k
  SStream_concat0(O, "[");
265
4.16k
  printRegName(O, MCOperand_getReg(MO1));
266
267
4.16k
  if (!MCOperand_getReg(MO2)) {
268
0
    if (ARM_AM_getAM2Offset(
269
0
          MCOperand_getImm(MO3))) { // Don't print +0.
270
0
      SStream_concat(
271
0
        O, "%s%s%s", ", ", markup("<imm:"), "#",
272
0
        ARM_AM_getAddrOpcStr(
273
0
          ARM_AM_getAM2Op(MCOperand_getImm(MO3))),
274
0
        ARM_AM_getAM2Offset(MCOperand_getImm(MO3)));
275
0
      SStream_concat0(O, markup(">"));
276
0
    }
277
0
    SStream_concat(O, "%s", "]");
278
0
    SStream_concat0(O, markup(">"));
279
0
    return;
280
0
  }
281
282
4.16k
  SStream_concat0(O, ", ");
283
4.16k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(
284
4.16k
           ARM_AM_getAM2Op(MCOperand_getImm(MO3))));
285
4.16k
  printRegName(O, MCOperand_getReg(MO2));
286
287
4.16k
  printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO3)),
288
4.16k
       ARM_AM_getAM2Offset(MCOperand_getImm(MO3)),
289
4.16k
       getUseMarkup());
290
4.16k
  SStream_concat(O, "%s", "]");
291
4.16k
  SStream_concat0(O, markup(">"));
292
4.16k
}
293
294
static inline void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)
295
293
{
296
293
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_AddrModeTBB, Op);
297
293
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
298
293
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
299
293
  SStream_concat(O, "%s", markup("<mem:"));
300
293
  SStream_concat0(O, "[");
301
293
  printRegName(O, MCOperand_getReg(MO1));
302
293
  SStream_concat0(O, ", ");
303
293
  printRegName(O, MCOperand_getReg(MO2));
304
293
  SStream_concat(O, "%s", "]");
305
293
  SStream_concat0(O, markup(">"));
306
293
}
307
308
static inline void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)
309
352
{
310
352
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_AddrModeTBH, Op);
311
352
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
312
352
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
313
352
  SStream_concat(O, "%s", markup("<mem:"));
314
352
  SStream_concat0(O, "[");
315
352
  printRegName(O, MCOperand_getReg(MO1));
316
352
  SStream_concat0(O, ", ");
317
352
  printRegName(O, MCOperand_getReg(MO2));
318
352
  SStream_concat(O, "%s%s%s%s%s", ", lsl ", markup("<imm:"), "#1",
319
352
           markup(">"), "]");
320
352
  SStream_concat0(O, markup(">"));
321
352
}
322
323
static inline void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)
324
10.1k
{
325
10.1k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_AddrMode2Operand, Op);
326
10.1k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
327
328
10.1k
  if (!MCOperand_isReg(
329
10.1k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
330
0
    printOperand(MI, Op, O);
331
0
    return;
332
0
  }
333
334
10.1k
  printAM2PreOrOffsetIndexOp(MI, Op, O);
335
10.1k
}
336
337
static inline void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum,
338
                 SStream *O)
339
8.79k
{
340
8.79k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_AddrMode2OffsetOperand, OpNum);
341
8.79k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
342
8.79k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
343
344
8.79k
  if (!MCOperand_getReg(MO1)) {
345
4.55k
    unsigned ImmOffs = ARM_AM_getAM2Offset(MCOperand_getImm(MO2));
346
4.55k
    SStream_concat(O, "%s", markup("<imm:"));
347
4.55k
    SStream_concat1(O, '#');
348
4.55k
    SStream_concat(O, "%s",
349
4.55k
             ARM_AM_getAddrOpcStr(
350
4.55k
               ARM_AM_getAM2Op(MCOperand_getImm(MO2))));
351
4.55k
    printUInt32(O, ImmOffs);
352
4.55k
    SStream_concat0(O, markup(">"));
353
4.55k
    return;
354
4.55k
  }
355
356
4.23k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(
357
4.23k
           ARM_AM_getAM2Op(MCOperand_getImm(MO2))));
358
4.23k
  printRegName(O, MCOperand_getReg(MO1));
359
360
4.23k
  printRegImmShift(MI, O, ARM_AM_getAM2ShiftOpc(MCOperand_getImm(MO2)),
361
4.23k
       ARM_AM_getAM2Offset(MCOperand_getImm(MO2)),
362
4.23k
       getUseMarkup());
363
4.23k
}
364
365
//===--------------------------------------------------------------------===//
366
// Addressing Mode #3
367
//===--------------------------------------------------------------------===//
368
369
static inline void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op,
370
                SStream *O, bool AlwaysPrintImm0)
371
3.13k
{
372
3.13k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
373
3.13k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
374
3.13k
  MCOperand *MO3 = MCInst_getOperand(MI, (Op + 2));
375
376
3.13k
  SStream_concat(O, "%s", markup("<mem:"));
377
3.13k
  SStream_concat0(O, "[");
378
379
3.13k
  printRegName(O, MCOperand_getReg(MO1));
380
381
3.13k
  if (MCOperand_getReg(MO2)) {
382
1.98k
    SStream_concat(O, "%s", ", ");
383
1.98k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(
384
1.98k
             MCOperand_getImm(MO3))));
385
1.98k
    printRegName(O, MCOperand_getReg(MO2));
386
1.98k
    SStream_concat1(O, ']');
387
1.98k
    SStream_concat0(O, markup(">"));
388
1.98k
    return;
389
1.98k
  }
390
391
  // If the op is sub we have to print the immediate even if it is 0
392
1.15k
  unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO3));
393
1.15k
  ARM_AM_AddrOpc op = ARM_AM_getAM3Op(MCOperand_getImm(MO3));
394
395
1.15k
  if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM_sub)) {
396
1.13k
    SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), "#",
397
1.13k
             ARM_AM_getAddrOpcStr(op));
398
1.13k
    printUInt32(O, ImmOffs);
399
1.13k
    SStream_concat0(O, markup(">"));
400
1.13k
  }
401
1.15k
  SStream_concat1(O, ']');
402
1.15k
  SStream_concat0(O, markup(">"));
403
1.15k
}
404
405
#define DEFINE_printAddrMode3Operand(AlwaysPrintImm0) \
406
  static inline void CONCAT(printAddrMode3Operand, AlwaysPrintImm0)( \
407
    MCInst * MI, unsigned Op, SStream *O) \
408
3.13k
  { \
409
3.13k
    ARM_add_cs_detail_1(MI, \
410
3.13k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
3.13k
             AlwaysPrintImm0), \
412
3.13k
            Op, AlwaysPrintImm0); \
413
3.13k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
3.13k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
3.13k
\
419
3.13k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
3.13k
  }
ARMInstPrinter.c:printAddrMode3Operand_0
Line
Count
Source
408
1.46k
  { \
409
1.46k
    ARM_add_cs_detail_1(MI, \
410
1.46k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
1.46k
             AlwaysPrintImm0), \
412
1.46k
            Op, AlwaysPrintImm0); \
413
1.46k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
1.46k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
1.46k
\
419
1.46k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
1.46k
  }
ARMInstPrinter.c:printAddrMode3Operand_1
Line
Count
Source
408
1.66k
  { \
409
1.66k
    ARM_add_cs_detail_1(MI, \
410
1.66k
            CONCAT(ARM_OP_GROUP_AddrMode3Operand, \
411
1.66k
             AlwaysPrintImm0), \
412
1.66k
            Op, AlwaysPrintImm0); \
413
1.66k
    MCOperand *MO1 = MCInst_getOperand(MI, (Op)); \
414
1.66k
    if (!MCOperand_isReg(MO1)) { \
415
0
      printOperand(MI, Op, O); \
416
0
      return; \
417
0
    } \
418
1.66k
\
419
1.66k
    printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0); \
420
1.66k
  }
421
DEFINE_printAddrMode3Operand(false);
422
DEFINE_printAddrMode3Operand(true);
423
424
static inline void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum,
425
                 SStream *O)
426
3.64k
{
427
3.64k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_AddrMode3OffsetOperand, OpNum);
428
3.64k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
429
3.64k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
430
431
3.64k
  if (MCOperand_getReg(MO1)) {
432
2.56k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(
433
2.56k
             MCOperand_getImm(MO2))));
434
2.56k
    printRegName(O, MCOperand_getReg(MO1));
435
2.56k
    return;
436
2.56k
  }
437
438
1.08k
  unsigned ImmOffs = ARM_AM_getAM3Offset(MCOperand_getImm(MO2));
439
1.08k
  SStream_concat(O, "%s", markup("<imm:"));
440
1.08k
  SStream_concat1(O, '#');
441
1.08k
  SStream_concat(
442
1.08k
    O, "%s",
443
1.08k
    ARM_AM_getAddrOpcStr(ARM_AM_getAM3Op(MCOperand_getImm(MO2))));
444
1.08k
  printUInt32(O, ImmOffs);
445
1.08k
  SStream_concat0(O, markup(">"));
446
1.08k
}
447
448
static inline void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum,
449
             SStream *O)
450
541
{
451
541
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_PostIdxImm8Operand, OpNum);
452
541
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
453
541
  unsigned Imm = MCOperand_getImm(MO);
454
541
  SStream_concat(O, "%s", markup("<imm:"));
455
541
  SStream_concat1(O, '#');
456
541
  SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));
457
541
  printUInt32(O, (Imm & 0xff));
458
541
  SStream_concat0(O, markup(">"));
459
541
}
460
461
static inline void printPostIdxRegOperand(MCInst *MI, unsigned OpNum,
462
            SStream *O)
463
1.47k
{
464
1.47k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_PostIdxRegOperand, OpNum);
465
1.47k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
466
1.47k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
467
468
1.47k
  SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));
469
1.47k
  printRegName(O, MCOperand_getReg(MO1));
470
1.47k
}
471
472
static inline void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum,
473
               SStream *O)
474
7.76k
{
475
7.76k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_PostIdxImm8s4Operand, OpNum);
476
7.76k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
477
7.76k
  unsigned Imm = MCOperand_getImm(MO);
478
7.76k
  SStream_concat(O, "%s", markup("<imm:"));
479
7.76k
  SStream_concat1(O, '#');
480
7.76k
  SStream_concat(O, "%s", ((Imm & 256) ? "" : "-"));
481
7.76k
  printUInt32(O, (Imm & 0xff) << 2);
482
7.76k
  SStream_concat0(O, markup(">"));
483
7.76k
}
484
485
#define DEFINE_printMveAddrModeRQOperand(shift) \
486
  static inline void CONCAT(printMveAddrModeRQOperand, shift)( \
487
    MCInst * MI, unsigned OpNum, SStream *O) \
488
214
  { \
489
214
    ARM_add_cs_detail_1( \
490
214
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
214
      OpNum, shift); \
492
214
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
214
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
214
\
495
214
    SStream_concat(O, "%s", markup("<mem:")); \
496
214
    SStream_concat0(O, "["); \
497
214
    printRegName(O, MCOperand_getReg(MO1)); \
498
214
    SStream_concat0(O, ", "); \
499
214
    printRegName(O, MCOperand_getReg(MO2)); \
500
214
\
501
214
    if (shift > 0) \
502
214
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
127
           getUseMarkup()); \
504
214
\
505
214
    SStream_concat(O, "%s", "]"); \
506
214
    SStream_concat0(O, markup(">")); \
507
214
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_0
Line
Count
Source
488
87
  { \
489
87
    ARM_add_cs_detail_1( \
490
87
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
87
      OpNum, shift); \
492
87
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
87
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
87
\
495
87
    SStream_concat(O, "%s", markup("<mem:")); \
496
87
    SStream_concat0(O, "["); \
497
87
    printRegName(O, MCOperand_getReg(MO1)); \
498
87
    SStream_concat0(O, ", "); \
499
87
    printRegName(O, MCOperand_getReg(MO2)); \
500
87
\
501
87
    if (shift > 0) \
502
87
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
0
           getUseMarkup()); \
504
87
\
505
87
    SStream_concat(O, "%s", "]"); \
506
87
    SStream_concat0(O, markup(">")); \
507
87
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_3
Line
Count
Source
488
34
  { \
489
34
    ARM_add_cs_detail_1( \
490
34
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
34
      OpNum, shift); \
492
34
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
34
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
34
\
495
34
    SStream_concat(O, "%s", markup("<mem:")); \
496
34
    SStream_concat0(O, "["); \
497
34
    printRegName(O, MCOperand_getReg(MO1)); \
498
34
    SStream_concat0(O, ", "); \
499
34
    printRegName(O, MCOperand_getReg(MO2)); \
500
34
\
501
34
    if (shift > 0) \
502
34
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
34
           getUseMarkup()); \
504
34
\
505
34
    SStream_concat(O, "%s", "]"); \
506
34
    SStream_concat0(O, markup(">")); \
507
34
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_1
Line
Count
Source
488
80
  { \
489
80
    ARM_add_cs_detail_1( \
490
80
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
80
      OpNum, shift); \
492
80
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
80
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
80
\
495
80
    SStream_concat(O, "%s", markup("<mem:")); \
496
80
    SStream_concat0(O, "["); \
497
80
    printRegName(O, MCOperand_getReg(MO1)); \
498
80
    SStream_concat0(O, ", "); \
499
80
    printRegName(O, MCOperand_getReg(MO2)); \
500
80
\
501
80
    if (shift > 0) \
502
80
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
80
           getUseMarkup()); \
504
80
\
505
80
    SStream_concat(O, "%s", "]"); \
506
80
    SStream_concat0(O, markup(">")); \
507
80
  }
ARMInstPrinter.c:printMveAddrModeRQOperand_2
Line
Count
Source
488
13
  { \
489
13
    ARM_add_cs_detail_1( \
490
13
      MI, CONCAT(ARM_OP_GROUP_MveAddrModeRQOperand, shift), \
491
13
      OpNum, shift); \
492
13
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
493
13
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
494
13
\
495
13
    SStream_concat(O, "%s", markup("<mem:")); \
496
13
    SStream_concat0(O, "["); \
497
13
    printRegName(O, MCOperand_getReg(MO1)); \
498
13
    SStream_concat0(O, ", "); \
499
13
    printRegName(O, MCOperand_getReg(MO2)); \
500
13
\
501
13
    if (shift > 0) \
502
13
      printRegImmShift(MI, O, ARM_AM_uxtw, shift, \
503
13
           getUseMarkup()); \
504
13
\
505
13
    SStream_concat(O, "%s", "]"); \
506
13
    SStream_concat0(O, markup(">")); \
507
13
  }
508
DEFINE_printMveAddrModeRQOperand(0);
509
DEFINE_printMveAddrModeRQOperand(3);
510
DEFINE_printMveAddrModeRQOperand(1);
511
DEFINE_printMveAddrModeRQOperand(2);
512
513
#define DEFINE_printAddrMode5Operand(AlwaysPrintImm0) \
514
  static inline void CONCAT(printAddrMode5Operand, AlwaysPrintImm0)( \
515
    MCInst * MI, unsigned OpNum, SStream *O) \
516
16.5k
  { \
517
16.5k
    ARM_add_cs_detail_1(MI, \
518
16.5k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
16.5k
             AlwaysPrintImm0), \
520
16.5k
            OpNum, AlwaysPrintImm0); \
521
16.5k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
16.5k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
16.5k
\
524
16.5k
    SStream_concat(O, "%s", markup("<mem:")); \
525
16.5k
    SStream_concat0(O, "["); \
526
16.5k
    printRegName(O, MCOperand_getReg(MO1)); \
527
16.5k
\
528
16.5k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
16.5k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
16.5k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
16.2k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
16.2k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
16.2k
      printUInt32(O, ImmOffs * 4); \
534
16.2k
      SStream_concat0(O, markup(">")); \
535
16.2k
    } \
536
16.5k
    SStream_concat(O, "%s", "]"); \
537
16.5k
    SStream_concat0(O, markup(">")); \
538
16.5k
  }
ARMInstPrinter.c:printAddrMode5Operand_0
Line
Count
Source
516
6.99k
  { \
517
6.99k
    ARM_add_cs_detail_1(MI, \
518
6.99k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
6.99k
             AlwaysPrintImm0), \
520
6.99k
            OpNum, AlwaysPrintImm0); \
521
6.99k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
6.99k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
6.99k
\
524
6.99k
    SStream_concat(O, "%s", markup("<mem:")); \
525
6.99k
    SStream_concat0(O, "["); \
526
6.99k
    printRegName(O, MCOperand_getReg(MO1)); \
527
6.99k
\
528
6.99k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
6.99k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
6.99k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
6.67k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
6.67k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
6.67k
      printUInt32(O, ImmOffs * 4); \
534
6.67k
      SStream_concat0(O, markup(">")); \
535
6.67k
    } \
536
6.99k
    SStream_concat(O, "%s", "]"); \
537
6.99k
    SStream_concat0(O, markup(">")); \
538
6.99k
  }
ARMInstPrinter.c:printAddrMode5Operand_1
Line
Count
Source
516
9.57k
  { \
517
9.57k
    ARM_add_cs_detail_1(MI, \
518
9.57k
            CONCAT(ARM_OP_GROUP_AddrMode5Operand, \
519
9.57k
             AlwaysPrintImm0), \
520
9.57k
            OpNum, AlwaysPrintImm0); \
521
9.57k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
522
9.57k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
523
9.57k
\
524
9.57k
    SStream_concat(O, "%s", markup("<mem:")); \
525
9.57k
    SStream_concat0(O, "["); \
526
9.57k
    printRegName(O, MCOperand_getReg(MO1)); \
527
9.57k
\
528
9.57k
    unsigned ImmOffs = ARM_AM_getAM5Offset(MCOperand_getImm(MO2)); \
529
9.57k
    ARM_AM_AddrOpc Op = ARM_AM_getAM5Op(MCOperand_getImm(MO2)); \
530
9.57k
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
531
9.57k
      SStream_concat(O, "%s%s%s%s", ", ", markup("<imm:"), \
532
9.57k
               "#", ARM_AM_getAddrOpcStr(Op)); \
533
9.57k
      printUInt32(O, ImmOffs * 4); \
534
9.57k
      SStream_concat0(O, markup(">")); \
535
9.57k
    } \
536
9.57k
    SStream_concat(O, "%s", "]"); \
537
9.57k
    SStream_concat0(O, markup(">")); \
538
9.57k
  }
539
DEFINE_printAddrMode5Operand(false);
540
DEFINE_printAddrMode5Operand(true);
541
542
#define DEFINE_printAddrMode5FP16Operand(AlwaysPrintImm0) \
543
  static inline void CONCAT(printAddrMode5FP16Operand, AlwaysPrintImm0)( \
544
    MCInst * MI, unsigned OpNum, SStream *O) \
545
461
  { \
546
461
    ARM_add_cs_detail_1(MI, \
547
461
            CONCAT(ARM_OP_GROUP_AddrMode5FP16Operand, \
548
461
             AlwaysPrintImm0), \
549
461
            OpNum, AlwaysPrintImm0); \
550
461
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
551
461
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
552
461
\
553
461
    if (!MCOperand_isReg(MO1)) { \
554
0
      printOperand(MI, OpNum, O); \
555
0
      return; \
556
0
    } \
557
461
\
558
461
    SStream_concat(O, "%s", markup("<mem:")); \
559
461
    SStream_concat0(O, "["); \
560
461
    printRegName(O, MCOperand_getReg(MO1)); \
561
461
\
562
461
    unsigned ImmOffs = \
563
461
      ARM_AM_getAM5FP16Offset(MCOperand_getImm(MO2)); \
564
461
    unsigned Op = ARM_AM_getAM5FP16Op(MCOperand_getImm(MO2)); \
565
461
    if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) { \
566
379
      SStream_concat( \
567
379
        O, "%s%s%s%s", ", ", markup("<imm:"), "#", \
568
379
        ARM_AM_getAddrOpcStr(ARM_AM_getAM5FP16Op( \
569
379
          MCOperand_getImm(MO2)))); \
570
379
      printUInt32(O, ImmOffs * 2); \
571
379
      SStream_concat0(O, markup(">")); \
572
379
    } \
573
461
    SStream_concat(O, "%s", "]"); \
574
461
    SStream_concat0(O, markup(">")); \
575
461
  }
576
DEFINE_printAddrMode5FP16Operand(false);
577
578
static inline void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)
579
34.5k
{
580
34.5k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_AddrMode6Operand, OpNum);
581
34.5k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
582
34.5k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
583
584
34.5k
  SStream_concat(O, "%s", markup("<mem:"));
585
34.5k
  SStream_concat0(O, "[");
586
34.5k
  printRegName(O, MCOperand_getReg(MO1));
587
34.5k
  if (MCOperand_getImm(MO2)) {
588
16.7k
    SStream_concat(O, "%s", ":");
589
16.7k
    printInt64(O, ((uint32_t)MCOperand_getImm(MO2)) << 3);
590
16.7k
  }
591
34.5k
  SStream_concat(O, "%s", "]");
592
34.5k
  SStream_concat0(O, markup(">"));
593
34.5k
}
594
595
static inline void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)
596
33.6k
{
597
33.6k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_AddrMode7Operand, OpNum);
598
33.6k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
599
33.6k
  SStream_concat(O, "%s", markup("<mem:"));
600
33.6k
  SStream_concat0(O, "[");
601
33.6k
  printRegName(O, MCOperand_getReg(MO1));
602
33.6k
  SStream_concat(O, "%s", "]");
603
33.6k
  SStream_concat0(O, markup(">"));
604
33.6k
}
605
606
static inline void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum,
607
                 SStream *O)
608
10.6k
{
609
10.6k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_AddrMode6OffsetOperand, OpNum);
610
10.6k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
611
10.6k
  if (MCOperand_getReg(MO) == 0)
612
4.25k
    SStream_concat0(O, "!");
613
6.41k
  else {
614
6.41k
    SStream_concat0(O, ", ");
615
6.41k
    printRegName(O, MCOperand_getReg(MO));
616
6.41k
  }
617
10.6k
}
618
619
static inline void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum,
620
              SStream *O)
621
829
{
622
829
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_BitfieldInvMaskImmOperand, OpNum);
623
829
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
624
829
  uint32_t v = ~MCOperand_getImm(MO);
625
829
  int32_t lsb = CountTrailingZeros_32(v);
626
829
  int32_t width = (32 - countLeadingZeros(v)) - lsb;
627
628
829
  SStream_concat(O, "%s", markup("<imm:"));
629
829
  SStream_concat1(O, '#');
630
829
  printInt32(O, lsb);
631
829
  SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
632
829
  printInt32Bang(O, width);
633
829
  SStream_concat0(O, markup(">"));
634
829
}
635
636
static inline void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)
637
1.17k
{
638
1.17k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_MemBOption, OpNum);
639
1.17k
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
640
1.17k
  SStream_concat0(O, ARM_MB_MemBOptToString(
641
1.17k
           val, ARM_getFeatureBits(MI->csh->mode,
642
1.17k
                 ARM_HasV8Ops)));
643
1.17k
}
644
645
static inline void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
646
3.21k
{
647
3.21k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_InstSyncBOption, OpNum);
648
3.21k
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
649
3.21k
  SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));
650
3.21k
}
651
652
static inline void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
653
0
{
654
0
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_TraceSyncBOption, OpNum);
655
0
  unsigned val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
656
0
  SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));
657
0
}
658
659
static inline void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
660
1.02k
{
661
1.02k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ShiftImmOperand, OpNum);
662
1.02k
  unsigned ShiftOp = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
663
1.02k
  bool isASR = (ShiftOp & (1 << 5)) != 0;
664
1.02k
  unsigned Amt = ShiftOp & 0x1f;
665
1.02k
  if (isASR) {
666
410
    SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#");
667
410
    printUInt32(O, Amt == 0 ? 32 : Amt);
668
410
    SStream_concat0(O, markup(">"));
669
610
  } else if (Amt) {
670
472
    SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
671
472
    printUInt32(O, Amt);
672
472
    SStream_concat0(O, markup(">"));
673
472
  }
674
1.02k
}
675
676
static inline void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
677
263
{
678
263
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_PKHLSLShiftImm, OpNum);
679
263
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
680
263
  if (Imm == 0)
681
177
    return;
682
683
86
  SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
684
86
  printUInt32(O, Imm);
685
86
  SStream_concat0(O, markup(">"));
686
86
}
687
688
static inline void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
689
161
{
690
161
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_PKHASRShiftImm, OpNum);
691
161
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
692
  // A shift amount of 32 is encoded as 0.
693
161
  if (Imm == 0)
694
54
    Imm = 32;
695
696
161
  SStream_concat(O, "%s%s%s", ", asr ", markup("<imm:"), "#");
697
161
  printUInt32(O, Imm);
698
161
  SStream_concat0(O, markup(">"));
699
161
}
700
701
static inline void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)
702
926
{
703
926
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_GPRPairOperand, OpNum);
704
926
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
705
926
  printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));
706
926
  SStream_concat0(O, ", ");
707
926
  printRegName(O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));
708
926
}
709
710
static inline void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)
711
262
{
712
262
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_SetendOperand, OpNum);
713
262
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
714
262
  if (MCOperand_getImm(Op))
715
199
    SStream_concat0(O, "be");
716
63
  else
717
63
    SStream_concat0(O, "le");
718
262
}
719
720
static inline void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)
721
922
{
722
922
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_CPSIMod, OpNum);
723
922
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
724
922
  SStream_concat0(O, ARM_PROC_IModToString(MCOperand_getImm(Op)));
725
922
}
726
727
static inline void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)
728
922
{
729
922
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_CPSIFlag, OpNum);
730
922
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
731
922
  unsigned IFlags = MCOperand_getImm(Op);
732
3.68k
  for (int i = 2; i >= 0; --i)
733
2.76k
    if (IFlags & (1 << i))
734
657
      SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));
735
736
922
  if (IFlags == 0)
737
344
    SStream_concat0(O, "none");
738
922
}
739
740
static inline void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)
741
6.77k
{
742
6.77k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_MSRMaskOperand, OpNum);
743
6.77k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
744
745
6.77k
  if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
746
5.62k
    unsigned SYSm = MCOperand_getImm(Op) & 0xFFF; // 12-bit SYSm
747
5.62k
    unsigned Opcode = MCInst_getOpcode(MI);
748
749
    // For writes, handle extended mask bits if the DSP extension is
750
    // present.
751
5.62k
    if (Opcode == ARM_t2MSR_M &&
752
4.38k
        ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
753
4.38k
      const ARMSysReg_MClassSysReg *TheReg =
754
4.38k
        ARMSysReg_lookupMClassSysRegBy12bitSYSmValue(
755
4.38k
          SYSm);
756
4.38k
      if (TheReg && MClassSysReg_isInRequiredFeatures(
757
1.48k
                TheReg, ARM_FeatureDSP)) {
758
129
        SStream_concat0(O, TheReg->Name);
759
129
        return;
760
129
      }
761
4.38k
    }
762
763
    // Handle the basic 8-bit mask.
764
5.49k
    SYSm &= 0xff;
765
5.49k
    if (Opcode == ARM_t2MSR_M &&
766
4.26k
        ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
767
      // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as
768
      // an alias for MSR APSR_nzcvq.
769
4.26k
      const ARMSysReg_MClassSysReg *TheReg =
770
4.26k
        ARMSysReg_lookupMClassSysRegAPSRNonDeprecated(
771
4.26k
          SYSm);
772
4.26k
      if (TheReg) {
773
272
        SStream_concat0(O, TheReg->Name);
774
272
        return;
775
272
      }
776
4.26k
    }
777
778
5.22k
    const ARMSysReg_MClassSysReg *TheReg =
779
5.22k
      ARMSysReg_lookupMClassSysRegBy8bitSYSmValue(SYSm);
780
5.22k
    if (TheReg) {
781
4.11k
      SStream_concat0(O, TheReg->Name);
782
4.11k
      return;
783
4.11k
    }
784
785
1.10k
    printUInt32(O, SYSm);
786
787
1.10k
    return;
788
5.22k
  }
789
790
  // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
791
  // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
792
1.15k
  unsigned SpecRegRBit = MCOperand_getImm(Op) >> 4;
793
1.15k
  unsigned Mask = MCOperand_getImm(Op) & 0xf;
794
795
1.15k
  if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
796
396
    SStream_concat0(O, "apsr_");
797
396
    switch (Mask) {
798
0
    default:
799
0
      CS_ASSERT_RET(0 && "Unexpected mask value!");
800
87
    case 4:
801
87
      SStream_concat0(O, "g");
802
87
      return;
803
26
    case 8:
804
26
      SStream_concat0(O, "nzcvq");
805
26
      return;
806
283
    case 12:
807
283
      SStream_concat0(O, "nzcvqg");
808
283
      return;
809
396
    }
810
396
  }
811
812
755
  if (SpecRegRBit)
813
448
    SStream_concat0(O, "spsr");
814
307
  else
815
307
    SStream_concat0(O, "cpsr");
816
817
755
  if (Mask) {
818
729
    SStream_concat0(O, "_");
819
820
729
    if (Mask & 8)
821
640
      SStream_concat0(O, "f");
822
823
729
    if (Mask & 4)
824
377
      SStream_concat0(O, "s");
825
826
729
    if (Mask & 2)
827
161
      SStream_concat0(O, "x");
828
829
729
    if (Mask & 1)
830
355
      SStream_concat0(O, "c");
831
729
  }
832
755
}
833
834
static inline void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
835
1.29k
{
836
1.29k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_BankedRegOperand, OpNum);
837
1.29k
  uint32_t Banked = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
838
1.29k
  const ARMBankedReg_BankedReg *TheReg =
839
1.29k
    ARMBankedReg_lookupBankedRegByEncoding(Banked);
840
841
1.29k
  const char *Name = TheReg->Name;
842
843
  // uint32_t isSPSR = (Banked & 0x20) >> 5;
844
  // if (isSPSR)
845
  //  Name.replace(0, 4, "SPSR"); // convert 'spsr_' to 'SPSR_'
846
1.29k
  SStream_concat0(O, Name);
847
1.29k
}
848
849
static inline void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum,
850
              SStream *O)
851
16.0k
{
852
16.0k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_MandatoryPredicateOperand, OpNum);
853
16.0k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
854
16.0k
    MCInst_getOperand(MI, (OpNum)));
855
16.0k
  SStream_concat0(O, ARMCondCodeToString(CC));
856
16.0k
}
857
858
static inline void
859
printMandatoryRestrictedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
860
7.56k
{
861
7.56k
  ARM_add_cs_detail_0(
862
7.56k
    MI, ARM_OP_GROUP_MandatoryRestrictedPredicateOperand, OpNum);
863
7.56k
  if ((ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ==
864
7.56k
      ARMCC_HS)
865
746
    SStream_concat0(O, "cs");
866
6.81k
  else
867
6.81k
    printMandatoryPredicateOperand(MI, OpNum, O);
868
7.56k
}
869
870
static inline void
871
printMandatoryInvertedPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
872
815
{
873
815
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_MandatoryInvertedPredicateOperand,
874
815
          OpNum);
875
815
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(
876
815
    MCInst_getOperand(MI, (OpNum)));
877
815
  SStream_concat0(O, ARMCondCodeToString(ARMCC_getOppositeCondition(CC)));
878
815
}
879
880
static inline void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)
881
21.8k
{
882
21.8k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_NoHashImmediate, OpNum);
883
21.8k
  printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
884
21.8k
}
885
886
static inline void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)
887
54.9k
{
888
54.9k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_PImmediate, OpNum);
889
54.9k
  SStream_concat(
890
54.9k
    O, "%s%" PRIu32, "p",
891
54.9k
    (uint32_t)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
892
54.9k
}
893
894
static inline void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)
895
99.0k
{
896
99.0k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_CImmediate, OpNum);
897
99.0k
  SStream_concat(
898
99.0k
    O, "%s%" PRIu32, "c",
899
99.0k
    (uint32_t)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
900
99.0k
}
901
902
static inline void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)
903
3.27k
{
904
3.27k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_CoprocOptionImm, OpNum);
905
3.27k
  SStream_concat(O, "%s", "{");
906
3.27k
  printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
907
3.27k
  SStream_concat0(O, "}");
908
3.27k
}
909
910
#define DEFINE_printAdrLabelOperand(scale) \
911
  static inline void CONCAT(printAdrLabelOperand, scale)( \
912
    MCInst * MI, unsigned OpNum, SStream *O) \
913
13.6k
  { \
914
13.6k
    ARM_add_cs_detail_1( \
915
13.6k
      MI, CONCAT(ARM_OP_GROUP_AdrLabelOperand, scale), \
916
13.6k
      OpNum, scale); \
917
13.6k
    MCOperand *MO = MCInst_getOperand(MI, (OpNum)); \
918
13.6k
\
919
13.6k
    if (MCOperand_isExpr(MO)) { \
920
0
      return; \
921
0
    } \
922
13.6k
\
923
13.6k
    int32_t OffImm = (uint32_t)MCOperand_getImm(MO) << scale; \
924
13.6k
\
925
13.6k
    SStream_concat0(O, markup("<imm:")); \
926
13.6k
    if (OffImm == INT32_MIN) \
927
13.6k
      SStream_concat0(O, "#-0"); \
928
13.6k
    else if (OffImm < 0) { \
929
343
      printInt32Bang(O, OffImm); \
930
13.3k
    } else { \
931
13.3k
      printInt32Bang(O, OffImm); \
932
13.3k
    } \
933
13.6k
    SStream_concat0(O, markup(">")); \
934
13.6k
  }
935
529
DEFINE_printAdrLabelOperand(0);
936
13.1k
DEFINE_printAdrLabelOperand(2);
937
938
#define DEFINE_printAdrLabelOperandAddr(scale) \
939
  static inline void CONCAT(printAdrLabelOperandAddr, scale)( \
940
    MCInst * MI, uint64_t Address, unsigned OpNum, SStream *O) \
941
13.1k
  { \
942
13.1k
    CONCAT(printAdrLabelOperand, scale)(MI, OpNum, O); \
943
13.1k
  }
944
DEFINE_printAdrLabelOperandAddr(2);
945
946
static inline void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum,
947
            SStream *O)
948
10.6k
{
949
10.6k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbS4ImmOperand, OpNum);
950
10.6k
  SStream_concat(O, "%s", markup("<imm:"));
951
10.6k
  printInt64Bang(O, MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) * 4);
952
10.6k
  SStream_concat0(O, markup(">"));
953
10.6k
}
954
955
static inline void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)
956
38.7k
{
957
38.7k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbSRImm, OpNum);
958
38.7k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
959
38.7k
  SStream_concat(O, "%s", markup("<imm:"));
960
38.7k
  printUInt32Bang(O, (Imm == 0 ? 32 : Imm));
961
38.7k
  SStream_concat0(O, markup(">"));
962
38.7k
}
963
964
static inline void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)
965
8.77k
{
966
8.77k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbITMask, OpNum);
967
  // (3 - the number of trailing zeros) is the number of then / else.
968
8.77k
  unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
969
8.77k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
970
971
30.9k
  for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
972
22.1k
    if ((Mask >> Pos) & 1)
973
7.13k
      SStream_concat0(O, "e");
974
975
15.0k
    else
976
15.0k
      SStream_concat0(O, "t");
977
22.1k
  }
978
8.77k
}
979
980
static inline void printThumbAddrModeRROperand(MCInst *MI, unsigned Op,
981
                 SStream *O)
982
15.5k
{
983
15.5k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbAddrModeRROperand, Op);
984
15.5k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
985
15.5k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
986
987
15.5k
  if (!MCOperand_isReg(
988
15.5k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
989
0
    printOperand(MI, Op, O);
990
0
    return;
991
0
  }
992
993
15.5k
  SStream_concat(O, "%s", markup("<mem:"));
994
15.5k
  SStream_concat0(O, "[");
995
15.5k
  printRegName(O, MCOperand_getReg(MO1));
996
15.5k
  unsigned RegNum = MCOperand_getReg(MO2);
997
15.5k
  if (RegNum) {
998
15.5k
    SStream_concat0(O, ", ");
999
15.5k
    printRegName(O, RegNum);
1000
15.5k
  }
1001
15.5k
  SStream_concat(O, "%s", "]");
1002
15.5k
  SStream_concat0(O, markup(">"));
1003
15.5k
}
1004
1005
static inline void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op,
1006
              SStream *O, unsigned Scale)
1007
111k
{
1008
111k
  MCOperand *MO1 = MCInst_getOperand(MI, (Op));
1009
111k
  MCOperand *MO2 = MCInst_getOperand(MI, (Op + 1));
1010
1011
111k
  if (!MCOperand_isReg(
1012
111k
        MO1)) { // FIXME: This is for CP entries, but isn't right.
1013
0
    printOperand(MI, Op, O);
1014
0
    return;
1015
0
  }
1016
1017
111k
  SStream_concat(O, "%s", markup("<mem:"));
1018
111k
  SStream_concat0(O, "[");
1019
111k
  printRegName(O, MCOperand_getReg(MO1));
1020
111k
  unsigned ImmOffs = MCOperand_getImm(MO2);
1021
111k
  if (ImmOffs) {
1022
105k
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1023
105k
    printUInt32Bang(O, ImmOffs * Scale);
1024
105k
    SStream_concat0(O, markup(">"));
1025
105k
  }
1026
111k
  SStream_concat(O, "%s", "]");
1027
111k
  SStream_concat0(O, markup(">"));
1028
111k
}
1029
1030
static inline void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op,
1031
               SStream *O)
1032
46.4k
{
1033
46.4k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbAddrModeImm5S1Operand, Op);
1034
46.4k
  printThumbAddrModeImm5SOperand(MI, Op, O, 1);
1035
46.4k
}
1036
1037
static inline void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op,
1038
               SStream *O)
1039
53.7k
{
1040
53.7k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbAddrModeImm5S2Operand, Op);
1041
53.7k
  printThumbAddrModeImm5SOperand(MI, Op, O, 2);
1042
53.7k
}
1043
1044
static inline void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op,
1045
               SStream *O)
1046
61.7k
{
1047
61.7k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbAddrModeImm5S4Operand, Op);
1048
61.7k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
1049
61.7k
}
1050
1051
static inline void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op,
1052
                 SStream *O)
1053
32.2k
{
1054
32.2k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ThumbAddrModeSPOperand, Op);
1055
32.2k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
1056
32.2k
}
1057
1058
// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1059
// register with shift forms.
1060
// REG 0   0           - e.g. R5
1061
// REG IMM, SH_OPC     - e.g. R5, LSL #3
1062
static inline void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)
1063
2.55k
{
1064
2.55k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_T2SOOperand, OpNum);
1065
2.55k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1066
2.55k
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1067
1068
2.55k
  unsigned Reg = MCOperand_getReg(MO1);
1069
2.55k
  printRegName(O, Reg);
1070
1071
  // Print the shift opc.
1072
1073
2.55k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp(MCOperand_getImm(MO2)),
1074
2.55k
       ARM_AM_getSORegOffset(MCOperand_getImm(MO2)),
1075
2.55k
       getUseMarkup());
1076
2.55k
}
1077
1078
#define DEFINE_printAddrModeImm12Operand(AlwaysPrintImm0) \
1079
  static inline void CONCAT(printAddrModeImm12Operand, AlwaysPrintImm0)( \
1080
    MCInst * MI, unsigned OpNum, SStream *O) \
1081
7.02k
  { \
1082
7.02k
    ARM_add_cs_detail_1(MI, \
1083
7.02k
            CONCAT(ARM_OP_GROUP_AddrModeImm12Operand, \
1084
7.02k
             AlwaysPrintImm0), \
1085
7.02k
            OpNum, AlwaysPrintImm0); \
1086
7.02k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1087
7.02k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1088
7.02k
\
1089
7.02k
    if (!MCOperand_isReg(MO1)) { \
1090
0
      printOperand(MI, OpNum, O); \
1091
0
      return; \
1092
0
    } \
1093
7.02k
\
1094
7.02k
    SStream_concat(O, "%s", markup("<mem:")); \
1095
7.02k
    SStream_concat0(O, "["); \
1096
7.02k
    printRegName(O, MCOperand_getReg(MO1)); \
1097
7.02k
\
1098
7.02k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1099
7.02k
    bool isSub = OffImm < 0; \
1100
7.02k
\
1101
7.02k
    if (OffImm == INT32_MIN) \
1102
7.02k
      OffImm = 0; \
1103
7.02k
    if (isSub) { \
1104
3.55k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1105
3.55k
      printInt32Bang(O, OffImm); \
1106
3.55k
      SStream_concat0(O, markup(">")); \
1107
3.55k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1108
3.42k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1109
3.42k
      printInt32Bang(O, OffImm); \
1110
3.42k
      SStream_concat0(O, markup(">")); \
1111
3.42k
    } \
1112
7.02k
    SStream_concat(O, "%s", "]"); \
1113
7.02k
    SStream_concat0(O, markup(">")); \
1114
7.02k
  }
1115
4.36k
DEFINE_printAddrModeImm12Operand(false);
1116
2.66k
DEFINE_printAddrModeImm12Operand(true);
1117
1118
#define DEFINE_printT2AddrModeImm8Operand(AlwaysPrintImm0) \
1119
  static inline void CONCAT(printT2AddrModeImm8Operand, \
1120
          AlwaysPrintImm0)(MCInst * MI, \
1121
               unsigned OpNum, SStream *O) \
1122
8.37k
  { \
1123
8.37k
    ARM_add_cs_detail_1(MI, \
1124
8.37k
            CONCAT(ARM_OP_GROUP_T2AddrModeImm8Operand, \
1125
8.37k
             AlwaysPrintImm0), \
1126
8.37k
            OpNum, AlwaysPrintImm0); \
1127
8.37k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1128
8.37k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1129
8.37k
\
1130
8.37k
    SStream_concat(O, "%s", markup("<mem:")); \
1131
8.37k
    SStream_concat0(O, "["); \
1132
8.37k
    printRegName(O, MCOperand_getReg(MO1)); \
1133
8.37k
\
1134
8.37k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1135
8.37k
    bool isSub = OffImm < 0; \
1136
8.37k
\
1137
8.37k
    if (OffImm == INT32_MIN) \
1138
8.37k
      OffImm = 0; \
1139
8.37k
    if (isSub) { \
1140
5.97k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1141
5.97k
      printInt32Bang(O, OffImm); \
1142
5.97k
      SStream_concat0(O, markup(">")); \
1143
5.97k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1144
1.82k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1145
1.82k
      printInt32Bang(O, OffImm); \
1146
1.82k
      SStream_concat0(O, markup(">")); \
1147
1.82k
    } \
1148
8.37k
    SStream_concat(O, "%s", "]"); \
1149
8.37k
    SStream_concat0(O, markup(">")); \
1150
8.37k
  }
1151
2.41k
DEFINE_printT2AddrModeImm8Operand(true);
1152
5.96k
DEFINE_printT2AddrModeImm8Operand(false);
1153
1154
#define DEFINE_printT2AddrModeImm8s4Operand(AlwaysPrintImm0) \
1155
  static inline void CONCAT(printT2AddrModeImm8s4Operand, \
1156
          AlwaysPrintImm0)(MCInst * MI, \
1157
               unsigned OpNum, SStream *O) \
1158
6.78k
  { \
1159
6.78k
    ARM_add_cs_detail_1( \
1160
6.78k
      MI, \
1161
6.78k
      CONCAT(ARM_OP_GROUP_T2AddrModeImm8s4Operand, \
1162
6.78k
             AlwaysPrintImm0), \
1163
6.78k
      OpNum, AlwaysPrintImm0); \
1164
6.78k
    MCOperand *MO1 = MCInst_getOperand(MI, (OpNum)); \
1165
6.78k
    MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1)); \
1166
6.78k
\
1167
6.78k
    if (!MCOperand_isReg(MO1)) { \
1168
0
      printOperand(MI, OpNum, O); \
1169
0
      return; \
1170
0
    } \
1171
6.78k
\
1172
6.78k
    SStream_concat(O, "%s", markup("<mem:")); \
1173
6.78k
    SStream_concat0(O, "["); \
1174
6.78k
    printRegName(O, MCOperand_getReg(MO1)); \
1175
6.78k
\
1176
6.78k
    int32_t OffImm = (int32_t)MCOperand_getImm(MO2); \
1177
6.78k
    bool isSub = OffImm < 0; \
1178
6.78k
\
1179
6.78k
    if (OffImm == INT32_MIN) \
1180
6.78k
      OffImm = 0; \
1181
6.78k
    if (isSub) { \
1182
2.22k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1183
2.22k
      printInt32Bang(O, OffImm); \
1184
2.22k
      SStream_concat0(O, markup(">")); \
1185
4.55k
    } else if (AlwaysPrintImm0 || OffImm > 0) { \
1186
4.36k
      SStream_concat(O, "%s%s", ", ", markup("<imm:")); \
1187
4.36k
      printInt32Bang(O, OffImm); \
1188
4.36k
      SStream_concat0(O, markup(">")); \
1189
4.36k
    } \
1190
6.78k
    SStream_concat(O, "%s", "]"); \
1191
6.78k
    SStream_concat0(O, markup(">")); \
1192
6.78k
  }
1193
1194
1.20k
DEFINE_printT2AddrModeImm8s4Operand(false);
1195
5.57k
DEFINE_printT2AddrModeImm8s4Operand(true);
1196
1197
static inline void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum,
1198
                 SStream *O)
1199
290
{
1200
290
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_T2AddrModeImm0_1020s4Operand,
1201
290
          OpNum);
1202
290
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1203
290
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1204
1205
290
  SStream_concat(O, "%s", markup("<mem:"));
1206
290
  SStream_concat0(O, "[");
1207
290
  printRegName(O, MCOperand_getReg(MO1));
1208
290
  if (MCOperand_getImm(MO2)) {
1209
273
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1210
273
    printInt64Bang(O, (int32_t)(MCOperand_getImm(MO2) * 4));
1211
273
    SStream_concat0(O, markup(">"));
1212
273
  }
1213
290
  SStream_concat(O, "%s", "]");
1214
290
  SStream_concat0(O, markup(">"));
1215
290
}
1216
1217
static inline void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum,
1218
                SStream *O)
1219
1.90k
{
1220
1.90k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_T2AddrModeImm8OffsetOperand,
1221
1.90k
          OpNum);
1222
1.90k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1223
1.90k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
1224
1.90k
  SStream_concat(O, "%s", ", ");
1225
1.90k
  SStream_concat0(O, markup("<imm:"));
1226
1.90k
  if (OffImm == INT32_MIN)
1227
688
    SStream_concat0(O, "#-0");
1228
1.21k
  else if (OffImm < 0) {
1229
493
    printInt32Bang(O, OffImm);
1230
722
  } else {
1231
722
    printInt32Bang(O, OffImm);
1232
722
  }
1233
1.90k
  SStream_concat0(O, markup(">"));
1234
1.90k
}
1235
1236
static inline void
1237
printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1238
1.63k
{
1239
1.63k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_T2AddrModeImm8s4OffsetOperand,
1240
1.63k
          OpNum);
1241
1.63k
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1242
1.63k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
1243
1244
1.63k
  SStream_concat(O, "%s", ", ");
1245
1.63k
  SStream_concat0(O, markup("<imm:"));
1246
1.63k
  if (OffImm == INT32_MIN)
1247
407
    SStream_concat0(O, "#-0");
1248
1.22k
  else if (OffImm < 0) {
1249
399
    printInt32Bang(O, OffImm);
1250
828
  } else {
1251
828
    printInt32Bang(O, OffImm);
1252
828
  }
1253
1.63k
  SStream_concat0(O, markup(">"));
1254
1.63k
}
1255
1256
static inline void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum,
1257
                 SStream *O)
1258
733
{
1259
733
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_T2AddrModeSoRegOperand, OpNum);
1260
733
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum));
1261
733
  MCOperand *MO2 = MCInst_getOperand(MI, (OpNum + 1));
1262
733
  MCOperand *MO3 = MCInst_getOperand(MI, (OpNum + 2));
1263
1264
733
  SStream_concat(O, "%s", markup("<mem:"));
1265
733
  SStream_concat0(O, "[");
1266
733
  printRegName(O, MCOperand_getReg(MO1));
1267
1268
733
  SStream_concat0(O, ", ");
1269
733
  printRegName(O, MCOperand_getReg(MO2));
1270
1271
733
  unsigned ShAmt = MCOperand_getImm(MO3);
1272
733
  if (ShAmt) {
1273
197
    SStream_concat(O, "%s%s%s", ", lsl ", markup("<imm:"), "#");
1274
197
    printUInt32(O, ShAmt);
1275
197
    SStream_concat0(O, markup(">"));
1276
197
  }
1277
733
  SStream_concat(O, "%s", "]");
1278
733
  SStream_concat0(O, markup(">"));
1279
733
}
1280
1281
static inline void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1282
582
{
1283
582
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_FPImmOperand, OpNum);
1284
582
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1285
582
  SStream_concat(O, "%s", markup("<imm:"));
1286
582
  printFloatBang(O, ARM_AM_getFPImmFloat(MCOperand_getImm(MO)));
1287
582
  SStream_concat0(O, markup(">"));
1288
582
}
1289
1290
static inline void printVMOVModImmOperand(MCInst *MI, unsigned OpNum,
1291
            SStream *O)
1292
2.18k
{
1293
2.18k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VMOVModImmOperand, OpNum);
1294
2.18k
  unsigned EncodedImm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1295
2.18k
  unsigned EltBits;
1296
2.18k
  uint64_t Val = ARM_AM_decodeVMOVModImm(EncodedImm, &EltBits);
1297
2.18k
  SStream_concat(O, "%s", markup("<imm:"));
1298
2.18k
  printUInt64Bang(O, Val);
1299
2.18k
  SStream_concat0(O, markup(">"));
1300
2.18k
}
1301
1302
static inline void printImmPlusOneOperand(MCInst *MI, unsigned OpNum,
1303
            SStream *O)
1304
1.07k
{
1305
1.07k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ImmPlusOneOperand, OpNum);
1306
1.07k
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1307
1.07k
  SStream_concat(O, "%s", markup("<imm:"));
1308
1.07k
  printUInt32Bang(O, Imm + 1);
1309
1.07k
  SStream_concat0(O, markup(">"));
1310
1.07k
}
1311
1312
static inline void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1313
361
{
1314
361
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_RotImmOperand, OpNum);
1315
361
  unsigned Imm = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1316
361
  if (Imm == 0)
1317
136
    return;
1318
1319
225
  SStream_concat(O, "%s%s%s%d", ", ror ", markup("<imm:"), "#", 8 * Imm);
1320
225
  SStream_concat0(O, markup(">"));
1321
225
}
1322
1323
static inline void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1324
6.52k
{
1325
6.52k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_ModImmOperand, OpNum);
1326
6.52k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
1327
1328
  // Support for fixups (MCFixup)
1329
6.52k
  if (MCOperand_isExpr(Op)) {
1330
0
    printOperand(MI, OpNum, O);
1331
0
    return;
1332
0
  }
1333
1334
6.52k
  unsigned Bits = MCOperand_getImm(Op) & 0xFF;
1335
6.52k
  unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;
1336
1337
6.52k
  bool PrintUnsigned = false;
1338
6.52k
  switch (MCInst_getOpcode(MI)) {
1339
52
  case ARM_MOVi:
1340
    // Movs to PC should be treated unsigned
1341
52
    PrintUnsigned =
1342
52
      (MCOperand_getReg(MCInst_getOperand(MI, (OpNum - 1))) ==
1343
52
       ARM_PC);
1344
52
    break;
1345
313
  case ARM_MSRi:
1346
    // Movs to special registers should be treated unsigned
1347
313
    PrintUnsigned = true;
1348
313
    break;
1349
6.52k
  }
1350
1351
6.52k
  int32_t Rotated = ARM_AM_rotr32(Bits, Rot);
1352
6.52k
  if (ARM_AM_getSOImmVal(Rotated) == MCOperand_getImm(Op)) {
1353
    // #rot has the least possible value
1354
5.06k
    SStream_concat(O, "%s", "#");
1355
5.06k
    SStream_concat0(O, markup("<imm:"));
1356
5.06k
    if (PrintUnsigned)
1357
244
      printUInt32(O, (uint32_t)(Rotated));
1358
4.81k
    else
1359
4.81k
      printInt32(O, Rotated);
1360
5.06k
    SStream_concat0(O, markup(">"));
1361
5.06k
    return;
1362
5.06k
  }
1363
1364
  // Explicit #bits, #rot implied
1365
1.45k
  SStream_concat(O, "%s%s%u", "#", markup("<imm:"), Bits);
1366
1.45k
  SStream_concat(O, "%s%s%s%u", markup(">"), ", #", markup("<imm:"), Rot);
1367
1.45k
  SStream_concat0(O, markup(">"));
1368
1.45k
}
1369
1370
static inline void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)
1371
721
{
1372
721
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_FBits16, OpNum);
1373
721
  SStream_concat(O, "%s%s", markup("<imm:"), "#");
1374
721
  SStream_concat(O, "%" PRIu32,
1375
721
           (uint32_t)(16 - MCOperand_getImm(MCInst_getOperand(
1376
721
                 MI, (OpNum)))));
1377
721
  SStream_concat0(O, markup(">"));
1378
721
}
1379
1380
static inline void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)
1381
503
{
1382
503
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_FBits32, OpNum);
1383
503
  SStream_concat(O, "%s%s", markup("<imm:"), "#");
1384
503
  printInt64(O, 32 - MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1385
503
  SStream_concat0(O, markup(">"));
1386
503
}
1387
1388
static inline void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
1389
4.12k
{
1390
4.12k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorIndex, OpNum);
1391
4.12k
  SStream_concat(O, "%s", "[");
1392
4.12k
  printInt64(O,
1393
4.12k
       (int32_t)MCOperand_getImm(MCInst_getOperand(MI, (OpNum))));
1394
4.12k
  SStream_concat0(O, "]");
1395
4.12k
}
1396
1397
static inline void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)
1398
1.70k
{
1399
1.70k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListOne, OpNum);
1400
1.70k
  SStream_concat0(O, "{");
1401
1.70k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1402
1.70k
  SStream_concat0(O, "}");
1403
1.70k
}
1404
1405
static inline void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)
1406
5.47k
{
1407
5.47k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListTwo, OpNum);
1408
5.47k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1409
5.47k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1410
5.47k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
1411
5.47k
  SStream_concat0(O, "{");
1412
5.47k
  printRegName(O, Reg0);
1413
5.47k
  SStream_concat0(O, ", ");
1414
5.47k
  printRegName(O, Reg1);
1415
5.47k
  SStream_concat0(O, "}");
1416
5.47k
}
1417
1418
static inline void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum,
1419
              SStream *O)
1420
3.28k
{
1421
3.28k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListTwoSpaced, OpNum);
1422
3.28k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1423
3.28k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1424
3.28k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
1425
3.28k
  SStream_concat0(O, "{");
1426
3.28k
  printRegName(O, Reg0);
1427
3.28k
  SStream_concat0(O, ", ");
1428
3.28k
  printRegName(O, Reg1);
1429
3.28k
  SStream_concat0(O, "}");
1430
3.28k
}
1431
1432
static inline void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)
1433
2.84k
{
1434
2.84k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListThree, OpNum);
1435
  // Normally, it's not safe to use register enum values directly with
1436
  // addition to get the next register, but for VFP registers, the
1437
  // sort order is guaranteed because they're all of the form D<n>.
1438
2.84k
  SStream_concat0(O, "{");
1439
2.84k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1440
2.84k
  SStream_concat0(O, ", ");
1441
2.84k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1442
2.84k
  SStream_concat0(O, ", ");
1443
2.84k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1444
2.84k
  SStream_concat0(O, "}");
1445
2.84k
}
1446
1447
static inline void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)
1448
3.00k
{
1449
3.00k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListFour, OpNum);
1450
  // Normally, it's not safe to use register enum values directly with
1451
  // addition to get the next register, but for VFP registers, the
1452
  // sort order is guaranteed because they're all of the form D<n>.
1453
3.00k
  SStream_concat0(O, "{");
1454
3.00k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1455
3.00k
  SStream_concat0(O, ", ");
1456
3.00k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1457
3.00k
  SStream_concat0(O, ", ");
1458
3.00k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1459
3.00k
  SStream_concat0(O, ", ");
1460
3.00k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);
1461
3.00k
  SStream_concat0(O, "}");
1462
3.00k
}
1463
1464
static inline void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum,
1465
                SStream *O)
1466
398
{
1467
398
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListOneAllLanes, OpNum);
1468
398
  SStream_concat0(O, "{");
1469
398
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1470
398
  SStream_concat0(O, "[]}");
1471
398
}
1472
1473
static inline void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum,
1474
                SStream *O)
1475
1.37k
{
1476
1.37k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListTwoAllLanes, OpNum);
1477
1.37k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1478
1.37k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1479
1.37k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
1480
1.37k
  SStream_concat0(O, "{");
1481
1.37k
  printRegName(O, Reg0);
1482
1.37k
  SStream_concat0(O, "[], ");
1483
1.37k
  printRegName(O, Reg1);
1484
1.37k
  SStream_concat0(O, "[]}");
1485
1.37k
}
1486
1487
static inline void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum,
1488
            SStream *O)
1489
0
{
1490
0
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListThreeAllLanes, OpNum);
1491
  // Normally, it's not safe to use register enum values directly with
1492
  // addition to get the next register, but for VFP registers, the
1493
  // sort order is guaranteed because they're all of the form D<n>.
1494
0
  SStream_concat0(O, "{");
1495
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1496
0
  SStream_concat0(O, "[], ");
1497
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1498
0
  SStream_concat0(O, "[], ");
1499
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1500
0
  SStream_concat0(O, "[]}");
1501
0
}
1502
1503
static inline void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum,
1504
                 SStream *O)
1505
0
{
1506
0
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListFourAllLanes, OpNum);
1507
  // Normally, it's not safe to use register enum values directly with
1508
  // addition to get the next register, but for VFP registers, the
1509
  // sort order is guaranteed because they're all of the form D<n>.
1510
0
  SStream_concat0(O, "{");
1511
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1512
0
  SStream_concat0(O, "[], ");
1513
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 1);
1514
0
  SStream_concat0(O, "[], ");
1515
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1516
0
  SStream_concat0(O, "[], ");
1517
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 3);
1518
0
  SStream_concat0(O, "[]}");
1519
0
}
1520
1521
static inline void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum,
1522
                SStream *O)
1523
1.24k
{
1524
1.24k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListTwoSpacedAllLanes,
1525
1.24k
          OpNum);
1526
1.24k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1527
1.24k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
1528
1.24k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
1529
1.24k
  SStream_concat0(O, "{");
1530
1.24k
  printRegName(O, Reg0);
1531
1.24k
  SStream_concat0(O, "[], ");
1532
1.24k
  printRegName(O, Reg1);
1533
1.24k
  SStream_concat0(O, "[]}");
1534
1.24k
}
1535
1536
static inline void
1537
printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
1538
0
{
1539
0
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListThreeSpacedAllLanes,
1540
0
          OpNum);
1541
  // Normally, it's not safe to use register enum values directly with
1542
  // addition to get the next register, but for VFP registers, the
1543
  // sort order is guaranteed because they're all of the form D<n>.
1544
0
  SStream_concat0(O, "{");
1545
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1546
0
  SStream_concat0(O, "[], ");
1547
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1548
0
  SStream_concat0(O, "[], ");
1549
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1550
0
  SStream_concat0(O, "[]}");
1551
0
}
1552
1553
static inline void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum,
1554
                 SStream *O)
1555
0
{
1556
0
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListFourSpacedAllLanes,
1557
0
          OpNum);
1558
  // Normally, it's not safe to use register enum values directly with
1559
  // addition to get the next register, but for VFP registers, the
1560
  // sort order is guaranteed because they're all of the form D<n>.
1561
0
  SStream_concat0(O, "{");
1562
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1563
0
  SStream_concat0(O, "[], ");
1564
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1565
0
  SStream_concat0(O, "[], ");
1566
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1567
0
  SStream_concat0(O, "[], ");
1568
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);
1569
0
  SStream_concat0(O, "[]}");
1570
0
}
1571
1572
static inline void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum,
1573
                SStream *O)
1574
0
{
1575
0
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListThreeSpaced, OpNum);
1576
  // Normally, it's not safe to use register enum values directly with
1577
  // addition to get the next register, but for VFP registers, the
1578
  // sort order is guaranteed because they're all of the form D<n>.
1579
0
  SStream_concat0(O, "{");
1580
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1581
0
  SStream_concat0(O, ", ");
1582
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1583
0
  SStream_concat0(O, ", ");
1584
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1585
0
  SStream_concat0(O, "}");
1586
0
}
1587
1588
static inline void printVectorListFourSpaced(MCInst *MI, unsigned OpNum,
1589
               SStream *O)
1590
0
{
1591
0
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VectorListFourSpaced, OpNum);
1592
  // Normally, it's not safe to use register enum values directly with
1593
  // addition to get the next register, but for VFP registers, the
1594
  // sort order is guaranteed because they're all of the form D<n>.
1595
0
  SStream_concat0(O, "{");
1596
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1597
0
  SStream_concat0(O, ", ");
1598
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 2);
1599
0
  SStream_concat0(O, ", ");
1600
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 4);
1601
0
  SStream_concat0(O, ", ");
1602
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))) + 6);
1603
0
  SStream_concat0(O, "}");
1604
0
}
1605
1606
#define DEFINE_printMVEVectorList(NumRegs) \
1607
  static inline void CONCAT(printMVEVectorList, NumRegs)( \
1608
    MCInst * MI, unsigned OpNum, SStream *O) \
1609
2.33k
  { \
1610
2.33k
    ARM_add_cs_detail_1( \
1611
2.33k
      MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1612
2.33k
      OpNum, NumRegs); \
1613
2.33k
    unsigned Reg = \
1614
2.33k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1615
2.33k
    const char *Prefix = "{"; \
1616
8.91k
    for (unsigned i = 0; i < NumRegs; i++) { \
1617
6.58k
      SStream_concat0(O, Prefix); \
1618
6.58k
      printRegName( \
1619
6.58k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1620
6.58k
                  ARM_qsub_0 + i)); \
1621
6.58k
      Prefix = ", "; \
1622
6.58k
    } \
1623
2.33k
    SStream_concat0(O, "}"); \
1624
2.33k
  }
ARMInstPrinter.c:printMVEVectorList_2
Line
Count
Source
1609
1.38k
  { \
1610
1.38k
    ARM_add_cs_detail_1( \
1611
1.38k
      MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1612
1.38k
      OpNum, NumRegs); \
1613
1.38k
    unsigned Reg = \
1614
1.38k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1615
1.38k
    const char *Prefix = "{"; \
1616
4.14k
    for (unsigned i = 0; i < NumRegs; i++) { \
1617
2.76k
      SStream_concat0(O, Prefix); \
1618
2.76k
      printRegName( \
1619
2.76k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1620
2.76k
                  ARM_qsub_0 + i)); \
1621
2.76k
      Prefix = ", "; \
1622
2.76k
    } \
1623
1.38k
    SStream_concat0(O, "}"); \
1624
1.38k
  }
ARMInstPrinter.c:printMVEVectorList_4
Line
Count
Source
1609
955
  { \
1610
955
    ARM_add_cs_detail_1( \
1611
955
      MI, CONCAT(ARM_OP_GROUP_MVEVectorList, NumRegs), \
1612
955
      OpNum, NumRegs); \
1613
955
    unsigned Reg = \
1614
955
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1615
955
    const char *Prefix = "{"; \
1616
4.77k
    for (unsigned i = 0; i < NumRegs; i++) { \
1617
3.82k
      SStream_concat0(O, Prefix); \
1618
3.82k
      printRegName( \
1619
3.82k
        O, MCRegisterInfo_getSubReg(MI->MRI, Reg, \
1620
3.82k
                  ARM_qsub_0 + i)); \
1621
3.82k
      Prefix = ", "; \
1622
3.82k
    } \
1623
955
    SStream_concat0(O, "}"); \
1624
955
  }
1625
DEFINE_printMVEVectorList(2) DEFINE_printMVEVectorList(4)
1626
1627
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
1628
  static inline void CONCAT(printComplexRotationOp, \
1629
          CONCAT(Angle, Remainder))( \
1630
    MCInst * MI, unsigned OpNo, SStream *O) \
1631
2.06k
  { \
1632
2.06k
    ARM_add_cs_detail_2( \
1633
2.06k
      MI, \
1634
2.06k
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1635
2.06k
             Remainder), \
1636
2.06k
      OpNo, Angle, Remainder); \
1637
2.06k
    unsigned Val = \
1638
2.06k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1639
2.06k
    SStream_concat(O, "#%u", \
1640
2.06k
             (uint32_t)((Val * Angle) + Remainder)); \
1641
2.06k
  }
ARMInstPrinter.c:printComplexRotationOp_90_0
Line
Count
Source
1631
1.30k
  { \
1632
1.30k
    ARM_add_cs_detail_2( \
1633
1.30k
      MI, \
1634
1.30k
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1635
1.30k
             Remainder), \
1636
1.30k
      OpNo, Angle, Remainder); \
1637
1.30k
    unsigned Val = \
1638
1.30k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1639
1.30k
    SStream_concat(O, "#%u", \
1640
1.30k
             (uint32_t)((Val * Angle) + Remainder)); \
1641
1.30k
  }
ARMInstPrinter.c:printComplexRotationOp_180_90
Line
Count
Source
1631
752
  { \
1632
752
    ARM_add_cs_detail_2( \
1633
752
      MI, \
1634
752
      CONCAT(CONCAT(ARM_OP_GROUP_ComplexRotationOp, Angle), \
1635
752
             Remainder), \
1636
752
      OpNo, Angle, Remainder); \
1637
752
    unsigned Val = \
1638
752
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
1639
752
    SStream_concat(O, "#%u", \
1640
752
             (uint32_t)((Val * Angle) + Remainder)); \
1641
752
  }
1642
  DEFINE_printComplexRotationOp(90, 0) DEFINE_printComplexRotationOp(180,
1643
                     90)
1644
1645
    static inline void printVPTPredicateOperand(MCInst *MI,
1646
                  unsigned OpNum,
1647
                  SStream *O)
1648
21.7k
{
1649
21.7k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VPTPredicateOperand, OpNum);
1650
21.7k
  ARMVCC_VPTCodes CC = (ARMVCC_VPTCodes)MCOperand_getImm(
1651
21.7k
    MCInst_getOperand(MI, (OpNum)));
1652
21.7k
  if (CC != ARMVCC_None)
1653
1.28k
    SStream_concat0(O, ARMVPTPredToString(CC));
1654
21.7k
}
1655
1656
static inline void printVPTMask(MCInst *MI, unsigned OpNum, SStream *O)
1657
3.89k
{
1658
3.89k
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_VPTMask, OpNum);
1659
  // (3 - the number of trailing zeroes) is the number of them / else.
1660
3.89k
  unsigned Mask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1661
3.89k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
1662
1663
13.3k
  for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1664
9.43k
    bool T = ((Mask >> Pos) & 1) == 0;
1665
9.43k
    if (T)
1666
5.03k
      SStream_concat0(O, "t");
1667
1668
4.39k
    else
1669
4.39k
      SStream_concat0(O, "e");
1670
9.43k
  }
1671
3.89k
}
1672
1673
static inline void printMveSaturateOp(MCInst *MI, unsigned OpNum, SStream *O)
1674
0
{
1675
0
  ARM_add_cs_detail_0(MI, ARM_OP_GROUP_MveSaturateOp, OpNum);
1676
0
  uint32_t Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1677
1678
0
  printUInt32Bang(O, (Val == 1 ? 48 : 64));
1679
0
}
1680
1681
#define PRINT_ALIAS_INSTR
1682
#include "ARMGenAsmWriter.inc"
1683
1684
static void printInst(MCInst *MI, SStream *O, void *info)
1685
797k
{
1686
797k
  bool isAlias = false;
1687
797k
  bool useAliasDetails = map_use_alias_details(MI);
1688
797k
  map_set_fill_detail_ops(MI, useAliasDetails);
1689
797k
  unsigned Opcode = MCInst_getOpcode(MI);
1690
797k
  uint64_t Address = MI->address;
1691
1692
797k
  switch (Opcode) {
1693
  // Check for MOVs and print canonical forms, instead.
1694
388
  case ARM_MOVsr: {
1695
388
    isAlias = true;
1696
388
    MCInst_setIsAlias(MI, isAlias);
1697
    // FIXME: Thumb variants?
1698
388
    MCOperand *MO3 = MCInst_getOperand(MI, (3));
1699
1700
388
    SStream_concat1(O, ' ');
1701
388
    SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(
1702
388
             MCOperand_getImm(MO3))));
1703
388
    printSBitModifierOperand(MI, 6, O);
1704
388
    printPredicateOperand(MI, 4, O);
1705
1706
388
    SStream_concat0(O, " ");
1707
1708
388
    printOperand(MI, 0, O);
1709
388
    SStream_concat0(O, ", ");
1710
388
    printOperand(MI, 1, O);
1711
1712
388
    SStream_concat0(O, ", ");
1713
388
    printOperand(MI, 2, O);
1714
1715
388
    if (useAliasDetails)
1716
388
      return;
1717
0
    else
1718
0
      goto add_real_detail;
1719
388
  }
1720
1721
821
  case ARM_MOVsi: {
1722
821
    isAlias = true;
1723
821
    MCInst_setIsAlias(MI, isAlias);
1724
    // FIXME: Thumb variants?
1725
821
    MCOperand *MO2 = MCInst_getOperand(MI, (2));
1726
1727
821
    SStream_concat0(O, ARM_AM_getShiftOpcStr(ARM_AM_getSORegShOp(
1728
821
             MCOperand_getImm(MO2))));
1729
821
    printSBitModifierOperand(MI, 5, O);
1730
821
    printPredicateOperand(MI, 3, O);
1731
1732
821
    SStream_concat0(O, " ");
1733
1734
821
    printOperand(MI, 0, O);
1735
821
    SStream_concat0(O, ", ");
1736
821
    printOperand(MI, 1, O);
1737
1738
821
    if (ARM_AM_getSORegShOp(MCOperand_getImm(MO2)) == ARM_AM_rrx) {
1739
361
      if (useAliasDetails)
1740
361
        return;
1741
0
      else
1742
0
        goto add_real_detail;
1743
361
    }
1744
1745
460
    SStream_concat(O, "%s%s%s%d", ", ", markup("<imm:"), "#",
1746
460
             translateShiftImm(ARM_AM_getSORegOffset(
1747
460
               MCOperand_getImm(MO2))));
1748
460
    SStream_concat0(O, markup(">"));
1749
460
    if (useAliasDetails)
1750
460
      return;
1751
0
    else
1752
0
      goto add_real_detail;
1753
460
  }
1754
1755
  // A8.6.123 PUSH
1756
420
  case ARM_STMDB_UPD:
1757
519
  case ARM_t2STMDB_UPD:
1758
519
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
1759
250
        MCInst_getNumOperands(MI) > 5) {
1760
232
      isAlias = true;
1761
232
      MCInst_setIsAlias(MI, isAlias);
1762
      // Should only print PUSH if there are at least two registers in the
1763
      // list.
1764
232
      SStream_concat0(O, "push");
1765
232
      printPredicateOperand(MI, 2, O);
1766
232
      if (Opcode == ARM_t2STMDB_UPD)
1767
89
        SStream_concat0(O, ".w");
1768
232
      SStream_concat0(O, " ");
1769
1770
232
      printRegisterList(MI, 4, O);
1771
232
      if (useAliasDetails)
1772
232
        return;
1773
0
      else
1774
0
        goto add_real_detail;
1775
232
    } else
1776
287
      break;
1777
1778
872
  case ARM_STR_PRE_IMM:
1779
872
    if (MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP &&
1780
19
        MCOperand_getImm(MCInst_getOperand(MI, (3))) == -4) {
1781
0
      isAlias = true;
1782
0
      MCInst_setIsAlias(MI, isAlias);
1783
0
      SStream_concat1(O, ' ');
1784
0
      SStream_concat0(O, "push");
1785
0
      printPredicateOperand(MI, 4, O);
1786
0
      SStream_concat0(O, " {");
1787
0
      printOperand(MI, 1, O);
1788
0
      SStream_concat0(O, "}");
1789
0
      if (useAliasDetails)
1790
0
        return;
1791
0
      else
1792
0
        goto add_real_detail;
1793
0
    } else
1794
872
      break;
1795
1796
  // A8.6.122 POP
1797
164
  case ARM_LDMIA_UPD:
1798
581
  case ARM_t2LDMIA_UPD:
1799
581
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP &&
1800
207
        MCInst_getNumOperands(MI) > 5) {
1801
140
      isAlias = true;
1802
140
      MCInst_setIsAlias(MI, isAlias);
1803
      // Should only print POP if there are at least two registers in the
1804
      // list.
1805
140
      SStream_concat0(O, "pop");
1806
140
      printPredicateOperand(MI, 2, O);
1807
140
      if (Opcode == ARM_t2LDMIA_UPD)
1808
36
        SStream_concat0(O, ".w");
1809
140
      SStream_concat0(O, " ");
1810
1811
140
      printRegisterList(MI, 4, O);
1812
140
      if (useAliasDetails)
1813
140
        return;
1814
0
      else
1815
0
        goto add_real_detail;
1816
140
    } else
1817
441
      break;
1818
1819
682
  case ARM_LDR_POST_IMM:
1820
682
    if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&
1821
469
        ((ARM_AM_getAM2Offset(MCOperand_getImm(
1822
469
            MCInst_getOperand(MI, (4)))) == 4))) {
1823
363
      isAlias = true;
1824
363
      MCInst_setIsAlias(MI, isAlias);
1825
363
      SStream_concat0(O, "pop");
1826
363
      printPredicateOperand(MI, 5, O);
1827
363
      SStream_concat0(O, " {");
1828
363
      printOperand(MI, 0, O);
1829
363
      SStream_concat0(O, "}");
1830
363
      if (useAliasDetails)
1831
363
        return;
1832
0
      else
1833
0
        goto add_real_detail;
1834
363
    } else
1835
319
      break;
1836
238
  case ARM_t2LDR_POST:
1837
238
    if ((MCOperand_getReg(MCInst_getOperand(MI, (2))) == ARM_SP) &&
1838
140
        (Opcode == ARM_t2LDR_POST &&
1839
140
         (MCOperand_getImm(MCInst_getOperand(MI, (3))) == 4))) {
1840
36
      isAlias = true;
1841
36
      MCInst_setIsAlias(MI, isAlias);
1842
36
      SStream_concat0(O, "pop");
1843
36
      printPredicateOperand(MI, 4, O);
1844
36
      SStream_concat0(O, " {");
1845
36
      printOperand(MI, 0, O);
1846
36
      SStream_concat0(O, "}");
1847
36
      if (useAliasDetails)
1848
36
        return;
1849
0
      else
1850
0
        goto add_real_detail;
1851
36
    } else
1852
202
      break;
1853
1854
  // A8.6.355 VPUSH
1855
146
  case ARM_VSTMSDB_UPD:
1856
457
  case ARM_VSTMDDB_UPD:
1857
457
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) {
1858
118
      isAlias = true;
1859
118
      MCInst_setIsAlias(MI, isAlias);
1860
118
      SStream_concat0(O, "vpush");
1861
118
      printPredicateOperand(MI, 2, O);
1862
118
      SStream_concat0(O, " ");
1863
1864
118
      printRegisterList(MI, 4, O);
1865
118
      if (useAliasDetails)
1866
118
        return;
1867
0
      else
1868
0
        goto add_real_detail;
1869
118
    } else
1870
339
      break;
1871
1872
  // A8.6.354 VPOP
1873
138
  case ARM_VLDMSIA_UPD:
1874
224
  case ARM_VLDMDIA_UPD:
1875
224
    if (MCOperand_getReg(MCInst_getOperand(MI, (0))) == ARM_SP) {
1876
128
      isAlias = true;
1877
128
      MCInst_setIsAlias(MI, isAlias);
1878
128
      SStream_concat1(O, ' ');
1879
128
      SStream_concat0(O, "vpop");
1880
128
      printPredicateOperand(MI, 2, O);
1881
128
      SStream_concat0(O, " ");
1882
1883
128
      printRegisterList(MI, 4, O);
1884
128
      if (useAliasDetails)
1885
128
        return;
1886
0
      else
1887
0
        goto add_real_detail;
1888
128
    } else
1889
96
      break;
1890
1891
9.36k
  case ARM_tLDMIA: {
1892
9.36k
    isAlias = true;
1893
9.36k
    MCInst_setIsAlias(MI, isAlias);
1894
9.36k
    bool Writeback = true;
1895
9.36k
    unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1896
55.4k
    for (unsigned i = 3; i < MCInst_getNumOperands(MI); ++i) {
1897
46.0k
      if (MCOperand_getReg(MCInst_getOperand(MI, (i))) ==
1898
46.0k
          BaseReg)
1899
5.36k
        Writeback = false;
1900
46.0k
    }
1901
1902
9.36k
    SStream_concat0(O, "ldm");
1903
1904
9.36k
    printPredicateOperand(MI, 1, O);
1905
9.36k
    SStream_concat0(O, " ");
1906
1907
9.36k
    printOperand(MI, 0, O);
1908
9.36k
    if (Writeback) {
1909
3.99k
      SStream_concat0(O, "!");
1910
3.99k
    }
1911
9.36k
    SStream_concat0(O, ", ");
1912
9.36k
    printRegisterList(MI, 3, O);
1913
9.36k
    if (useAliasDetails)
1914
9.36k
      return;
1915
0
    else
1916
0
      goto add_real_detail;
1917
9.36k
  }
1918
1919
  // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
1920
  // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
1921
  // a single GPRPair reg operand is used in the .td file to replace the two
1922
  // GPRs. However, when decoding them, the two GRPs cannot be automatically
1923
  // expressed as a GPRPair, so we have to manually merge them.
1924
  // FIXME: We would really like to be able to tablegen'erate this.
1925
74
  case ARM_LDREXD:
1926
457
  case ARM_STREXD:
1927
487
  case ARM_LDAEXD:
1928
926
  case ARM_STLEXD: {
1929
926
    const MCRegisterClass *MRC =
1930
926
      MCRegisterInfo_getRegClass(MI->MRI, ARM_GPRRegClassID);
1931
926
    bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;
1932
926
    unsigned Reg = MCOperand_getReg(
1933
926
      MCInst_getOperand(MI, isStore ? 1 : 0));
1934
1935
926
    if (MCRegisterClass_contains(MRC, Reg)) {
1936
0
      MCInst NewMI;
1937
1938
0
      MCInst_Init(&NewMI, CS_ARCH_ARM);
1939
0
      MCInst_setOpcode(&NewMI, Opcode);
1940
1941
0
      if (isStore)
1942
0
        MCInst_addOperand2(&NewMI,
1943
0
               MCInst_getOperand(MI, 0));
1944
1945
0
      MCOperand_CreateReg0(
1946
0
        &NewMI,
1947
0
        MCRegisterInfo_getMatchingSuperReg(
1948
0
          MI->MRI, Reg, ARM_gsub_0,
1949
0
          MCRegisterInfo_getRegClass(
1950
0
            MI->MRI,
1951
0
            ARM_GPRPairRegClassID)));
1952
1953
      // Copy the rest operands into NewMI.
1954
0
      for (unsigned i = isStore ? 3 : 2;
1955
0
           i < MCInst_getNumOperands(MI); ++i)
1956
0
        MCInst_addOperand2(&NewMI,
1957
0
               MCInst_getOperand(MI, i));
1958
1959
0
      printInstruction(&NewMI, Address, O);
1960
0
      return;
1961
0
    }
1962
926
    break;
1963
926
  }
1964
926
  case ARM_TSB:
1965
48
  case ARM_t2TSB:
1966
48
    isAlias = true;
1967
48
    MCInst_setIsAlias(MI, isAlias);
1968
1969
48
    SStream_concat0(O, " tsb csync");
1970
48
    if (useAliasDetails)
1971
48
      return;
1972
0
    else
1973
0
      goto add_real_detail;
1974
363
  case ARM_t2DSB:
1975
363
    isAlias = true;
1976
363
    MCInst_setIsAlias(MI, isAlias);
1977
1978
363
    switch (MCOperand_getImm(MCInst_getOperand(MI, (0)))) {
1979
258
    default:
1980
258
      if (!printAliasInstr(MI, Address, O))
1981
258
        printInstruction(MI, Address, O);
1982
258
      break;
1983
66
    case 0:
1984
66
      SStream_concat0(O, " ssbb");
1985
66
      break;
1986
39
    case 4:
1987
39
      SStream_concat0(O, " pssbb");
1988
39
      break;
1989
363
    };
1990
363
    if (useAliasDetails)
1991
363
      return;
1992
0
    else
1993
0
      goto add_real_detail;
1994
797k
  }
1995
1996
785k
  if (!isAlias)
1997
785k
    isAlias |= printAliasInstr(MI, Address, O);
1998
1999
785k
add_real_detail:
2000
785k
  MCInst_setIsAlias(MI, isAlias);
2001
785k
  if (!isAlias || !useAliasDetails) {
2002
782k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
2003
782k
    if (isAlias)
2004
0
      SStream_Close(O);
2005
782k
    printInstruction(MI, Address, O);
2006
782k
    if (isAlias)
2007
0
      SStream_Open(O);
2008
782k
  }
2009
785k
}
2010
2011
const char *ARM_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
2012
530k
{
2013
530k
  return getRegisterName(RegNo, AltIdx);
2014
530k
}
2015
2016
void ARM_LLVM_printInstruction(MCInst *MI, SStream *O,
2017
             void * /* MCRegisterInfo* */ info)
2018
797k
{
2019
797k
  printInst(MI, O, info);
2020
797k
}