Coverage Report

Created: 2026-03-11 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/SystemZ/SystemZMapping.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* By Rot127 <unisono@quyllur.org> 2022-2023 */
3
4
#ifdef CAPSTONE_HAS_SYSTEMZ
5
6
#include <stdio.h> // debug
7
#include <string.h>
8
9
#include "../../Mapping.h"
10
#include "../../utils.h"
11
#include "../../cs_simple_types.h"
12
#include <capstone/cs_operand.h>
13
14
#include "SystemZMCTargetDesc.h"
15
#include "SystemZMapping.h"
16
#include "SystemZLinkage.h"
17
18
#ifndef CAPSTONE_DIET
19
20
static const char *const insn_name_maps[] = {
21
#include "SystemZGenCSMappingInsnName.inc"
22
};
23
24
static const name_map insn_alias_mnem_map[] = {
25
#include "SystemZGenCSAliasMnemMap.inc"
26
  { SYSTEMZ_INS_ALIAS_END, NULL },
27
};
28
29
static const map_insn_ops insn_operands[] = {
30
#include "SystemZGenCSMappingInsnOp.inc"
31
};
32
33
#endif
34
35
#define GET_REGINFO_MC_DESC
36
#include "SystemZGenRegisterInfo.inc"
37
38
const insn_map systemz_insns[] = {
39
#include "SystemZGenCSMappingInsn.inc"
40
};
41
42
void SystemZ_set_instr_map_data(MCInst *MI, const uint8_t *Bytes,
43
        size_t BytesLen)
44
91.0k
{
45
91.0k
  map_cs_id(MI, systemz_insns, ARR_SIZE(systemz_insns));
46
91.0k
  map_implicit_reads(MI, systemz_insns);
47
91.0k
  map_implicit_writes(MI, systemz_insns);
48
91.0k
  map_groups(MI, systemz_insns);
49
91.0k
  const systemz_suppl_info *suppl_info =
50
91.0k
    map_get_suppl_info(MI, systemz_insns);
51
91.0k
  if (suppl_info) {
52
91.0k
    SystemZ_get_detail(MI)->format = suppl_info->form;
53
91.0k
  }
54
91.0k
}
55
56
void SystemZ_init_mri(MCRegisterInfo *MRI)
57
2.46k
{
58
2.46k
  MCRegisterInfo_InitMCRegisterInfo(
59
2.46k
    MRI, SystemZRegDesc, AARCH64_REG_ENDING, 0, 0,
60
2.46k
    SystemZMCRegisterClasses, ARR_SIZE(SystemZMCRegisterClasses), 0,
61
2.46k
    0, SystemZRegDiffLists, 0, SystemZSubRegIdxLists,
62
2.46k
    ARR_SIZE(SystemZSubRegIdxLists), 0);
63
2.46k
}
64
65
const char *SystemZ_reg_name(csh handle, unsigned int reg)
66
53.5k
{
67
53.5k
  return SystemZ_LLVM_getRegisterName(reg);
68
53.5k
}
69
70
void SystemZ_printer(MCInst *MI, SStream *O, void * /* MCRegisterInfo* */ info)
71
89.2k
{
72
89.2k
  MI->MRI = (MCRegisterInfo *)info;
73
89.2k
  MI->fillDetailOps = detail_is_set(MI);
74
89.2k
  SystemZ_LLVM_printInstruction(MI, "", O);
75
89.2k
#ifndef CAPSTONE_DIET
76
89.2k
  map_set_alias_id(MI, O, insn_alias_mnem_map,
77
89.2k
       ARR_SIZE(insn_alias_mnem_map));
78
89.2k
#endif
79
89.2k
}
80
81
void SystemZ_init_cs_detail(MCInst *MI)
82
91.0k
{
83
91.0k
  if (!detail_is_set(MI)) {
84
0
    return;
85
0
  }
86
91.0k
  memset(get_detail(MI), 0, sizeof(cs_detail));
87
91.0k
  if (detail_is_set(MI)) {
88
91.0k
    SystemZ_get_detail(MI)->cc = SYSTEMZ_CC_INVALID;
89
91.0k
  }
90
91.0k
}
91
92
bool SystemZ_getInstruction(csh handle, const uint8_t *bytes, size_t bytes_len,
93
          MCInst *MI, uint16_t *size, uint64_t address,
94
          void *info)
95
91.0k
{
96
91.0k
  SystemZ_init_cs_detail(MI);
97
91.0k
  MI->MRI = (MCRegisterInfo *)info;
98
91.0k
  DecodeStatus Result = SystemZ_LLVM_getInstruction(
99
91.0k
    handle, bytes, bytes_len, MI, size, address, info);
100
91.0k
  SystemZ_set_instr_map_data(MI, bytes, bytes_len);
101
91.0k
  if (Result == MCDisassembler_SoftFail) {
102
0
    MCInst_setSoftFail(MI);
103
0
  }
104
91.0k
  return Result != MCDisassembler_Fail;
105
91.0k
}
106
107
// given internal insn id, return public instruction info
108
void SystemZ_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)
109
89.2k
{
110
  // We do this after Instruction disassembly.
111
89.2k
}
112
113
const char *SystemZ_insn_name(csh handle, unsigned int id)
114
89.2k
{
115
89.2k
#ifndef CAPSTONE_DIET
116
89.2k
  if (id < SYSTEMZ_INS_ALIAS_END && id > SYSTEMZ_INS_ALIAS_BEGIN) {
117
0
    if (id - SYSTEMZ_INS_ALIAS_BEGIN >=
118
0
        ARR_SIZE(insn_alias_mnem_map))
119
0
      return NULL;
120
121
0
    return insn_alias_mnem_map[id - SYSTEMZ_INS_ALIAS_BEGIN - 1]
122
0
      .name;
123
0
  }
124
89.2k
  if (id >= SYSTEMZ_INS_ENDING)
125
0
    return NULL;
126
127
89.2k
  if (id < ARR_SIZE(insn_name_maps))
128
89.2k
    return insn_name_maps[id];
129
130
  // not found
131
0
  return NULL;
132
#else
133
  return NULL;
134
#endif
135
89.2k
}
136
137
#ifndef CAPSTONE_DIET
138
static const name_map group_name_maps[] = {
139
  // generic groups
140
  { SYSTEMZ_GRP_INVALID, NULL },
141
  { SYSTEMZ_GRP_JUMP, "jump" },
142
  { SYSTEMZ_GRP_CALL, "call" },
143
  { SYSTEMZ_GRP_RET, "return" },
144
  { SYSTEMZ_GRP_INT, "int" },
145
  { SYSTEMZ_GRP_IRET, "iret" },
146
  { SYSTEMZ_GRP_PRIVILEGE, "privilege" },
147
  { SYSTEMZ_GRP_BRANCH_RELATIVE, "branch_relative" },
148
149
#include "SystemZGenCSFeatureName.inc"
150
};
151
#endif
152
153
const char *SystemZ_group_name(csh handle, unsigned int id)
154
57.8k
{
155
57.8k
#ifndef CAPSTONE_DIET
156
57.8k
  return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);
157
#else
158
  return NULL;
159
#endif
160
57.8k
}
161
162
void SystemZ_add_cs_detail_0(MCInst *MI, int /* systemz_op_group */ op_group,
163
           size_t op_num)
164
214k
{
165
214k
#ifndef CAPSTONE_DIET
166
214k
  if (!detail_is_set(MI) || !map_fill_detail_ops(MI))
167
0
    return;
168
169
214k
  switch (op_group) {
170
0
  default:
171
0
    printf("Operand group %d not handled\n", op_group);
172
0
    break;
173
127k
  case SystemZ_OP_GROUP_Operand: {
174
127k
    cs_op_type secondary_op_type = map_get_op_type(MI, op_num) &
175
127k
                 ~(CS_OP_MEM | CS_OP_BOUND);
176
127k
    if (secondary_op_type == CS_OP_IMM) {
177
0
      SystemZ_set_detail_op_imm(
178
0
        MI, op_num, MCInst_getOpVal(MI, op_num), 0);
179
127k
    } else if (secondary_op_type == CS_OP_REG) {
180
127k
      SystemZ_set_detail_op_reg(MI, op_num,
181
127k
              MCInst_getOpVal(MI, op_num));
182
127k
    } else {
183
0
      CS_ASSERT_RET(0 && "Op type not handled.");
184
0
    }
185
127k
    break;
186
127k
  }
187
127k
  case SystemZ_OP_GROUP_Cond4Operand: {
188
0
    systemz_cc cc = MCInst_getOpVal(MI, op_num);
189
0
    SystemZ_get_detail(MI)->cc = cc;
190
0
    break;
191
127k
  }
192
25.0k
  case SystemZ_OP_GROUP_BDAddrOperand:
193
25.0k
    CS_ASSERT_RET(map_get_op_type(MI, (op_num)) & CS_OP_MEM);
194
25.0k
    CS_ASSERT_RET(map_get_op_type(MI, (op_num + 1)) & CS_OP_MEM);
195
25.0k
    CS_ASSERT_RET(MCOperand_isReg(MCInst_getOperand(MI, (op_num))));
196
25.0k
    CS_ASSERT_RET(
197
25.0k
      MCOperand_isImm(MCInst_getOperand(MI, (op_num + 1))));
198
25.0k
    SystemZ_set_detail_op_mem(MI, op_num,
199
25.0k
            MCInst_getOpVal(MI, (op_num)),
200
25.0k
            MCInst_getOpVal(MI, (op_num + 1)), 0,
201
25.0k
            0, SYSTEMZ_AM_BD);
202
25.0k
    break;
203
901
  case SystemZ_OP_GROUP_BDVAddrOperand:
204
18.9k
  case SystemZ_OP_GROUP_BDXAddrOperand: {
205
18.9k
    CS_ASSERT(map_get_op_type(MI, (op_num)) & CS_OP_MEM);
206
18.9k
    CS_ASSERT(map_get_op_type(MI, (op_num + 1)) & CS_OP_MEM);
207
18.9k
    CS_ASSERT(map_get_op_type(MI, (op_num + 2)) & CS_OP_MEM);
208
18.9k
    CS_ASSERT(MCOperand_isReg(MCInst_getOperand(MI, (op_num))));
209
18.9k
    CS_ASSERT(MCOperand_isImm(MCInst_getOperand(MI, (op_num + 1))));
210
18.9k
    CS_ASSERT(MCOperand_isReg(MCInst_getOperand(MI, (op_num + 2))));
211
18.9k
    SystemZ_set_detail_op_mem(
212
18.9k
      MI, op_num, MCInst_getOpVal(MI, (op_num)),
213
18.9k
      MCInst_getOpVal(MI, (op_num + 1)), 0,
214
18.9k
      MCInst_getOpVal(MI, (op_num + 2)),
215
18.9k
      (op_group == SystemZ_OP_GROUP_BDXAddrOperand ?
216
18.0k
         SYSTEMZ_AM_BDX :
217
18.9k
         SYSTEMZ_AM_BDV));
218
18.9k
    break;
219
901
  }
220
6.49k
  case SystemZ_OP_GROUP_BDLAddrOperand:
221
6.49k
    CS_ASSERT(map_get_op_type(MI, (op_num)) & CS_OP_MEM);
222
6.49k
    CS_ASSERT(map_get_op_type(MI, (op_num + 1)) & CS_OP_MEM);
223
6.49k
    CS_ASSERT(map_get_op_type(MI, (op_num + 2)) & CS_OP_MEM);
224
6.49k
    CS_ASSERT(MCOperand_isReg(MCInst_getOperand(MI, (op_num))));
225
6.49k
    CS_ASSERT(MCOperand_isImm(MCInst_getOperand(MI, (op_num + 1))));
226
6.49k
    CS_ASSERT(MCOperand_isImm(MCInst_getOperand(MI, (op_num + 2))));
227
6.49k
    SystemZ_set_detail_op_mem(MI, op_num,
228
6.49k
            MCInst_getOpVal(MI, (op_num)),
229
6.49k
            MCInst_getOpVal(MI, (op_num + 1)),
230
6.49k
            MCInst_getOpVal(MI, (op_num + 2)), 0,
231
6.49k
            SYSTEMZ_AM_BDL);
232
6.49k
    break;
233
459
  case SystemZ_OP_GROUP_BDRAddrOperand:
234
459
    CS_ASSERT(map_get_op_type(MI, (op_num)) & CS_OP_MEM);
235
459
    CS_ASSERT(map_get_op_type(MI, (op_num + 1)) & CS_OP_MEM);
236
459
    CS_ASSERT(map_get_op_type(MI, (op_num + 2)) & CS_OP_MEM);
237
459
    CS_ASSERT(MCOperand_isReg(MCInst_getOperand(MI, (op_num))));
238
459
    CS_ASSERT(MCOperand_isImm(MCInst_getOperand(MI, (op_num + 1))));
239
459
    CS_ASSERT(MCOperand_isReg(MCInst_getOperand(MI, (op_num + 2))));
240
459
    SystemZ_set_detail_op_mem(MI, op_num,
241
459
            MCInst_getOpVal(MI, (op_num)),
242
459
            MCInst_getOpVal(MI, (op_num + 1)),
243
459
            MCInst_getOpVal(MI, (op_num + 2)), 0,
244
459
            SYSTEMZ_AM_BDL);
245
459
    break;
246
4.34k
  case SystemZ_OP_GROUP_PCRelOperand:
247
4.34k
    SystemZ_set_detail_op_imm(MI, op_num,
248
4.34k
            MCInst_getOpVal(MI, op_num), 0);
249
4.34k
    break;
250
831
  case SystemZ_OP_GROUP_U1ImmOperand:
251
831
    SystemZ_set_detail_op_imm(MI, op_num,
252
831
            MCInst_getOpVal(MI, op_num), 1);
253
831
    break;
254
750
  case SystemZ_OP_GROUP_U2ImmOperand:
255
750
    SystemZ_set_detail_op_imm(MI, op_num,
256
750
            MCInst_getOpVal(MI, op_num), 2);
257
750
    break;
258
625
  case SystemZ_OP_GROUP_U3ImmOperand:
259
625
    SystemZ_set_detail_op_imm(MI, op_num,
260
625
            MCInst_getOpVal(MI, op_num), 3);
261
625
    break;
262
19.2k
  case SystemZ_OP_GROUP_U4ImmOperand:
263
19.2k
    SystemZ_set_detail_op_imm(MI, op_num,
264
19.2k
            MCInst_getOpVal(MI, op_num), 4);
265
19.2k
    break;
266
4.54k
  case SystemZ_OP_GROUP_U8ImmOperand:
267
5.67k
  case SystemZ_OP_GROUP_S8ImmOperand:
268
5.67k
    SystemZ_set_detail_op_imm(MI, op_num,
269
5.67k
            MCInst_getOpVal(MI, op_num), 8);
270
5.67k
    break;
271
431
  case SystemZ_OP_GROUP_U12ImmOperand:
272
431
    SystemZ_set_detail_op_imm(MI, op_num,
273
431
            MCInst_getOpVal(MI, op_num), 12);
274
431
    break;
275
1.66k
  case SystemZ_OP_GROUP_U16ImmOperand:
276
3.34k
  case SystemZ_OP_GROUP_S16ImmOperand:
277
3.34k
    SystemZ_set_detail_op_imm(MI, op_num,
278
3.34k
            MCInst_getOpVal(MI, op_num), 16);
279
3.34k
    break;
280
709
  case SystemZ_OP_GROUP_U32ImmOperand:
281
1.18k
  case SystemZ_OP_GROUP_S32ImmOperand:
282
1.18k
    SystemZ_set_detail_op_imm(MI, op_num,
283
1.18k
            MCInst_getOpVal(MI, op_num), 32);
284
1.18k
    break;
285
0
  case SystemZ_OP_GROUP_U48ImmOperand:
286
0
    SystemZ_set_detail_op_imm(MI, op_num,
287
0
            MCInst_getOpVal(MI, op_num), 48);
288
0
    break;
289
214k
  }
290
214k
#endif
291
214k
}
292
293
#ifndef CAPSTONE_DIET
294
295
void SystemZ_set_detail_op_imm(MCInst *MI, unsigned op_num, int64_t Imm,
296
             size_t width)
297
36.4k
{
298
36.4k
  if (!detail_is_set(MI))
299
0
    return;
300
36.4k
  CS_ASSERT((map_get_op_type(MI, op_num) & ~CS_OP_MEM) == CS_OP_IMM);
301
302
36.4k
  SystemZ_get_detail_op(MI, 0)->type = SYSTEMZ_OP_IMM;
303
36.4k
  SystemZ_get_detail_op(MI, 0)->imm = Imm;
304
36.4k
  SystemZ_get_detail_op(MI, 0)->access = map_get_op_access(MI, op_num);
305
36.4k
  SystemZ_get_detail_op(MI, 0)->imm_width = width;
306
36.4k
  SystemZ_inc_op_count(MI);
307
36.4k
}
308
309
void SystemZ_set_detail_op_reg(MCInst *MI, unsigned op_num, systemz_reg Reg)
310
127k
{
311
127k
  if (!detail_is_set(MI))
312
0
    return;
313
127k
  CS_ASSERT((map_get_op_type(MI, op_num) & ~CS_OP_MEM) == CS_OP_REG);
314
127k
  if (Reg == SYSTEMZ_REG_INVALID) {
315
    // This case is legal. The ISA says:
316
    // "
317
    // When the R1 field is not zero, bits 8-15 of the instruction designated
318
    // by the second-operand address are ORed with bits 56-63 of
319
    // general register R1. [...] When the R1 field is zero, no ORing takes place
320
    // "
321
    // This means we just save the neutral element for ORing, so 0.
322
1.20k
    SystemZ_get_detail_op(MI, 0)->type = SYSTEMZ_OP_IMM;
323
1.20k
    SystemZ_get_detail_op(MI, 0)->imm = 0;
324
1.20k
    SystemZ_get_detail_op(MI, 0)->access =
325
1.20k
      map_get_op_access(MI, op_num);
326
1.20k
    SystemZ_get_detail_op(MI, 0)->imm_width = 0;
327
1.20k
    SystemZ_inc_op_count(MI);
328
1.20k
    return;
329
1.20k
  }
330
331
125k
  SystemZ_get_detail_op(MI, 0)->type = SYSTEMZ_OP_REG;
332
125k
  SystemZ_get_detail_op(MI, 0)->reg = Reg;
333
125k
  SystemZ_get_detail_op(MI, 0)->access = map_get_op_access(MI, op_num);
334
125k
  SystemZ_inc_op_count(MI);
335
125k
}
336
337
void SystemZ_set_detail_op_mem(MCInst *MI, unsigned op_num, systemz_reg base,
338
             int64_t disp, uint64_t length, systemz_reg index,
339
             systemz_addr_mode am)
340
50.9k
{
341
50.9k
  if (!detail_is_set(MI))
342
0
    return;
343
50.9k
  SystemZ_get_detail_op(MI, 0)->type = SYSTEMZ_OP_MEM;
344
50.9k
  SystemZ_get_detail_op(MI, 0)->access = map_get_op_access(MI, op_num);
345
50.9k
  SystemZ_get_detail_op(MI, 0)->mem.am = am;
346
50.9k
  switch (am) {
347
0
  default:
348
0
    CS_ASSERT(0 && "Address mode not handled\n");
349
0
    break;
350
25.0k
  case SYSTEMZ_AM_BD:
351
25.0k
    SystemZ_get_detail_op(MI, 0)->mem.base = base;
352
25.0k
    SystemZ_get_detail_op(MI, 0)->mem.disp = disp;
353
25.0k
    break;
354
18.0k
  case SYSTEMZ_AM_BDX:
355
18.9k
  case SYSTEMZ_AM_BDV:
356
18.9k
    SystemZ_get_detail_op(MI, 0)->mem.base = base;
357
18.9k
    SystemZ_get_detail_op(MI, 0)->mem.disp = disp;
358
18.9k
    SystemZ_get_detail_op(MI, 0)->mem.index = index;
359
18.9k
    break;
360
6.95k
  case SYSTEMZ_AM_BDL:
361
6.95k
    SystemZ_get_detail_op(MI, 0)->mem.base = base;
362
6.95k
    SystemZ_get_detail_op(MI, 0)->mem.disp = disp;
363
6.95k
    SystemZ_get_detail_op(MI, 0)->mem.length = length;
364
6.95k
    break;
365
0
  case SYSTEMZ_AM_BDR:
366
0
    SystemZ_get_detail_op(MI, 0)->mem.base = base;
367
0
    SystemZ_get_detail_op(MI, 0)->mem.disp = disp;
368
0
    SystemZ_get_detail_op(MI, 0)->mem.length = length;
369
0
    break;
370
50.9k
  }
371
50.9k
  SystemZ_inc_op_count(MI);
372
50.9k
}
373
374
#endif
375
376
#endif