Coverage Report

Created: 2026-03-11 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
145k
{
67
145k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
145k
  MI->csh->doing_mem = status;
71
145k
  if (!status)
72
    // done, create the next operand slot
73
72.8k
    MI->flat_insn->detail->x86.op_count++;
74
145k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
11.2k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
11.2k
  switch (MI->flat_insn->id) {
81
4.10k
  default:
82
4.10k
    SStream_concat0(O, "ptr ");
83
4.10k
    break;
84
699
  case X86_INS_SGDT:
85
1.99k
  case X86_INS_SIDT:
86
3.19k
  case X86_INS_LGDT:
87
4.17k
  case X86_INS_LIDT:
88
4.37k
  case X86_INS_FXRSTOR:
89
4.91k
  case X86_INS_FXSAVE:
90
6.21k
  case X86_INS_LJMP:
91
7.18k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
7.18k
    break;
94
11.2k
  }
95
96
11.2k
  switch (MI->csh->mode) {
97
3.75k
  case CS_MODE_16:
98
3.75k
    switch (MI->flat_insn->id) {
99
1.28k
    default:
100
1.28k
      MI->x86opsize = 2;
101
1.28k
      break;
102
670
    case X86_INS_LJMP:
103
967
    case X86_INS_LCALL:
104
967
      MI->x86opsize = 4;
105
967
      break;
106
259
    case X86_INS_SGDT:
107
737
    case X86_INS_SIDT:
108
1.07k
    case X86_INS_LGDT:
109
1.50k
    case X86_INS_LIDT:
110
1.50k
      MI->x86opsize = 6;
111
1.50k
      break;
112
3.75k
    }
113
3.75k
    break;
114
4.84k
  case CS_MODE_32:
115
4.84k
    switch (MI->flat_insn->id) {
116
1.67k
    default:
117
1.67k
      MI->x86opsize = 4;
118
1.67k
      break;
119
366
    case X86_INS_LJMP:
120
1.51k
    case X86_INS_JMP:
121
1.78k
    case X86_INS_LCALL:
122
1.98k
    case X86_INS_SGDT:
123
2.54k
    case X86_INS_SIDT:
124
2.87k
    case X86_INS_LGDT:
125
3.17k
    case X86_INS_LIDT:
126
3.17k
      MI->x86opsize = 6;
127
3.17k
      break;
128
4.84k
    }
129
4.84k
    break;
130
4.84k
  case CS_MODE_64:
131
2.68k
    switch (MI->flat_insn->id) {
132
732
    default:
133
732
      MI->x86opsize = 8;
134
732
      break;
135
264
    case X86_INS_LJMP:
136
667
    case X86_INS_LCALL:
137
908
    case X86_INS_SGDT:
138
1.16k
    case X86_INS_SIDT:
139
1.70k
    case X86_INS_LGDT:
140
1.95k
    case X86_INS_LIDT:
141
1.95k
      MI->x86opsize = 10;
142
1.95k
      break;
143
2.68k
    }
144
2.68k
    break;
145
2.68k
  default: // never reach
146
0
    break;
147
11.2k
  }
148
149
11.2k
  printMemReference(MI, OpNo, O);
150
11.2k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
111k
{
154
111k
  SStream_concat0(O, "byte ptr ");
155
111k
  MI->x86opsize = 1;
156
111k
  printMemReference(MI, OpNo, O);
157
111k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
24.4k
{
161
24.4k
  MI->x86opsize = 2;
162
24.4k
  SStream_concat0(O, "word ptr ");
163
24.4k
  printMemReference(MI, OpNo, O);
164
24.4k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
62.0k
{
168
62.0k
  MI->x86opsize = 4;
169
62.0k
  SStream_concat0(O, "dword ptr ");
170
62.0k
  printMemReference(MI, OpNo, O);
171
62.0k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
22.7k
{
175
22.7k
  SStream_concat0(O, "qword ptr ");
176
22.7k
  MI->x86opsize = 8;
177
22.7k
  printMemReference(MI, OpNo, O);
178
22.7k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
8.03k
{
182
8.03k
  SStream_concat0(O, "xmmword ptr ");
183
8.03k
  MI->x86opsize = 16;
184
8.03k
  printMemReference(MI, OpNo, O);
185
8.03k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
4.07k
{
189
4.07k
  SStream_concat0(O, "zmmword ptr ");
190
4.07k
  MI->x86opsize = 64;
191
4.07k
  printMemReference(MI, OpNo, O);
192
4.07k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
5.18k
{
197
5.18k
  SStream_concat0(O, "ymmword ptr ");
198
5.18k
  MI->x86opsize = 32;
199
5.18k
  printMemReference(MI, OpNo, O);
200
5.18k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
7.20k
{
204
7.20k
  switch (MCInst_getOpcode(MI)) {
205
5.84k
  default:
206
5.84k
    SStream_concat0(O, "dword ptr ");
207
5.84k
    MI->x86opsize = 4;
208
5.84k
    break;
209
361
  case X86_FSTENVm:
210
1.35k
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
1.35k
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
348
    case CS_MODE_16:
216
348
      MI->x86opsize = 14;
217
348
      break;
218
766
    case CS_MODE_32:
219
1.01k
    case CS_MODE_64:
220
1.01k
      MI->x86opsize = 28;
221
1.01k
      break;
222
1.35k
    }
223
1.35k
    break;
224
7.20k
  }
225
226
7.20k
  printMemReference(MI, OpNo, O);
227
7.20k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.42k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
3.42k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
1.79k
    switch (MCInst_getOpcode(MI)) {
235
1.79k
    default:
236
1.79k
      SStream_concat0(O, "qword ptr ");
237
1.79k
      MI->x86opsize = 8;
238
1.79k
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
1.79k
    }
244
1.79k
  } else {
245
1.63k
    SStream_concat0(O, "qword ptr ");
246
1.63k
    MI->x86opsize = 8;
247
1.63k
  }
248
249
3.42k
  printMemReference(MI, OpNo, O);
250
3.42k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
569
{
254
569
  switch (MCInst_getOpcode(MI)) {
255
252
  default:
256
252
    SStream_concat0(O, "xword ptr ");
257
252
    break;
258
260
  case X86_FBLDm:
259
317
  case X86_FBSTPm:
260
317
    break;
261
569
  }
262
263
569
  MI->x86opsize = 10;
264
569
  printMemReference(MI, OpNo, O);
265
569
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
5.04k
{
269
5.04k
  SStream_concat0(O, "xmmword ptr ");
270
5.04k
  MI->x86opsize = 16;
271
5.04k
  printMemReference(MI, OpNo, O);
272
5.04k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
3.43k
{
276
3.43k
  SStream_concat0(O, "ymmword ptr ");
277
3.43k
  MI->x86opsize = 32;
278
3.43k
  printMemReference(MI, OpNo, O);
279
3.43k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
2.70k
{
283
2.70k
  SStream_concat0(O, "zmmword ptr ");
284
2.70k
  MI->x86opsize = 64;
285
2.70k
  printMemReference(MI, OpNo, O);
286
2.70k
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
958k
{
292
958k
  SStream_concat0(OS, getRegisterName(RegNo));
293
958k
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
271k
{
311
271k
  if (positive) {
312
    // always print this number in positive form
313
228k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
228k
    } else { // Intel syntax
350
228k
      if (imm < 0) {
351
3.72k
        if (MI->op1_size) {
352
1.25k
          switch (MI->op1_size) {
353
1.25k
          default:
354
1.25k
            break;
355
1.25k
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
1.25k
          }
365
1.25k
        }
366
367
3.72k
        SStream_concat(O, "0x%" PRIx64, imm);
368
224k
      } else {
369
224k
        if (imm > HEX_THRESHOLD)
370
211k
          SStream_concat(O, "0x%" PRIx64, imm);
371
13.2k
        else
372
13.2k
          SStream_concat(O, "%" PRIu64, imm);
373
224k
      }
374
228k
    }
375
228k
  } else {
376
42.7k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
42.7k
    } else { // Intel syntax
404
42.7k
      if (imm < 0) {
405
5.60k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
5.60k
        else if (imm < -HEX_THRESHOLD)
409
4.97k
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
627
        else
411
627
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
37.1k
      } else {
414
37.1k
        if (imm > HEX_THRESHOLD)
415
30.3k
          SStream_concat(O, "0x%" PRIx64, imm);
416
6.79k
        else
417
6.79k
          SStream_concat(O, "%" PRIu64, imm);
418
37.1k
      }
419
42.7k
    }
420
42.7k
  }
421
271k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
344k
{
426
344k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
344k
  if (MCOperand_isReg(Op)) {
428
344k
    printRegName(O, MCOperand_getReg(Op));
429
344k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
344k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
1.79M
{
440
1.79M
#ifndef CAPSTONE_DIET
441
1.79M
  uint8_t i;
442
1.79M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
1.79M
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
1.79M
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
5.15M
  for (i = 0; arr[i]; i++) {
454
3.36M
    if (arr[i] != CS_AC_IGNORE)
455
2.82M
      access[i] = arr[i];
456
541k
    else
457
541k
      access[i] = 0;
458
3.36M
  }
459
460
  // mark the end of array
461
1.79M
  access[i] = 0;
462
1.79M
#endif
463
1.79M
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
33.1k
{
468
33.1k
  MCOperand *SegReg;
469
33.1k
  int reg;
470
471
33.1k
  if (MI->csh->detail_opt) {
472
33.1k
#ifndef CAPSTONE_DIET
473
33.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
33.1k
#endif
475
476
33.1k
    MI->flat_insn->detail->x86
477
33.1k
      .operands[MI->flat_insn->detail->x86.op_count]
478
33.1k
      .type = X86_OP_MEM;
479
33.1k
    MI->flat_insn->detail->x86
480
33.1k
      .operands[MI->flat_insn->detail->x86.op_count]
481
33.1k
      .size = MI->x86opsize;
482
33.1k
    MI->flat_insn->detail->x86
483
33.1k
      .operands[MI->flat_insn->detail->x86.op_count]
484
33.1k
      .mem.segment = X86_REG_INVALID;
485
33.1k
    MI->flat_insn->detail->x86
486
33.1k
      .operands[MI->flat_insn->detail->x86.op_count]
487
33.1k
      .mem.base = X86_REG_INVALID;
488
33.1k
    MI->flat_insn->detail->x86
489
33.1k
      .operands[MI->flat_insn->detail->x86.op_count]
490
33.1k
      .mem.index = X86_REG_INVALID;
491
33.1k
    MI->flat_insn->detail->x86
492
33.1k
      .operands[MI->flat_insn->detail->x86.op_count]
493
33.1k
      .mem.scale = 1;
494
33.1k
    MI->flat_insn->detail->x86
495
33.1k
      .operands[MI->flat_insn->detail->x86.op_count]
496
33.1k
      .mem.disp = 0;
497
498
33.1k
#ifndef CAPSTONE_DIET
499
33.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
33.1k
            &MI->flat_insn->detail->x86.eflags);
501
33.1k
    MI->flat_insn->detail->x86
502
33.1k
      .operands[MI->flat_insn->detail->x86.op_count]
503
33.1k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
33.1k
#endif
505
33.1k
  }
506
507
33.1k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
33.1k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
33.1k
  if (reg) {
512
680
    _printOperand(MI, Op + 1, O);
513
680
    if (MI->csh->detail_opt) {
514
680
      MI->flat_insn->detail->x86
515
680
        .operands[MI->flat_insn->detail->x86.op_count]
516
680
        .mem.segment = X86_register_map(reg);
517
680
    }
518
680
    SStream_concat0(O, ":");
519
680
  }
520
521
33.1k
  SStream_concat0(O, "[");
522
33.1k
  set_mem_access(MI, true);
523
33.1k
  printOperand(MI, Op, O);
524
33.1k
  SStream_concat0(O, "]");
525
33.1k
  set_mem_access(MI, false);
526
33.1k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
39.6k
{
530
39.6k
  if (MI->csh->detail_opt) {
531
39.6k
#ifndef CAPSTONE_DIET
532
39.6k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
39.6k
#endif
534
535
39.6k
    MI->flat_insn->detail->x86
536
39.6k
      .operands[MI->flat_insn->detail->x86.op_count]
537
39.6k
      .type = X86_OP_MEM;
538
39.6k
    MI->flat_insn->detail->x86
539
39.6k
      .operands[MI->flat_insn->detail->x86.op_count]
540
39.6k
      .size = MI->x86opsize;
541
39.6k
    MI->flat_insn->detail->x86
542
39.6k
      .operands[MI->flat_insn->detail->x86.op_count]
543
39.6k
      .mem.segment = X86_REG_INVALID;
544
39.6k
    MI->flat_insn->detail->x86
545
39.6k
      .operands[MI->flat_insn->detail->x86.op_count]
546
39.6k
      .mem.base = X86_REG_INVALID;
547
39.6k
    MI->flat_insn->detail->x86
548
39.6k
      .operands[MI->flat_insn->detail->x86.op_count]
549
39.6k
      .mem.index = X86_REG_INVALID;
550
39.6k
    MI->flat_insn->detail->x86
551
39.6k
      .operands[MI->flat_insn->detail->x86.op_count]
552
39.6k
      .mem.scale = 1;
553
39.6k
    MI->flat_insn->detail->x86
554
39.6k
      .operands[MI->flat_insn->detail->x86.op_count]
555
39.6k
      .mem.disp = 0;
556
557
39.6k
#ifndef CAPSTONE_DIET
558
39.6k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
39.6k
            &MI->flat_insn->detail->x86.eflags);
560
39.6k
    MI->flat_insn->detail->x86
561
39.6k
      .operands[MI->flat_insn->detail->x86.op_count]
562
39.6k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
39.6k
#endif
564
39.6k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
39.6k
  if (MI->csh->mode != CS_MODE_64) {
568
24.8k
    SStream_concat0(O, "es:[");
569
24.8k
    if (MI->csh->detail_opt) {
570
24.8k
      MI->flat_insn->detail->x86
571
24.8k
        .operands[MI->flat_insn->detail->x86.op_count]
572
24.8k
        .mem.segment = X86_REG_ES;
573
24.8k
    }
574
24.8k
  } else
575
14.8k
    SStream_concat0(O, "[");
576
577
39.6k
  set_mem_access(MI, true);
578
39.6k
  printOperand(MI, Op, O);
579
39.6k
  SStream_concat0(O, "]");
580
39.6k
  set_mem_access(MI, false);
581
39.6k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
12.8k
{
585
12.8k
  SStream_concat0(O, "byte ptr ");
586
12.8k
  MI->x86opsize = 1;
587
12.8k
  printSrcIdx(MI, OpNo, O);
588
12.8k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
5.17k
{
592
5.17k
  SStream_concat0(O, "word ptr ");
593
5.17k
  MI->x86opsize = 2;
594
5.17k
  printSrcIdx(MI, OpNo, O);
595
5.17k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
12.2k
{
599
12.2k
  SStream_concat0(O, "dword ptr ");
600
12.2k
  MI->x86opsize = 4;
601
12.2k
  printSrcIdx(MI, OpNo, O);
602
12.2k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
2.90k
{
606
2.90k
  SStream_concat0(O, "qword ptr ");
607
2.90k
  MI->x86opsize = 8;
608
2.90k
  printSrcIdx(MI, OpNo, O);
609
2.90k
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
16.2k
{
613
16.2k
  SStream_concat0(O, "byte ptr ");
614
16.2k
  MI->x86opsize = 1;
615
16.2k
  printDstIdx(MI, OpNo, O);
616
16.2k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
5.46k
{
620
5.46k
  SStream_concat0(O, "word ptr ");
621
5.46k
  MI->x86opsize = 2;
622
5.46k
  printDstIdx(MI, OpNo, O);
623
5.46k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
14.4k
{
627
14.4k
  SStream_concat0(O, "dword ptr ");
628
14.4k
  MI->x86opsize = 4;
629
14.4k
  printDstIdx(MI, OpNo, O);
630
14.4k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
3.51k
{
634
3.51k
  SStream_concat0(O, "qword ptr ");
635
3.51k
  MI->x86opsize = 8;
636
3.51k
  printDstIdx(MI, OpNo, O);
637
3.51k
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
8.02k
{
641
8.02k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
8.02k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
8.02k
  int reg;
644
645
8.02k
  if (MI->csh->detail_opt) {
646
8.02k
#ifndef CAPSTONE_DIET
647
8.02k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
8.02k
#endif
649
650
8.02k
    MI->flat_insn->detail->x86
651
8.02k
      .operands[MI->flat_insn->detail->x86.op_count]
652
8.02k
      .type = X86_OP_MEM;
653
8.02k
    MI->flat_insn->detail->x86
654
8.02k
      .operands[MI->flat_insn->detail->x86.op_count]
655
8.02k
      .size = MI->x86opsize;
656
8.02k
    MI->flat_insn->detail->x86
657
8.02k
      .operands[MI->flat_insn->detail->x86.op_count]
658
8.02k
      .mem.segment = X86_REG_INVALID;
659
8.02k
    MI->flat_insn->detail->x86
660
8.02k
      .operands[MI->flat_insn->detail->x86.op_count]
661
8.02k
      .mem.base = X86_REG_INVALID;
662
8.02k
    MI->flat_insn->detail->x86
663
8.02k
      .operands[MI->flat_insn->detail->x86.op_count]
664
8.02k
      .mem.index = X86_REG_INVALID;
665
8.02k
    MI->flat_insn->detail->x86
666
8.02k
      .operands[MI->flat_insn->detail->x86.op_count]
667
8.02k
      .mem.scale = 1;
668
8.02k
    MI->flat_insn->detail->x86
669
8.02k
      .operands[MI->flat_insn->detail->x86.op_count]
670
8.02k
      .mem.disp = 0;
671
672
8.02k
#ifndef CAPSTONE_DIET
673
8.02k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
8.02k
            &MI->flat_insn->detail->x86.eflags);
675
8.02k
    MI->flat_insn->detail->x86
676
8.02k
      .operands[MI->flat_insn->detail->x86.op_count]
677
8.02k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
8.02k
#endif
679
8.02k
  }
680
681
  // If this has a segment register, print it.
682
8.02k
  reg = MCOperand_getReg(SegReg);
683
8.02k
  if (reg) {
684
870
    _printOperand(MI, Op + 1, O);
685
870
    SStream_concat0(O, ":");
686
870
    if (MI->csh->detail_opt) {
687
870
      MI->flat_insn->detail->x86
688
870
        .operands[MI->flat_insn->detail->x86.op_count]
689
870
        .mem.segment = X86_register_map(reg);
690
870
    }
691
870
  }
692
693
8.02k
  SStream_concat0(O, "[");
694
695
8.02k
  if (MCOperand_isImm(DispSpec)) {
696
8.02k
    int64_t imm = MCOperand_getImm(DispSpec);
697
8.02k
    if (MI->csh->detail_opt)
698
8.02k
      MI->flat_insn->detail->x86
699
8.02k
        .operands[MI->flat_insn->detail->x86.op_count]
700
8.02k
        .mem.disp = imm;
701
702
8.02k
    if (imm < 0)
703
1.51k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
6.51k
    else
705
6.51k
      printImm(MI, O, imm, true);
706
8.02k
  }
707
708
8.02k
  SStream_concat0(O, "]");
709
710
8.02k
  if (MI->csh->detail_opt)
711
8.02k
    MI->flat_insn->detail->x86.op_count++;
712
713
8.02k
  if (MI->op1_size == 0)
714
8.02k
    MI->op1_size = MI->x86opsize;
715
8.02k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
42.2k
{
719
42.2k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
42.2k
  printImm(MI, O, val, true);
722
723
42.2k
  if (MI->csh->detail_opt) {
724
42.2k
#ifndef CAPSTONE_DIET
725
42.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
42.2k
#endif
727
728
42.2k
    MI->flat_insn->detail->x86
729
42.2k
      .operands[MI->flat_insn->detail->x86.op_count]
730
42.2k
      .type = X86_OP_IMM;
731
42.2k
    MI->flat_insn->detail->x86
732
42.2k
      .operands[MI->flat_insn->detail->x86.op_count]
733
42.2k
      .imm = val;
734
42.2k
    MI->flat_insn->detail->x86
735
42.2k
      .operands[MI->flat_insn->detail->x86.op_count]
736
42.2k
      .size = 1;
737
738
42.2k
#ifndef CAPSTONE_DIET
739
42.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
42.2k
            &MI->flat_insn->detail->x86.eflags);
741
42.2k
    MI->flat_insn->detail->x86
742
42.2k
      .operands[MI->flat_insn->detail->x86.op_count]
743
42.2k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
42.2k
#endif
745
746
42.2k
    MI->flat_insn->detail->x86.op_count++;
747
42.2k
  }
748
42.2k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
4.58k
{
752
4.58k
  SStream_concat0(O, "byte ptr ");
753
4.58k
  MI->x86opsize = 1;
754
4.58k
  printMemOffset(MI, OpNo, O);
755
4.58k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
504
{
759
504
  SStream_concat0(O, "word ptr ");
760
504
  MI->x86opsize = 2;
761
504
  printMemOffset(MI, OpNo, O);
762
504
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
2.07k
{
766
2.07k
  SStream_concat0(O, "dword ptr ");
767
2.07k
  MI->x86opsize = 4;
768
2.07k
  printMemOffset(MI, OpNo, O);
769
2.07k
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
863
{
773
863
  SStream_concat0(O, "qword ptr ");
774
863
  MI->x86opsize = 8;
775
863
  printMemOffset(MI, OpNo, O);
776
863
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
706k
{
782
706k
  x86_reg reg, reg2;
783
706k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
706k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
706k
  X86_lockrep(MI, O);
794
706k
  printInstruction(MI, O);
795
796
706k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
706k
  if (MI->csh->detail_opt) {
798
706k
#ifndef CAPSTONE_DIET
799
706k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
706k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
706k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
75.6k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
75.6k
        &(MI->flat_insn->detail->x86.operands[0]),
808
75.6k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
75.6k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
75.6k
                .operands) -
811
75.6k
           1));
812
75.6k
      MI->flat_insn->detail->x86.operands[0].type =
813
75.6k
        X86_OP_REG;
814
75.6k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
75.6k
      MI->flat_insn->detail->x86.operands[0].size =
816
75.6k
        MI->csh->regsize_map[reg];
817
75.6k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
75.6k
      MI->flat_insn->detail->x86.op_count++;
819
631k
    } else {
820
631k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
631k
            &access1, &reg2, &access2)) {
822
14.2k
        MI->flat_insn->detail->x86.operands[0].type =
823
14.2k
          X86_OP_REG;
824
14.2k
        MI->flat_insn->detail->x86.operands[0].reg =
825
14.2k
          reg;
826
14.2k
        MI->flat_insn->detail->x86.operands[0].size =
827
14.2k
          MI->csh->regsize_map[reg];
828
14.2k
        MI->flat_insn->detail->x86.operands[0].access =
829
14.2k
          access1;
830
14.2k
        MI->flat_insn->detail->x86.operands[1].type =
831
14.2k
          X86_OP_REG;
832
14.2k
        MI->flat_insn->detail->x86.operands[1].reg =
833
14.2k
          reg2;
834
14.2k
        MI->flat_insn->detail->x86.operands[1].size =
835
14.2k
          MI->csh->regsize_map[reg2];
836
14.2k
        MI->flat_insn->detail->x86.operands[1].access =
837
14.2k
          access2;
838
14.2k
        MI->flat_insn->detail->x86.op_count = 2;
839
14.2k
      }
840
631k
    }
841
842
706k
#ifndef CAPSTONE_DIET
843
706k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
706k
            &MI->flat_insn->detail->x86.eflags);
845
706k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
706k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
706k
#endif
848
706k
  }
849
850
706k
  if (MI->op1_size == 0 && reg)
851
60.3k
    MI->op1_size = MI->csh->regsize_map[reg];
852
706k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
47.4k
{
858
47.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
47.4k
  if (MCOperand_isImm(Op)) {
860
47.4k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
47.4k
            MI->address;
862
47.4k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
47.4k
    if (MI->csh->mode != CS_MODE_64) {
866
32.8k
      imm = imm & 0xffffffff;
867
32.8k
    }
868
869
47.4k
    printImm(MI, O, imm, true);
870
871
47.4k
    if (MI->csh->detail_opt) {
872
47.4k
#ifndef CAPSTONE_DIET
873
47.4k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
47.4k
#endif
875
876
47.4k
      MI->flat_insn->detail->x86
877
47.4k
        .operands[MI->flat_insn->detail->x86.op_count]
878
47.4k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
47.4k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
47.4k
      else if (opsize > 0)
888
1.42k
        MI->flat_insn->detail->x86
889
1.42k
          .operands[MI->flat_insn->detail->x86
890
1.42k
                .op_count]
891
1.42k
          .size = opsize;
892
45.9k
      else
893
45.9k
        MI->flat_insn->detail->x86
894
45.9k
          .operands[MI->flat_insn->detail->x86
895
45.9k
                .op_count]
896
45.9k
          .size = MI->imm_size;
897
47.4k
      MI->flat_insn->detail->x86
898
47.4k
        .operands[MI->flat_insn->detail->x86.op_count]
899
47.4k
        .imm = imm;
900
901
47.4k
#ifndef CAPSTONE_DIET
902
47.4k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
47.4k
              &MI->flat_insn->detail->x86.eflags);
904
47.4k
      MI->flat_insn->detail->x86
905
47.4k
        .operands[MI->flat_insn->detail->x86.op_count]
906
47.4k
        .access =
907
47.4k
        access[MI->flat_insn->detail->x86.op_count];
908
47.4k
#endif
909
910
47.4k
      MI->flat_insn->detail->x86.op_count++;
911
47.4k
    }
912
913
47.4k
    if (MI->op1_size == 0)
914
47.4k
      MI->op1_size = MI->imm_size;
915
47.4k
  }
916
47.4k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
705k
{
920
705k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
705k
  if (MCOperand_isReg(Op)) {
923
614k
    unsigned int reg = MCOperand_getReg(Op);
924
925
614k
    printRegName(O, reg);
926
614k
    if (MI->csh->detail_opt) {
927
614k
      if (MI->csh->doing_mem) {
928
72.8k
        MI->flat_insn->detail->x86
929
72.8k
          .operands[MI->flat_insn->detail->x86
930
72.8k
                .op_count]
931
72.8k
          .mem.base = X86_register_map(reg);
932
541k
      } else {
933
541k
#ifndef CAPSTONE_DIET
934
541k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
541k
#endif
936
937
541k
        MI->flat_insn->detail->x86
938
541k
          .operands[MI->flat_insn->detail->x86
939
541k
                .op_count]
940
541k
          .type = X86_OP_REG;
941
541k
        MI->flat_insn->detail->x86
942
541k
          .operands[MI->flat_insn->detail->x86
943
541k
                .op_count]
944
541k
          .reg = X86_register_map(reg);
945
541k
        MI->flat_insn->detail->x86
946
541k
          .operands[MI->flat_insn->detail->x86
947
541k
                .op_count]
948
541k
          .size =
949
541k
          MI->csh->regsize_map[X86_register_map(
950
541k
            reg)];
951
952
541k
#ifndef CAPSTONE_DIET
953
541k
        get_op_access(
954
541k
          MI->csh, MCInst_getOpcode(MI), access,
955
541k
          &MI->flat_insn->detail->x86.eflags);
956
541k
        MI->flat_insn->detail->x86
957
541k
          .operands[MI->flat_insn->detail->x86
958
541k
                .op_count]
959
541k
          .access =
960
541k
          access[MI->flat_insn->detail->x86
961
541k
                   .op_count];
962
541k
#endif
963
964
541k
        MI->flat_insn->detail->x86.op_count++;
965
541k
      }
966
614k
    }
967
968
614k
    if (MI->op1_size == 0)
969
313k
      MI->op1_size =
970
313k
        MI->csh->regsize_map[X86_register_map(reg)];
971
614k
  } else if (MCOperand_isImm(Op)) {
972
91.3k
    uint8_t encsize;
973
91.3k
    int64_t imm = MCOperand_getImm(Op);
974
91.3k
    uint8_t opsize =
975
91.3k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
91.3k
    if (opsize == 1) // print 1 byte immediate in positive form
978
40.0k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
91.3k
    switch (MI->flat_insn->id) {
982
42.7k
    default:
983
42.7k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
42.7k
      break;
985
986
419
    case X86_INS_MOVABS:
987
12.8k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
12.8k
      printImm(MI, O, imm, true);
990
12.8k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
1.55k
    case X86_INS_LCALL:
1001
4.71k
    case X86_INS_LJMP:
1002
4.71k
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
4.71k
      if (OpNo == 1) { // ptr16 part
1005
2.35k
        imm = imm & 0xffff;
1006
2.35k
        opsize = 2;
1007
2.35k
      } else
1008
2.35k
        opsize = 4;
1009
4.71k
      printImm(MI, O, imm, true);
1010
4.71k
      break;
1011
1012
8.21k
    case X86_INS_AND:
1013
16.1k
    case X86_INS_OR:
1014
22.3k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
22.3k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
2.19k
        printImm(MI, O, imm, true);
1018
20.1k
      else {
1019
20.1k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
20.1k
              imm;
1021
20.1k
        printImm(MI, O, imm, true);
1022
20.1k
      }
1023
22.3k
      break;
1024
1025
6.98k
    case X86_INS_RET:
1026
8.63k
    case X86_INS_RETF:
1027
      // RET imm16
1028
8.63k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
431
        printImm(MI, O, imm, true);
1030
8.20k
      else {
1031
8.20k
        imm = 0xffff & imm;
1032
8.20k
        printImm(MI, O, imm, true);
1033
8.20k
      }
1034
8.63k
      break;
1035
91.3k
    }
1036
1037
91.3k
    if (MI->csh->detail_opt) {
1038
91.3k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
91.3k
      } else {
1044
91.3k
#ifndef CAPSTONE_DIET
1045
91.3k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
91.3k
#endif
1047
1048
91.3k
        MI->flat_insn->detail->x86
1049
91.3k
          .operands[MI->flat_insn->detail->x86
1050
91.3k
                .op_count]
1051
91.3k
          .type = X86_OP_IMM;
1052
91.3k
        if (opsize > 0) {
1053
77.3k
          MI->flat_insn->detail->x86
1054
77.3k
            .operands[MI->flat_insn->detail
1055
77.3k
                  ->x86.op_count]
1056
77.3k
            .size = opsize;
1057
77.3k
          MI->flat_insn->detail->x86.encoding
1058
77.3k
            .imm_size = encsize;
1059
77.3k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
14.0k
             0) {
1061
3.35k
          if (MI->flat_insn->id !=
1062
3.35k
                X86_INS_LCALL &&
1063
3.35k
              MI->flat_insn->id != X86_INS_LJMP) {
1064
3.35k
            MI->flat_insn->detail->x86
1065
3.35k
              .operands[MI->flat_insn
1066
3.35k
                    ->detail
1067
3.35k
                    ->x86
1068
3.35k
                    .op_count]
1069
3.35k
              .size =
1070
3.35k
              MI->flat_insn->detail
1071
3.35k
                ->x86
1072
3.35k
                .operands[0]
1073
3.35k
                .size;
1074
3.35k
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
3.35k
        } else
1082
10.6k
          MI->flat_insn->detail->x86
1083
10.6k
            .operands[MI->flat_insn->detail
1084
10.6k
                  ->x86.op_count]
1085
10.6k
            .size = MI->imm_size;
1086
91.3k
        MI->flat_insn->detail->x86
1087
91.3k
          .operands[MI->flat_insn->detail->x86
1088
91.3k
                .op_count]
1089
91.3k
          .imm = imm;
1090
1091
91.3k
#ifndef CAPSTONE_DIET
1092
91.3k
        get_op_access(
1093
91.3k
          MI->csh, MCInst_getOpcode(MI), access,
1094
91.3k
          &MI->flat_insn->detail->x86.eflags);
1095
91.3k
        MI->flat_insn->detail->x86
1096
91.3k
          .operands[MI->flat_insn->detail->x86
1097
91.3k
                .op_count]
1098
91.3k
          .access =
1099
91.3k
          access[MI->flat_insn->detail->x86
1100
91.3k
                   .op_count];
1101
91.3k
#endif
1102
1103
91.3k
        MI->flat_insn->detail->x86.op_count++;
1104
91.3k
      }
1105
91.3k
    }
1106
91.3k
  }
1107
705k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
282k
{
1111
282k
  bool NeedPlus = false;
1112
282k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
282k
  uint64_t ScaleVal =
1114
282k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
282k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
282k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
282k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
282k
  int reg;
1119
1120
282k
  if (MI->csh->detail_opt) {
1121
282k
#ifndef CAPSTONE_DIET
1122
282k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
282k
#endif
1124
1125
282k
    MI->flat_insn->detail->x86
1126
282k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
282k
      .type = X86_OP_MEM;
1128
282k
    MI->flat_insn->detail->x86
1129
282k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
282k
      .size = MI->x86opsize;
1131
282k
    MI->flat_insn->detail->x86
1132
282k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
282k
      .mem.segment = X86_REG_INVALID;
1134
282k
    MI->flat_insn->detail->x86
1135
282k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
282k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
282k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
281k
      MI->flat_insn->detail->x86
1139
281k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
281k
        .mem.index =
1141
281k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
281k
    }
1143
282k
    MI->flat_insn->detail->x86
1144
282k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
282k
      .mem.scale = (int)ScaleVal;
1146
282k
    MI->flat_insn->detail->x86
1147
282k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
282k
      .mem.disp = 0;
1149
1150
282k
#ifndef CAPSTONE_DIET
1151
282k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
282k
            &MI->flat_insn->detail->x86.eflags);
1153
282k
    MI->flat_insn->detail->x86
1154
282k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
282k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
282k
#endif
1157
282k
  }
1158
1159
  // If this has a segment register, print it.
1160
282k
  reg = MCOperand_getReg(SegReg);
1161
282k
  if (reg) {
1162
8.25k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
8.25k
    if (MI->csh->detail_opt) {
1164
8.25k
      MI->flat_insn->detail->x86
1165
8.25k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
8.25k
        .mem.segment = X86_register_map(reg);
1167
8.25k
    }
1168
8.25k
    SStream_concat0(O, ":");
1169
8.25k
  }
1170
1171
282k
  SStream_concat0(O, "[");
1172
1173
282k
  if (MCOperand_getReg(BaseReg)) {
1174
275k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
275k
    NeedPlus = true;
1176
275k
  }
1177
1178
282k
  if (MCOperand_getReg(IndexReg) &&
1179
60.2k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
58.6k
    if (NeedPlus)
1181
57.7k
      SStream_concat0(O, " + ");
1182
58.6k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
58.6k
    if (ScaleVal != 1)
1184
12.5k
      SStream_concat(O, "*%" PRIu64, ScaleVal);
1185
58.6k
    NeedPlus = true;
1186
58.6k
  }
1187
1188
282k
  if (MCOperand_isImm(DispSpec)) {
1189
282k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
282k
    if (MI->csh->detail_opt)
1191
282k
      MI->flat_insn->detail->x86
1192
282k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
282k
        .mem.disp = DispVal;
1194
282k
    if (DispVal) {
1195
82.3k
      if (NeedPlus) {
1196
77.0k
        if (DispVal < 0) {
1197
32.5k
          SStream_concat0(O, " - ");
1198
32.5k
          printImm(MI, O, -DispVal, true);
1199
44.5k
        } else {
1200
44.5k
          SStream_concat0(O, " + ");
1201
44.5k
          printImm(MI, O, DispVal, true);
1202
44.5k
        }
1203
77.0k
      } else {
1204
        // memory reference to an immediate address
1205
5.31k
        if (MI->csh->mode == CS_MODE_64)
1206
477
          MI->op1_size = 8;
1207
5.31k
        if (DispVal < 0) {
1208
2.08k
          printImm(MI, O,
1209
2.08k
             arch_masks[MI->csh->mode] &
1210
2.08k
               DispVal,
1211
2.08k
             true);
1212
3.23k
        } else {
1213
3.23k
          printImm(MI, O, DispVal, true);
1214
3.23k
        }
1215
5.31k
      }
1216
1217
200k
    } else {
1218
      // DispVal = 0
1219
200k
      if (!NeedPlus) // [0]
1220
484
        SStream_concat0(O, "0");
1221
200k
    }
1222
282k
  }
1223
1224
282k
  SStream_concat0(O, "]");
1225
1226
282k
  if (MI->csh->detail_opt)
1227
282k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
282k
  if (MI->op1_size == 0)
1230
188k
    MI->op1_size = MI->x86opsize;
1231
282k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
7.52k
{
1235
7.52k
  switch (MI->Opcode) {
1236
376
  default:
1237
376
    break;
1238
1.47k
  case X86_LEA16r:
1239
1.47k
    MI->x86opsize = 2;
1240
1.47k
    break;
1241
1.15k
  case X86_LEA32r:
1242
1.93k
  case X86_LEA64_32r:
1243
1.93k
    MI->x86opsize = 4;
1244
1.93k
    break;
1245
636
  case X86_LEA64r:
1246
636
    MI->x86opsize = 8;
1247
636
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
253
  case X86_BNDCL32rm:
1250
671
  case X86_BNDCN32rm:
1251
1.14k
  case X86_BNDCU32rm:
1252
1.64k
  case X86_BNDSTXmr:
1253
2.00k
  case X86_BNDLDXrm:
1254
2.23k
  case X86_BNDCL64rm:
1255
2.75k
  case X86_BNDCN64rm:
1256
3.10k
  case X86_BNDCU64rm:
1257
3.10k
    MI->x86opsize = 16;
1258
3.10k
    break;
1259
7.52k
#endif
1260
7.52k
  }
1261
1262
7.52k
  printMemReference(MI, OpNo, O);
1263
7.52k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif