Coverage Report

Created: 2026-03-11 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/ARM/ARMInstPrinter.c
Line
Count
Source
1
//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This class prints an ARM MCInst to a .s file.
11
//
12
//===----------------------------------------------------------------------===//
13
14
/* Capstone Disassembly Engine */
15
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
16
17
#ifdef CAPSTONE_HAS_ARM
18
19
#include <stdio.h>  // DEBUG
20
#include <stdlib.h>
21
#include <string.h>
22
#include <capstone/platform.h>
23
24
#include "ARMInstPrinter.h"
25
#include "ARMAddressingModes.h"
26
#include "ARMBaseInfo.h"
27
#include "ARMDisassembler.h"
28
#include "../../MCInst.h"
29
#include "../../SStream.h"
30
#include "../../MCRegisterInfo.h"
31
#include "../../utils.h"
32
#include "ARMMapping.h"
33
34
#define GET_SUBTARGETINFO_ENUM
35
#include "ARMGenSubtargetInfo.inc"
36
37
#include "ARMGenSystemRegister.inc"
38
39
static void printRegName(cs_struct *h, SStream *OS, unsigned RegNo);
40
41
// Autogenerated by tblgen.
42
static void printInstruction(MCInst *MI, SStream *O);
43
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
44
static void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
45
static void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
46
47
static void printAddrModeTBB(MCInst *MI, unsigned OpNum, SStream *O);
48
static void printAddrModeTBH(MCInst *MI, unsigned OpNum, SStream *O);
49
static void printAddrMode2Operand(MCInst *MI, unsigned OpNum, SStream *O);
50
static void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned OpNum, SStream *O);
51
static void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
52
static void printAddrMode3Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
53
static void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
54
static void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O, bool AlwaysPrintImm0);
55
static void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, SStream *O);
56
static void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
57
static void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O);
58
static void printAddrMode5Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
59
static void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O);
60
static void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O);
61
static void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
62
63
static void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
64
static void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O);
65
static void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
66
static void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O);
67
static void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O);
68
static void printAdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned);
69
static void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
70
static void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O);
71
static void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O);
72
static void printThumbAddrModeRROperand(MCInst *MI, unsigned OpNum, SStream *O);
73
static void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned Scale);
74
static void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned OpNum, SStream *O);
75
static void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned OpNum, SStream *O);
76
static void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned OpNum, SStream *O);
77
static void printThumbAddrModeSPOperand(MCInst *MI, unsigned OpNum, SStream *O);
78
static void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O);
79
static void printAddrModeImm12Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
80
static void printT2AddrModeImm8Operand(MCInst *MI, unsigned OpNum, SStream *O, bool);
81
static void printT2AddrModeImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O, bool);
82
static void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, SStream *O);
83
static void printT2AddrModeImm8OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
84
static void printT2AddrModeImm8s4OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O);
85
static void printT2AddrModeSoRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
86
static void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O);
87
static void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O);
88
static void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O);
89
static void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O);
90
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O);
91
static void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O);
92
static void printSBitModifierOperand(MCInst *MI, unsigned OpNum, SStream *O);
93
static void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O);
94
static void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O);
95
static void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O);
96
static void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O);
97
static void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O);
98
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
99
static void printNEONModImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
100
static void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, SStream *O);
101
static void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
102
static void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O);
103
static void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O);
104
static void printFBits16(MCInst *MI, unsigned OpNum, SStream *O);
105
static void printFBits32(MCInst *MI, unsigned OpNum, SStream *O);
106
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O);
107
static void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O);
108
static void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O);
109
static void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, SStream *O);
110
static void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O);
111
static void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O);
112
static void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
113
static void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
114
static void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
115
static void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
116
static void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
117
static void printVectorListThreeSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
118
static void printVectorListFourSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O);
119
static void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, SStream *O);
120
static void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, SStream *O);
121
static void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O);
122
static void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
123
124
static void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O);
125
static void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O);
126
static void printComplexRotationOp(MCInst *MI, unsigned OpNo, SStream *O, int64_t Angle, int64_t Remainder);
127
static void printAddrMode5FP16Operand(MCInst *MI, unsigned OpNum, SStream *O, bool AlwaysPrintImm0);
128
129
130
#ifndef CAPSTONE_DIET
131
// copy & normalize access info
132
static uint8_t get_op_access(cs_struct *h, unsigned int id, unsigned int index)
133
1.16M
{
134
1.16M
  const uint8_t *arr = ARM_get_op_access(h, id);
135
136
1.16M
  if (!arr || arr[index] == CS_AC_IGNORE)
137
4.66k
    return 0;
138
139
1.16M
  return arr[index];
140
1.16M
}
141
#endif
142
143
static void set_mem_access(MCInst *MI, bool status)
144
493k
{
145
493k
  if (MI->csh->detail != CS_OPT_ON)
146
0
    return;
147
148
493k
  MI->csh->doing_mem = status;
149
493k
  if (status) {
150
246k
#ifndef CAPSTONE_DIET
151
246k
    uint8_t access;
152
246k
#endif
153
154
246k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
155
246k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = ARM_REG_INVALID;
156
246k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
157
246k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
158
246k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
159
160
246k
#ifndef CAPSTONE_DIET
161
246k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
162
246k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
163
246k
    MI->ac_idx++;
164
246k
#endif
165
246k
  } else {
166
    // done, create the next operand slot
167
246k
    MI->flat_insn->detail->arm.op_count++;
168
246k
  }
169
493k
}
170
171
static void op_addImm(MCInst *MI, int v)
172
1.30k
{
173
1.30k
  if (MI->csh->detail) {
174
1.30k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
175
1.30k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = v;
176
1.30k
    MI->flat_insn->detail->arm.op_count++;
177
1.30k
  }
178
1.30k
}
179
180
#define GET_INSTRINFO_ENUM
181
#include "ARMGenInstrInfo.inc"
182
183
static void printCustomAliasOperand(MCInst *MI,
184
    unsigned OpIdx, unsigned PrintMethodIdx, SStream *OS);
185
186
#define PRINT_ALIAS_INSTR
187
#include "ARMGenAsmWriter.inc"
188
#include "ARMGenRegisterName.inc"
189
#include "ARMGenRegisterName_digit.inc"
190
191
void ARM_getRegName(cs_struct *handle, int value)
192
8.98k
{
193
8.98k
  if (value == CS_OPT_SYNTAX_NOREGNAME) {
194
0
    handle->get_regname = getRegisterName_digit;
195
0
    handle->reg_name = ARM_reg_name2;
196
8.98k
  } else {
197
8.98k
    handle->get_regname = getRegisterName;
198
8.98k
    handle->reg_name = ARM_reg_name;
199
8.98k
  }
200
8.98k
}
201
202
/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
203
///
204
/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
205
static unsigned translateShiftImm(unsigned imm)
206
44.3k
{
207
  // lsr #32 and asr #32 exist, but should be encoded as a 0.
208
  //assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
209
44.3k
  if (imm == 0)
210
3.31k
    return 32;
211
41.0k
  return imm;
212
44.3k
}
213
214
/// Prints the shift value with an immediate value.
215
static void printRegImmShift(MCInst *MI, SStream *O, ARM_AM_ShiftOpc ShOpc, unsigned ShImm)
216
24.3k
{
217
24.3k
  if (ShOpc == ARM_AM_no_shift || (ShOpc == ARM_AM_lsl && !ShImm))
218
903
    return;
219
220
23.4k
  SStream_concat0(O, ", ");
221
222
  //assert (!(ShOpc == ARM_AM_ror && !ShImm) && "Cannot have ror #0");
223
23.4k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
224
225
23.4k
  if (MI->csh->detail) {
226
23.4k
    if (MI->csh->doing_mem)
227
5.84k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (arm_shifter)ShOpc;
228
17.6k
    else
229
17.6k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = (arm_shifter)ShOpc;
230
23.4k
  }
231
232
23.4k
  if (ShOpc != ARM_AM_rrx) {
233
22.0k
    SStream_concat0(O, " ");
234
22.0k
    SStream_concat(O, "#%u", translateShiftImm(ShImm));
235
22.0k
    if (MI->csh->detail) {
236
22.0k
      if (MI->csh->doing_mem)
237
5.24k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = translateShiftImm(ShImm);
238
16.7k
      else
239
16.7k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = translateShiftImm(ShImm);
240
22.0k
    }
241
22.0k
  }
242
23.4k
}
243
244
static void printRegName(cs_struct *h, SStream *OS, unsigned RegNo)
245
2.96M
{
246
2.96M
#ifndef CAPSTONE_DIET
247
2.96M
  SStream_concat0(OS, h->get_regname(RegNo));
248
2.96M
#endif
249
2.96M
}
250
251
// TODO
252
static const name_map insn_update_flgs[] = {
253
  { ARM_INS_CMN, "cmn" },
254
  { ARM_INS_CMP, "cmp" },
255
  { ARM_INS_TEQ, "teq" },
256
  { ARM_INS_TST, "tst" },
257
258
  { ARM_INS_ADC, "adcs" },
259
  { ARM_INS_ADD, "adds" },
260
  { ARM_INS_AND, "ands" },
261
  { ARM_INS_ASR, "asrs" },
262
  { ARM_INS_BIC, "bics" },
263
  { ARM_INS_EOR, "eors" },
264
  { ARM_INS_LSL, "lsls" },
265
  { ARM_INS_LSR, "lsrs" },
266
  { ARM_INS_MLA, "mlas" },
267
  { ARM_INS_MOV, "movs" },
268
  { ARM_INS_MUL, "muls" },
269
  { ARM_INS_MVN, "mvns" },
270
  { ARM_INS_ORN, "orns" },
271
  { ARM_INS_ORR, "orrs" },
272
  { ARM_INS_ROR, "rors" },
273
  { ARM_INS_RRX, "rrxs" },
274
  { ARM_INS_RSB, "rsbs" },
275
  { ARM_INS_RSC, "rscs" },
276
  { ARM_INS_SBC, "sbcs" },
277
  { ARM_INS_SMLAL, "smlals" },
278
  { ARM_INS_SMULL, "smulls" },
279
  { ARM_INS_SUB, "subs" },
280
  { ARM_INS_UMLAL, "umlals" },
281
  { ARM_INS_UMULL, "umulls" },
282
283
  { ARM_INS_UADD8, "uadd8" },
284
};
285
286
void ARM_post_printer(csh ud, cs_insn *insn, char *insn_asm, MCInst *mci)
287
646k
{
288
646k
  if (((cs_struct *)ud)->detail != CS_OPT_ON)
289
0
    return;
290
291
  // check if this insn requests write-back
292
646k
  if (mci->writeback || (strrchr(insn_asm, '!')) != NULL) {
293
58.3k
    insn->detail->arm.writeback = true;
294
587k
  } else if (mci->csh->mode & CS_MODE_THUMB) {
295
    // handle some special instructions with writeback
296
        //printf(">> Opcode = %u\n", mci->Opcode);
297
460k
    switch(mci->Opcode) {
298
455k
      default:
299
455k
        break;
300
455k
      case ARM_t2LDC2L_PRE:
301
0
      case ARM_t2LDC2_PRE:
302
0
      case ARM_t2LDCL_PRE:
303
0
      case ARM_t2LDC_PRE:
304
305
0
      case ARM_t2LDRB_PRE:
306
0
      case ARM_t2LDRD_PRE:
307
0
      case ARM_t2LDRH_PRE:
308
0
      case ARM_t2LDRSB_PRE:
309
0
      case ARM_t2LDRSH_PRE:
310
0
      case ARM_t2LDR_PRE:
311
312
0
      case ARM_t2STC2L_PRE:
313
0
      case ARM_t2STC2_PRE:
314
0
      case ARM_t2STCL_PRE:
315
0
      case ARM_t2STC_PRE:
316
317
0
      case ARM_t2STRB_PRE:
318
0
      case ARM_t2STRD_PRE:
319
0
      case ARM_t2STRH_PRE:
320
0
      case ARM_t2STR_PRE:
321
0
        insn->detail->arm.writeback = true;
322
0
        break;
323
337
      case ARM_t2LDC2L_POST:
324
403
      case ARM_t2LDC2_POST:
325
1.03k
      case ARM_t2LDCL_POST:
326
1.37k
      case ARM_t2LDC_POST:
327
328
1.62k
      case ARM_t2LDRB_POST:
329
1.99k
      case ARM_t2LDRD_POST:
330
2.11k
      case ARM_t2LDRH_POST:
331
2.22k
      case ARM_t2LDRSB_POST:
332
2.39k
      case ARM_t2LDRSH_POST:
333
2.64k
      case ARM_t2LDR_POST:
334
335
2.83k
      case ARM_t2STC2L_POST:
336
3.09k
      case ARM_t2STC2_POST:
337
3.27k
      case ARM_t2STCL_POST:
338
3.67k
      case ARM_t2STC_POST:
339
340
3.94k
      case ARM_t2STRB_POST:
341
4.80k
      case ARM_t2STRD_POST:
342
5.05k
      case ARM_t2STRH_POST:
343
5.26k
      case ARM_t2STR_POST:
344
5.26k
        insn->detail->arm.writeback = true;
345
5.26k
        insn->detail->arm.post_index = true;
346
5.26k
        break;
347
460k
    }
348
460k
  } else { // ARM mode
349
    // handle some special instructions with writeback
350
        //printf(">> Opcode = %u\n", mci->Opcode);
351
127k
    switch(mci->Opcode) {
352
118k
      default:
353
118k
        break;
354
118k
      case ARM_LDC2L_PRE:
355
0
      case ARM_LDC2_PRE:
356
0
      case ARM_LDCL_PRE:
357
0
      case ARM_LDC_PRE:
358
359
0
      case ARM_LDRD_PRE:
360
0
      case ARM_LDRH_PRE:
361
0
      case ARM_LDRSB_PRE:
362
0
      case ARM_LDRSH_PRE:
363
364
0
      case ARM_STC2L_PRE:
365
0
      case ARM_STC2_PRE:
366
0
      case ARM_STCL_PRE:
367
0
      case ARM_STC_PRE:
368
369
0
      case ARM_STRD_PRE:
370
0
      case ARM_STRH_PRE:
371
0
        insn->detail->arm.writeback = true;
372
0
        break;
373
613
      case ARM_LDC2L_POST:
374
1.02k
      case ARM_LDC2_POST:
375
1.53k
      case ARM_LDCL_POST:
376
1.96k
      case ARM_LDC_POST:
377
378
1.96k
      case ARM_LDRBT_POST:
379
1.96k
      case ARM_LDRD_POST:
380
1.96k
      case ARM_LDRH_POST:
381
1.96k
      case ARM_LDRSB_POST:
382
1.96k
      case ARM_LDRSH_POST:
383
384
2.36k
      case ARM_STC2L_POST:
385
2.50k
      case ARM_STC2_POST:
386
3.21k
      case ARM_STCL_POST:
387
3.63k
      case ARM_STC_POST:
388
389
3.63k
      case ARM_STRBT_POST:
390
3.63k
      case ARM_STRD_POST:
391
3.63k
      case ARM_STRH_POST:
392
393
4.24k
      case ARM_LDRB_POST_IMM:
394
5.17k
      case ARM_LDR_POST_IMM:
395
5.60k
      case ARM_LDR_POST_REG:
396
6.49k
      case ARM_STRB_POST_IMM:
397
398
7.51k
      case ARM_STR_POST_IMM:
399
8.15k
      case ARM_STR_POST_REG:
400
8.15k
        insn->detail->arm.writeback = true;
401
8.15k
        insn->detail->arm.post_index = true;
402
8.15k
        break;
403
127k
    }
404
127k
  }
405
406
  // check if this insn requests update flags
407
646k
  if (insn->detail->arm.update_flags == false) {
408
    // some insn still update flags, regardless of tabgen info
409
465k
    unsigned int i, j;
410
411
13.9M
    for (i = 0; i < ARR_SIZE(insn_update_flgs); i++) {
412
13.4M
      if (insn->id == insn_update_flgs[i].id &&
413
39.3k
          !strncmp(insn_asm, insn_update_flgs[i].name,
414
39.3k
            strlen(insn_update_flgs[i].name))) {
415
238
        insn->detail->arm.update_flags = true;
416
        // we have to update regs_write array as well
417
238
        for (j = 0; j < ARR_SIZE(insn->detail->regs_write); j++) {
418
238
          if (insn->detail->regs_write[j] == 0) {
419
238
            insn->detail->regs_write[j] = ARM_REG_CPSR;
420
238
            break;
421
238
          }
422
238
        }
423
238
        break;
424
238
      }
425
13.4M
    }
426
465k
  }
427
428
  // instruction should not have invalid CC
429
646k
  if (insn->detail->arm.cc == ARM_CC_INVALID) {
430
58.9k
    insn->detail->arm.cc = ARM_CC_AL;
431
58.9k
  }
432
433
  // manual fix for some special instructions
434
  // printf(">>> id: %u, mcid: %u\n", insn->id, mci->Opcode);
435
646k
  switch(mci->Opcode) {
436
645k
    default:
437
645k
      break;
438
645k
    case ARM_MOVPCLR:
439
416
      insn->detail->arm.operands[0].type = ARM_OP_REG;
440
416
      insn->detail->arm.operands[0].reg = ARM_REG_PC;
441
416
      insn->detail->arm.operands[0].access = CS_AC_WRITE;
442
416
      insn->detail->arm.operands[1].type = ARM_OP_REG;
443
416
      insn->detail->arm.operands[1].reg = ARM_REG_LR;
444
416
      insn->detail->arm.operands[1].access = CS_AC_READ;
445
416
      insn->detail->arm.op_count = 2;
446
416
      break;
447
646k
  }
448
646k
}
449
450
void ARM_printInst(MCInst *MI, SStream *O, void *Info)
451
646k
{
452
646k
  MCRegisterInfo *MRI = (MCRegisterInfo *)Info;
453
646k
  unsigned Opcode = MCInst_getOpcode(MI), tmp, i;
454
455
  //printf(">>> Opcode = %u\n", Opcode);
456
646k
  switch (Opcode) {
457
    // Check for MOVs and print canonical forms, instead.
458
689
    case ARM_MOVsr: {
459
      // FIXME: Thumb variants?
460
689
      unsigned int opc;
461
689
      MCOperand *Dst = MCInst_getOperand(MI, 0);
462
689
      MCOperand *MO1 = MCInst_getOperand(MI, 1);
463
689
      MCOperand *MO2 = MCInst_getOperand(MI, 2);
464
689
      MCOperand *MO3 = MCInst_getOperand(MI, 3);
465
466
689
      opc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO3));
467
689
      SStream_concat0(O, ARM_AM_getShiftOpcStr(opc));
468
469
689
      switch (opc) {
470
0
        default: break;
471
137
        case ARM_AM_asr:
472
137
           MCInst_setOpcodePub(MI, ARM_INS_ASR);
473
137
           break;
474
31
        case ARM_AM_lsl:
475
31
           MCInst_setOpcodePub(MI, ARM_INS_LSL);
476
31
           break;
477
256
        case ARM_AM_lsr:
478
256
           MCInst_setOpcodePub(MI, ARM_INS_LSR);
479
256
           break;
480
265
        case ARM_AM_ror:
481
265
           MCInst_setOpcodePub(MI, ARM_INS_ROR);
482
265
           break;
483
0
        case ARM_AM_rrx:
484
0
           MCInst_setOpcodePub(MI, ARM_INS_RRX);
485
0
           break;
486
689
      }
487
488
689
      printSBitModifierOperand(MI, 6, O);
489
689
      printPredicateOperand(MI, 4, O);
490
491
689
      SStream_concat0(O, "\t");
492
689
      printRegName(MI->csh, O, MCOperand_getReg(Dst));
493
494
689
      if (MI->csh->detail) {
495
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
496
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(Dst);
497
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
498
689
        MI->flat_insn->detail->arm.op_count++;
499
689
      }
500
501
689
      SStream_concat0(O, ", ");
502
689
      printRegName(MI->csh, O, MCOperand_getReg(MO1));
503
504
689
      if (MI->csh->detail) {
505
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
506
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
507
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
508
689
        MI->flat_insn->detail->arm.op_count++;
509
689
      }
510
511
689
      SStream_concat0(O, ", ");
512
689
      printRegName(MI->csh, O, MCOperand_getReg(MO2));
513
514
689
      if (MI->csh->detail) {
515
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
516
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO2);
517
689
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
518
689
        MI->flat_insn->detail->arm.op_count++;
519
689
      }
520
521
689
      return;
522
689
    }
523
524
812
    case ARM_MOVsi: {
525
      // FIXME: Thumb variants?
526
812
      unsigned int opc;
527
812
      MCOperand *Dst = MCInst_getOperand(MI, 0);
528
812
      MCOperand *MO1 = MCInst_getOperand(MI, 1);
529
812
      MCOperand *MO2 = MCInst_getOperand(MI, 2);
530
531
812
      opc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2));
532
812
      SStream_concat0(O, ARM_AM_getShiftOpcStr(opc));
533
534
812
      switch(opc) {
535
0
        default:
536
0
          break;
537
35
        case ARM_AM_asr:
538
35
          MCInst_setOpcodePub(MI, ARM_INS_ASR);
539
35
          break;
540
101
        case ARM_AM_lsl:
541
101
          MCInst_setOpcodePub(MI, ARM_INS_LSL);
542
101
          break;
543
116
        case ARM_AM_lsr:
544
116
          MCInst_setOpcodePub(MI, ARM_INS_LSR);
545
116
          break;
546
95
        case ARM_AM_ror:
547
95
          MCInst_setOpcodePub(MI, ARM_INS_ROR);
548
95
          break;
549
465
        case ARM_AM_rrx:
550
465
          MCInst_setOpcodePub(MI, ARM_INS_RRX);
551
465
          break;
552
812
      }
553
554
812
      printSBitModifierOperand(MI, 5, O);
555
812
      printPredicateOperand(MI, 3, O);
556
557
812
      SStream_concat0(O, "\t");
558
812
      printRegName(MI->csh, O, MCOperand_getReg(Dst));
559
560
812
      if (MI->csh->detail) {
561
812
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
562
812
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(Dst);
563
812
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
564
812
        MI->flat_insn->detail->arm.op_count++;
565
812
      }
566
567
812
      SStream_concat0(O, ", ");
568
812
      printRegName(MI->csh, O, MCOperand_getReg(MO1));
569
812
      if (MI->csh->detail) {
570
812
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
571
812
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
572
812
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
573
812
        MI->flat_insn->detail->arm.op_count++;
574
812
      }
575
576
812
      if (opc == ARM_AM_rrx) {
577
        //printAnnotation(O, Annot);
578
465
        return;
579
465
      }
580
581
347
      SStream_concat0(O, ", ");
582
347
      tmp = translateShiftImm(getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
583
347
      printUInt32Bang(O, tmp);
584
347
      if (MI->csh->detail) {
585
347
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type =
586
347
          (arm_shifter)opc;
587
347
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = tmp;
588
347
      }
589
590
347
      return;
591
812
    }
592
593
    // A8.6.123 PUSH
594
536
    case ARM_STMDB_UPD:
595
1.18k
    case ARM_t2STMDB_UPD:
596
1.18k
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP &&
597
616
            MCInst_getNumOperands(MI) > 5) {
598
        // Should only print PUSH if there are at least two registers in the list.
599
282
        SStream_concat0(O, "push");
600
282
        MCInst_setOpcodePub(MI, ARM_INS_PUSH);
601
282
        printPredicateOperand(MI, 2, O);
602
603
282
        if (Opcode == ARM_t2STMDB_UPD)
604
195
          SStream_concat0(O, ".w");
605
606
282
        SStream_concat0(O, "\t");
607
608
282
        if (MI->csh->detail) {
609
282
          MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
610
282
          MI->flat_insn->detail->regs_read_count++;
611
282
          MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
612
282
          MI->flat_insn->detail->regs_write_count++;
613
282
        }
614
615
282
        printRegisterList(MI, 4, O);
616
282
        return;
617
282
      } else
618
903
        break;
619
620
1.14k
    case ARM_STR_PRE_IMM:
621
1.14k
      if (MCOperand_getReg(MCInst_getOperand(MI, 2)) == ARM_SP &&
622
288
          MCOperand_getImm(MCInst_getOperand(MI, 3)) == -4) {
623
0
        SStream_concat0(O, "push");
624
0
        MCInst_setOpcodePub(MI, ARM_INS_PUSH);
625
626
0
        printPredicateOperand(MI, 4, O);
627
628
0
        SStream_concat0(O, "\t{");
629
630
0
        printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, 1)));
631
632
0
        if (MI->csh->detail) {
633
0
#ifndef CAPSTONE_DIET
634
0
          uint8_t access;
635
0
#endif
636
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
637
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 1));
638
0
#ifndef CAPSTONE_DIET
639
0
          access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
640
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
641
0
          MI->ac_idx++;
642
0
#endif
643
0
          MI->flat_insn->detail->arm.op_count++;
644
0
        }
645
646
0
        SStream_concat0(O, "}");
647
648
0
        return;
649
0
      } else
650
1.14k
        break;
651
652
    // A8.6.122 POP
653
179
    case ARM_LDMIA_UPD:
654
772
    case ARM_t2LDMIA_UPD:
655
772
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP &&
656
560
          MCInst_getNumOperands(MI) > 5) {
657
        // Should only print POP if there are at least two registers in the list.
658
514
        SStream_concat0(O, "pop");
659
514
        MCInst_setOpcodePub(MI, ARM_INS_POP);
660
661
514
        printPredicateOperand(MI, 2, O);
662
514
        if (Opcode == ARM_t2LDMIA_UPD)
663
452
          SStream_concat0(O, ".w");
664
665
514
        SStream_concat0(O, "\t");
666
667
        // unlike LDM, POP only write to registers, so skip the 1st access code
668
514
        MI->ac_idx = 1;
669
514
        if (MI->csh->detail) {
670
514
          MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
671
514
          MI->flat_insn->detail->regs_read_count++;
672
514
          MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
673
514
          MI->flat_insn->detail->regs_write_count++;
674
514
        }
675
676
514
        printRegisterList(MI, 4, O);
677
678
514
        return;
679
514
      }
680
258
      break;
681
682
930
    case ARM_LDR_POST_IMM:
683
930
      if (MCOperand_getReg(MCInst_getOperand(MI, 2)) == ARM_SP) {
684
71
        MCOperand *MO2 = MCInst_getOperand(MI, 4);
685
686
71
        if (getAM2Offset((unsigned int)MCOperand_getImm(MO2)) == 4) {
687
35
          SStream_concat0(O, "pop");
688
35
          MCInst_setOpcodePub(MI, ARM_INS_POP);
689
35
          printPredicateOperand(MI, 5, O);
690
35
          SStream_concat0(O, "\t{");
691
692
35
          printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, 0)));
693
694
35
          if (MI->csh->detail) {
695
35
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
696
35
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, 0));
697
35
            MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_WRITE;
698
35
            MI->flat_insn->detail->arm.op_count++;
699
                        // this instruction implicitly read/write SP register
700
35
                        MI->flat_insn->detail->regs_read[MI->flat_insn->detail->regs_read_count] = ARM_REG_SP;
701
35
                        MI->flat_insn->detail->regs_read_count++;
702
35
                        MI->flat_insn->detail->regs_write[MI->flat_insn->detail->regs_write_count] = ARM_REG_SP;
703
35
                        MI->flat_insn->detail->regs_write_count++;
704
35
          }
705
35
          SStream_concat0(O, "}");
706
35
          return;
707
35
        }
708
71
      }
709
895
      break;
710
711
    // A8.6.355 VPUSH
712
895
    case ARM_VSTMSDB_UPD:
713
245
    case ARM_VSTMDDB_UPD:
714
245
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP) {
715
68
        SStream_concat0(O, "vpush");
716
68
        MCInst_setOpcodePub(MI, ARM_INS_VPUSH);
717
68
        printPredicateOperand(MI, 2, O);
718
68
        SStream_concat0(O, "\t");
719
68
        printRegisterList(MI, 4, O);
720
68
        return;
721
68
      }
722
177
      break;
723
724
    // A8.6.354 VPOP
725
177
    case ARM_VLDMSIA_UPD:
726
428
    case ARM_VLDMDIA_UPD:
727
428
      if (MCOperand_getReg(MCInst_getOperand(MI, 0)) == ARM_SP) {
728
74
        SStream_concat0(O, "vpop");
729
74
        MCInst_setOpcodePub(MI, ARM_INS_VPOP);
730
74
        printPredicateOperand(MI, 2, O);
731
74
        SStream_concat0(O, "\t");
732
74
        printRegisterList(MI, 4, O);
733
74
        return;
734
74
      }
735
354
      break;
736
737
6.89k
    case ARM_tLDMIA: {
738
6.89k
        bool Writeback = true;
739
6.89k
        unsigned BaseReg = MCOperand_getReg(MCInst_getOperand(MI, 0));
740
6.89k
        unsigned i;
741
742
38.7k
        for (i = 3; i < MCInst_getNumOperands(MI); ++i) {
743
31.8k
          if (MCOperand_getReg(MCInst_getOperand(MI, i)) == BaseReg)
744
3.37k
            Writeback = false;
745
31.8k
        }
746
747
6.89k
        SStream_concat0(O, "ldm");
748
6.89k
        MCInst_setOpcodePub(MI, ARM_INS_LDM);
749
750
6.89k
        printPredicateOperand(MI, 1, O);
751
6.89k
        SStream_concat0(O, "\t");
752
6.89k
        printRegName(MI->csh, O, BaseReg);
753
6.89k
        if (MI->csh->detail) {
754
6.89k
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
755
6.89k
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = BaseReg;
756
6.89k
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ | CS_AC_WRITE;
757
6.89k
          MI->flat_insn->detail->arm.op_count++;
758
6.89k
        }
759
760
6.89k
        if (Writeback) {
761
3.51k
          MI->writeback = true;
762
3.51k
          SStream_concat0(O, "!");
763
3.51k
        }
764
765
6.89k
        SStream_concat0(O, ", ");
766
6.89k
        printRegisterList(MI, 3, O);
767
6.89k
        return;
768
428
      }
769
770
    // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
771
    // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
772
    // a single GPRPair reg operand is used in the .td file to replace the two
773
    // GPRs. However, when decoding them, the two GRPs cannot be automatically
774
    // expressed as a GPRPair, so we have to manually merge them.
775
    // FIXME: We would really like to be able to tablegen'erate this.
776
863
    case ARM_LDREXD:
777
1.18k
    case ARM_STREXD:
778
1.21k
    case ARM_LDAEXD:
779
1.79k
    case ARM_STLEXD: {
780
1.79k
      const MCRegisterClass *MRC = MCRegisterInfo_getRegClass(MRI, ARM_GPRRegClassID);
781
1.79k
      bool isStore = Opcode == ARM_STREXD || Opcode == ARM_STLEXD;
782
1.79k
      unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, isStore ? 1 : 0));
783
784
1.79k
      if (MCRegisterClass_contains(MRC, Reg)) {
785
0
          MCInst NewMI;
786
787
0
          MCInst_Init(&NewMI);
788
0
          MCInst_setOpcode(&NewMI, Opcode);
789
790
0
          if (isStore)
791
0
          MCInst_addOperand2(&NewMI, MCInst_getOperand(MI, 0));
792
793
0
          MCOperand_CreateReg0(&NewMI, MCRegisterInfo_getMatchingSuperReg(MRI, Reg, ARM_gsub_0,
794
0
              MCRegisterInfo_getRegClass(MRI, ARM_GPRPairRegClassID)));
795
796
          // Copy the rest operands into NewMI.
797
0
          for(i = isStore ? 3 : 2; i < MCInst_getNumOperands(MI); ++i)
798
0
          MCInst_addOperand2(&NewMI, MCInst_getOperand(MI, i));
799
800
0
          printInstruction(&NewMI, O);
801
0
          return;
802
0
      }
803
1.79k
      break;
804
1.79k
    }
805
806
1.79k
    case ARM_TSB:
807
286
    case ARM_t2TSB:
808
286
      SStream_concat0(O, "tsb\tcsync");
809
286
      MCInst_setOpcodePub(MI, ARM_INS_TSB);
810
      // TODO: add csync to operands[]?
811
286
      return;
812
646k
  }
813
814
636k
  MI->MRI = MRI;
815
816
636k
  if (!printAliasInstr(MI, O)) {
817
631k
    printInstruction(MI, O);
818
631k
  }
819
636k
}
820
821
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
822
1.04M
{
823
1.04M
  int32_t imm;
824
1.04M
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
825
826
1.04M
  if (MCOperand_isReg(Op)) {
827
869k
    unsigned Reg = MCOperand_getReg(Op);
828
829
869k
    printRegName(MI->csh, O, Reg);
830
831
869k
    if (MI->csh->detail) {
832
869k
      if (MI->csh->doing_mem) {
833
0
        if (MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base == ARM_REG_INVALID)
834
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = Reg;
835
0
        else
836
0
          MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = Reg;
837
869k
      } else {
838
869k
#ifndef CAPSTONE_DIET
839
869k
        uint8_t access;
840
869k
#endif
841
842
869k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
843
869k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg;
844
869k
#ifndef CAPSTONE_DIET
845
869k
        access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
846
869k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
847
869k
        MI->ac_idx++;
848
869k
#endif
849
869k
        MI->flat_insn->detail->arm.op_count++;
850
869k
      }
851
869k
    }
852
869k
  } else if (MCOperand_isImm(Op)) {
853
172k
    unsigned int opc = MCInst_getOpcode(MI);
854
855
172k
    imm = (int32_t)MCOperand_getImm(Op);
856
857
    // relative branch only has relative offset, so we have to update it
858
    // to reflect absolute address. 
859
    // Note: in ARM, PC is always 2 instructions ahead, so we have to
860
    // add 8 in ARM mode, or 4 in Thumb mode
861
    // printf(">> opcode: %u\n", MCInst_getOpcode(MI));
862
172k
    if (ARM_rel_branch(MI->csh, opc)) {
863
30.1k
      uint32_t address;
864
865
      // only do this for relative branch
866
30.1k
      if (MI->csh->mode & CS_MODE_THUMB) {
867
23.0k
        address = (uint32_t)MI->address + 4;
868
23.0k
        if (ARM_blx_to_arm_mode(MI->csh, opc)) {
869
          // here need to align down to the nearest 4-byte address
870
461
#define _ALIGN_DOWN(v, align_width) ((v/align_width)*align_width)
871
461
          address = _ALIGN_DOWN(address, 4);
872
461
#undef _ALIGN_DOWN
873
461
        }
874
23.0k
      } else {
875
7.12k
        address = (uint32_t)MI->address + 8;
876
7.12k
      }
877
878
30.1k
      imm += address;
879
30.1k
      printUInt32Bang(O, imm);
880
141k
    } else {
881
141k
      switch(MI->flat_insn->id) {
882
139k
        default:
883
139k
          if (MI->csh->imm_unsigned)
884
0
            printUInt32Bang(O, imm);
885
139k
          else
886
139k
            printInt32Bang(O, imm);
887
139k
          break;
888
649
        case ARM_INS_AND:
889
948
        case ARM_INS_ORR:
890
1.03k
        case ARM_INS_EOR:
891
1.78k
        case ARM_INS_BIC:
892
2.06k
        case ARM_INS_MVN:
893
          // do not print number in negative form
894
2.06k
          printUInt32Bang(O, imm);
895
2.06k
          break;
896
141k
      }
897
141k
    }
898
899
172k
    if (MI->csh->detail) {
900
172k
      if (MI->csh->doing_mem)
901
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = imm;
902
172k
      else {
903
172k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
904
172k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
905
172k
        MI->flat_insn->detail->arm.op_count++;
906
172k
      }
907
172k
    }
908
172k
  }
909
1.04M
}
910
911
static void printThumbLdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O)
912
17.2k
{
913
17.2k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
914
17.2k
  int32_t OffImm;
915
17.2k
  bool isSub;
916
17.2k
  SStream_concat0(O, "[pc, ");
917
918
17.2k
  OffImm = (int32_t)MCOperand_getImm(MO1);
919
17.2k
  isSub = OffImm < 0;
920
921
  // Special value for #-0. All others are normal.
922
17.2k
  if (OffImm == INT32_MIN)
923
422
    OffImm = 0;
924
925
17.2k
  if (isSub) {
926
5.26k
    SStream_concat(O, "#-0x%x", -OffImm);
927
11.9k
  } else {
928
11.9k
    printUInt32Bang(O, OffImm);
929
11.9k
  }
930
931
17.2k
  SStream_concat0(O, "]");
932
933
17.2k
  if (MI->csh->detail) {
934
17.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
935
17.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = ARM_REG_PC;
936
17.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
937
17.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
938
17.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
939
17.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
940
17.2k
    MI->flat_insn->detail->arm.op_count++;
941
17.2k
  }
942
17.2k
}
943
944
// so_reg is a 4-operand unit corresponding to register forms of the A5.1
945
// "Addressing Mode 1 - Data-processing operands" forms.  This includes:
946
//    REG 0   0           - e.g. R5
947
//    REG REG 0,SH_OPC    - e.g. R5, ROR R3
948
//    REG 0   IMM,SH_OPC  - e.g. R5, LSL #3
949
static void printSORegRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
950
6.37k
{
951
6.37k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
952
6.37k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
953
6.37k
  MCOperand *MO3 = MCInst_getOperand(MI, OpNum + 2);
954
6.37k
  ARM_AM_ShiftOpc ShOpc;
955
956
6.37k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
957
958
6.37k
  if (MI->csh->detail) {
959
6.37k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
960
6.37k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
961
6.37k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
962
963
6.37k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (MCOperand_getImm(MO3) & 7) + ARM_SFT_ASR_REG - 1;
964
6.37k
    MI->flat_insn->detail->arm.op_count++;
965
6.37k
  }
966
967
  // Print the shift opc.
968
6.37k
  ShOpc = ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO3));
969
6.37k
  SStream_concat0(O, ", ");
970
6.37k
  SStream_concat0(O, ARM_AM_getShiftOpcStr(ShOpc));
971
6.37k
  if (ShOpc == ARM_AM_rrx)
972
0
    return;
973
974
6.37k
  SStream_concat0(O, " ");
975
976
6.37k
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
977
978
6.37k
  if (MI->csh->detail)
979
6.37k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = MCOperand_getReg(MO2);
980
6.37k
}
981
982
static void printSORegImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
983
11.0k
{
984
11.0k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
985
11.0k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
986
987
11.0k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
988
989
11.0k
  if (MI->csh->detail) {
990
11.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
991
11.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
992
11.0k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
993
11.0k
    MI->flat_insn->detail->arm.op_count++;
994
11.0k
  }
995
996
  // Print the shift opc.
997
11.0k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2)),
998
11.0k
      getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
999
11.0k
}
1000
1001
//===--------------------------------------------------------------------===//
1002
// Addressing Mode #2
1003
//===--------------------------------------------------------------------===//
1004
1005
static void printAM2PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O)
1006
5.94k
{
1007
5.94k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1008
5.94k
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1009
5.94k
  MCOperand *MO3 = MCInst_getOperand(MI, Op + 2);
1010
5.94k
  unsigned int imm3 = (unsigned int)MCOperand_getImm(MO3);
1011
5.94k
  ARM_AM_AddrOpc subtracted = getAM2Op((unsigned int)MCOperand_getImm(MO3));
1012
1013
5.94k
  SStream_concat0(O, "[");
1014
5.94k
  set_mem_access(MI, true);
1015
1016
5.94k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1017
5.94k
  if (MI->csh->detail) {
1018
5.94k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1019
5.94k
  }
1020
1021
5.94k
  if (!MCOperand_getReg(MO2)) {
1022
0
    unsigned tmp = getAM2Offset(imm3);
1023
0
    if (tmp) { // Don't print +0.
1024
0
      subtracted = getAM2Op(imm3);
1025
1026
0
      SStream_concat0(O, ", ");
1027
0
      if (tmp > HEX_THRESHOLD)
1028
0
        SStream_concat(O, "#%s0x%x", ARM_AM_getAddrOpcStr(subtracted), tmp);
1029
0
      else
1030
0
        SStream_concat(O, "#%s%u", ARM_AM_getAddrOpcStr(subtracted), tmp);
1031
0
      if (MI->csh->detail) {
1032
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = (arm_shifter)getAM2Op(imm3);
1033
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = tmp;
1034
0
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1035
0
      }
1036
0
    }
1037
1038
0
    SStream_concat0(O, "]");
1039
0
    set_mem_access(MI, false);
1040
1041
0
    return;
1042
0
  }
1043
1044
5.94k
  SStream_concat0(O, ", ");
1045
5.94k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1046
5.94k
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1047
5.94k
  if (MI->csh->detail) {
1048
5.94k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1049
5.94k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1050
5.94k
  }
1051
1052
5.94k
  printRegImmShift(MI, O, getAM2ShiftOpc(imm3), getAM2Offset(imm3));
1053
5.94k
  SStream_concat0(O, "]");
1054
5.94k
  set_mem_access(MI, false);
1055
5.94k
}
1056
1057
static void printAddrModeTBB(MCInst *MI, unsigned Op, SStream *O)
1058
335
{
1059
335
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1060
335
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1061
1062
335
  SStream_concat0(O, "[");
1063
335
  set_mem_access(MI, true);
1064
1065
335
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1066
1067
335
  if (MI->csh->detail)
1068
335
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1069
1070
335
  SStream_concat0(O, ", ");
1071
335
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1072
1073
335
  if (MI->csh->detail)
1074
335
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1075
1076
335
  SStream_concat0(O, "]");
1077
335
  set_mem_access(MI, false);
1078
335
}
1079
1080
static void printAddrModeTBH(MCInst *MI, unsigned Op, SStream *O)
1081
193
{
1082
193
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1083
193
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
1084
1085
193
  SStream_concat0(O, "[");
1086
193
  set_mem_access(MI, true);
1087
1088
193
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1089
1090
193
  if (MI->csh->detail)
1091
193
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1092
1093
193
  SStream_concat0(O, ", ");
1094
193
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
1095
1096
193
  if (MI->csh->detail)
1097
193
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1098
1099
193
  SStream_concat0(O, ", lsl #1]");
1100
1101
193
  if (MI->csh->detail) {
1102
193
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = ARM_SFT_LSL;
1103
193
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = 1;
1104
193
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.lshift = 1;
1105
193
  }
1106
1107
193
  set_mem_access(MI, false);
1108
193
}
1109
1110
static void printAddrMode2Operand(MCInst *MI, unsigned Op, SStream *O)
1111
10.1k
{
1112
10.1k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1113
1114
10.1k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
1115
0
    printOperand(MI, Op, O);
1116
0
    return;
1117
0
  }
1118
1119
//#ifndef NDEBUG
1120
//  const MCOperand &MO3 = MI->getOperand(Op + 2);
1121
//  unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
1122
//  assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
1123
//#endif
1124
1125
10.1k
  printAM2PreOrOffsetIndexOp(MI, Op, O);
1126
10.1k
}
1127
1128
static void printAddrMode2OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1129
9.87k
{
1130
9.87k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1131
9.87k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1132
9.87k
  ARM_AM_AddrOpc subtracted = getAM2Op((unsigned int)MCOperand_getImm(MO2));
1133
1134
9.87k
  if (!MCOperand_getReg(MO1)) {
1135
6.32k
    unsigned ImmOffs = getAM2Offset((unsigned int)MCOperand_getImm(MO2));
1136
6.32k
    if (ImmOffs > HEX_THRESHOLD)
1137
5.78k
      SStream_concat(O, "#%s0x%x",
1138
5.78k
          ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1139
542
    else
1140
542
      SStream_concat(O, "#%s%u",
1141
542
          ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1142
1143
6.32k
    if (MI->csh->detail) {
1144
6.32k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1145
6.32k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = ImmOffs;
1146
6.32k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1147
6.32k
      MI->flat_insn->detail->arm.op_count++;
1148
6.32k
    }
1149
6.32k
    return;
1150
6.32k
  }
1151
1152
3.55k
  SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1153
3.55k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1154
1155
3.55k
  if (MI->csh->detail) {
1156
3.55k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1157
3.55k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1158
3.55k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1159
3.55k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1160
3.55k
    MI->flat_insn->detail->arm.op_count++;
1161
3.55k
  }
1162
1163
3.55k
  printRegImmShift(MI, O, getAM2ShiftOpc((unsigned int)MCOperand_getImm(MO2)),
1164
3.55k
      getAM2Offset((unsigned int)MCOperand_getImm(MO2)));
1165
3.55k
}
1166
1167
//===--------------------------------------------------------------------===//
1168
// Addressing Mode #3
1169
//===--------------------------------------------------------------------===//
1170
1171
static void printAM3PreOrOffsetIndexOp(MCInst *MI, unsigned Op, SStream *O,
1172
    bool AlwaysPrintImm0)
1173
6.76k
{
1174
6.76k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1175
6.76k
  MCOperand *MO2 = MCInst_getOperand(MI, Op+1);
1176
6.76k
  MCOperand *MO3 = MCInst_getOperand(MI, Op+2);
1177
6.76k
  ARM_AM_AddrOpc sign = getAM3Op((unsigned int)MCOperand_getImm(MO3));
1178
6.76k
  unsigned ImmOffs;
1179
1180
6.76k
  SStream_concat0(O, "[");
1181
6.76k
  set_mem_access(MI, true);
1182
1183
6.76k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1184
1185
6.76k
  if (MI->csh->detail)
1186
6.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1187
1188
6.76k
  if (MCOperand_getReg(MO2)) {
1189
2.54k
    SStream_concat0(O, ", ");
1190
2.54k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(sign));
1191
1192
2.54k
    printRegName(MI->csh, O, MCOperand_getReg(MO2));
1193
1194
2.54k
    if (MI->csh->detail) {
1195
2.54k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
1196
2.54k
      if (sign == ARM_AM_sub) {
1197
819
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = -1;
1198
819
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = true;
1199
819
      }
1200
2.54k
    }
1201
1202
2.54k
    SStream_concat0(O, "]");
1203
2.54k
    set_mem_access(MI, false);
1204
1205
2.54k
    return;
1206
2.54k
  }
1207
1208
  // If the op is sub we have to print the immediate even if it is 0
1209
4.21k
  ImmOffs = getAM3Offset((unsigned int)MCOperand_getImm(MO3));
1210
1211
4.21k
  if (AlwaysPrintImm0 || ImmOffs || (sign == ARM_AM_sub)) {
1212
3.86k
    if (ImmOffs > HEX_THRESHOLD)
1213
3.26k
      SStream_concat(O, ", #%s0x%x", ARM_AM_getAddrOpcStr(sign), ImmOffs);
1214
593
    else
1215
593
      SStream_concat(O, ", #%s%u", ARM_AM_getAddrOpcStr(sign), ImmOffs);
1216
3.86k
  }
1217
1218
4.21k
  if (MI->csh->detail) {
1219
4.21k
    if (sign == ARM_AM_sub) {
1220
1.15k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs;
1221
1.15k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = true;
1222
1.15k
    } else
1223
3.06k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = (int)ImmOffs;
1224
4.21k
  }
1225
1226
4.21k
  SStream_concat0(O, "]");
1227
4.21k
  set_mem_access(MI, false);
1228
4.21k
}
1229
1230
static void printAddrMode3Operand(MCInst *MI, unsigned Op, SStream *O,
1231
    bool AlwaysPrintImm0)
1232
6.76k
{
1233
6.76k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
1234
1235
6.76k
  if (!MCOperand_isReg(MO1)) {   // For label symbolic references.
1236
0
    printOperand(MI, Op, O);
1237
0
    return;
1238
0
  }
1239
1240
6.76k
  printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
1241
6.76k
}
1242
1243
static void printAddrMode3OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1244
7.41k
{
1245
7.41k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1246
7.41k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1247
7.41k
  ARM_AM_AddrOpc subtracted = getAM3Op((unsigned int)MCOperand_getImm(MO2));
1248
7.41k
  unsigned ImmOffs;
1249
1250
7.41k
  if (MCOperand_getReg(MO1)) {
1251
4.00k
    SStream_concat0(O, ARM_AM_getAddrOpcStr(subtracted));
1252
4.00k
    printRegName(MI->csh, O, MCOperand_getReg(MO1));
1253
1254
4.00k
    if (MI->csh->detail) {
1255
4.00k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1256
4.00k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1257
4.00k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1258
4.00k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1259
4.00k
      MI->flat_insn->detail->arm.op_count++;
1260
4.00k
    }
1261
1262
4.00k
    return;
1263
4.00k
  }
1264
1265
3.41k
  ImmOffs = getAM3Offset((unsigned int)MCOperand_getImm(MO2));
1266
3.41k
  if (ImmOffs > HEX_THRESHOLD)
1267
2.56k
    SStream_concat(O, "#%s0x%x", ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1268
850
  else
1269
850
    SStream_concat(O, "#%s%u", ARM_AM_getAddrOpcStr(subtracted), ImmOffs);
1270
1271
3.41k
  if (MI->csh->detail) {
1272
3.41k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1273
3.41k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = ImmOffs;
1274
3.41k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].subtracted = subtracted == ARM_AM_sub;
1275
3.41k
    MI->flat_insn->detail->arm.op_count++;
1276
3.41k
  }
1277
3.41k
}
1278
1279
static void printPostIdxImm8Operand(MCInst *MI, unsigned OpNum, SStream *O)
1280
948
{
1281
948
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1282
948
  unsigned Imm = (unsigned int)MCOperand_getImm(MO);
1283
1284
948
  if ((Imm & 0xff) > HEX_THRESHOLD)
1285
787
    SStream_concat(O, "#%s0x%x", ((Imm & 256) ? "" : "-"), (Imm & 0xff));
1286
161
  else
1287
161
    SStream_concat(O, "#%s%u", ((Imm & 256) ? "" : "-"), (Imm & 0xff));
1288
1289
948
  if (MI->csh->detail) {
1290
948
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1291
948
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Imm & 0xff;
1292
948
    MI->flat_insn->detail->arm.op_count++;
1293
948
  }
1294
948
}
1295
1296
static void printPostIdxRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1297
1.40k
{
1298
1.40k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1299
1.40k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1300
1301
1.40k
  SStream_concat0(O, (MCOperand_getImm(MO2) ? "" : "-"));
1302
1.40k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1303
1304
1.40k
  if (MI->csh->detail) {
1305
1.40k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1306
1.40k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO1);
1307
1.40k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1308
1.40k
    MI->flat_insn->detail->arm.op_count++;
1309
1.40k
  }
1310
1.40k
}
1311
1312
static void printPostIdxImm8s4Operand(MCInst *MI, unsigned OpNum, SStream *O)
1313
6.03k
{
1314
6.03k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1315
6.03k
  int Imm = (int)MCOperand_getImm(MO);
1316
1317
6.03k
  if (((Imm & 0xff) << 2) > HEX_THRESHOLD) {
1318
5.26k
    SStream_concat(O, "#%s0x%x", ((Imm & 256) ? "" : "-"), ((Imm & 0xff) << 2));
1319
5.26k
  } else {
1320
771
    SStream_concat(O, "#%s%u", ((Imm & 256) ? "" : "-"), ((Imm & 0xff) << 2));
1321
771
  }
1322
1323
6.03k
  if (MI->csh->detail) {
1324
6.03k
    int v = (Imm & 256) ? ((Imm & 0xff) << 2) : -((Imm & 0xff) << 2);
1325
6.03k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1326
6.03k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = v;
1327
6.03k
    MI->flat_insn->detail->arm.op_count++;
1328
6.03k
  }
1329
6.03k
}
1330
1331
static void printAddrMode5Operand(MCInst *MI, unsigned OpNum, SStream *O,
1332
    bool AlwaysPrintImm0)
1333
14.2k
{
1334
14.2k
  unsigned ImmOffs;
1335
14.2k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1336
14.2k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1337
14.2k
  ARM_AM_AddrOpc Op = ARM_AM_getAM5Op((unsigned int)MCOperand_getImm(MO2));
1338
1339
14.2k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
1340
0
    printOperand(MI, OpNum, O);
1341
0
    return;
1342
0
  }
1343
1344
14.2k
  SStream_concat0(O, "[");
1345
14.2k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1346
1347
14.2k
  if (MI->csh->detail) {
1348
14.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
1349
14.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1350
14.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
1351
14.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
1352
14.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
1353
14.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1354
14.2k
  }
1355
1356
14.2k
  ImmOffs = ARM_AM_getAM5Offset((unsigned int)MCOperand_getImm(MO2));
1357
14.2k
  if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) {
1358
13.9k
    if (ImmOffs * 4 > HEX_THRESHOLD)
1359
13.1k
      SStream_concat(O, ", #%s0x%x",
1360
13.1k
          ARM_AM_getAddrOpcStr(Op),
1361
13.1k
          ImmOffs * 4);
1362
795
    else
1363
795
      SStream_concat(O, ", #%s%u",
1364
795
          ARM_AM_getAddrOpcStr(Op),
1365
795
          ImmOffs * 4);
1366
1367
13.9k
    if (MI->csh->detail) {
1368
13.9k
      if (Op)
1369
6.70k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = ImmOffs * 4;
1370
7.24k
      else
1371
7.24k
        MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs * 4;
1372
13.9k
    }
1373
13.9k
  }
1374
1375
14.2k
  SStream_concat0(O, "]");
1376
1377
14.2k
  if (MI->csh->detail) {
1378
14.2k
    MI->flat_insn->detail->arm.op_count++;
1379
14.2k
  }
1380
14.2k
}
1381
1382
static void printAddrMode5FP16Operand(MCInst *MI, unsigned OpNum, SStream *O,
1383
    bool AlwaysPrintImm0)
1384
1.09k
{
1385
1.09k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1386
1.09k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1387
1.09k
  unsigned ImmOffs = getAM5FP16Offset((unsigned)MCOperand_getImm(MO2));
1388
1.09k
  unsigned Op = getAM5FP16Op((unsigned)MCOperand_getImm(MO2));
1389
1390
1.09k
  if (!MCOperand_isReg(MO1)) {  // FIXME: This is for CP entries, but isn't right.
1391
0
    printOperand(MI, OpNum, O);
1392
0
    return;
1393
0
  }
1394
1395
1.09k
  SStream_concat0(O, "[");
1396
1.09k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1397
1398
1.09k
  if (MI->csh->detail) {
1399
1.09k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_MEM;
1400
1.09k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1401
1.09k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = ARM_REG_INVALID;
1402
1.09k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.scale = 1;
1403
1.09k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = 0;
1404
1.09k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1405
1.09k
  }
1406
1407
1.09k
  if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM_sub) {
1408
690
  if (ImmOffs * 2 > HEX_THRESHOLD)
1409
453
    SStream_concat(O, ", #%s0x%x", ARM_AM_getAddrOpcStr(Op), ImmOffs * 2);
1410
237
  else
1411
237
    SStream_concat(O, ", #%s%u", ARM_AM_getAddrOpcStr(Op), ImmOffs * 2);
1412
1413
690
  if (MI->csh->detail) {
1414
690
    if (Op)
1415
146
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = ImmOffs * 2;
1416
544
    else
1417
544
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = -(int)ImmOffs * 2;
1418
690
  }
1419
690
  }
1420
1421
1.09k
  SStream_concat0(O, "]");
1422
1423
1.09k
  if (MI->csh->detail) {
1424
1.09k
    MI->flat_insn->detail->arm.op_count++;
1425
1.09k
  }
1426
1.09k
}
1427
1428
static void printAddrMode6Operand(MCInst *MI, unsigned OpNum, SStream *O)
1429
45.3k
{
1430
45.3k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1431
45.3k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
1432
45.3k
  unsigned tmp;
1433
1434
45.3k
  SStream_concat0(O, "[");
1435
45.3k
  set_mem_access(MI, true);
1436
1437
45.3k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1438
1439
45.3k
  if (MI->csh->detail)
1440
45.3k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1441
1442
45.3k
  tmp = (unsigned int)MCOperand_getImm(MO2);
1443
45.3k
  if (tmp) {
1444
15.5k
    if (tmp << 3 > HEX_THRESHOLD)
1445
15.5k
      SStream_concat(O, ":0x%x", (tmp << 3));
1446
0
    else
1447
0
      SStream_concat(O, ":%u", (tmp << 3));
1448
1449
15.5k
    if (MI->csh->detail)
1450
15.5k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp << 3;
1451
15.5k
  }
1452
1453
45.3k
  SStream_concat0(O, "]");
1454
45.3k
  set_mem_access(MI, false);
1455
45.3k
}
1456
1457
static void printAddrMode7Operand(MCInst *MI, unsigned OpNum, SStream *O)
1458
38.7k
{
1459
38.7k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
1460
1461
38.7k
  SStream_concat0(O, "[");
1462
38.7k
  set_mem_access(MI, true);
1463
1464
38.7k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
1465
1466
38.7k
  if (MI->csh->detail)
1467
38.7k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
1468
1469
38.7k
  SStream_concat0(O, "]");
1470
38.7k
  set_mem_access(MI, false);
1471
38.7k
}
1472
1473
static void printAddrMode6OffsetOperand(MCInst *MI, unsigned OpNum, SStream *O)
1474
14.6k
{
1475
14.6k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1476
1477
14.6k
  if (MCOperand_getReg(MO) == 0) {
1478
4.47k
    MI->writeback = true;
1479
4.47k
    SStream_concat0(O, "!");
1480
10.2k
  } else {
1481
10.2k
    SStream_concat0(O, ", ");
1482
10.2k
    printRegName(MI->csh, O, MCOperand_getReg(MO));
1483
1484
10.2k
    if (MI->csh->detail) {
1485
10.2k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1486
10.2k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MO);
1487
10.2k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
1488
10.2k
      MI->flat_insn->detail->arm.op_count++;
1489
10.2k
    }
1490
10.2k
  }
1491
14.6k
}
1492
1493
static void printBitfieldInvMaskImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1494
2.16k
{
1495
2.16k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1496
2.16k
  uint32_t v = ~(uint32_t)MCOperand_getImm(MO);
1497
2.16k
  int32_t lsb = CountTrailingZeros_32(v);
1498
2.16k
  int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
1499
1500
  //assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
1501
2.16k
  printUInt32Bang(O, lsb);
1502
1503
2.16k
  if (width > HEX_THRESHOLD)
1504
513
    SStream_concat(O, ", #0x%x", width);
1505
1.65k
  else
1506
1.65k
    SStream_concat(O, ", #%u", width);
1507
1508
2.16k
  if (MI->csh->detail) {
1509
2.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1510
2.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = lsb;
1511
2.16k
    MI->flat_insn->detail->arm.op_count++;
1512
2.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1513
2.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = width;
1514
2.16k
    MI->flat_insn->detail->arm.op_count++;
1515
2.16k
  }
1516
2.16k
}
1517
1518
static void printMemBOption(MCInst *MI, unsigned OpNum, SStream *O)
1519
2.28k
{
1520
2.28k
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1521
2.28k
  SStream_concat0(O, ARM_MB_MemBOptToString(val,
1522
2.28k
        ARM_getFeatureBits(MI->csh->mode, ARM_HasV8Ops)));
1523
1524
2.28k
  if (MI->csh->detail) {
1525
2.28k
    MI->flat_insn->detail->arm.mem_barrier = (arm_mem_barrier)(val + 1);
1526
2.28k
  }
1527
2.28k
}
1528
1529
static void printInstSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
1530
3.21k
{
1531
3.21k
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1532
3.21k
  SStream_concat0(O, ARM_ISB_InstSyncBOptToString(val));
1533
3.21k
}
1534
1535
static void printTraceSyncBOption(MCInst *MI, unsigned OpNum, SStream *O)
1536
0
{
1537
0
  unsigned val = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1538
0
  SStream_concat0(O, ARM_TSB_TraceSyncBOptToString(val));
1539
  // TODO: add to detail?
1540
0
}
1541
1542
static void printShiftImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1543
1.35k
{
1544
1.35k
  unsigned ShiftOp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1545
1.35k
  bool isASR = (ShiftOp & (1 << 5)) != 0;
1546
1.35k
  unsigned Amt = ShiftOp & 0x1f;
1547
1548
1.35k
  if (isASR) {
1549
798
    unsigned tmp = Amt == 0 ? 32 : Amt;
1550
798
    if (tmp > HEX_THRESHOLD)
1551
477
      SStream_concat(O, ", asr #0x%x", tmp);
1552
321
    else
1553
321
      SStream_concat(O, ", asr #%u", tmp);
1554
1555
798
    if (MI->csh->detail) {
1556
798
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ASR;
1557
798
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = tmp;
1558
798
    }
1559
798
  } else if (Amt) {
1560
445
    if (Amt > HEX_THRESHOLD)
1561
300
      SStream_concat(O, ", lsl #0x%x", Amt);
1562
145
    else
1563
145
      SStream_concat(O, ", lsl #%u", Amt);
1564
1565
445
    if (MI->csh->detail) {
1566
445
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_LSL;
1567
445
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Amt;
1568
445
    }
1569
445
  }
1570
1.35k
}
1571
1572
static void printPKHLSLShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
1573
1.18k
{
1574
1.18k
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1575
1576
1.18k
  if (Imm == 0)
1577
183
    return;
1578
1579
  //assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
1580
1.00k
  if (Imm > HEX_THRESHOLD)
1581
718
    SStream_concat(O, ", lsl #0x%x", Imm);
1582
284
  else
1583
284
    SStream_concat(O, ", lsl #%u", Imm);
1584
1585
1.00k
  if (MI->csh->detail) {
1586
1.00k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_LSL;
1587
1.00k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm;
1588
1.00k
  }
1589
1.00k
}
1590
1591
static void printPKHASRShiftImm(MCInst *MI, unsigned OpNum, SStream *O)
1592
917
{
1593
917
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1594
1595
  // A shift amount of 32 is encoded as 0.
1596
917
  if (Imm == 0)
1597
203
    Imm = 32;
1598
1599
  //assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
1600
917
  if (Imm > HEX_THRESHOLD)
1601
697
    SStream_concat(O, ", asr #0x%x", Imm);
1602
220
  else
1603
220
    SStream_concat(O, ", asr #%u", Imm);
1604
1605
917
  if (MI->csh->detail) {
1606
917
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ASR;
1607
917
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm;
1608
917
  }
1609
917
}
1610
1611
// FIXME: push {r1, r2, r3, ...} can exceed the number of operands in MCInst struct
1612
static void printRegisterList(MCInst *MI, unsigned OpNum, SStream *O)
1613
25.5k
{
1614
25.5k
  unsigned i, e;
1615
25.5k
#ifndef CAPSTONE_DIET
1616
25.5k
  uint8_t access = 0;
1617
25.5k
#endif
1618
1619
25.5k
  SStream_concat0(O, "{");
1620
1621
25.5k
#ifndef CAPSTONE_DIET
1622
25.5k
  if (MI->csh->detail) {
1623
25.5k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
1624
25.5k
  }
1625
25.5k
#endif
1626
1627
171k
  for (i = OpNum, e = MCInst_getNumOperands(MI); i != e; ++i) {
1628
146k
    if (i != OpNum)
1629
120k
      SStream_concat0(O, ", ");
1630
1631
146k
    printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, i)));
1632
1633
146k
    if (MI->csh->detail) {
1634
146k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1635
146k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, i));
1636
146k
#ifndef CAPSTONE_DIET
1637
146k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
1638
146k
#endif
1639
146k
      MI->flat_insn->detail->arm.op_count++;
1640
146k
    }
1641
146k
  }
1642
1643
25.5k
  SStream_concat0(O, "}");
1644
1645
25.5k
#ifndef CAPSTONE_DIET
1646
25.5k
  if (MI->csh->detail) {
1647
25.5k
    MI->ac_idx++;
1648
25.5k
  }
1649
25.5k
#endif
1650
25.5k
}
1651
1652
static void printGPRPairOperand(MCInst *MI, unsigned OpNum, SStream *O)
1653
1.79k
{
1654
1.79k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
1655
1656
1.79k
  printRegName(MI->csh, O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0));
1657
1658
1.79k
  if (MI->csh->detail) {
1659
1.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1660
1.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_0);
1661
1.79k
    MI->flat_insn->detail->arm.op_count++;
1662
1.79k
  }
1663
1664
1.79k
  SStream_concat0(O, ", ");
1665
1666
1.79k
  printRegName(MI->csh, O, MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1));
1667
1668
1.79k
  if (MI->csh->detail) {
1669
1.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
1670
1.79k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_gsub_1);
1671
1.79k
    MI->flat_insn->detail->arm.op_count++;
1672
1.79k
  }
1673
1.79k
}
1674
1675
// SETEND BE/LE
1676
static void printSetendOperand(MCInst *MI, unsigned OpNum, SStream *O)
1677
328
{
1678
328
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1679
1680
328
  if (MCOperand_getImm(Op)) {
1681
265
    SStream_concat0(O, "be");
1682
1683
265
    if (MI->csh->detail) {
1684
265
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SETEND;
1685
265
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].setend = ARM_SETEND_BE;
1686
265
      MI->flat_insn->detail->arm.op_count++;
1687
265
    }
1688
265
  } else {
1689
63
    SStream_concat0(O, "le");
1690
1691
63
    if (MI->csh->detail) {
1692
63
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SETEND;
1693
63
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].setend = ARM_SETEND_LE;
1694
63
      MI->flat_insn->detail->arm.op_count++;
1695
63
    }
1696
63
  }
1697
328
}
1698
1699
static void printCPSIMod(MCInst *MI, unsigned OpNum, SStream *O)
1700
919
{
1701
919
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1702
919
  unsigned int mode = (unsigned int)MCOperand_getImm(Op);
1703
1704
919
  SStream_concat0(O, ARM_PROC_IModToString(mode));
1705
1706
919
  if (MI->csh->detail) {
1707
919
    MI->flat_insn->detail->arm.cps_mode = mode;
1708
919
  }
1709
919
}
1710
1711
static void printCPSIFlag(MCInst *MI, unsigned OpNum, SStream *O)
1712
919
{
1713
919
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1714
919
  unsigned IFlags = (unsigned int)MCOperand_getImm(Op);
1715
919
  int i;
1716
1717
3.67k
  for (i = 2; i >= 0; --i)
1718
2.75k
    if (IFlags & (1 << i)) {
1719
1.08k
      SStream_concat0(O, ARM_PROC_IFlagsToString(1 << i));
1720
1.08k
    }
1721
1722
919
  if (IFlags == 0) {
1723
334
    SStream_concat0(O, "none");
1724
334
    IFlags = ARM_CPSFLAG_NONE;
1725
334
  }
1726
1727
919
  if (MI->csh->detail) {
1728
919
    MI->flat_insn->detail->arm.cps_flag = IFlags;
1729
919
  }
1730
919
}
1731
1732
static void printMSRMaskOperand(MCInst *MI, unsigned OpNum, SStream *O)
1733
6.31k
{
1734
6.31k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
1735
6.31k
  unsigned SpecRegRBit = (unsigned)MCOperand_getImm(Op) >> 4;
1736
6.31k
  unsigned Mask = (unsigned)MCOperand_getImm(Op) & 0xf;
1737
6.31k
  unsigned reg;
1738
1739
6.31k
  if (ARM_getFeatureBits(MI->csh->mode, ARM_FeatureMClass)) {
1740
5.14k
    const MClassSysReg *TheReg;
1741
5.14k
    unsigned SYSm = (unsigned)MCOperand_getImm(Op) & 0xFFF;  // 12-bit SYMm
1742
5.14k
    unsigned Opcode = MCInst_getOpcode(MI);
1743
1744
5.14k
    if (Opcode == ARM_t2MSR_M && ARM_getFeatureBits(MI->csh->mode, ARM_FeatureDSP)) {
1745
3.87k
      TheReg = lookupMClassSysRegBy12bitSYSmValue(SYSm);
1746
3.87k
      if (TheReg && MClassSysReg_isInRequiredFeatures(TheReg, ARM_FeatureDSP)) {
1747
150
        SStream_concat0(O, TheReg->Name);
1748
150
        ARM_addSysReg(MI, TheReg->sysreg);
1749
150
        return;
1750
150
      }
1751
3.87k
    }
1752
1753
    // Handle the basic 8-bit mask.
1754
4.99k
    SYSm &= 0xff;
1755
4.99k
    if (Opcode == ARM_t2MSR_M && ARM_getFeatureBits(MI->csh->mode, ARM_HasV7Ops)) {
1756
      // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
1757
      // alias for MSR APSR_nzcvq.
1758
3.72k
      TheReg = lookupMClassSysRegAPSRNonDeprecated(SYSm);
1759
3.72k
      if (TheReg) {
1760
124
        SStream_concat0(O, TheReg->Name);
1761
124
        ARM_addSysReg(MI, TheReg->sysreg);
1762
124
        return;
1763
124
      }
1764
3.72k
    }
1765
1766
4.86k
    TheReg = lookupMClassSysRegBy8bitSYSmValue(SYSm);
1767
4.86k
    if (TheReg) {
1768
3.97k
      SStream_concat0(O, TheReg->Name);
1769
3.97k
      ARM_addSysReg(MI, TheReg->sysreg);
1770
3.97k
      return;
1771
3.97k
    }
1772
1773
891
    if (SYSm > HEX_THRESHOLD)
1774
540
      SStream_concat(O, "%x", SYSm);
1775
351
    else
1776
351
      SStream_concat(O, "%u", SYSm);
1777
1778
891
    if (MI->csh->detail)
1779
891
      MCOperand_CreateImm0(MI, SYSm);
1780
1781
891
    return;
1782
4.86k
  }
1783
1784
  // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
1785
  // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
1786
1.17k
  if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
1787
477
    SStream_concat0(O, "apsr_");
1788
477
    switch (Mask) {
1789
0
      default: // llvm_unreachable("Unexpected mask value!");
1790
186
      case 4:  SStream_concat0(O, "g"); ARM_addSysReg(MI, ARM_SYSREG_APSR_G); return;
1791
72
      case 8:  SStream_concat0(O, "nzcvq"); ARM_addSysReg(MI, ARM_SYSREG_APSR_NZCVQ); return;
1792
219
      case 12: SStream_concat0(O, "nzcvqg"); ARM_addSysReg(MI, ARM_SYSREG_APSR_NZCVQG); return;
1793
477
    }
1794
477
  }
1795
1796
700
  if (SpecRegRBit) {
1797
230
    SStream_concat0(O, "spsr");
1798
470
  } else {
1799
470
    SStream_concat0(O, "cpsr");
1800
470
  }
1801
1802
700
  reg = 0;
1803
700
  if (Mask) {
1804
665
    SStream_concat0(O, "_");
1805
1806
665
    if (Mask & 8) {
1807
227
      SStream_concat0(O, "f");
1808
227
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_F : ARM_SYSREG_CPSR_F;
1809
227
    }
1810
1811
665
    if (Mask & 4) {
1812
335
      SStream_concat0(O, "s");
1813
335
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_S : ARM_SYSREG_CPSR_S;
1814
335
    }
1815
1816
665
    if (Mask & 2) {
1817
332
      SStream_concat0(O, "x");
1818
332
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_X : ARM_SYSREG_CPSR_X;
1819
332
    }
1820
1821
665
    if (Mask & 1) {
1822
501
      SStream_concat0(O, "c");
1823
501
      reg += SpecRegRBit ? ARM_SYSREG_SPSR_C : ARM_SYSREG_CPSR_C;
1824
501
    }
1825
1826
665
    ARM_addSysReg(MI, reg);
1827
665
  }
1828
700
}
1829
1830
static void printBankedRegOperand(MCInst *MI, unsigned OpNum, SStream *O)
1831
1.29k
{
1832
1.29k
  uint32_t Banked = (uint32_t)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1833
1.29k
  const BankedReg *TheReg = lookupBankedRegByEncoding(Banked);
1834
1835
1.29k
  SStream_concat0(O, TheReg->Name);
1836
1.29k
  ARM_addSysReg(MI, TheReg->sysreg);
1837
1.29k
}
1838
1839
static void printPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
1840
582k
{
1841
582k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1842
  // Handle the undefined 15 CC value here for printing so we don't abort().
1843
582k
  if ((unsigned)CC == 15) {
1844
301
    SStream_concat0(O, "<und>");
1845
1846
301
    if (MI->csh->detail)
1847
301
      MI->flat_insn->detail->arm.cc = ARM_CC_INVALID;
1848
582k
  } else {
1849
582k
    if (CC != ARMCC_AL) {
1850
137k
      SStream_concat0(O, ARMCC_ARMCondCodeToString(CC));
1851
137k
    }
1852
1853
582k
    if (MI->csh->detail)
1854
582k
      MI->flat_insn->detail->arm.cc = CC + 1;
1855
582k
  }
1856
582k
}
1857
1858
static void printMandatoryPredicateOperand(MCInst *MI, unsigned OpNum, SStream *O)
1859
5.12k
{
1860
5.12k
  ARMCC_CondCodes CC = (ARMCC_CondCodes)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1861
5.12k
  SStream_concat0(O, ARMCC_ARMCondCodeToString(CC));
1862
1863
5.12k
  if (MI->csh->detail)
1864
5.12k
    MI->flat_insn->detail->arm.cc = CC + 1;
1865
5.12k
}
1866
1867
static void printSBitModifierOperand(MCInst *MI, unsigned OpNum, SStream *O)
1868
152k
{
1869
152k
  if (MCOperand_getReg(MCInst_getOperand(MI, OpNum))) {
1870
    //assert(MCOperand_getReg(MCInst_getOperand(MI, OpNum)) == ARM_CPSR &&
1871
    //       "Expect ARM CPSR register!");
1872
126k
    SStream_concat0(O, "s");
1873
1874
126k
    if (MI->csh->detail)
1875
126k
      MI->flat_insn->detail->arm.update_flags = true;
1876
126k
  }
1877
152k
}
1878
1879
static void printNoHashImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1880
29.6k
{
1881
29.6k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1882
1883
29.6k
  printUInt32(O, tmp);
1884
1885
29.6k
  if (MI->csh->detail) {
1886
29.6k
    if (MI->csh->doing_mem) {
1887
29.6k
      MI->flat_insn->detail->arm.op_count--;
1888
29.6k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].neon_lane = (int8_t)tmp;
1889
29.6k
      MI->ac_idx--; // consecutive operands share the same access right
1890
29.6k
    } else {
1891
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1892
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1893
0
      MI->flat_insn->detail->arm.op_count++;
1894
0
    }
1895
29.6k
  }
1896
29.6k
}
1897
1898
static void printPImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1899
34.7k
{
1900
34.7k
  unsigned imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1901
1902
34.7k
  SStream_concat(O, "p%u", imm);
1903
1904
34.7k
  if (MI->csh->detail) {
1905
34.7k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_PIMM;
1906
34.7k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
1907
34.7k
    MI->flat_insn->detail->arm.op_count++;
1908
34.7k
  }
1909
34.7k
}
1910
1911
static void printCImmediate(MCInst *MI, unsigned OpNum, SStream *O)
1912
47.7k
{
1913
47.7k
  unsigned imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1914
1915
47.7k
  SStream_concat(O, "c%u", imm);
1916
1917
47.7k
  if (MI->csh->detail) {
1918
47.7k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_CIMM;
1919
47.7k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = imm;
1920
47.7k
    MI->flat_insn->detail->arm.op_count++;
1921
47.7k
  }
1922
47.7k
}
1923
1924
static void printCoprocOptionImm(MCInst *MI, unsigned OpNum, SStream *O)
1925
2.66k
{
1926
2.66k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1927
2.66k
  if (tmp > HEX_THRESHOLD)
1928
2.34k
    SStream_concat(O, "{0x%x}", tmp);
1929
326
  else
1930
326
    SStream_concat(O, "{%u}", tmp);
1931
1932
2.66k
  if (MI->csh->detail) {
1933
2.66k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1934
2.66k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1935
2.66k
    MI->flat_insn->detail->arm.op_count++;
1936
2.66k
  }
1937
2.66k
}
1938
1939
static void printAdrLabelOperand(MCInst *MI, unsigned OpNum, SStream *O, unsigned scale)
1940
8.36k
{
1941
8.36k
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
1942
1943
8.36k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO) << scale;
1944
1945
8.36k
  if (OffImm == INT32_MIN) {
1946
0
    SStream_concat0(O, "#-0");
1947
1948
0
    if (MI->csh->detail) {
1949
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1950
0
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
1951
0
      MI->flat_insn->detail->arm.op_count++;
1952
0
    }
1953
8.36k
  } else {
1954
8.36k
    if (OffImm < 0)
1955
0
      SStream_concat(O, "#-0x%x", -OffImm);
1956
8.36k
    else {
1957
8.36k
      if (OffImm > HEX_THRESHOLD)
1958
7.71k
        SStream_concat(O, "#0x%x", OffImm);
1959
653
      else
1960
653
        SStream_concat(O, "#%u", OffImm);
1961
8.36k
    }
1962
1963
8.36k
    if (MI->csh->detail) {
1964
8.36k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1965
8.36k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
1966
8.36k
      MI->flat_insn->detail->arm.op_count++;
1967
8.36k
    }
1968
8.36k
  }
1969
8.36k
}
1970
1971
static void printThumbS4ImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1972
9.42k
{
1973
9.42k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum)) * 4;
1974
1975
9.42k
  printUInt32Bang(O, tmp);
1976
1977
9.42k
  if (MI->csh->detail) {
1978
9.42k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1979
9.42k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1980
9.42k
    MI->flat_insn->detail->arm.op_count++;
1981
9.42k
  }
1982
9.42k
}
1983
1984
static void printThumbSRImm(MCInst *MI, unsigned OpNum, SStream *O)
1985
27.4k
{
1986
27.4k
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
1987
27.4k
  unsigned tmp = Imm == 0 ? 32 : Imm;
1988
1989
27.4k
  printUInt32Bang(O, tmp);
1990
1991
27.4k
  if (MI->csh->detail) {
1992
27.4k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
1993
27.4k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
1994
27.4k
    MI->flat_insn->detail->arm.op_count++;
1995
27.4k
  }
1996
27.4k
}
1997
1998
static void printThumbITMask(MCInst *MI, unsigned OpNum, SStream *O)
1999
5.12k
{
2000
  // (3 - the number of trailing zeros) is the number of then / else.
2001
5.12k
  unsigned Mask = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2002
5.12k
  unsigned Firstcond = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum - 1));
2003
5.12k
  unsigned CondBit0 = Firstcond & 1;
2004
5.12k
  unsigned NumTZ = CountTrailingZeros_32(Mask);
2005
  //assert(NumTZ <= 3 && "Invalid IT mask!");
2006
5.12k
  unsigned Pos, e;
2007
2008
17.9k
  for (Pos = 3, e = NumTZ; Pos > e; --Pos) {
2009
12.8k
    bool T = ((Mask >> Pos) & 1) == CondBit0;
2010
12.8k
    if (T)
2011
6.91k
      SStream_concat0(O, "t");
2012
5.95k
    else
2013
5.95k
      SStream_concat0(O, "e");
2014
    // TODO: detail for this t/e
2015
12.8k
  }
2016
5.12k
}
2017
2018
static void printThumbAddrModeRROperand(MCInst *MI, unsigned Op, SStream *O)
2019
14.1k
{
2020
14.1k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
2021
14.1k
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
2022
14.1k
  unsigned RegNum;
2023
2024
14.1k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2025
0
    printOperand(MI, Op, O);
2026
0
    return;
2027
0
  }
2028
2029
14.1k
  SStream_concat0(O, "[");
2030
14.1k
  set_mem_access(MI, true);
2031
2032
14.1k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2033
2034
14.1k
  if (MI->csh->detail)
2035
14.1k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2036
2037
14.1k
  RegNum = MCOperand_getReg(MO2);
2038
14.1k
  if (RegNum) {
2039
14.1k
    SStream_concat0(O, ", ");
2040
14.1k
    printRegName(MI->csh, O, RegNum);
2041
2042
14.1k
    if (MI->csh->detail)
2043
14.1k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = RegNum;
2044
14.1k
  }
2045
2046
14.1k
  SStream_concat0(O, "]");
2047
14.1k
  set_mem_access(MI, false);
2048
14.1k
}
2049
2050
static void printThumbAddrModeImm5SOperand(MCInst *MI, unsigned Op, SStream *O,
2051
    unsigned Scale)
2052
82.2k
{
2053
82.2k
  MCOperand *MO1 = MCInst_getOperand(MI, Op);
2054
82.2k
  MCOperand *MO2 = MCInst_getOperand(MI, Op + 1);
2055
82.2k
  unsigned ImmOffs, tmp;
2056
2057
82.2k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2058
0
    printOperand(MI, Op, O);
2059
0
    return;
2060
0
  }
2061
2062
82.2k
  SStream_concat0(O, "[");
2063
82.2k
  set_mem_access(MI, true);
2064
2065
82.2k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2066
2067
82.2k
  if (MI->csh->detail)
2068
82.2k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2069
2070
82.2k
  ImmOffs = (unsigned int)MCOperand_getImm(MO2);
2071
82.2k
  if (ImmOffs) {
2072
78.1k
    tmp = ImmOffs * Scale;
2073
78.1k
    SStream_concat0(O, ", ");
2074
78.1k
    printUInt32Bang(O, tmp);
2075
2076
78.1k
    if (MI->csh->detail)
2077
78.1k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp;
2078
78.1k
  }
2079
2080
82.2k
  SStream_concat0(O, "]");
2081
82.2k
  set_mem_access(MI, false);
2082
82.2k
}
2083
2084
static void printThumbAddrModeImm5S1Operand(MCInst *MI, unsigned Op, SStream *O)
2085
46.4k
{
2086
46.4k
  printThumbAddrModeImm5SOperand(MI, Op, O, 1);
2087
46.4k
}
2088
2089
static void printThumbAddrModeImm5S2Operand(MCInst *MI, unsigned Op, SStream *O)
2090
53.7k
{
2091
53.7k
  printThumbAddrModeImm5SOperand(MI, Op, O, 2);
2092
53.7k
}
2093
2094
static void printThumbAddrModeImm5S4Operand(MCInst *MI, unsigned Op, SStream *O)
2095
61.7k
{
2096
61.7k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
2097
61.7k
}
2098
2099
static void printThumbAddrModeSPOperand(MCInst *MI, unsigned Op, SStream *O)
2100
32.2k
{
2101
32.2k
  printThumbAddrModeImm5SOperand(MI, Op, O, 4);
2102
32.2k
}
2103
2104
// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
2105
// register with shift forms.
2106
// REG 0   0           - e.g. R5
2107
// REG IMM, SH_OPC     - e.g. R5, LSL #3
2108
static void printT2SOOperand(MCInst *MI, unsigned OpNum, SStream *O)
2109
3.82k
{
2110
3.82k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2111
3.82k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2112
3.82k
  unsigned Reg = MCOperand_getReg(MO1);
2113
2114
3.82k
  printRegName(MI->csh, O, Reg);
2115
2116
3.82k
  if (MI->csh->detail) {
2117
3.82k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2118
3.82k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg;
2119
3.82k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = CS_AC_READ;
2120
3.82k
    MI->flat_insn->detail->arm.op_count++;
2121
3.82k
  }
2122
2123
  // Print the shift opc.
2124
  //assert(MO2.isImm() && "Not a valid t2_so_reg value!");
2125
3.82k
  printRegImmShift(MI, O, ARM_AM_getSORegShOp((unsigned int)MCOperand_getImm(MO2)),
2126
3.82k
      getSORegOffset((unsigned int)MCOperand_getImm(MO2)));
2127
3.82k
}
2128
2129
static void printAddrModeImm12Operand(MCInst *MI, unsigned OpNum,
2130
    SStream *O, bool AlwaysPrintImm0)
2131
10.3k
{
2132
10.3k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2133
10.3k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2134
10.3k
  int32_t OffImm;
2135
10.3k
  bool isSub;
2136
2137
10.3k
  if (!MCOperand_isReg(MO1)) {   // FIXME: This is for CP entries, but isn't right.
2138
0
    printOperand(MI, OpNum, O);
2139
0
    return;
2140
0
  }
2141
2142
10.3k
  SStream_concat0(O, "[");
2143
10.3k
  set_mem_access(MI, true);
2144
2145
10.3k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2146
2147
10.3k
  if (MI->csh->detail)
2148
10.3k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2149
2150
10.3k
  OffImm = (int32_t)MCOperand_getImm(MO2);
2151
10.3k
  isSub = OffImm < 0;
2152
2153
  // Special value for #-0. All others are normal.
2154
10.3k
  if (OffImm == INT32_MIN)
2155
537
    OffImm = 0;
2156
2157
10.3k
  if (isSub) {
2158
3.73k
    if (OffImm < -HEX_THRESHOLD)
2159
3.12k
      SStream_concat(O, ", #-0x%x", -OffImm);
2160
612
    else
2161
612
      SStream_concat(O, ", #-%u", -OffImm);
2162
6.61k
  } else if (AlwaysPrintImm0 || OffImm > 0) {
2163
6.13k
    if (OffImm >= 0) {
2164
6.13k
      if (OffImm > HEX_THRESHOLD)
2165
5.91k
        SStream_concat(O, ", #0x%x", OffImm);
2166
224
      else
2167
224
        SStream_concat(O, ", #%u", OffImm);
2168
6.13k
    } else {
2169
0
      if (OffImm < -HEX_THRESHOLD)
2170
0
        SStream_concat(O, ", #-0x%x", -OffImm);
2171
0
      else
2172
0
        SStream_concat(O, ", #-%u", -OffImm);
2173
0
    }
2174
6.13k
  }
2175
2176
10.3k
  if (MI->csh->detail)
2177
10.3k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2178
2179
10.3k
  SStream_concat0(O, "]");
2180
10.3k
  set_mem_access(MI, false);
2181
10.3k
}
2182
2183
static void printT2AddrModeImm8Operand(MCInst *MI, unsigned OpNum, SStream *O,
2184
    bool AlwaysPrintImm0)
2185
2.98k
{
2186
2.98k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2187
2.98k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2188
2.98k
  int32_t OffImm;
2189
2.98k
  bool isSub;
2190
2191
2.98k
  SStream_concat0(O, "[");
2192
2.98k
  set_mem_access(MI, true);
2193
2194
2.98k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2195
2196
2.98k
  if (MI->csh->detail)
2197
2.98k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2198
2199
2.98k
  OffImm = (int32_t)MCOperand_getImm(MO2);
2200
2.98k
  isSub = OffImm < 0;
2201
2202
  // Don't print +0.
2203
2.98k
  if (OffImm == INT32_MIN)
2204
243
    OffImm = 0;
2205
2206
2.98k
  if (isSub)
2207
967
    SStream_concat(O, ", #-0x%x", -OffImm);
2208
2.02k
  else if (AlwaysPrintImm0 || OffImm > 0) {
2209
1.86k
    if (OffImm > HEX_THRESHOLD)
2210
1.52k
      SStream_concat(O, ", #0x%x", OffImm);
2211
340
    else
2212
340
      SStream_concat(O, ", #%u", OffImm);
2213
1.86k
  }
2214
2215
2.98k
  if (MI->csh->detail)
2216
2.98k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2217
2218
2.98k
  SStream_concat0(O, "]");
2219
2.98k
  set_mem_access(MI, false);
2220
2.98k
}
2221
2222
static void printT2AddrModeImm8s4Operand(MCInst *MI,
2223
    unsigned OpNum, SStream *O, bool AlwaysPrintImm0)
2224
7.21k
{
2225
7.21k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2226
7.21k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2227
7.21k
  int32_t OffImm;
2228
7.21k
  bool isSub;
2229
2230
7.21k
  if (!MCOperand_isReg(MO1)) {   //  For label symbolic references.
2231
0
    printOperand(MI, OpNum, O);
2232
0
    return;
2233
0
  }
2234
2235
7.21k
  SStream_concat0(O, "[");
2236
7.21k
  set_mem_access(MI, true);
2237
2238
7.21k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2239
2240
7.21k
  if (MI->csh->detail)
2241
7.21k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2242
2243
7.21k
  OffImm = (int32_t)MCOperand_getImm(MO2);
2244
7.21k
  isSub = OffImm < 0;
2245
2246
  //assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
2247
2248
  // Don't print +0.
2249
7.21k
  if (OffImm == INT32_MIN)
2250
841
    OffImm = 0;
2251
2252
7.21k
  if (isSub) {
2253
3.23k
    SStream_concat(O, ", #-0x%x", -OffImm);
2254
3.98k
  } else if (AlwaysPrintImm0 || OffImm > 0) {
2255
3.88k
    if (OffImm > HEX_THRESHOLD)
2256
3.15k
      SStream_concat(O, ", #0x%x", OffImm);
2257
728
    else
2258
728
      SStream_concat(O, ", #%u", OffImm);
2259
3.88k
  }
2260
2261
7.21k
  if (MI->csh->detail)
2262
7.21k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = OffImm;
2263
2264
7.21k
  SStream_concat0(O, "]");
2265
7.21k
  set_mem_access(MI, false);
2266
7.21k
}
2267
2268
static void printT2AddrModeImm0_1020s4Operand(MCInst *MI, unsigned OpNum, SStream *O)
2269
494
{
2270
494
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2271
494
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum + 1);
2272
494
  unsigned tmp;
2273
2274
494
  SStream_concat0(O, "[");
2275
494
  set_mem_access(MI, true);
2276
2277
494
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2278
2279
494
  if (MI->csh->detail)
2280
494
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2281
2282
494
  if (MCOperand_getImm(MO2)) {
2283
383
    SStream_concat0(O, ", ");
2284
383
    tmp = (unsigned int)MCOperand_getImm(MO2) * 4;
2285
383
    printUInt32Bang(O, tmp);
2286
2287
383
    if (MI->csh->detail)
2288
383
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.disp = tmp;
2289
383
  }
2290
2291
494
  SStream_concat0(O, "]");
2292
494
  set_mem_access(MI, false);
2293
494
}
2294
2295
static void printT2AddrModeImm8OffsetOperand(MCInst *MI,
2296
    unsigned OpNum, SStream *O)
2297
1.63k
{
2298
1.63k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2299
1.63k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
2300
2301
1.63k
  SStream_concat0(O, ", ");
2302
1.63k
  if (OffImm == INT32_MIN) {
2303
96
    SStream_concat0(O, "#-0");
2304
2305
96
    if (MI->csh->detail) {
2306
96
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2307
96
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
2308
96
      MI->flat_insn->detail->arm.op_count++;
2309
96
    }
2310
1.53k
  } else {
2311
1.53k
    printInt32Bang(O, OffImm);
2312
2313
1.53k
    if (MI->csh->detail) {
2314
1.53k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2315
1.53k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
2316
1.53k
      MI->flat_insn->detail->arm.op_count++;
2317
1.53k
    }
2318
1.53k
  }
2319
1.63k
}
2320
2321
static void printT2AddrModeImm8s4OffsetOperand(MCInst *MI,
2322
    unsigned OpNum, SStream *O)
2323
1.22k
{
2324
1.22k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2325
1.22k
  int32_t OffImm = (int32_t)MCOperand_getImm(MO1);
2326
2327
  //assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
2328
2329
1.22k
  SStream_concat0(O, ", ");
2330
2331
1.22k
  if (OffImm == INT32_MIN) {
2332
105
    SStream_concat0(O, "#-0");
2333
2334
105
    if (MI->csh->detail) {
2335
105
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2336
105
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = 0;
2337
105
      MI->flat_insn->detail->arm.op_count++;
2338
105
    }
2339
1.12k
  } else {
2340
1.12k
    printInt32Bang(O, OffImm);
2341
2342
1.12k
    if (MI->csh->detail) {
2343
1.12k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2344
1.12k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = OffImm;
2345
1.12k
      MI->flat_insn->detail->arm.op_count++;
2346
1.12k
    }
2347
1.12k
  }
2348
1.22k
}
2349
2350
static void printT2AddrModeSoRegOperand(MCInst *MI,
2351
    unsigned OpNum, SStream *O)
2352
2.04k
{
2353
2.04k
  MCOperand *MO1 = MCInst_getOperand(MI, OpNum);
2354
2.04k
  MCOperand *MO2 = MCInst_getOperand(MI, OpNum+1);
2355
2.04k
  MCOperand *MO3 = MCInst_getOperand(MI, OpNum+2);
2356
2.04k
  unsigned ShAmt;
2357
2358
2.04k
  SStream_concat0(O, "[");
2359
2.04k
  set_mem_access(MI, true);
2360
2361
2.04k
  printRegName(MI->csh, O, MCOperand_getReg(MO1));
2362
2363
2.04k
  if (MI->csh->detail)
2364
2.04k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.base = MCOperand_getReg(MO1);
2365
2366
  //assert(MCOperand_getReg(MO2.getReg() && "Invalid so_reg load / store address!");
2367
2.04k
  SStream_concat0(O, ", ");
2368
2.04k
  printRegName(MI->csh, O, MCOperand_getReg(MO2));
2369
2370
2.04k
  if (MI->csh->detail)
2371
2.04k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].mem.index = MCOperand_getReg(MO2);
2372
2373
2.04k
  ShAmt = (unsigned int)MCOperand_getImm(MO3);
2374
2.04k
  if (ShAmt) {
2375
    //assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
2376
966
    SStream_concat0(O, ", lsl ");
2377
966
    SStream_concat(O, "#%u", ShAmt);
2378
2379
966
    if (MI->csh->detail) {
2380
966
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.type = ARM_SFT_LSL;
2381
966
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].shift.value = ShAmt;
2382
966
    }
2383
966
  }
2384
2385
2.04k
  SStream_concat0(O, "]");
2386
2.04k
  set_mem_access(MI, false);
2387
2.04k
}
2388
2389
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2390
565
{
2391
565
  MCOperand *MO = MCInst_getOperand(MI, OpNum);
2392
2393
#if defined(_KERNEL_MODE)
2394
  // Issue #681: Windows kernel does not support formatting float point
2395
  SStream_concat(O, "#<float_point_unsupported>");
2396
#else
2397
565
  SStream_concat(O, "#%e", getFPImmFloat((unsigned int)MCOperand_getImm(MO)));
2398
565
#endif
2399
2400
565
  if (MI->csh->detail) {
2401
565
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_FP;
2402
565
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].fp = getFPImmFloat((unsigned int)MCOperand_getImm(MO));
2403
565
    MI->flat_insn->detail->arm.op_count++;
2404
565
  }
2405
565
}
2406
2407
static void printNEONModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2408
2.70k
{
2409
2.70k
  unsigned EncodedImm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2410
2.70k
  unsigned EltBits;
2411
2.70k
  uint64_t Val = ARM_AM_decodeNEONModImm(EncodedImm, &EltBits);
2412
2413
2.70k
  if (Val > HEX_THRESHOLD)
2414
2.39k
    SStream_concat(O, "#0x%"PRIx64, Val);
2415
311
  else
2416
311
    SStream_concat(O, "#%"PRIu64, Val);
2417
2418
2.70k
  if (MI->csh->detail) {
2419
2.70k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2420
2.70k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = (unsigned int)Val;
2421
2.70k
    MI->flat_insn->detail->arm.op_count++;
2422
2.70k
  }
2423
2.70k
}
2424
2425
static void printImmPlusOneOperand(MCInst *MI, unsigned OpNum, SStream *O)
2426
1.87k
{
2427
1.87k
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2428
2429
1.87k
  printUInt32Bang(O, Imm + 1);
2430
2431
1.87k
  if (MI->csh->detail) {
2432
1.87k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2433
1.87k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Imm + 1;
2434
1.87k
    MI->flat_insn->detail->arm.op_count++;
2435
1.87k
  }
2436
1.87k
}
2437
2438
static void printRotImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2439
1.28k
{
2440
1.28k
  unsigned Imm = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2441
2442
1.28k
  if (Imm == 0)
2443
523
    return;
2444
2445
763
  SStream_concat0(O, ", ror #");
2446
2447
763
  switch (Imm) {
2448
0
    default: //assert (0 && "illegal ror immediate!");
2449
185
    case 1: SStream_concat0(O, "8"); break;
2450
179
    case 2: SStream_concat0(O, "16"); break;
2451
399
    case 3: SStream_concat0(O, "24"); break;
2452
763
  }
2453
2454
763
  if (MI->csh->detail) {
2455
763
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.type = ARM_SFT_ROR;
2456
763
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].shift.value = Imm * 8;
2457
763
  }
2458
763
}
2459
2460
static void printModImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
2461
7.16k
{
2462
7.16k
  MCOperand *Op = MCInst_getOperand(MI, OpNum);
2463
7.16k
  unsigned Bits = MCOperand_getImm(Op) & 0xFF;
2464
7.16k
  unsigned Rot = (MCOperand_getImm(Op) & 0xF00) >> 7;
2465
7.16k
  int32_t Rotated;
2466
7.16k
  bool  PrintUnsigned = false;
2467
2468
7.16k
  switch (MCInst_getOpcode(MI)) {
2469
222
    case ARM_MOVi:
2470
      // Movs to PC should be treated unsigned
2471
222
      PrintUnsigned = (MCOperand_getReg(MCInst_getOperand(MI, OpNum - 1)) == ARM_PC);
2472
222
      break;
2473
542
    case ARM_MSRi:
2474
      // Movs to special registers should be treated unsigned
2475
542
      PrintUnsigned = true;
2476
542
      break;
2477
7.16k
  }
2478
2479
7.16k
  Rotated = rotr32(Bits, Rot);
2480
7.16k
  if (getSOImmVal(Rotated) == MCOperand_getImm(Op)) {
2481
    // #rot has the least possible value
2482
5.65k
    if (PrintUnsigned) {
2483
511
      if (Rotated > HEX_THRESHOLD || Rotated < -HEX_THRESHOLD)
2484
397
        SStream_concat(O, "#0x%x", Rotated);
2485
114
      else
2486
114
        SStream_concat(O, "#%u", Rotated);
2487
5.13k
    } else if (Rotated >= 0) {
2488
4.27k
      if (Rotated > HEX_THRESHOLD)
2489
3.65k
        SStream_concat(O, "#0x%x", Rotated);
2490
623
      else
2491
623
        SStream_concat(O, "#%u", Rotated);
2492
4.27k
    } else {
2493
862
      SStream_concat(O, "#0x%x", Rotated);
2494
862
    }
2495
2496
5.65k
    if (MI->csh->detail) {
2497
5.65k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2498
5.65k
      MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Rotated;
2499
5.65k
      MI->flat_insn->detail->arm.op_count++;
2500
5.65k
    }
2501
2502
5.65k
    return;
2503
5.65k
  }
2504
2505
  // Explicit #bits, #rot implied
2506
1.51k
  SStream_concat(O, "#%u, #%u", Bits, Rot);
2507
2508
1.51k
  if (MI->csh->detail) {
2509
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2510
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Bits;
2511
1.51k
    MI->flat_insn->detail->arm.op_count++;
2512
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2513
1.51k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = Rot;
2514
1.51k
    MI->flat_insn->detail->arm.op_count++;
2515
1.51k
  }
2516
1.51k
}
2517
2518
static void printFBits16(MCInst *MI, unsigned OpNum, SStream *O)
2519
1.69k
{
2520
1.69k
  unsigned tmp;
2521
2522
1.69k
  tmp = 16 - (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2523
2524
1.69k
  printUInt32Bang(O, tmp);
2525
2526
1.69k
  if (MI->csh->detail) {
2527
1.69k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2528
1.69k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
2529
1.69k
    MI->flat_insn->detail->arm.op_count++;
2530
1.69k
  }
2531
1.69k
}
2532
2533
static void printFBits32(MCInst *MI, unsigned OpNum, SStream *O)
2534
425
{
2535
425
  unsigned tmp;
2536
2537
425
  tmp = 32 - (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2538
2539
425
  printUInt32Bang(O, tmp);
2540
2541
425
  if (MI->csh->detail) {
2542
425
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
2543
425
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
2544
425
    MI->flat_insn->detail->arm.op_count++;
2545
425
  }
2546
425
}
2547
2548
static void printVectorIndex(MCInst *MI, unsigned OpNum, SStream *O)
2549
4.66k
{
2550
4.66k
  unsigned tmp = (unsigned int)MCOperand_getImm(MCInst_getOperand(MI, OpNum));
2551
2552
4.66k
  if (tmp > HEX_THRESHOLD)
2553
0
    SStream_concat(O, "[0x%x]", tmp);
2554
4.66k
  else
2555
4.66k
    SStream_concat(O, "[%u]", tmp);
2556
2557
4.66k
  if (MI->csh->detail) {
2558
4.66k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count - 1].vector_index = tmp;
2559
4.66k
  }
2560
4.66k
}
2561
2562
static void printVectorListOne(MCInst *MI, unsigned OpNum, SStream *O)
2563
3.26k
{
2564
3.26k
  SStream_concat0(O, "{");
2565
2566
3.26k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2567
2568
3.26k
  if (MI->csh->detail) {
2569
3.26k
#ifndef CAPSTONE_DIET
2570
3.26k
    uint8_t access;
2571
2572
3.26k
    access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2573
3.26k
#endif
2574
2575
3.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2576
3.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2577
3.26k
#ifndef CAPSTONE_DIET
2578
3.26k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2579
3.26k
#endif
2580
3.26k
    MI->flat_insn->detail->arm.op_count++;
2581
2582
3.26k
#ifndef CAPSTONE_DIET
2583
3.26k
  MI->ac_idx++;
2584
3.26k
#endif
2585
3.26k
  }
2586
2587
3.26k
  SStream_concat0(O, "}");
2588
3.26k
}
2589
2590
static void printVectorListTwo(MCInst *MI, unsigned OpNum, SStream *O)
2591
5.69k
{
2592
5.69k
#ifndef CAPSTONE_DIET
2593
5.69k
  uint8_t access;
2594
5.69k
#endif
2595
5.69k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2596
5.69k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2597
5.69k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
2598
2599
5.69k
#ifndef CAPSTONE_DIET
2600
5.69k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2601
5.69k
#endif
2602
2603
5.69k
  SStream_concat0(O, "{");
2604
2605
5.69k
  printRegName(MI->csh, O, Reg0);
2606
2607
5.69k
  if (MI->csh->detail) {
2608
5.69k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2609
5.69k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2610
5.69k
#ifndef CAPSTONE_DIET
2611
5.69k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2612
5.69k
#endif
2613
5.69k
    MI->flat_insn->detail->arm.op_count++;
2614
5.69k
  }
2615
2616
5.69k
  SStream_concat0(O, ", ");
2617
2618
5.69k
  printRegName(MI->csh, O, Reg1);
2619
2620
5.69k
  if (MI->csh->detail) {
2621
5.69k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2622
5.69k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2623
5.69k
#ifndef CAPSTONE_DIET
2624
5.69k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2625
5.69k
#endif
2626
5.69k
    MI->flat_insn->detail->arm.op_count++;
2627
5.69k
  }
2628
2629
5.69k
  SStream_concat0(O, "}");
2630
2631
5.69k
#ifndef CAPSTONE_DIET
2632
5.69k
  MI->ac_idx++;
2633
5.69k
#endif
2634
5.69k
}
2635
2636
static void printVectorListTwoSpaced(MCInst *MI, unsigned OpNum, SStream *O)
2637
4.19k
{
2638
4.19k
#ifndef CAPSTONE_DIET
2639
4.19k
  uint8_t access;
2640
4.19k
#endif
2641
4.19k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2642
4.19k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2643
4.19k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
2644
2645
4.19k
#ifndef CAPSTONE_DIET
2646
4.19k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2647
4.19k
#endif
2648
2649
4.19k
  SStream_concat0(O, "{");
2650
2651
4.19k
  printRegName(MI->csh, O, Reg0);
2652
2653
4.19k
  if (MI->csh->detail) {
2654
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2655
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2656
4.19k
#ifndef CAPSTONE_DIET
2657
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2658
4.19k
#endif
2659
4.19k
    MI->flat_insn->detail->arm.op_count++;
2660
4.19k
  }
2661
2662
4.19k
  SStream_concat0(O, ", ");
2663
2664
4.19k
  printRegName(MI->csh, O, Reg1);
2665
2666
4.19k
  if (MI->csh->detail) {
2667
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2668
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2669
4.19k
#ifndef CAPSTONE_DIET
2670
4.19k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2671
4.19k
#endif
2672
4.19k
    MI->flat_insn->detail->arm.op_count++;
2673
4.19k
  }
2674
2675
4.19k
  SStream_concat0(O, "}");
2676
2677
4.19k
#ifndef CAPSTONE_DIET
2678
4.19k
  MI->ac_idx++;
2679
4.19k
#endif
2680
4.19k
}
2681
2682
static void printVectorListThree(MCInst *MI, unsigned OpNum, SStream *O)
2683
2.80k
{
2684
2.80k
#ifndef CAPSTONE_DIET
2685
2.80k
  uint8_t access;
2686
2687
2.80k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2688
2.80k
#endif
2689
2690
  // Normally, it's not safe to use register enum values directly with
2691
  // addition to get the next register, but for VFP registers, the
2692
  // sort order is guaranteed because they're all of the form D<n>.
2693
2.80k
  SStream_concat0(O, "{");
2694
2695
2.80k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2696
2697
2.80k
  if (MI->csh->detail) {
2698
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2699
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2700
2.80k
#ifndef CAPSTONE_DIET
2701
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2702
2.80k
#endif
2703
2.80k
    MI->flat_insn->detail->arm.op_count++;
2704
2.80k
  }
2705
2706
2.80k
  SStream_concat0(O, ", ");
2707
2708
2.80k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2709
2710
2.80k
  if (MI->csh->detail) {
2711
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2712
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2713
2.80k
#ifndef CAPSTONE_DIET
2714
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2715
2.80k
#endif
2716
2.80k
    MI->flat_insn->detail->arm.op_count++;
2717
2.80k
  }
2718
2719
2.80k
  SStream_concat0(O, ", ");
2720
2721
2.80k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2722
2723
2.80k
  if (MI->csh->detail) {
2724
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2725
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2726
2.80k
#ifndef CAPSTONE_DIET
2727
2.80k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2728
2.80k
#endif
2729
2.80k
    MI->flat_insn->detail->arm.op_count++;
2730
2.80k
  }
2731
2732
2.80k
  SStream_concat0(O, "}");
2733
2734
2.80k
#ifndef CAPSTONE_DIET
2735
2.80k
  MI->ac_idx++;
2736
2.80k
#endif
2737
2.80k
}
2738
2739
static void printVectorListFour(MCInst *MI, unsigned OpNum, SStream *O)
2740
5.76k
{
2741
5.76k
#ifndef CAPSTONE_DIET
2742
5.76k
  uint8_t access;
2743
2744
5.76k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2745
5.76k
#endif
2746
2747
  // Normally, it's not safe to use register enum values directly with
2748
  // addition to get the next register, but for VFP registers, the
2749
  // sort order is guaranteed because they're all of the form D<n>.
2750
5.76k
  SStream_concat0(O, "{");
2751
2752
5.76k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2753
2754
5.76k
  if (MI->csh->detail) {
2755
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2756
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2757
5.76k
#ifndef CAPSTONE_DIET
2758
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2759
5.76k
#endif
2760
5.76k
    MI->flat_insn->detail->arm.op_count++;
2761
5.76k
  }
2762
2763
5.76k
  SStream_concat0(O, ", ");
2764
2765
5.76k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2766
2767
5.76k
  if (MI->csh->detail) {
2768
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2769
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2770
5.76k
#ifndef CAPSTONE_DIET
2771
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2772
5.76k
#endif
2773
5.76k
    MI->flat_insn->detail->arm.op_count++;
2774
5.76k
  }
2775
2776
5.76k
  SStream_concat0(O, ", ");
2777
2778
5.76k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2779
2780
5.76k
  if (MI->csh->detail) {
2781
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2782
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2783
5.76k
#ifndef CAPSTONE_DIET
2784
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2785
5.76k
#endif
2786
5.76k
    MI->flat_insn->detail->arm.op_count++;
2787
5.76k
  }
2788
2789
5.76k
  SStream_concat0(O, ", ");
2790
2791
5.76k
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3);
2792
2793
5.76k
  if (MI->csh->detail) {
2794
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2795
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3;
2796
5.76k
#ifndef CAPSTONE_DIET
2797
5.76k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2798
5.76k
#endif
2799
5.76k
    MI->flat_insn->detail->arm.op_count++;
2800
5.76k
  }
2801
2802
5.76k
  SStream_concat0(O, "}");
2803
2804
5.76k
#ifndef CAPSTONE_DIET
2805
5.76k
  MI->ac_idx++;
2806
5.76k
#endif
2807
5.76k
}
2808
2809
static void printVectorListOneAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2810
422
{
2811
422
#ifndef CAPSTONE_DIET
2812
422
  uint8_t access;
2813
2814
422
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2815
422
#endif
2816
2817
422
  SStream_concat0(O, "{");
2818
2819
422
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2820
2821
422
  if (MI->csh->detail) {
2822
422
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2823
422
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2824
422
#ifndef CAPSTONE_DIET
2825
422
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2826
422
#endif
2827
422
    MI->flat_insn->detail->arm.op_count++;
2828
422
  }
2829
2830
422
  SStream_concat0(O, "[]}");
2831
2832
422
#ifndef CAPSTONE_DIET
2833
422
  MI->ac_idx++;
2834
422
#endif
2835
422
}
2836
2837
static void printVectorListTwoAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2838
905
{
2839
905
#ifndef CAPSTONE_DIET
2840
905
  uint8_t access;
2841
905
#endif
2842
905
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2843
905
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
2844
905
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_1);
2845
2846
905
#ifndef CAPSTONE_DIET
2847
905
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2848
905
#endif
2849
2850
905
  SStream_concat0(O, "{");
2851
2852
905
  printRegName(MI->csh, O, Reg0);
2853
2854
905
  if (MI->csh->detail) {
2855
905
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2856
905
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
2857
905
#ifndef CAPSTONE_DIET
2858
905
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2859
905
#endif
2860
905
    MI->flat_insn->detail->arm.op_count++;
2861
905
  }
2862
2863
905
  SStream_concat0(O, "[], ");
2864
2865
905
  printRegName(MI->csh, O, Reg1);
2866
2867
905
  if (MI->csh->detail) {
2868
905
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2869
905
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
2870
905
#ifndef CAPSTONE_DIET
2871
905
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2872
905
#endif
2873
905
    MI->flat_insn->detail->arm.op_count++;
2874
905
  }
2875
2876
905
  SStream_concat0(O, "[]}");
2877
2878
905
#ifndef CAPSTONE_DIET
2879
905
  MI->ac_idx++;
2880
905
#endif
2881
905
}
2882
2883
static void printVectorListThreeAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2884
0
{
2885
0
#ifndef CAPSTONE_DIET
2886
0
  uint8_t access;
2887
2888
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2889
0
#endif
2890
2891
  // Normally, it's not safe to use register enum values directly with
2892
  // addition to get the next register, but for VFP registers, the
2893
  // sort order is guaranteed because they're all of the form D<n>.
2894
0
  SStream_concat0(O, "{");
2895
2896
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2897
2898
0
  if (MI->csh->detail) {
2899
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2900
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2901
0
#ifndef CAPSTONE_DIET
2902
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2903
0
#endif
2904
0
    MI->flat_insn->detail->arm.op_count++;
2905
0
  }
2906
2907
0
  SStream_concat0(O, "[], ");
2908
2909
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2910
2911
0
  if (MI->csh->detail) {
2912
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2913
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2914
0
#ifndef CAPSTONE_DIET
2915
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2916
0
#endif
2917
0
    MI->flat_insn->detail->arm.op_count++;
2918
0
  }
2919
2920
0
  SStream_concat0(O, "[], ");
2921
2922
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2923
2924
0
  if (MI->csh->detail) {
2925
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2926
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2927
0
#ifndef CAPSTONE_DIET
2928
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2929
0
#endif
2930
0
    MI->flat_insn->detail->arm.op_count++;
2931
0
  }
2932
2933
0
  SStream_concat0(O, "[]}");
2934
2935
0
#ifndef CAPSTONE_DIET
2936
0
  MI->ac_idx++;
2937
0
#endif
2938
0
}
2939
2940
static void printVectorListFourAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
2941
0
{
2942
0
#ifndef CAPSTONE_DIET
2943
0
  uint8_t access;
2944
2945
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
2946
0
#endif
2947
2948
  // Normally, it's not safe to use register enum values directly with
2949
  // addition to get the next register, but for VFP registers, the
2950
  // sort order is guaranteed because they're all of the form D<n>.
2951
0
  SStream_concat0(O, "{");
2952
2953
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
2954
2955
0
  if (MI->csh->detail) {
2956
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2957
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
2958
0
#ifndef CAPSTONE_DIET
2959
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2960
0
#endif
2961
0
    MI->flat_insn->detail->arm.op_count++;
2962
0
  }
2963
2964
0
  SStream_concat0(O, "[], ");
2965
2966
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1);
2967
2968
0
  if (MI->csh->detail) {
2969
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2970
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 1;
2971
0
#ifndef CAPSTONE_DIET
2972
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2973
0
#endif
2974
0
    MI->flat_insn->detail->arm.op_count++;
2975
0
  }
2976
2977
0
  SStream_concat0(O, "[], ");
2978
2979
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
2980
2981
0
  if (MI->csh->detail) {
2982
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2983
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
2984
0
#ifndef CAPSTONE_DIET
2985
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2986
0
#endif
2987
0
    MI->flat_insn->detail->arm.op_count++;
2988
0
  }
2989
2990
0
  SStream_concat0(O, "[], ");
2991
2992
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3);
2993
2994
0
  if (MI->csh->detail) {
2995
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
2996
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 3;
2997
0
#ifndef CAPSTONE_DIET
2998
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
2999
0
#endif
3000
0
    MI->flat_insn->detail->arm.op_count++;
3001
0
  }
3002
3003
0
  SStream_concat0(O, "[]}");
3004
3005
0
#ifndef CAPSTONE_DIET
3006
0
  MI->ac_idx++;
3007
0
#endif
3008
0
}
3009
3010
static void printVectorListTwoSpacedAllLanes(MCInst *MI, unsigned OpNum, SStream *O)
3011
1.16k
{
3012
1.16k
#ifndef CAPSTONE_DIET
3013
1.16k
  uint8_t access;
3014
1.16k
#endif
3015
1.16k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3016
1.16k
  unsigned Reg0 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_0);
3017
1.16k
  unsigned Reg1 = MCRegisterInfo_getSubReg(MI->MRI, Reg, ARM_dsub_2);
3018
3019
1.16k
#ifndef CAPSTONE_DIET
3020
1.16k
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3021
1.16k
#endif
3022
3023
1.16k
  SStream_concat0(O, "{");
3024
3025
1.16k
  printRegName(MI->csh, O, Reg0);
3026
3027
1.16k
  if (MI->csh->detail) {
3028
1.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3029
1.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg0;
3030
1.16k
#ifndef CAPSTONE_DIET
3031
1.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3032
1.16k
#endif
3033
1.16k
    MI->flat_insn->detail->arm.op_count++;
3034
1.16k
  }
3035
3036
1.16k
  SStream_concat0(O, "[], ");
3037
3038
1.16k
  printRegName(MI->csh, O, Reg1);
3039
3040
1.16k
  if (MI->csh->detail) {
3041
1.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3042
1.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = Reg1;
3043
1.16k
#ifndef CAPSTONE_DIET
3044
1.16k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3045
1.16k
#endif
3046
1.16k
    MI->flat_insn->detail->arm.op_count++;
3047
1.16k
  }
3048
3049
1.16k
  SStream_concat0(O, "[]}");
3050
3051
1.16k
#ifndef CAPSTONE_DIET
3052
1.16k
  MI->ac_idx++;
3053
1.16k
#endif
3054
1.16k
}
3055
3056
static void printVectorListThreeSpacedAllLanes(MCInst *MI,
3057
    unsigned OpNum, SStream *O)
3058
0
{
3059
0
#ifndef CAPSTONE_DIET
3060
0
  uint8_t access;
3061
3062
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3063
0
#endif
3064
3065
  // Normally, it's not safe to use register enum values directly with
3066
  // addition to get the next register, but for VFP registers, the
3067
  // sort order is guaranteed because they're all of the form D<n>.
3068
0
  SStream_concat0(O, "{");
3069
3070
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3071
3072
0
  if (MI->csh->detail) {
3073
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3074
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3075
0
#ifndef CAPSTONE_DIET
3076
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3077
0
#endif
3078
0
    MI->flat_insn->detail->arm.op_count++;
3079
0
  }
3080
3081
0
  SStream_concat0(O, "[], ");
3082
3083
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3084
3085
0
  if (MI->csh->detail) {
3086
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3087
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3088
0
#ifndef CAPSTONE_DIET
3089
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3090
0
#endif
3091
0
    MI->flat_insn->detail->arm.op_count++;
3092
0
  }
3093
3094
0
  SStream_concat0(O, "[], ");
3095
3096
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3097
3098
0
  if (MI->csh->detail) {
3099
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3100
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3101
0
#ifndef CAPSTONE_DIET
3102
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3103
0
#endif
3104
0
    MI->flat_insn->detail->arm.op_count++;
3105
0
  }
3106
3107
0
  SStream_concat0(O, "[]}");
3108
3109
0
#ifndef CAPSTONE_DIET
3110
0
  MI->ac_idx++;
3111
0
#endif
3112
0
}
3113
3114
static void printVectorListFourSpacedAllLanes(MCInst *MI,
3115
    unsigned OpNum, SStream *O)
3116
0
{
3117
0
#ifndef CAPSTONE_DIET
3118
0
  uint8_t access;
3119
3120
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3121
0
#endif
3122
3123
  // Normally, it's not safe to use register enum values directly with
3124
  // addition to get the next register, but for VFP registers, the
3125
  // sort order is guaranteed because they're all of the form D<n>.
3126
0
  SStream_concat0(O, "{");
3127
3128
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3129
3130
0
  if (MI->csh->detail) {
3131
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3132
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3133
0
#ifndef CAPSTONE_DIET
3134
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3135
0
#endif
3136
0
    MI->flat_insn->detail->arm.op_count++;
3137
0
  }
3138
3139
0
  SStream_concat0(O, "[], ");
3140
3141
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3142
3143
0
  if (MI->csh->detail) {
3144
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3145
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3146
0
#ifndef CAPSTONE_DIET
3147
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3148
0
#endif
3149
0
    MI->flat_insn->detail->arm.op_count++;
3150
0
  }
3151
3152
0
  SStream_concat0(O, "[], ");
3153
3154
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3155
3156
0
  if (MI->csh->detail) {
3157
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3158
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3159
0
#ifndef CAPSTONE_DIET
3160
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3161
0
#endif
3162
0
    MI->flat_insn->detail->arm.op_count++;
3163
0
  }
3164
3165
0
  SStream_concat0(O, "[], ");
3166
3167
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6);
3168
3169
0
  if (MI->csh->detail) {
3170
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3171
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6;
3172
0
#ifndef CAPSTONE_DIET
3173
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3174
0
#endif
3175
0
    MI->flat_insn->detail->arm.op_count++;
3176
0
  }
3177
3178
0
  SStream_concat0(O, "[]}");
3179
3180
0
#ifndef CAPSTONE_DIET
3181
0
  MI->ac_idx++;
3182
0
#endif
3183
0
}
3184
3185
static void printVectorListThreeSpaced(MCInst *MI, unsigned OpNum, SStream *O)
3186
0
{
3187
0
#ifndef CAPSTONE_DIET
3188
0
  uint8_t access;
3189
3190
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3191
0
#endif
3192
3193
  // Normally, it's not safe to use register enum values directly with
3194
  // addition to get the next register, but for VFP registers, the
3195
  // sort order is guaranteed because they're all of the form D<n>.
3196
0
  SStream_concat0(O, "{");
3197
3198
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3199
3200
0
  if (MI->csh->detail) {
3201
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3202
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3203
0
#ifndef CAPSTONE_DIET
3204
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3205
0
#endif
3206
0
    MI->flat_insn->detail->arm.op_count++;
3207
0
  }
3208
3209
0
  SStream_concat0(O, ", ");
3210
3211
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3212
3213
0
  if (MI->csh->detail) {
3214
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3215
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3216
0
#ifndef CAPSTONE_DIET
3217
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3218
0
#endif
3219
0
    MI->flat_insn->detail->arm.op_count++;
3220
0
  }
3221
3222
0
  SStream_concat0(O, ", ");
3223
3224
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3225
3226
0
  if (MI->csh->detail) {
3227
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3228
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3229
0
#ifndef CAPSTONE_DIET
3230
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3231
0
#endif
3232
0
    MI->flat_insn->detail->arm.op_count++;
3233
0
  }
3234
3235
0
  SStream_concat0(O, "}");
3236
3237
0
#ifndef CAPSTONE_DIET
3238
0
  MI->ac_idx++;
3239
0
#endif
3240
0
}
3241
3242
static void printVectorListFourSpaced(MCInst *MI, unsigned OpNum, SStream *O)
3243
0
{
3244
0
#ifndef CAPSTONE_DIET
3245
0
  uint8_t access;
3246
3247
0
  access = get_op_access(MI->csh, MCInst_getOpcode(MI), MI->ac_idx);
3248
0
#endif
3249
3250
  // Normally, it's not safe to use register enum values directly with
3251
  // addition to get the next register, but for VFP registers, the
3252
  // sort order is guaranteed because they're all of the form D<n>.
3253
0
  SStream_concat0(O, "{");
3254
3255
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)));
3256
3257
0
  if (MI->csh->detail) {
3258
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3259
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum));
3260
0
#ifndef CAPSTONE_DIET
3261
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3262
0
#endif
3263
0
    MI->flat_insn->detail->arm.op_count++;
3264
0
  }
3265
3266
0
  SStream_concat0(O, ", ");
3267
3268
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2);
3269
3270
0
  if (MI->csh->detail) {
3271
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3272
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 2;
3273
0
#ifndef CAPSTONE_DIET
3274
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3275
0
#endif
3276
0
    MI->flat_insn->detail->arm.op_count++;
3277
0
  }
3278
3279
0
  SStream_concat0(O, ", ");
3280
3281
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4);
3282
3283
0
  if (MI->csh->detail) {
3284
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3285
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 4;
3286
0
#ifndef CAPSTONE_DIET
3287
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3288
0
#endif
3289
0
    MI->flat_insn->detail->arm.op_count++;
3290
0
  }
3291
3292
0
  SStream_concat0(O, ", ");
3293
3294
0
  printRegName(MI->csh, O, MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6);
3295
3296
0
  if (MI->csh->detail) {
3297
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3298
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = MCOperand_getReg(MCInst_getOperand(MI, OpNum)) + 6;
3299
0
#ifndef CAPSTONE_DIET
3300
0
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].access = access;
3301
0
#endif
3302
0
    MI->flat_insn->detail->arm.op_count++;
3303
0
  }
3304
3305
0
  SStream_concat0(O, "}");
3306
3307
0
#ifndef CAPSTONE_DIET
3308
0
  MI->ac_idx++;
3309
0
#endif
3310
0
}
3311
3312
static void printComplexRotationOp(MCInst *MI, unsigned OpNo, SStream *O, int64_t Angle, int64_t Remainder)
3313
945
{
3314
945
  unsigned Val = (unsigned)MCOperand_getImm(MCInst_getOperand(MI, OpNo));
3315
945
  unsigned tmp = (unsigned)((Val * Angle) + Remainder);
3316
3317
945
  printUInt32Bang(O, tmp);
3318
945
  if (MI->csh->detail) {
3319
945
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_IMM;
3320
945
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].imm = tmp;
3321
945
    MI->flat_insn->detail->arm.op_count++;
3322
945
  }
3323
945
}
3324
3325
void ARM_addVectorDataType(MCInst *MI, arm_vectordata_type vd)
3326
21.8k
{
3327
21.8k
  if (MI->csh->detail) {
3328
21.8k
    MI->flat_insn->detail->arm.vector_data = vd;
3329
21.8k
  }
3330
21.8k
}
3331
3332
void ARM_addVectorDataSize(MCInst *MI, int size)
3333
54.5k
{
3334
54.5k
  if (MI->csh->detail) {
3335
54.5k
    MI->flat_insn->detail->arm.vector_size = size;
3336
54.5k
  }
3337
54.5k
}
3338
3339
void ARM_addReg(MCInst *MI, int reg)
3340
3.56k
{
3341
3.56k
  if (MI->csh->detail) {
3342
3.56k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_REG;
3343
3.56k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = reg;
3344
3.56k
    MI->flat_insn->detail->arm.op_count++;
3345
3.56k
  }
3346
3.56k
}
3347
3348
void ARM_addUserMode(MCInst *MI)
3349
3.83k
{
3350
3.83k
  if (MI->csh->detail) {
3351
3.83k
    MI->flat_insn->detail->arm.usermode = true;
3352
3.83k
  }
3353
3.83k
}
3354
3355
void ARM_addSysReg(MCInst *MI, arm_sysreg reg)
3356
5.97k
{
3357
5.97k
  if (MI->csh->detail) {
3358
5.97k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].type = ARM_OP_SYSREG;
3359
5.97k
    MI->flat_insn->detail->arm.operands[MI->flat_insn->detail->arm.op_count].reg = reg;
3360
5.97k
    MI->flat_insn->detail->arm.op_count++;
3361
5.97k
  }
3362
5.97k
}
3363
3364
#endif