Coverage Report

Created: 2026-03-11 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
6.92k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.46k
#define BIT_5(A)  ((A) & 0x00000020)
61
6.68k
#define BIT_6(A)  ((A) & 0x00000040)
62
6.68k
#define BIT_7(A)  ((A) & 0x00000080)
63
15.6k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
860
#define BIT_A(A)  ((A) & 0x00000400)
66
19.3k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
23.6k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
990
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
120k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
272k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
8.95k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
15.6k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
6.68k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
6.68k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
13.1k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
22.0k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
13.1k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
13.1k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
6.68k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.86k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
6.68k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.23k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
25.8k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
25.8k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
947k
{
149
947k
  const uint16_t v0 = info->code[addr + 0];
150
947k
  const uint16_t v1 = info->code[addr + 1];
151
947k
  return (v0 << 8) | v1;
152
947k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
413k
{
156
413k
  const uint32_t v0 = info->code[addr + 0];
157
413k
  const uint32_t v1 = info->code[addr + 1];
158
413k
  const uint32_t v2 = info->code[addr + 2];
159
413k
  const uint32_t v3 = info->code[addr + 3];
160
413k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
413k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
205
{
165
205
  const uint64_t v0 = info->code[addr + 0];
166
205
  const uint64_t v1 = info->code[addr + 1];
167
205
  const uint64_t v2 = info->code[addr + 2];
168
205
  const uint64_t v3 = info->code[addr + 3];
169
205
  const uint64_t v4 = info->code[addr + 4];
170
205
  const uint64_t v5 = info->code[addr + 5];
171
205
  const uint64_t v6 = info->code[addr + 6];
172
205
  const uint64_t v7 = info->code[addr + 7];
173
205
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
205
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
949k
{
178
949k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
949k
  if (info->code_len < addr + 2) {
180
1.13k
    return 0xaaaa;
181
1.13k
  }
182
947k
  return m68k_read_disassembler_16(info, addr);
183
949k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
416k
{
187
416k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
416k
  if (info->code_len < addr + 4) {
189
3.16k
    return 0xaaaaaaaa;
190
3.16k
  }
191
413k
  return m68k_read_disassembler_32(info, addr);
192
416k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
214
{
196
214
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
214
  if (info->code_len < addr + 8) {
198
9
    return 0xaaaaaaaaaaaaaaaaLL;
199
9
  }
200
205
  return m68k_read_disassembler_64(info, addr);
201
214
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
88.2k
  do {           \
269
88.2k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
23.1k
      d68000_invalid(info);   \
271
23.1k
      return;       \
272
23.1k
    }          \
273
88.2k
  } while (0)
274
275
25.2k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
923k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
416k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
214
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
25.2k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
529k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
21.0k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
214
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
21.4k
{
302
21.4k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
21.4k
}
304
305
static int make_int_16(int value)
306
6.45k
{
307
6.45k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
6.45k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
15.6k
{
312
15.6k
  uint32_t extension = read_imm_16(info);
313
314
15.6k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
15.6k
  if (EXT_FULL(extension)) {
317
6.68k
    uint32_t preindex;
318
6.68k
    uint32_t postindex;
319
320
6.68k
    op->mem.base_reg = M68K_REG_INVALID;
321
6.68k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
6.68k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
6.68k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
6.68k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
4.38k
      if (is_pc) {
335
727
        op->mem.base_reg = M68K_REG_PC;
336
3.65k
      } else {
337
3.65k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.65k
      }
339
4.38k
    }
340
341
6.68k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.19k
      if (EXT_INDEX_AR(extension)) {
343
1.73k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.46k
      } else {
345
2.46k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.46k
      }
347
348
4.19k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.19k
      if (EXT_INDEX_SCALE(extension)) {
351
3.41k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.41k
      }
353
4.19k
    }
354
355
6.68k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
6.68k
    postindex = (extension & 7) > 4;
357
358
6.68k
    if (preindex) {
359
2.64k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
4.03k
    } else if (postindex) {
361
1.99k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.99k
    }
363
364
6.68k
    return;
365
6.68k
  }
366
367
8.95k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
8.95k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
8.95k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
885
    if (is_pc) {
372
356
      op->mem.base_reg = M68K_REG_PC;
373
356
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
529
    } else {
375
529
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
529
    }
377
8.06k
  } else {
378
8.06k
    if (is_pc) {
379
927
      op->mem.base_reg = M68K_REG_PC;
380
927
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.14k
    } else {
382
7.14k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.14k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.14k
    }
385
386
8.06k
    op->mem.disp = (int8_t)(extension & 0xff);
387
8.06k
  }
388
389
8.95k
  if (EXT_INDEX_SCALE(extension)) {
390
5.45k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.45k
  }
392
8.95k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
269k
{
397
  // default to memory
398
399
269k
  op->type = M68K_OP_MEM;
400
401
269k
  switch (instruction & 0x3f) {
402
75.9k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
75.9k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
75.9k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
75.9k
      op->type = M68K_OP_REG;
407
75.9k
      break;
408
409
11.5k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
11.5k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
11.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
11.5k
      op->type = M68K_OP_REG;
414
11.5k
      break;
415
416
32.2k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
32.2k
      op->address_mode = M68K_AM_REGI_ADDR;
419
32.2k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
32.2k
      break;
421
422
30.5k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
30.5k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
30.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
30.5k
      break;
427
428
49.5k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
49.5k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
49.5k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
49.5k
      break;
433
434
22.8k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
22.8k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
22.8k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
22.8k
      op->mem.disp = (int16_t)read_imm_16(info);
439
22.8k
      break;
440
441
26.0k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
26.0k
      get_with_index_address_mode(info, op, instruction, size, false);
444
26.0k
      break;
445
446
5.41k
    case 0x38:
447
      /* absolute short address */
448
5.41k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
5.41k
      op->imm = read_imm_16(info);
450
5.41k
      break;
451
452
2.88k
    case 0x39:
453
      /* absolute long address */
454
2.88k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.88k
      op->imm = read_imm_32(info);
456
2.88k
      break;
457
458
2.75k
    case 0x3a:
459
      /* program counter with displacement */
460
2.75k
      op->address_mode = M68K_AM_PCI_DISP;
461
2.75k
      op->mem.disp = (int16_t)read_imm_16(info);
462
2.75k
      break;
463
464
4.16k
    case 0x3b:
465
      /* program counter with index */
466
4.16k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.16k
      break;
468
469
4.37k
    case 0x3c:
470
4.37k
      op->address_mode = M68K_AM_IMMEDIATE;
471
4.37k
      op->type = M68K_OP_IMM;
472
473
4.37k
      if (size == 1)
474
1.02k
        op->imm = read_imm_8(info) & 0xff;
475
3.34k
      else if (size == 2)
476
2.25k
        op->imm = read_imm_16(info) & 0xffff;
477
1.09k
      else if (size == 4)
478
879
        op->imm = read_imm_32(info);
479
214
      else
480
214
        op->imm = read_imm_64(info);
481
482
4.37k
      break;
483
484
921
    default:
485
921
      break;
486
269k
  }
487
269k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
69.4k
{
491
69.4k
  info->groups[info->groups_count++] = (uint8_t)group;
492
69.4k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
377k
{
496
377k
  cs_m68k* ext;
497
498
377k
  MCInst_setOpcode(info->inst, opcode);
499
500
377k
  ext = &info->extension;
501
502
377k
  ext->op_count = (uint8_t)count;
503
377k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
377k
  ext->op_size.cpu_size = size;
505
506
377k
  return ext;
507
377k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
30.3k
{
511
30.3k
  cs_m68k_op* op0;
512
30.3k
  cs_m68k_op* op1;
513
30.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
30.3k
  op0 = &ext->operands[0];
516
30.3k
  op1 = &ext->operands[1];
517
518
30.3k
  if (isDreg) {
519
30.3k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
30.3k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
30.3k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
30.3k
  get_ea_mode_op(info, op1, info->ir, size);
527
30.3k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
30.3k
{
531
30.3k
  build_re_gen_1(info, true, opcode, size);
532
30.3k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
30.4k
{
536
30.4k
  cs_m68k_op* op0;
537
30.4k
  cs_m68k_op* op1;
538
30.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
30.4k
  op0 = &ext->operands[0];
541
30.4k
  op1 = &ext->operands[1];
542
543
30.4k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
30.4k
  if (isDreg) {
546
30.4k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
30.4k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
30.4k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
30.4k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
5.64k
{
556
5.64k
  cs_m68k_op* op0;
557
5.64k
  cs_m68k_op* op1;
558
5.64k
  cs_m68k_op* op2;
559
5.64k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
5.64k
  op0 = &ext->operands[0];
562
5.64k
  op1 = &ext->operands[1];
563
5.64k
  op2 = &ext->operands[2];
564
565
5.64k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
5.64k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
5.64k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
5.64k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
5.64k
  if (imm > 0) {
572
1.62k
    ext->op_count = 3;
573
1.62k
    op2->type = M68K_OP_IMM;
574
1.62k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.62k
    op2->imm = imm;
576
1.62k
  }
577
5.64k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
9.42k
{
581
9.42k
  cs_m68k_op* op0;
582
9.42k
  cs_m68k_op* op1;
583
9.42k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
9.42k
  op0 = &ext->operands[0];
586
9.42k
  op1 = &ext->operands[1];
587
588
9.42k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
9.42k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
9.42k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
9.42k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
9.42k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
36.0k
{
597
36.0k
  cs_m68k_op* op0;
598
36.0k
  cs_m68k_op* op1;
599
36.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
36.0k
  op0 = &ext->operands[0];
602
36.0k
  op1 = &ext->operands[1];
603
604
36.0k
  op0->type = M68K_OP_IMM;
605
36.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
36.0k
  op0->imm = imm;
607
608
36.0k
  get_ea_mode_op(info, op1, info->ir, size);
609
36.0k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
12.3k
{
613
12.3k
  cs_m68k_op* op0;
614
12.3k
  cs_m68k_op* op1;
615
12.3k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
12.3k
  op0 = &ext->operands[0];
618
12.3k
  op1 = &ext->operands[1];
619
620
12.3k
  op0->type = M68K_OP_IMM;
621
12.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
12.3k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
12.3k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
12.3k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
12.3k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
15.0k
{
630
15.0k
  cs_m68k_op* op0;
631
15.0k
  cs_m68k_op* op1;
632
15.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
15.0k
  op0 = &ext->operands[0];
635
15.0k
  op1 = &ext->operands[1];
636
637
15.0k
  op0->type = M68K_OP_IMM;
638
15.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
15.0k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
15.0k
  get_ea_mode_op(info, op1, info->ir, size);
642
15.0k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
6.20k
{
646
6.20k
  cs_m68k_op* op0;
647
6.20k
  cs_m68k_op* op1;
648
6.20k
  cs_m68k_op* op2;
649
6.20k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
6.20k
  op0 = &ext->operands[0];
652
6.20k
  op1 = &ext->operands[1];
653
6.20k
  op2 = &ext->operands[2];
654
655
6.20k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
6.20k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
6.20k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
6.20k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
6.20k
  if (imm > 0) {
662
2.46k
    ext->op_count = 3;
663
2.46k
    op2->type = M68K_OP_IMM;
664
2.46k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.46k
    op2->imm = imm;
666
2.46k
  }
667
6.20k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
23.1k
{
671
23.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
23.1k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
23.1k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
14.9k
{
677
14.9k
  cs_m68k_op* op0;
678
14.9k
  cs_m68k_op* op1;
679
14.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
14.9k
  op0 = &ext->operands[0];
682
14.9k
  op1 = &ext->operands[1];
683
684
14.9k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
14.9k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
14.9k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
14.9k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
42.9k
{
692
42.9k
  cs_m68k_op* op0;
693
42.9k
  cs_m68k_op* op1;
694
42.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
42.9k
  op0 = &ext->operands[0];
697
42.9k
  op1 = &ext->operands[1];
698
699
42.9k
  get_ea_mode_op(info, op0, info->ir, size);
700
42.9k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
42.9k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.34k
{
705
1.34k
  cs_m68k_op* op0;
706
1.34k
  cs_m68k_op* op1;
707
1.34k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.34k
  op0 = &ext->operands[0];
710
1.34k
  op1 = &ext->operands[1];
711
712
1.34k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.34k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.34k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.34k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.34k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.40k
{
721
1.40k
  cs_m68k_op* op0;
722
1.40k
  cs_m68k_op* op1;
723
1.40k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.40k
  op0 = &ext->operands[0];
726
1.40k
  op1 = &ext->operands[1];
727
728
1.40k
  op0->type = M68K_OP_IMM;
729
1.40k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.40k
  op0->imm = imm;
731
732
1.40k
  op1->address_mode = M68K_AM_NONE;
733
1.40k
  op1->reg = reg;
734
1.40k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
24.8k
{
738
24.8k
  cs_m68k_op* op;
739
24.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
24.8k
  op = &ext->operands[0];
742
743
24.8k
  op->type = M68K_OP_BR_DISP;
744
24.8k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
24.8k
  op->br_disp.disp = displacement;
746
24.8k
  op->br_disp.disp_size = size;
747
748
24.8k
  set_insn_group(info, M68K_GRP_JUMP);
749
24.8k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
24.8k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
2.91k
{
754
2.91k
  cs_m68k_op* op;
755
2.91k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
2.91k
  op = &ext->operands[0];
758
759
2.91k
  op->type = M68K_OP_IMM;
760
2.91k
  op->address_mode = M68K_AM_IMMEDIATE;
761
2.91k
  op->imm = immediate;
762
763
2.91k
  set_insn_group(info, M68K_GRP_JUMP);
764
2.91k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
17.6k
{
768
17.6k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
17.6k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
869
{
773
869
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
869
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.52k
{
778
1.52k
  cs_m68k_op* op0;
779
1.52k
  cs_m68k_op* op1;
780
1.52k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.52k
  op0 = &ext->operands[0];
783
1.52k
  op1 = &ext->operands[1];
784
785
1.52k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.52k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.52k
  op1->type = M68K_OP_BR_DISP;
789
1.52k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.52k
  op1->br_disp.disp = displacement;
791
1.52k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.52k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.52k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.52k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
858
{
799
858
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
858
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
402
{
804
402
  cs_m68k_op* op0;
805
402
  cs_m68k_op* op1;
806
402
  cs_m68k_op* op2;
807
402
  uint32_t extension = read_imm_16(info);
808
402
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
402
  op0 = &ext->operands[0];
811
402
  op1 = &ext->operands[1];
812
402
  op2 = &ext->operands[2];
813
814
402
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
402
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
402
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
402
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
402
  get_ea_mode_op(info, op2, info->ir, size);
821
402
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.46k
{
825
2.46k
  uint8_t offset;
826
2.46k
  uint8_t width;
827
2.46k
  cs_m68k_op* op_ea;
828
2.46k
  cs_m68k_op* op1;
829
2.46k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.46k
  uint32_t extension = read_imm_16(info);
831
832
2.46k
  op_ea = &ext->operands[0];
833
2.46k
  op1 = &ext->operands[1];
834
835
2.46k
  if (BIT_B(extension))
836
1.23k
    offset = (extension >> 6) & 7;
837
1.23k
  else
838
1.23k
    offset = (extension >> 6) & 31;
839
840
2.46k
  if (BIT_5(extension))
841
815
    width = extension & 7;
842
1.65k
  else
843
1.65k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.46k
  if (has_d_arg) {
846
1.23k
    ext->op_count = 2;
847
1.23k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.23k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.23k
  }
850
851
2.46k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.46k
  op_ea->mem.bitfield = 1;
854
2.46k
  op_ea->mem.width = width;
855
2.46k
  op_ea->mem.offset = offset;
856
2.46k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
914
{
860
914
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
914
  cs_m68k_op* op;
862
863
914
  op = &ext->operands[0];
864
865
914
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
914
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
914
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.01k
{
871
1.01k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.01k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
11.2k
  for (v >>= 1; v; v >>= 1) {
875
10.2k
    r <<= 1;
876
10.2k
    r |= v & 1;
877
10.2k
    s--;
878
10.2k
  }
879
880
1.01k
  return r <<= s; // shift when v's highest bits are zero
881
1.01k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.51k
{
885
1.51k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.51k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
8.67k
  for (v >>= 1; v; v >>= 1) {
889
7.16k
    r <<= 1;
890
7.16k
    r |= v & 1;
891
7.16k
    s--;
892
7.16k
  }
893
894
1.51k
  return r <<= s; // shift when v's highest bits are zero
895
1.51k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
2.64k
{
900
2.64k
  cs_m68k_op* op0;
901
2.64k
  cs_m68k_op* op1;
902
2.64k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
2.64k
  op0 = &ext->operands[0];
905
2.64k
  op1 = &ext->operands[1];
906
907
2.64k
  op0->type = M68K_OP_REG_BITS;
908
2.64k
  op0->register_bits = read_imm_16(info);
909
910
2.64k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
2.64k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.01k
    op0->register_bits = reverse_bits(op0->register_bits);
914
2.64k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.40k
{
918
1.40k
  cs_m68k_op* op0;
919
1.40k
  cs_m68k_op* op1;
920
1.40k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.40k
  op0 = &ext->operands[0];
923
1.40k
  op1 = &ext->operands[1];
924
925
1.40k
  op1->type = M68K_OP_REG_BITS;
926
1.40k
  op1->register_bits = read_imm_16(info);
927
928
1.40k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.40k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
52.3k
{
933
52.3k
  cs_m68k_op* op;
934
52.3k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
52.3k
  MCInst_setOpcode(info->inst, opcode);
937
938
52.3k
  op = &ext->operands[0];
939
940
52.3k
  op->type = M68K_OP_IMM;
941
52.3k
  op->address_mode = M68K_AM_IMMEDIATE;
942
52.3k
  op->imm = data;
943
52.3k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
367
{
947
367
  build_imm(info, M68K_INS_ILLEGAL, data);
948
367
}
949
950
static void build_invalid(m68k_info *info, int data)
951
51.9k
{
952
51.9k
  build_imm(info, M68K_INS_INVALID, data);
953
51.9k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.80k
{
957
1.80k
  uint32_t word3;
958
1.80k
  uint32_t extension;
959
1.80k
  cs_m68k_op* op0;
960
1.80k
  cs_m68k_op* op1;
961
1.80k
  cs_m68k_op* op2;
962
1.80k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.80k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.80k
  word3 = peek_imm_32(info) & 0xffff;
967
1.80k
  if (!instruction_is_valid(info, word3))
968
815
    return;
969
970
990
  op0 = &ext->operands[0];
971
990
  op1 = &ext->operands[1];
972
990
  op2 = &ext->operands[2];
973
974
990
  extension = read_imm_32(info);
975
976
990
  op0->address_mode = M68K_AM_NONE;
977
990
  op0->type = M68K_OP_REG_PAIR;
978
990
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
990
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
990
  op1->address_mode = M68K_AM_NONE;
982
990
  op1->type = M68K_OP_REG_PAIR;
983
990
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
990
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
990
  reg_0 = (extension >> 28) & 7;
987
990
  reg_1 = (extension >> 12) & 7;
988
989
990
  op2->address_mode = M68K_AM_NONE;
990
990
  op2->type = M68K_OP_REG_PAIR;
991
990
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
990
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
990
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.31k
{
997
1.31k
  cs_m68k_op* op0;
998
1.31k
  cs_m68k_op* op1;
999
1.31k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.31k
  uint32_t extension = read_imm_16(info);
1002
1003
1.31k
  if (BIT_B(extension))
1004
231
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.08k
  else
1006
1.08k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.31k
  op0 = &ext->operands[0];
1009
1.31k
  op1 = &ext->operands[1];
1010
1011
1.31k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.31k
  op1->address_mode = M68K_AM_NONE;
1014
1.31k
  op1->type = M68K_OP_REG;
1015
1.31k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.31k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.18k
{
1020
1.18k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.18k
  int i;
1022
1023
3.56k
  for (i = 0; i < 2; ++i) {
1024
2.37k
    cs_m68k_op* op = &ext->operands[i];
1025
2.37k
    const int d = data[i];
1026
2.37k
    const int m = modes[i];
1027
1028
2.37k
    op->type = M68K_OP_MEM;
1029
1030
2.37k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.38k
      op->address_mode = m;
1032
1.38k
      op->reg = M68K_REG_A0 + d;
1033
1.38k
    } else {
1034
985
      op->address_mode = m;
1035
985
      op->imm = d;
1036
985
    }
1037
2.37k
  }
1038
1.18k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
439
{
1042
439
  cs_m68k_op* op0;
1043
439
  cs_m68k_op* op1;
1044
439
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
439
  op0 = &ext->operands[0];
1047
439
  op1 = &ext->operands[1];
1048
1049
439
  op0->address_mode = M68K_AM_NONE;
1050
439
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
439
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
439
  op1->type = M68K_OP_IMM;
1054
439
  op1->imm = disp;
1055
439
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
3.21k
{
1059
3.21k
  cs_m68k_op* op0;
1060
3.21k
  cs_m68k_op* op1;
1061
3.21k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
3.21k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
791
    case 0:
1066
791
      d68000_invalid(info);
1067
791
      return;
1068
      // Line
1069
354
    case 1:
1070
354
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
354
      break;
1072
      // Page
1073
1.58k
    case 2:
1074
1.58k
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
1.58k
      break;
1076
      // All
1077
493
    case 3:
1078
493
      ext->op_count = 1;
1079
493
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
493
      break;
1081
3.21k
  }
1082
1083
2.42k
  op0 = &ext->operands[0];
1084
2.42k
  op1 = &ext->operands[1];
1085
1086
2.42k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
2.42k
  op0->type = M68K_OP_IMM;
1088
2.42k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
2.42k
  op1->type = M68K_OP_MEM;
1091
2.42k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
2.42k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
2.42k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.47k
{
1097
1.47k
  cs_m68k_op* op0;
1098
1.47k
  cs_m68k_op* op1;
1099
1.47k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.47k
  op0 = &ext->operands[0];
1102
1.47k
  op1 = &ext->operands[1];
1103
1104
1.47k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.47k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.47k
  op1->type = M68K_OP_MEM;
1108
1.47k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.47k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.47k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.49k
{
1114
2.49k
  cs_m68k_op* op0;
1115
2.49k
  cs_m68k_op* op1;
1116
2.49k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.49k
  op0 = &ext->operands[0];
1119
2.49k
  op1 = &ext->operands[1];
1120
1121
2.49k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.49k
  op0->type = M68K_OP_MEM;
1123
2.49k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.49k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.49k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.49k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.28k
{
1131
1.28k
  cs_m68k_op* op0;
1132
1.28k
  cs_m68k_op* op1;
1133
1.28k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.28k
  uint32_t extension = read_imm_16(info);
1135
1136
1.28k
  op0 = &ext->operands[0];
1137
1.28k
  op1 = &ext->operands[1];
1138
1139
1.28k
  if (BIT_B(extension)) {
1140
281
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
281
    get_ea_mode_op(info, op1, info->ir, size);
1142
999
  } else {
1143
999
    get_ea_mode_op(info, op0, info->ir, size);
1144
999
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
999
  }
1146
1.28k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
30.4k
{
1150
30.4k
  build_er_gen_1(info, true, opcode, size);
1151
30.4k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
26.0k
{
1194
26.0k
  build_invalid(info, info->ir);
1195
26.0k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
367
{
1199
367
  build_illegal(info, info->ir);
1200
367
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
12.2k
{
1204
12.2k
  build_invalid(info, info->ir);
1205
12.2k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
13.6k
{
1209
13.6k
  build_invalid(info, info->ir);
1210
13.6k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
238
{
1214
238
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
238
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
159
{
1219
159
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
159
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.11k
{
1224
1.11k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.11k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
880
{
1229
880
  build_er_1(info, M68K_INS_ADD, 2);
1230
880
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
588
{
1234
588
  build_er_1(info, M68K_INS_ADD, 4);
1235
588
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
723
{
1239
723
  build_re_1(info, M68K_INS_ADD, 1);
1240
723
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
698
{
1244
698
  build_re_1(info, M68K_INS_ADD, 2);
1245
698
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
453
{
1249
453
  build_re_1(info, M68K_INS_ADD, 4);
1250
453
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
3.25k
{
1254
3.25k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
3.25k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
2.65k
{
1259
2.65k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
2.65k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
602
{
1264
602
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
602
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
864
{
1269
864
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
864
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
165
{
1274
165
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
165
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.73k
{
1279
1.73k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.73k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
4.50k
{
1284
4.50k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
4.50k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
1.06k
{
1289
1.06k
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
1.06k
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
561
{
1294
561
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
561
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
408
{
1299
408
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
408
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
207
{
1304
207
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
207
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
674
{
1309
674
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
674
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
515
{
1314
515
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
515
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
366
{
1319
366
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
366
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.06k
{
1324
1.06k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.06k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
1.51k
{
1329
1.51k
  build_er_1(info, M68K_INS_AND, 2);
1330
1.51k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
1.39k
{
1334
1.39k
  build_er_1(info, M68K_INS_AND, 4);
1335
1.39k
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
696
{
1339
696
  build_re_1(info, M68K_INS_AND, 1);
1340
696
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
549
{
1344
549
  build_re_1(info, M68K_INS_AND, 2);
1345
549
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
612
{
1349
612
  build_re_1(info, M68K_INS_AND, 4);
1350
612
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
847
{
1354
847
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
847
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
732
{
1359
732
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
732
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
240
{
1364
240
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
240
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
214
{
1369
214
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
214
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
286
{
1374
286
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
286
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
904
{
1379
904
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
904
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
441
{
1384
441
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
441
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
695
{
1389
695
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
695
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
647
{
1394
647
  build_r(info, M68K_INS_ASR, 1);
1395
647
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
671
{
1399
671
  build_r(info, M68K_INS_ASR, 2);
1400
671
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
350
{
1404
350
  build_r(info, M68K_INS_ASR, 4);
1405
350
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
1.11k
{
1409
1.11k
  build_ea(info, M68K_INS_ASR, 2);
1410
1.11k
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
1.13k
{
1414
1.13k
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
1.13k
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
481
{
1419
481
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
481
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
596
{
1424
596
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
596
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
413
{
1429
413
  build_r(info, M68K_INS_ASL, 1);
1430
413
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
211
{
1434
211
  build_r(info, M68K_INS_ASL, 2);
1435
211
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
563
{
1439
563
  build_r(info, M68K_INS_ASL, 4);
1440
563
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
512
{
1444
512
  build_ea(info, M68K_INS_ASL, 2);
1445
512
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
15.9k
{
1449
15.9k
  build_bcc(info, 1, make_int_8(info->ir));
1450
15.9k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.18k
{
1454
1.18k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.18k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
835
{
1459
835
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
532
  build_bcc(info, 4, read_imm_32(info));
1461
532
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
2.71k
{
1465
2.71k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
2.71k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
389
{
1470
389
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
389
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
2.31k
{
1475
2.31k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
2.31k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
515
{
1480
515
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
515
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.23k
{
1485
1.23k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
760
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
760
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
578
{
1491
578
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
320
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
320
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
403
{
1498
403
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
339
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
339
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
578
{
1504
578
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
244
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
244
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
503
{
1510
503
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
375
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
375
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
377
{
1516
377
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
238
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
238
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
516
{
1522
516
  cs_m68k* ext = &info->extension;
1523
516
  cs_m68k_op temp;
1524
1525
516
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
375
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
375
  temp = ext->operands[0];
1531
375
  ext->operands[0] = ext->operands[1];
1532
375
  ext->operands[1] = temp;
1533
375
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
416
{
1537
416
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
240
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
240
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
338
{
1543
338
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
338
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.28k
{
1548
3.28k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.28k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
1.12k
{
1553
1.12k
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
1.12k
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
413
{
1558
413
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
115
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
115
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
3.20k
{
1564
3.20k
  build_re_1(info, M68K_INS_BSET, 1);
1565
3.20k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
241
{
1569
241
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
241
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.19k
{
1574
2.19k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.19k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
343
{
1579
343
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
343
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
341
{
1584
341
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
111
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
111
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
5.16k
{
1590
5.16k
  build_re_1(info, M68K_INS_BTST, 4);
1591
5.16k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
188
{
1595
188
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
188
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
111
{
1600
111
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
276
{
1606
276
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
149
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
149
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
338
{
1612
338
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
145
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
145
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
186
{
1618
186
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
108
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
108
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
737
{
1624
737
  build_cas2(info, 2);
1625
737
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
1.06k
{
1629
1.06k
  build_cas2(info, 4);
1630
1.06k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
633
{
1634
633
  build_er_1(info, M68K_INS_CHK, 2);
1635
633
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.28k
{
1639
1.28k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
1.05k
  build_er_1(info, M68K_INS_CHK, 4);
1641
1.05k
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
1.72k
{
1645
1.72k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
1.10k
  build_chk2_cmp2(info, 1);
1647
1.10k
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
313
{
1651
313
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
88
  build_chk2_cmp2(info, 2);
1653
88
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
192
{
1657
192
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
131
  build_chk2_cmp2(info, 4);
1659
131
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.24k
{
1663
1.24k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
983
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
983
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
180
{
1669
180
  build_ea(info, M68K_INS_CLR, 1);
1670
180
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
785
{
1674
785
  build_ea(info, M68K_INS_CLR, 2);
1675
785
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
174
{
1679
174
  build_ea(info, M68K_INS_CLR, 4);
1680
174
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
914
{
1684
914
  build_er_1(info, M68K_INS_CMP, 1);
1685
914
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.31k
{
1689
1.31k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.31k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.13k
{
1694
2.13k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.13k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
385
{
1699
385
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
385
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
683
{
1704
683
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
683
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
468
{
1709
468
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
468
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
603
{
1714
603
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
330
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
330
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
607
{
1720
607
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
425
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
425
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
732
{
1726
732
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
732
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
334
{
1731
334
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
194
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
194
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
409
{
1737
409
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
303
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
303
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
264
{
1743
264
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
264
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
376
{
1748
376
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
288
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
288
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
851
{
1754
851
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
707
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
707
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
293
{
1760
293
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
293
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
531
{
1765
531
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
531
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
524
{
1770
524
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
524
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
5.57k
{
1775
5.57k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
5.57k
  op->type = M68K_OP_BR_DISP;
1777
5.57k
  op->br_disp.disp = displacement;
1778
5.57k
  op->br_disp.disp_size = size;
1779
5.57k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.92k
{
1783
2.92k
  cs_m68k_op* op0;
1784
2.92k
  cs_m68k* ext;
1785
2.92k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.22k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
490
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
490
    info->pc += 2;
1791
490
    return;
1792
490
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.73k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.73k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.73k
  op0 = &ext->operands[0];
1799
1800
1.73k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.73k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.73k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.73k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
4.10k
{
1808
4.10k
  cs_m68k* ext;
1809
4.10k
  cs_m68k_op* op0;
1810
1811
4.10k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
3.30k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
3.30k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
3.30k
  op0 = &ext->operands[0];
1818
1819
3.30k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
3.30k
  set_insn_group(info, M68K_GRP_JUMP);
1822
3.30k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
3.30k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
642
{
1827
642
  cs_m68k* ext;
1828
642
  cs_m68k_op* op0;
1829
642
  cs_m68k_op* op1;
1830
642
  uint32_t ext1, ext2;
1831
1832
642
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
542
  ext1 = read_imm_16(info);
1835
542
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
542
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
542
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
542
  op0 = &ext->operands[0];
1842
542
  op1 = &ext->operands[1];
1843
1844
542
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
542
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
542
  set_insn_group(info, M68K_GRP_JUMP);
1849
542
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
542
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
2.05k
{
1854
2.05k
  cs_m68k_op* special;
1855
2.05k
  cs_m68k_op* op_ea;
1856
1857
2.05k
  int regsel = (extension >> 10) & 0x7;
1858
2.05k
  int dir = (extension >> 13) & 0x1;
1859
1860
2.05k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
2.05k
  special = &ext->operands[0];
1863
2.05k
  op_ea = &ext->operands[1];
1864
1865
2.05k
  if (!dir) {
1866
453
    cs_m68k_op* t = special;
1867
453
    special = op_ea;
1868
453
    op_ea = t;
1869
453
  }
1870
1871
2.05k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
2.05k
  if (regsel & 4)
1874
532
    special->reg = M68K_REG_FPCR;
1875
1.52k
  else if (regsel & 2)
1876
212
    special->reg = M68K_REG_FPSR;
1877
1.31k
  else if (regsel & 1)
1878
1.06k
    special->reg = M68K_REG_FPIAR;
1879
2.05k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
4.14k
{
1883
4.14k
  cs_m68k_op* op_reglist;
1884
4.14k
  cs_m68k_op* op_ea;
1885
4.14k
  int dir = (extension >> 13) & 0x1;
1886
4.14k
  int mode = (extension >> 11) & 0x3;
1887
4.14k
  uint32_t reglist = extension & 0xff;
1888
4.14k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
4.14k
  op_reglist = &ext->operands[0];
1891
4.14k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
4.14k
  if (!dir) {
1896
1.43k
    cs_m68k_op* t = op_reglist;
1897
1.43k
    op_reglist = op_ea;
1898
1.43k
    op_ea = t;
1899
1.43k
  }
1900
1901
4.14k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
4.14k
  switch (mode) {
1904
594
    case 1 : // Dynamic list in dn register
1905
594
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
594
      break;
1907
1908
1.26k
    case 0 :
1909
1.26k
      op_reglist->address_mode = M68K_AM_NONE;
1910
1.26k
      op_reglist->type = M68K_OP_REG_BITS;
1911
1.26k
      op_reglist->register_bits = reglist << 16;
1912
1.26k
      break;
1913
1914
1.51k
    case 2 : // Static list
1915
1.51k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.51k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.51k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.51k
      break;
1919
4.14k
  }
1920
4.14k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
23.7k
{
1924
23.7k
  cs_m68k *ext;
1925
23.7k
  cs_m68k_op* op0;
1926
23.7k
  cs_m68k_op* op1;
1927
23.7k
  bool supports_single_op;
1928
23.7k
  uint32_t next;
1929
23.7k
  int rm, src, dst, opmode;
1930
1931
1932
23.7k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
22.1k
  supports_single_op = true;
1935
1936
22.1k
  next = read_imm_16(info);
1937
1938
22.1k
  rm = (next >> 14) & 0x1;
1939
22.1k
  src = (next >> 10) & 0x7;
1940
22.1k
  dst = (next >> 7) & 0x7;
1941
22.1k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
22.1k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
123
    cs_m68k_op* op0;
1947
123
    cs_m68k_op* op1;
1948
123
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
123
    op0 = &ext->operands[0];
1951
123
    op1 = &ext->operands[1];
1952
1953
123
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
123
    op0->type = M68K_OP_IMM;
1955
123
    op0->imm = next & 0x3f;
1956
1957
123
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
123
    return;
1960
123
  }
1961
1962
  // deal with extended move stuff
1963
1964
22.0k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
453
    case 0x4: // FMOVEM ea, FPCR
1967
2.05k
    case 0x5: // FMOVEM FPCR, ea
1968
2.05k
      fmove_fpcr(info, next);
1969
2.05k
      return;
1970
1971
    // fmovem list
1972
1.43k
    case 0x6:
1973
4.14k
    case 0x7:
1974
4.14k
      fmovem(info, next);
1975
4.14k
      return;
1976
22.0k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
15.8k
  if ((next >> 6) & 1)
1981
5.84k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
15.8k
  switch (opmode) {
1986
914
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
118
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
510
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
232
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
309
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
174
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
835
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
314
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
443
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
537
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
156
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
425
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
166
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
408
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
526
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
416
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
744
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
150
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
81
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
116
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
94
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
412
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
169
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
104
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
134
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
202
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
1.00k
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
169
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
433
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
814
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
642
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
400
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
290
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
322
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
520
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
799
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
497
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.24k
    default:
2024
1.24k
      break;
2025
15.8k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
15.8k
  if ((next >> 6) & 1) {
2032
5.84k
    if ((next >> 2) & 1)
2033
2.54k
      info->inst->Opcode += 2;
2034
3.30k
    else
2035
3.30k
      info->inst->Opcode += 1;
2036
5.84k
  }
2037
2038
15.8k
  ext = &info->extension;
2039
2040
15.8k
  ext->op_count = 2;
2041
15.8k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
15.8k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
15.8k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
269
    op0 = &ext->operands[1];
2047
269
    op1 = &ext->operands[0];
2048
15.5k
  } else {
2049
15.5k
    op0 = &ext->operands[0];
2050
15.5k
    op1 = &ext->operands[1];
2051
15.5k
  }
2052
2053
15.8k
  if (rm == 0 && supports_single_op && src == dst) {
2054
843
    ext->op_count = 1;
2055
843
    op0->reg = M68K_REG_FP0 + dst;
2056
843
    return;
2057
843
  }
2058
2059
14.9k
  if (rm == 1) {
2060
7.61k
    switch (src) {
2061
1.54k
      case 0x00 :
2062
1.54k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.54k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.54k
        break;
2065
2066
438
      case 0x06 :
2067
438
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
438
        get_ea_mode_op(info, op0, info->ir, 1);
2069
438
        break;
2070
2071
1.89k
      case 0x04 :
2072
1.89k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.89k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.89k
        break;
2075
2076
802
      case 0x01 :
2077
802
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
802
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
802
        get_ea_mode_op(info, op0, info->ir, 4);
2080
802
        op0->type = M68K_OP_FP_SINGLE;
2081
802
        break;
2082
2083
1.23k
      case 0x05:
2084
1.23k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.23k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.23k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.23k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.23k
        break;
2089
2090
1.69k
      default :
2091
1.69k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.69k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.69k
        break;
2094
7.61k
    }
2095
7.61k
  } else {
2096
7.37k
    op0->reg = M68K_REG_FP0 + src;
2097
7.37k
  }
2098
2099
14.9k
  op1->reg = M68K_REG_FP0 + dst;
2100
14.9k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.63k
{
2104
1.63k
  cs_m68k* ext;
2105
1.63k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
862
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
862
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
862
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.80k
{
2113
1.80k
  cs_m68k* ext;
2114
2115
1.80k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.17k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.17k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.17k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.68k
{
2123
1.68k
  cs_m68k* ext;
2124
2125
1.68k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.20k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.20k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.20k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.20k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
396
{
2136
396
  uint32_t extension1;
2137
396
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
149
  extension1 = read_imm_16(info);
2140
2141
149
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
149
  info->inst->Opcode += (extension1 & 0x2f);
2145
149
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
603
{
2149
603
  uint32_t extension1, extension2;
2150
603
  cs_m68k_op* op0;
2151
603
  cs_m68k* ext;
2152
2153
603
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
348
  extension1 = read_imm_16(info);
2156
348
  extension2 = read_imm_16(info);
2157
2158
348
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
348
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
348
  op0 = &ext->operands[0];
2164
2165
348
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
348
  op0->type = M68K_OP_IMM;
2167
348
  op0->imm = extension2;
2168
348
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
513
{
2172
513
  uint32_t extension1, extension2;
2173
513
  cs_m68k* ext;
2174
513
  cs_m68k_op* op0;
2175
2176
513
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
64
  extension1 = read_imm_16(info);
2179
64
  extension2 = read_imm_32(info);
2180
2181
64
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
64
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
64
  op0 = &ext->operands[0];
2187
2188
64
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
64
  op0->type = M68K_OP_IMM;
2190
64
  op0->imm = extension2;
2191
64
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
2.61k
{
2195
2.61k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
2.23k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
2.23k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
667
{
2201
667
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
667
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
858
{
2206
858
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
858
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
1.89k
{
2211
1.89k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
1.89k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
2.15k
{
2216
2.15k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
2.15k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
812
{
2221
812
  uint32_t extension, insn_signed;
2222
812
  cs_m68k* ext;
2223
812
  cs_m68k_op* op0;
2224
812
  cs_m68k_op* op1;
2225
812
  uint32_t reg_0, reg_1;
2226
2227
812
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
574
  extension = read_imm_16(info);
2230
574
  insn_signed = 0;
2231
2232
574
  if (BIT_B((extension)))
2233
58
    insn_signed = 1;
2234
2235
574
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
574
  op0 = &ext->operands[0];
2238
574
  op1 = &ext->operands[1];
2239
2240
574
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
574
  reg_0 = extension & 7;
2243
574
  reg_1 = (extension >> 12) & 7;
2244
2245
574
  op1->address_mode = M68K_AM_NONE;
2246
574
  op1->type = M68K_OP_REG_PAIR;
2247
574
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
574
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
574
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
516
    op1->type = M68K_OP_REG;
2252
516
    op1->reg = M68K_REG_D0 + reg_1;
2253
516
  }
2254
574
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
960
{
2258
960
  build_re_1(info, M68K_INS_EOR, 1);
2259
960
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
873
{
2263
873
  build_re_1(info, M68K_INS_EOR, 2);
2264
873
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
2.74k
{
2268
2.74k
  build_re_1(info, M68K_INS_EOR, 4);
2269
2.74k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
575
{
2273
575
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
575
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
226
{
2278
226
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
226
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
860
{
2283
860
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
860
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
39
{
2288
39
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
39
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
330
{
2293
330
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
330
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
357
{
2298
357
  build_r(info, M68K_INS_EXG, 4);
2299
357
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
437
{
2303
437
  cs_m68k_op* op0;
2304
437
  cs_m68k_op* op1;
2305
437
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
437
  op0 = &ext->operands[0];
2308
437
  op1 = &ext->operands[1];
2309
2310
437
  op0->address_mode = M68K_AM_NONE;
2311
437
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
437
  op1->address_mode = M68K_AM_NONE;
2314
437
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
437
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
784
{
2319
784
  cs_m68k_op* op0;
2320
784
  cs_m68k_op* op1;
2321
784
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
784
  op0 = &ext->operands[0];
2324
784
  op1 = &ext->operands[1];
2325
2326
784
  op0->address_mode = M68K_AM_NONE;
2327
784
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
784
  op1->address_mode = M68K_AM_NONE;
2330
784
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
784
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
224
{
2335
224
  build_d(info, M68K_INS_EXT, 2);
2336
224
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
247
{
2340
247
  build_d(info, M68K_INS_EXT, 4);
2341
247
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
291
{
2345
291
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
187
  build_d(info, M68K_INS_EXTB, 4);
2347
187
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
494
{
2351
494
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
494
  set_insn_group(info, M68K_GRP_JUMP);
2353
494
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
494
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
811
{
2358
811
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
811
  set_insn_group(info, M68K_GRP_JUMP);
2360
811
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
811
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
793
{
2365
793
  build_ea_a(info, M68K_INS_LEA, 4);
2366
793
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
317
{
2370
317
  build_link(info, read_imm_16(info), 2);
2371
317
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
464
{
2375
464
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
122
  build_link(info, read_imm_32(info), 4);
2377
122
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
301
{
2381
301
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
301
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
301
{
2386
301
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
301
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
360
{
2391
360
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
360
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
157
{
2396
157
  build_r(info, M68K_INS_LSR, 1);
2397
157
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
348
{
2401
348
  build_r(info, M68K_INS_LSR, 2);
2402
348
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
379
{
2406
379
  build_r(info, M68K_INS_LSR, 4);
2407
379
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
663
{
2411
663
  build_ea(info, M68K_INS_LSR, 2);
2412
663
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
274
{
2416
274
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
274
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
604
{
2421
604
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
604
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
551
{
2426
551
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
551
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
553
{
2431
553
  build_r(info, M68K_INS_LSL, 1);
2432
553
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
723
{
2436
723
  build_r(info, M68K_INS_LSL, 2);
2437
723
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
351
{
2441
351
  build_r(info, M68K_INS_LSL, 4);
2442
351
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
697
{
2446
697
  build_ea(info, M68K_INS_LSL, 2);
2447
697
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
11.4k
{
2451
11.4k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
11.4k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
13.5k
{
2456
13.5k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
13.5k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
17.8k
{
2461
17.8k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
17.8k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
2.55k
{
2466
2.55k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
2.55k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.45k
{
2471
2.45k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.45k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
669
{
2476
669
  cs_m68k_op* op0;
2477
669
  cs_m68k_op* op1;
2478
669
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
669
  op0 = &ext->operands[0];
2481
669
  op1 = &ext->operands[1];
2482
2483
669
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
669
  op1->address_mode = M68K_AM_NONE;
2486
669
  op1->reg = M68K_REG_CCR;
2487
669
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
846
{
2491
846
  cs_m68k_op* op0;
2492
846
  cs_m68k_op* op1;
2493
846
  cs_m68k* ext;
2494
2495
846
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
583
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
583
  op0 = &ext->operands[0];
2500
583
  op1 = &ext->operands[1];
2501
2502
583
  op0->address_mode = M68K_AM_NONE;
2503
583
  op0->reg = M68K_REG_CCR;
2504
2505
583
  get_ea_mode_op(info, op1, info->ir, 1);
2506
583
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
885
{
2510
885
  cs_m68k_op* op0;
2511
885
  cs_m68k_op* op1;
2512
885
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
885
  op0 = &ext->operands[0];
2515
885
  op1 = &ext->operands[1];
2516
2517
885
  op0->address_mode = M68K_AM_NONE;
2518
885
  op0->reg = M68K_REG_SR;
2519
2520
885
  get_ea_mode_op(info, op1, info->ir, 2);
2521
885
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
701
{
2525
701
  cs_m68k_op* op0;
2526
701
  cs_m68k_op* op1;
2527
701
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
701
  op0 = &ext->operands[0];
2530
701
  op1 = &ext->operands[1];
2531
2532
701
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
701
  op1->address_mode = M68K_AM_NONE;
2535
701
  op1->reg = M68K_REG_SR;
2536
701
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
604
{
2540
604
  cs_m68k_op* op0;
2541
604
  cs_m68k_op* op1;
2542
604
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
604
  op0 = &ext->operands[0];
2545
604
  op1 = &ext->operands[1];
2546
2547
604
  op0->address_mode = M68K_AM_NONE;
2548
604
  op0->reg = M68K_REG_USP;
2549
2550
604
  op1->address_mode = M68K_AM_NONE;
2551
604
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
604
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
243
{
2556
243
  cs_m68k_op* op0;
2557
243
  cs_m68k_op* op1;
2558
243
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
243
  op0 = &ext->operands[0];
2561
243
  op1 = &ext->operands[1];
2562
2563
243
  op0->address_mode = M68K_AM_NONE;
2564
243
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
243
  op1->address_mode = M68K_AM_NONE;
2567
243
  op1->reg = M68K_REG_USP;
2568
243
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
7.47k
{
2572
7.47k
  uint32_t extension;
2573
7.47k
  m68k_reg reg;
2574
7.47k
  cs_m68k* ext;
2575
7.47k
  cs_m68k_op* op0;
2576
7.47k
  cs_m68k_op* op1;
2577
2578
2579
7.47k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
6.92k
  extension = read_imm_16(info);
2582
6.92k
  reg = M68K_REG_INVALID;
2583
2584
6.92k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
6.92k
  op0 = &ext->operands[0];
2587
6.92k
  op1 = &ext->operands[1];
2588
2589
6.92k
  switch (extension & 0xfff) {
2590
264
    case 0x000: reg = M68K_REG_SFC; break;
2591
92
    case 0x001: reg = M68K_REG_DFC; break;
2592
68
    case 0x800: reg = M68K_REG_USP; break;
2593
115
    case 0x801: reg = M68K_REG_VBR; break;
2594
1.32k
    case 0x002: reg = M68K_REG_CACR; break;
2595
232
    case 0x802: reg = M68K_REG_CAAR; break;
2596
353
    case 0x803: reg = M68K_REG_MSP; break;
2597
418
    case 0x804: reg = M68K_REG_ISP; break;
2598
389
    case 0x003: reg = M68K_REG_TC; break;
2599
729
    case 0x004: reg = M68K_REG_ITT0; break;
2600
286
    case 0x005: reg = M68K_REG_ITT1; break;
2601
137
    case 0x006: reg = M68K_REG_DTT0; break;
2602
289
    case 0x007: reg = M68K_REG_DTT1; break;
2603
304
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
313
    case 0x806: reg = M68K_REG_URP; break;
2605
232
    case 0x807: reg = M68K_REG_SRP; break;
2606
6.92k
  }
2607
2608
6.92k
  if (BIT_0(info->ir)) {
2609
1.10k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.10k
    op1->reg = reg;
2611
5.81k
  } else {
2612
5.81k
    op0->reg = reg;
2613
5.81k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
5.81k
  }
2615
6.92k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
595
{
2619
595
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
595
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
420
{
2624
420
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
420
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
789
{
2629
789
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
789
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
611
{
2634
611
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
611
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
692
{
2639
692
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
692
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
933
{
2644
933
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
933
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
694
{
2649
694
  build_movep_re(info, 2);
2650
694
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
785
{
2654
785
  build_movep_re(info, 4);
2655
785
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.29k
{
2659
1.29k
  build_movep_er(info, 2);
2660
1.29k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.20k
{
2664
1.20k
  build_movep_er(info, 4);
2665
1.20k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
407
{
2669
407
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
270
  build_moves(info, 1);
2671
270
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
703
{
2675
  //uint32_t extension;
2676
703
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
570
  build_moves(info, 2);
2678
570
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
634
{
2682
634
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
440
  build_moves(info, 4);
2684
440
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
12.0k
{
2688
12.0k
  cs_m68k_op* op0;
2689
12.0k
  cs_m68k_op* op1;
2690
2691
12.0k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
12.0k
  op0 = &ext->operands[0];
2694
12.0k
  op1 = &ext->operands[1];
2695
2696
12.0k
  op0->type = M68K_OP_IMM;
2697
12.0k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
12.0k
  op0->imm = (info->ir & 0xff);
2699
2700
12.0k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
12.0k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
12.0k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
375
{
2706
375
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
375
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
375
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
202
  build_move16(info, data, modes);
2712
202
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
573
{
2716
573
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
573
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
573
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
321
  build_move16(info, data, modes);
2722
321
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
441
{
2726
441
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
441
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
441
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
91
  build_move16(info, data, modes);
2732
91
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
371
{
2736
371
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
371
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
371
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
233
  build_move16(info, data, modes);
2742
233
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
519
{
2746
519
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
519
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
519
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
340
  build_move16(info, data, modes);
2752
340
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.95k
{
2756
1.95k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.95k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.28k
{
2761
2.28k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.28k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
788
{
2766
788
  uint32_t extension, insn_signed;
2767
788
  cs_m68k* ext;
2768
788
  cs_m68k_op* op0;
2769
788
  cs_m68k_op* op1;
2770
788
  uint32_t reg_0, reg_1;
2771
2772
788
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
538
  extension = read_imm_16(info);
2775
538
  insn_signed = 0;
2776
2777
538
  if (BIT_B((extension)))
2778
280
    insn_signed = 1;
2779
2780
538
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
538
  op0 = &ext->operands[0];
2783
538
  op1 = &ext->operands[1];
2784
2785
538
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
538
  reg_0 = extension & 7;
2788
538
  reg_1 = (extension >> 12) & 7;
2789
2790
538
  op1->address_mode = M68K_AM_NONE;
2791
538
  op1->type = M68K_OP_REG_PAIR;
2792
538
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
538
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
538
  if (!BIT_A(extension)) {
2796
257
    op1->type = M68K_OP_REG;
2797
257
    op1->reg = M68K_REG_D0 + reg_1;
2798
257
  }
2799
538
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
739
{
2803
739
  build_ea(info, M68K_INS_NBCD, 1);
2804
739
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
819
{
2808
819
  build_ea(info, M68K_INS_NEG, 1);
2809
819
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
716
{
2813
716
  build_ea(info, M68K_INS_NEG, 2);
2814
716
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
986
{
2818
986
  build_ea(info, M68K_INS_NEG, 4);
2819
986
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
628
{
2823
628
  build_ea(info, M68K_INS_NEGX, 1);
2824
628
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
766
{
2828
766
  build_ea(info, M68K_INS_NEGX, 2);
2829
766
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
1.16k
{
2833
1.16k
  build_ea(info, M68K_INS_NEGX, 4);
2834
1.16k
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
209
{
2838
209
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
209
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
279
{
2843
279
  build_ea(info, M68K_INS_NOT, 1);
2844
279
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
638
{
2848
638
  build_ea(info, M68K_INS_NOT, 2);
2849
638
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
424
{
2853
424
  build_ea(info, M68K_INS_NOT, 4);
2854
424
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
1.97k
{
2858
1.97k
  build_er_1(info, M68K_INS_OR, 1);
2859
1.97k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.00k
{
2863
1.00k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.00k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
1.79k
{
2868
1.79k
  build_er_1(info, M68K_INS_OR, 4);
2869
1.79k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
886
{
2873
886
  build_re_1(info, M68K_INS_OR, 1);
2874
886
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.38k
{
2878
1.38k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.38k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.35k
{
2883
1.35k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.35k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
18.6k
{
2888
18.6k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
18.6k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
3.26k
{
2893
3.26k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
3.26k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.84k
{
2898
1.84k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.84k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
87
{
2903
87
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
87
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
453
{
2908
453
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
453
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.08k
{
2913
1.08k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
477
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
477
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.30k
{
2919
1.30k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
790
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
790
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
336
{
2925
336
  build_ea(info, M68K_INS_PEA, 4);
2926
336
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
226
{
2930
226
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
226
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
364
{
2935
364
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
364
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
180
{
2940
180
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
180
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
619
{
2945
619
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
619
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
320
{
2950
320
  build_r(info, M68K_INS_ROR, 1);
2951
320
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
279
{
2955
279
  build_r(info, M68K_INS_ROR, 2);
2956
279
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
617
{
2960
617
  build_r(info, M68K_INS_ROR, 4);
2961
617
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
887
{
2965
887
  build_ea(info, M68K_INS_ROR, 2);
2966
887
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
307
{
2970
307
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
307
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
785
{
2975
785
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
785
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
294
{
2980
294
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
294
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
377
{
2985
377
  build_r(info, M68K_INS_ROL, 1);
2986
377
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
378
{
2990
378
  build_r(info, M68K_INS_ROL, 2);
2991
378
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
139
{
2995
139
  build_r(info, M68K_INS_ROL, 4);
2996
139
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
571
{
3000
571
  build_ea(info, M68K_INS_ROL, 2);
3001
571
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
673
{
3005
673
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
673
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
477
{
3010
477
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
477
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
330
{
3015
330
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
330
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
221
{
3020
221
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
221
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
290
{
3025
290
  build_r(info, M68K_INS_ROXR, 2);
3026
290
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
353
{
3030
353
  build_r(info, M68K_INS_ROXR, 4);
3031
353
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
1.27k
{
3035
1.27k
  build_ea(info, M68K_INS_ROXR, 2);
3036
1.27k
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
903
{
3040
903
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
903
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
421
{
3045
421
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
421
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
128
{
3050
128
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
128
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
484
{
3055
484
  build_r(info, M68K_INS_ROXL, 1);
3056
484
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
160
{
3060
160
  build_r(info, M68K_INS_ROXL, 2);
3061
160
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
305
{
3065
305
  build_r(info, M68K_INS_ROXL, 4);
3066
305
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
881
{
3070
881
  build_ea(info, M68K_INS_ROXL, 2);
3071
881
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
629
{
3075
629
  set_insn_group(info, M68K_GRP_RET);
3076
629
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
374
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
374
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
343
{
3082
343
  set_insn_group(info, M68K_GRP_IRET);
3083
343
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
343
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
212
{
3088
212
  cs_m68k* ext;
3089
212
  cs_m68k_op* op;
3090
3091
212
  set_insn_group(info, M68K_GRP_RET);
3092
3093
212
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
106
{
3112
106
  set_insn_group(info, M68K_GRP_RET);
3113
106
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
106
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
79
{
3118
79
  set_insn_group(info, M68K_GRP_RET);
3119
79
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
79
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
527
{
3124
527
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
527
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
1.12k
{
3129
1.12k
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
1.12k
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
3.15k
{
3134
3.15k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
3.15k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
3.15k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
147
{
3140
147
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
147
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.35k
{
3145
1.35k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.35k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.36k
{
3150
1.36k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.36k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.07k
{
3155
2.07k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.07k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
655
{
3160
655
  build_re_1(info, M68K_INS_SUB, 1);
3161
655
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
858
{
3165
858
  build_re_1(info, M68K_INS_SUB, 2);
3166
858
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
3.49k
{
3170
3.49k
  build_re_1(info, M68K_INS_SUB, 4);
3171
3.49k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.04k
{
3175
1.04k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.04k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.15k
{
3180
1.15k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.15k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
654
{
3185
654
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
654
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
1.16k
{
3190
1.16k
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
1.16k
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
352
{
3195
352
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
352
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.03k
{
3200
1.03k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.03k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
6.11k
{
3205
6.11k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
6.11k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
610
{
3210
610
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
610
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
584
{
3215
584
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
584
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
596
{
3220
596
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
596
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
668
{
3225
668
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
668
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
744
{
3230
744
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
744
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
469
{
3235
469
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
469
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
83
{
3240
83
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
83
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
256
{
3245
256
  build_d(info, M68K_INS_SWAP, 0);
3246
256
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
778
{
3250
778
  build_ea(info, M68K_INS_TAS, 1);
3251
778
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
767
{
3255
767
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
767
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
398
{
3260
398
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
339
  build_trap(info, 0, 0);
3262
3263
339
  info->extension.op_count = 0;
3264
339
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
440
{
3268
440
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
282
  build_trap(info, 2, read_imm_16(info));
3270
282
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
514
{
3274
514
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
248
  build_trap(info, 4, read_imm_32(info));
3276
248
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
385
{
3280
385
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
385
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.41k
{
3285
1.41k
  build_ea(info, M68K_INS_TST, 1);
3286
1.41k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
706
{
3290
706
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
177
  build_ea(info, M68K_INS_TST, 1);
3292
177
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
414
{
3296
414
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
164
  build_ea(info, M68K_INS_TST, 1);
3298
164
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
852
{
3302
852
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
720
  build_ea(info, M68K_INS_TST, 1);
3304
720
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
610
{
3308
610
  build_ea(info, M68K_INS_TST, 2);
3309
610
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
2.51k
{
3313
2.51k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
1.18k
  build_ea(info, M68K_INS_TST, 2);
3315
1.18k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
401
{
3319
401
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
130
  build_ea(info, M68K_INS_TST, 2);
3321
130
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
482
{
3325
482
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
321
  build_ea(info, M68K_INS_TST, 2);
3327
321
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
645
{
3331
645
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
268
  build_ea(info, M68K_INS_TST, 2);
3333
268
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
431
{
3337
431
  build_ea(info, M68K_INS_TST, 4);
3338
431
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
1.23k
{
3342
1.23k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
869
  build_ea(info, M68K_INS_TST, 4);
3344
869
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
471
{
3348
471
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
107
  build_ea(info, M68K_INS_TST, 4);
3350
107
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
729
{
3354
729
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
451
  build_ea(info, M68K_INS_TST, 4);
3356
451
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
469
{
3360
469
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
249
  build_ea(info, M68K_INS_TST, 4);
3362
249
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
351
{
3366
351
  cs_m68k_op* op;
3367
351
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
351
  op = &ext->operands[0];
3370
3371
351
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
351
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
351
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
2.04k
{
3377
2.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
1.37k
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
1.37k
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
2.28k
{
3383
2.28k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.27k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.27k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
395k
{
3392
395k
  const unsigned int instruction = info->ir;
3393
395k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
395k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
394k
    (i->instruction == d68000_invalid) ) {
3397
2.10k
    d68000_invalid(info);
3398
2.10k
    return 0;
3399
2.10k
  }
3400
3401
393k
  return 1;
3402
395k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
502k
{
3406
502k
  uint8_t i;
3407
3408
710k
  for (i = 0; i < count; ++i) {
3409
213k
    if (regs[i] == (uint16_t)reg)
3410
6.25k
      return 1;
3411
213k
  }
3412
3413
496k
  return 0;
3414
502k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
542k
{
3418
542k
  if (reg == M68K_REG_INVALID)
3419
40.0k
    return;
3420
3421
502k
  if (write)
3422
292k
  {
3423
292k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
2.99k
      return;
3425
3426
289k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
289k
    info->regs_write_count++;
3428
289k
  }
3429
209k
  else
3430
209k
  {
3431
209k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
3.25k
      return;
3433
3434
206k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
206k
    info->regs_read_count++;
3436
206k
  }
3437
502k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
184k
{
3441
184k
  switch (op->address_mode) {
3442
2.50k
    case M68K_AM_REG_DIRECT_ADDR:
3443
2.50k
    case M68K_AM_REG_DIRECT_DATA:
3444
2.50k
      add_reg_to_rw_list(info, op->reg, write);
3445
2.50k
      break;
3446
3447
30.9k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
80.2k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
80.2k
      add_reg_to_rw_list(info, op->reg, 1);
3450
80.2k
      break;
3451
3452
32.1k
    case M68K_AM_REGI_ADDR:
3453
58.9k
    case M68K_AM_REGI_ADDR_DISP:
3454
58.9k
      add_reg_to_rw_list(info, op->reg, 0);
3455
58.9k
      break;
3456
3457
12.9k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
18.8k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
22.2k
    case M68K_AM_MEMI_POST_INDEX:
3460
26.2k
    case M68K_AM_MEMI_PRE_INDEX:
3461
28.0k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
28.8k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
29.5k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
30.2k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
30.2k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
30.2k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
30.2k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
12.3k
    default:
3471
12.3k
      break;
3472
184k
  }
3473
184k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
20.4k
{
3477
20.4k
  int i;
3478
3479
184k
  for (i = 0; i < 8; ++i) {
3480
163k
    if (bits & (1 << i)) {
3481
37.4k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
37.4k
    }
3483
163k
  }
3484
20.4k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
6.81k
{
3488
6.81k
  uint32_t bits = op->register_bits;
3489
6.81k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
6.81k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
6.81k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
6.81k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
666k
{
3496
666k
  switch ((int)op->type) {
3497
296k
    case M68K_OP_REG:
3498
296k
      add_reg_to_rw_list(info, op->reg, write);
3499
296k
      break;
3500
3501
184k
    case M68K_OP_MEM:
3502
184k
      update_am_reg_list(info, op, write);
3503
184k
      break;
3504
3505
6.81k
    case M68K_OP_REG_BITS:
3506
6.81k
      update_reg_list_regbits(info, op, write);
3507
6.81k
      break;
3508
3509
3.30k
    case M68K_OP_REG_PAIR:
3510
3.30k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.30k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.30k
      break;
3513
666k
  }
3514
666k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
392k
{
3518
392k
  int i;
3519
3520
392k
  if (!info->extension.op_count)
3521
2.32k
    return;
3522
3523
390k
  if (info->extension.op_count == 1) {
3524
118k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
271k
  } else {
3526
    // first operand is always read
3527
271k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
548k
    for (i = 1; i < info->extension.op_count; ++i)
3531
276k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
271k
  }
3533
390k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
393k
{
3537
393k
  info->inst = inst;
3538
393k
  info->pc = pc;
3539
393k
  info->ir = 0;
3540
393k
  info->type = cpu_type;
3541
393k
  info->address_mask = 0xffffffff;
3542
3543
393k
  switch(info->type) {
3544
120k
    case M68K_CPU_TYPE_68000:
3545
120k
      info->type = TYPE_68000;
3546
120k
      info->address_mask = 0x00ffffff;
3547
120k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
272k
    case M68K_CPU_TYPE_68040:
3565
272k
      info->type = TYPE_68040;
3566
272k
      info->address_mask = 0xffffffff;
3567
272k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
393k
  }
3572
393k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
393k
{
3581
393k
  MCInst *inst = info->inst;
3582
393k
  cs_m68k* ext = &info->extension;
3583
393k
  int i;
3584
393k
  unsigned int size;
3585
3586
393k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
393k
  memset(ext, 0, sizeof(cs_m68k));
3589
393k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
1.96M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.57M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
393k
  info->ir = peek_imm_16(info);
3595
393k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
392k
    info->ir = read_imm_16(info);
3597
392k
    g_instruction_table[info->ir].instruction(info);
3598
392k
  }
3599
3600
393k
  size = info->pc - (unsigned int)pc;
3601
393k
  info->pc = (unsigned int)pc;
3602
3603
393k
  return size;
3604
393k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
394k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
394k
  int s;
3612
394k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
394k
  cs_struct* handle = instr->csh;
3614
394k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
394k
  if (code_len < 2) {
3619
1.09k
    *size = 0;
3620
1.09k
    return false;
3621
1.09k
  }
3622
3623
393k
  if (instr->flat_insn->detail) {
3624
393k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
393k
  }
3626
3627
393k
  info->groups_count = 0;
3628
393k
  info->regs_read_count = 0;
3629
393k
  info->regs_write_count = 0;
3630
393k
  info->code = code;
3631
393k
  info->code_len = code_len;
3632
393k
  info->baseAddress = address;
3633
3634
393k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
393k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
393k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
393k
  if (handle->mode & CS_MODE_M68K_040)
3641
272k
    cpu_type = M68K_CPU_TYPE_68040;
3642
393k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
393k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
393k
  s = m68k_disassemble(info, address);
3647
3648
393k
  if (s == 0) {
3649
1.29k
    *size = 2;
3650
1.29k
    return false;
3651
1.29k
  }
3652
3653
392k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
392k
  if (s > (int)code_len)
3662
1.25k
    *size = (uint16_t)code_len;
3663
391k
  else
3664
391k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
393k
}
3668