Coverage Report

Created: 2026-03-13 06:50

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/AArch64/AArch64InstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==//
16
//
17
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
18
// See https://llvm.org/LICENSE.txt for license information.
19
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
20
//
21
//===----------------------------------------------------------------------===//
22
//
23
// This class prints an AArch64 MCInst to a .s file.
24
//
25
//===----------------------------------------------------------------------===//
26
27
#include <stdio.h>
28
#include <string.h>
29
#include <stdlib.h>
30
#include <capstone/platform.h>
31
32
#include "../../Mapping.h"
33
#include "../../MCInst.h"
34
#include "../../MCInstPrinter.h"
35
#include "../../MCRegisterInfo.h"
36
#include "../../SStream.h"
37
#include "../../utils.h"
38
#include "AArch64AddressingModes.h"
39
#include "AArch64BaseInfo.h"
40
#include "AArch64DisassemblerExtension.h"
41
#include "AArch64InstPrinter.h"
42
#include "AArch64Linkage.h"
43
#include "AArch64Mapping.h"
44
45
#define GET_BANKEDREG_IMPL
46
#include "AArch64GenSystemOperands.inc"
47
48
269k
#define CONCAT(a, b) CONCAT_(a, b)
49
269k
#define CONCAT_(a, b) a##_##b
50
51
#define CONCATs(a, b) CONCATS(a, b)
52
#define CONCATS(a, b) a##b
53
54
#define DEBUG_TYPE "asm-printer"
55
56
// BEGIN Static declarations.
57
// These functions must be declared statically here, because they
58
// are also defined in the ARM module.
59
// If they are not static, we fail during linking.
60
61
static void printCustomAliasOperand(MCInst *MI, uint64_t Address,
62
            unsigned OpIdx, unsigned PrintMethodIdx,
63
            SStream *OS);
64
65
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O);
66
67
#define DECLARE_printComplexRotationOp(Angle, Remainder) \
68
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
69
    MCInst * MI, unsigned OpNo, SStream *O);
70
DECLARE_printComplexRotationOp(180, 90);
71
DECLARE_printComplexRotationOp(90, 0);
72
73
// END Static declarations.
74
75
#define GET_INSTRUCTION_NAME
76
#define PRINT_ALIAS_INSTR
77
#include "AArch64GenAsmWriter.inc"
78
79
void printRegName(SStream *OS, unsigned Reg)
80
459k
{
81
459k
  SStream_concat(OS, "%s%s", markup("<reg:"),
82
459k
           getRegisterName(Reg, AArch64_NoRegAltName));
83
459k
  SStream_concat0(OS, markup(">"));
84
459k
}
85
86
void printRegNameAlt(SStream *OS, unsigned Reg, unsigned AltIdx)
87
105k
{
88
105k
  SStream_concat(OS, "%s%s", markup("<reg:"),
89
105k
           getRegisterName(Reg, AltIdx));
90
105k
  SStream_concat0(OS, markup(">"));
91
105k
}
92
93
const char *getRegName(unsigned Reg)
94
0
{
95
0
  return getRegisterName(Reg, AArch64_NoRegAltName);
96
0
}
97
98
void printInst(MCInst *MI, uint64_t Address, const char *Annot, SStream *O)
99
228k
{
100
228k
  bool isAlias = false;
101
228k
  bool useAliasDetails = map_use_alias_details(MI);
102
228k
  map_set_fill_detail_ops(MI, useAliasDetails);
103
104
228k
  unsigned Opcode = MCInst_getOpcode(MI);
105
106
228k
  if (Opcode == AArch64_SYSxt) {
107
2.61k
    if (printSysAlias(MI, O)) {
108
876
      isAlias = true;
109
876
      MCInst_setIsAlias(MI, isAlias);
110
876
      if (useAliasDetails)
111
876
        return;
112
876
    }
113
2.61k
  }
114
115
227k
  if (Opcode == AArch64_SYSPxt || Opcode == AArch64_SYSPxt_XZR) {
116
2.63k
    if (printSyspAlias(MI, O)) {
117
1.32k
      isAlias = true;
118
1.32k
      MCInst_setIsAlias(MI, isAlias);
119
1.32k
      if (useAliasDetails)
120
1.32k
        return;
121
1.32k
    }
122
2.63k
  }
123
124
  // RPRFM overlaps PRFM (reg), so try to print it as RPRFM here.
125
226k
  if ((Opcode == AArch64_PRFMroX) || (Opcode == AArch64_PRFMroW)) {
126
280
    if (printRangePrefetchAlias(MI, O, Annot)) {
127
0
      isAlias = true;
128
0
      MCInst_setIsAlias(MI, isAlias);
129
0
      if (useAliasDetails)
130
0
        return;
131
0
    }
132
280
  }
133
134
  // SBFM/UBFM should print to a nicer aliased form if possible.
135
226k
  if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri ||
136
223k
      Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) {
137
2.90k
    MCOperand *Op0 = MCInst_getOperand(MI, (0));
138
2.90k
    MCOperand *Op1 = MCInst_getOperand(MI, (1));
139
2.90k
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
140
2.90k
    MCOperand *Op3 = MCInst_getOperand(MI, (3));
141
142
2.90k
    bool IsSigned = (Opcode == AArch64_SBFMXri ||
143
998
         Opcode == AArch64_SBFMWri);
144
2.90k
    bool Is64Bit = (Opcode == AArch64_SBFMXri ||
145
998
        Opcode == AArch64_UBFMXri);
146
2.90k
    if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 &&
147
1.89k
        MCOperand_isImm(Op3)) {
148
1.89k
      const char *AsmMnemonic = NULL;
149
150
1.89k
      switch (MCOperand_getImm(Op3)) {
151
317
      default:
152
317
        break;
153
590
      case 7:
154
590
        if (IsSigned)
155
474
          AsmMnemonic = "sxtb";
156
116
        else if (!Is64Bit)
157
61
          AsmMnemonic = "uxtb";
158
590
        break;
159
905
      case 15:
160
905
        if (IsSigned)
161
797
          AsmMnemonic = "sxth";
162
108
        else if (!Is64Bit)
163
76
          AsmMnemonic = "uxth";
164
905
        break;
165
80
      case 31:
166
        // *xtw is only valid for signed 64-bit operations.
167
80
        if (Is64Bit && IsSigned)
168
52
          AsmMnemonic = "sxtw";
169
80
        break;
170
1.89k
      }
171
172
1.89k
      if (AsmMnemonic) {
173
1.46k
        SStream_concat(O, "%s", AsmMnemonic);
174
1.46k
        SStream_concat0(O, " ");
175
176
1.46k
        printRegName(O, MCOperand_getReg(Op0));
177
1.46k
        SStream_concat0(O, ", ");
178
1.46k
        printRegName(O, getWRegFromXReg(
179
1.46k
              MCOperand_getReg(Op1)));
180
1.46k
        if (detail_is_set(MI) && useAliasDetails) {
181
1.46k
          AArch64_set_detail_op_reg(
182
1.46k
            MI, 0, MCOperand_getReg(Op0));
183
1.46k
          AArch64_set_detail_op_reg(
184
1.46k
            MI, 1,
185
1.46k
            getWRegFromXReg(
186
1.46k
              MCOperand_getReg(Op1)));
187
1.46k
          if (strings_match(AsmMnemonic, "uxtb"))
188
61
            AArch64_get_detail_op(MI, -1)
189
61
              ->ext =
190
61
              AARCH64_EXT_UXTB;
191
1.39k
          else if (strings_match(AsmMnemonic,
192
1.39k
                     "sxtb"))
193
474
            AArch64_get_detail_op(MI, -1)
194
474
              ->ext =
195
474
              AARCH64_EXT_SXTB;
196
925
          else if (strings_match(AsmMnemonic,
197
925
                     "uxth"))
198
76
            AArch64_get_detail_op(MI, -1)
199
76
              ->ext =
200
76
              AARCH64_EXT_UXTH;
201
849
          else if (strings_match(AsmMnemonic,
202
849
                     "sxth"))
203
797
            AArch64_get_detail_op(MI, -1)
204
797
              ->ext =
205
797
              AARCH64_EXT_SXTH;
206
52
          else if (strings_match(AsmMnemonic,
207
52
                     "sxtw"))
208
52
            AArch64_get_detail_op(MI, -1)
209
52
              ->ext =
210
52
              AARCH64_EXT_SXTW;
211
0
          else
212
0
            AArch64_get_detail_op(MI, -1)
213
0
              ->ext =
214
0
              AARCH64_EXT_INVALID;
215
1.46k
        }
216
1.46k
        isAlias = true;
217
1.46k
        MCInst_setIsAlias(MI, isAlias);
218
1.46k
        if (useAliasDetails)
219
1.46k
          return;
220
0
        else
221
0
          goto add_real_detail;
222
1.46k
      }
223
1.89k
    }
224
225
    // All immediate shifts are aliases, implemented using the Bitfield
226
    // instruction. In all cases the immediate shift amount shift must be in
227
    // the range 0 to (reg.size -1).
228
1.44k
    if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) {
229
1.44k
      const char *AsmMnemonic = NULL;
230
1.44k
      int shift = 0;
231
1.44k
      int64_t immr = MCOperand_getImm(Op2);
232
1.44k
      int64_t imms = MCOperand_getImm(Op3);
233
1.44k
      if (Opcode == AArch64_UBFMWri && imms != 0x1F &&
234
119
          ((imms + 1) == immr)) {
235
59
        AsmMnemonic = "lsl";
236
59
        shift = 31 - imms;
237
1.38k
      } else if (Opcode == AArch64_UBFMXri && imms != 0x3f &&
238
275
           ((imms + 1 == immr))) {
239
37
        AsmMnemonic = "lsl";
240
37
        shift = 63 - imms;
241
1.34k
      } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) {
242
93
        AsmMnemonic = "lsr";
243
93
        shift = immr;
244
1.25k
      } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) {
245
27
        AsmMnemonic = "lsr";
246
27
        shift = immr;
247
1.22k
      } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) {
248
40
        AsmMnemonic = "asr";
249
40
        shift = immr;
250
1.18k
      } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) {
251
255
        AsmMnemonic = "asr";
252
255
        shift = immr;
253
255
      }
254
1.44k
      if (AsmMnemonic) {
255
511
        SStream_concat(O, "%s", AsmMnemonic);
256
511
        SStream_concat0(O, " ");
257
258
511
        printRegName(O, MCOperand_getReg(Op0));
259
511
        SStream_concat0(O, ", ");
260
511
        printRegName(O, MCOperand_getReg(Op1));
261
511
        SStream_concat(O, "%s%s#%d", ", ",
262
511
                 markup("<imm:"), shift);
263
511
        SStream_concat0(O, markup(">"));
264
511
        if (detail_is_set(MI) && useAliasDetails) {
265
511
          AArch64_set_detail_op_reg(
266
511
            MI, 0, MCOperand_getReg(Op0));
267
511
          AArch64_set_detail_op_reg(
268
511
            MI, 1, MCOperand_getReg(Op1));
269
511
          if (strings_match(AsmMnemonic, "lsl"))
270
96
            AArch64_get_detail_op(MI, -1)
271
96
              ->shift.type =
272
96
              AARCH64_SFT_LSL;
273
415
          else if (strings_match(AsmMnemonic,
274
415
                     "lsr"))
275
120
            AArch64_get_detail_op(MI, -1)
276
120
              ->shift.type =
277
120
              AARCH64_SFT_LSR;
278
295
          else if (strings_match(AsmMnemonic,
279
295
                     "asr"))
280
295
            AArch64_get_detail_op(MI, -1)
281
295
              ->shift.type =
282
295
              AARCH64_SFT_ASR;
283
0
          else
284
0
            AArch64_get_detail_op(MI, -1)
285
0
              ->shift.type =
286
0
              AARCH64_SFT_INVALID;
287
511
          AArch64_get_detail_op(MI, -1)
288
511
            ->shift.value = shift;
289
511
        }
290
511
        isAlias = true;
291
511
        MCInst_setIsAlias(MI, isAlias);
292
511
        if (useAliasDetails)
293
511
          return;
294
0
        else
295
0
          goto add_real_detail;
296
511
      }
297
1.44k
    }
298
299
    // SBFIZ/UBFIZ aliases
300
934
    if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) {
301
519
      SStream_concat(O, "%s", (IsSigned ? "sbfiz" : "ubfiz"));
302
519
      SStream_concat0(O, " ");
303
304
519
      printRegName(O, MCOperand_getReg(Op0));
305
519
      SStream_concat0(O, ", ");
306
519
      printRegName(O, MCOperand_getReg(Op1));
307
519
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
308
519
      printUInt32Bang(O, (Is64Bit ? 64 : 32) -
309
519
               MCOperand_getImm(Op2));
310
519
      SStream_concat(O, "%s%s%s", markup(">"), ", ",
311
519
               markup("<imm:"));
312
519
      printInt64Bang(O, MCOperand_getImm(Op3) + 1);
313
519
      SStream_concat0(O, markup(">"));
314
519
      if (detail_is_set(MI) && useAliasDetails) {
315
519
        AArch64_set_detail_op_reg(
316
519
          MI, 0, MCOperand_getReg(Op0));
317
519
        AArch64_set_detail_op_reg(
318
519
          MI, 1, MCOperand_getReg(Op1));
319
519
        AArch64_set_detail_op_imm(
320
519
          MI, 2, AARCH64_OP_IMM,
321
519
          (Is64Bit ? 64 : 32) -
322
519
            MCOperand_getImm(Op2));
323
519
        AArch64_set_detail_op_imm(
324
519
          MI, 3, AARCH64_OP_IMM,
325
519
          MCOperand_getImm(Op3) + 1);
326
519
      }
327
519
      isAlias = true;
328
519
      MCInst_setIsAlias(MI, isAlias);
329
519
      if (useAliasDetails)
330
519
        return;
331
0
      else
332
0
        goto add_real_detail;
333
519
    }
334
335
    // Otherwise SBFX/UBFX is the preferred form
336
415
    SStream_concat(O, "%s", (IsSigned ? "sbfx" : "ubfx"));
337
415
    SStream_concat0(O, " ");
338
339
415
    printRegName(O, MCOperand_getReg(Op0));
340
415
    SStream_concat0(O, ", ");
341
415
    printRegName(O, MCOperand_getReg(Op1));
342
415
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
343
415
    printInt64Bang(O, MCOperand_getImm(Op2));
344
415
    SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:"));
345
415
    printInt64Bang(O, MCOperand_getImm(Op3) -
346
415
            MCOperand_getImm(Op2) + 1);
347
415
    SStream_concat0(O, markup(">"));
348
415
    if (detail_is_set(MI) && useAliasDetails) {
349
415
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
350
415
      AArch64_set_detail_op_reg(MI, 1, MCOperand_getReg(Op1));
351
415
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
352
415
              MCOperand_getImm(Op2));
353
415
      AArch64_set_detail_op_imm(
354
415
        MI, 3, AARCH64_OP_IMM,
355
415
        MCOperand_getImm(Op3) - MCOperand_getImm(Op2) +
356
415
          1);
357
415
    }
358
415
    isAlias = true;
359
415
    MCInst_setIsAlias(MI, isAlias);
360
415
    if (useAliasDetails)
361
415
      return;
362
0
    else
363
0
      goto add_real_detail;
364
415
  }
365
366
223k
  if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) {
367
643
    isAlias = true;
368
643
    MCInst_setIsAlias(MI, isAlias);
369
643
    MCOperand *Op0 = MCInst_getOperand(MI, (0)); // Op1 == Op0
370
643
    MCOperand *Op2 = MCInst_getOperand(MI, (2));
371
643
    int ImmR = MCOperand_getImm(MCInst_getOperand(MI, (3)));
372
643
    int ImmS = MCOperand_getImm(MCInst_getOperand(MI, (4)));
373
374
643
    if ((MCOperand_getReg(Op2) == AArch64_WZR ||
375
620
         MCOperand_getReg(Op2) == AArch64_XZR) &&
376
250
        (ImmR == 0 || ImmS < ImmR) &&
377
150
        (AArch64_getFeatureBits(MI->csh->mode,
378
150
              AArch64_FeatureAll) ||
379
0
         AArch64_getFeatureBits(MI->csh->mode,
380
150
              AArch64_HasV8_2aOps))) {
381
      // BFC takes precedence over its entire range, sligtly differently
382
      // to BFI.
383
150
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
384
150
      int LSB = (BitWidth - ImmR) % BitWidth;
385
150
      int Width = ImmS + 1;
386
387
150
      SStream_concat0(O, "bfc ");
388
150
      printRegName(O, MCOperand_getReg(Op0));
389
150
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
390
150
               LSB);
391
150
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
392
150
               markup("<imm:"), Width);
393
150
      SStream_concat0(O, markup(">"));
394
150
      if (detail_is_set(MI) && useAliasDetails) {
395
150
        AArch64_set_detail_op_reg(
396
150
          MI, 0, MCOperand_getReg(Op0));
397
150
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
398
150
                LSB);
399
150
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
400
150
                Width);
401
150
      }
402
403
150
      if (useAliasDetails)
404
150
        return;
405
0
      else
406
0
        goto add_real_detail;
407
493
    } else if (ImmS < ImmR) {
408
      // BFI alias
409
252
      int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32;
410
252
      int LSB = (BitWidth - ImmR) % BitWidth;
411
252
      int Width = ImmS + 1;
412
413
252
      SStream_concat0(O, "bfi ");
414
252
      printRegName(O, MCOperand_getReg(Op0));
415
252
      SStream_concat0(O, ", ");
416
252
      printRegName(O, MCOperand_getReg(Op2));
417
252
      SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"),
418
252
               LSB);
419
252
      SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
420
252
               markup("<imm:"), Width);
421
252
      SStream_concat0(O, markup(">"));
422
252
      if (detail_is_set(MI) && useAliasDetails) {
423
252
        AArch64_set_detail_op_reg(
424
252
          MI, 0, MCOperand_getReg(Op0));
425
252
        AArch64_set_detail_op_reg(
426
252
          MI, 2, MCOperand_getReg(Op2));
427
252
        AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM,
428
252
                LSB);
429
252
        AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM,
430
252
                Width);
431
252
      }
432
252
      if (useAliasDetails)
433
252
        return;
434
0
      else
435
0
        goto add_real_detail;
436
252
    }
437
438
241
    int LSB = ImmR;
439
241
    int Width = ImmS - ImmR + 1;
440
    // Otherwise BFXIL the preferred form
441
241
    SStream_concat0(O, "bfxil ");
442
241
    printRegName(O, MCOperand_getReg(Op0));
443
241
    SStream_concat0(O, ", ");
444
241
    printRegName(O, MCOperand_getReg(Op2));
445
241
    SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"), LSB);
446
241
    SStream_concat(O, "%s%s%s#%d", markup(">"), ", ",
447
241
             markup("<imm:"), Width);
448
241
    SStream_concat0(O, markup(">"));
449
241
    if (detail_is_set(MI) && useAliasDetails) {
450
241
      AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0));
451
241
      AArch64_set_detail_op_reg(MI, 2, MCOperand_getReg(Op2));
452
241
      AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM, LSB);
453
241
      AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM, Width);
454
241
    }
455
241
    if (useAliasDetails)
456
241
      return;
457
241
  }
458
459
  // Symbolic operands for MOVZ, MOVN and MOVK already imply a shift
460
  // (e.g. :gottprel_g1: is always going to be "lsl #16") so it should not be
461
  // printed.
462
222k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi ||
463
221k
       Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
464
2.09k
      MCOperand_isExpr(MCInst_getOperand(MI, (1)))) {
465
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 1));
466
0
    if (detail_is_set(MI) && useAliasDetails) {
467
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
468
0
              MCInst_getOpVal(MI, 1));
469
0
    }
470
0
  }
471
472
222k
  if ((Opcode == AArch64_MOVKXi || Opcode == AArch64_MOVKWi) &&
473
1.20k
      MCOperand_isExpr(MCInst_getOperand(MI, (2)))) {
474
0
    printUInt64Bang(O, MCInst_getOpVal(MI, 2));
475
0
    if (detail_is_set(MI) && useAliasDetails) {
476
0
      AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM,
477
0
              MCInst_getOpVal(MI, 2));
478
0
    }
479
0
  }
480
481
  // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but
482
  // their domains overlap so they need to be prioritized. The chain is "MOVZ
483
  // lsl #0 > MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest
484
  // instruction that can represent the move is the MOV alias, and the rest
485
  // get printed normally.
486
222k
  if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) &&
487
1.10k
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
488
1.10k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
489
1.10k
    int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32;
490
1.10k
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
491
1.10k
    uint64_t Value =
492
1.10k
      (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
493
1.10k
      << Shift;
494
495
1.10k
    if (AArch64_AM_isMOVZMovAlias(
496
1.10k
          Value, Shift, Opcode == AArch64_MOVZXi ? 64 : 32)) {
497
820
      isAlias = true;
498
820
      MCInst_setIsAlias(MI, isAlias);
499
820
      SStream_concat0(O, "mov ");
500
820
      printRegName(O, MCOperand_getReg(
501
820
            MCInst_getOperand(MI, (0))));
502
820
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
503
820
      printInt64Bang(O, SignExtend64(Value, RegWidth));
504
820
      SStream_concat0(O, markup(">"));
505
820
      if (detail_is_set(MI) && useAliasDetails) {
506
820
        AArch64_set_detail_op_reg(
507
820
          MI, 0, MCInst_getOpVal(MI, 0));
508
820
        AArch64_set_detail_op_imm(
509
820
          MI, 1, AARCH64_OP_IMM,
510
820
          SignExtend64(Value, RegWidth));
511
820
      }
512
820
      if (useAliasDetails)
513
820
        return;
514
820
    }
515
1.10k
  }
516
517
221k
  if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) &&
518
992
      MCOperand_isImm(MCInst_getOperand(MI, (1))) &&
519
992
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
520
992
    int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32;
521
992
    int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2)));
522
992
    uint64_t Value =
523
992
      ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1)))
524
992
        << Shift);
525
992
    if (RegWidth == 32)
526
349
      Value = Value & 0xffffffff;
527
528
992
    if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) {
529
711
      isAlias = true;
530
711
      MCInst_setIsAlias(MI, isAlias);
531
711
      SStream_concat0(O, "mov ");
532
711
      printRegName(O, MCOperand_getReg(
533
711
            MCInst_getOperand(MI, (0))));
534
711
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
535
711
      printInt64Bang(O, SignExtend64(Value, RegWidth));
536
711
      SStream_concat0(O, markup(">"));
537
711
      if (detail_is_set(MI) && useAliasDetails) {
538
711
        AArch64_set_detail_op_reg(
539
711
          MI, 0, MCInst_getOpVal(MI, 0));
540
711
        AArch64_set_detail_op_imm(
541
711
          MI, 1, AARCH64_OP_IMM,
542
711
          SignExtend64(Value, RegWidth));
543
711
      }
544
711
      if (useAliasDetails)
545
711
        return;
546
711
    }
547
992
  }
548
549
220k
  if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) &&
550
1.79k
      (MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_XZR ||
551
727
       MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_WZR) &&
552
1.29k
      MCOperand_isImm(MCInst_getOperand(MI, (2)))) {
553
1.29k
    int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32;
554
1.29k
    uint64_t Value = AArch64_AM_decodeLogicalImmediate(
555
1.29k
      MCOperand_getImm(MCInst_getOperand(MI, (2))), RegWidth);
556
1.29k
    if (!AArch64_AM_isAnyMOVWMovAlias(Value, RegWidth)) {
557
736
      isAlias = true;
558
736
      MCInst_setIsAlias(MI, isAlias);
559
736
      SStream_concat0(O, "mov ");
560
736
      printRegName(O, MCOperand_getReg(
561
736
            MCInst_getOperand(MI, (0))));
562
736
      SStream_concat(O, "%s%s", ", ", markup("<imm:"));
563
736
      printInt64Bang(O, SignExtend64(Value, RegWidth));
564
736
      SStream_concat0(O, markup(">"));
565
736
      if (detail_is_set(MI) && useAliasDetails) {
566
736
        AArch64_set_detail_op_reg(
567
736
          MI, 0, MCInst_getOpVal(MI, 0));
568
736
        AArch64_set_detail_op_imm(
569
736
          MI, 2, AARCH64_OP_IMM,
570
736
          SignExtend64(Value, RegWidth));
571
736
      }
572
736
      if (useAliasDetails)
573
736
        return;
574
736
    }
575
1.29k
  }
576
577
220k
  if (Opcode == AArch64_SPACE) {
578
0
    isAlias = true;
579
0
    MCInst_setIsAlias(MI, isAlias);
580
0
    SStream_concat1(O, ' ');
581
0
    SStream_concat(O, "%s", " SPACE ");
582
0
    printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (1))));
583
0
    if (detail_is_set(MI) && useAliasDetails) {
584
0
      AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM,
585
0
              MCInst_getOpVal(MI, 1));
586
0
    }
587
0
    if (useAliasDetails)
588
0
      return;
589
0
  }
590
591
220k
  if (!isAlias)
592
220k
    isAlias |= printAliasInstr(MI, Address, O);
593
594
220k
add_real_detail:
595
220k
  MCInst_setIsAlias(MI, isAlias);
596
597
220k
  if (!isAlias || !useAliasDetails) {
598
199k
    map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails));
599
199k
    if (isAlias)
600
0
      SStream_Close(O);
601
199k
    printInstruction(MI, Address, O);
602
199k
    if (isAlias)
603
0
      SStream_Open(O);
604
199k
  }
605
220k
}
606
607
bool printRangePrefetchAlias(MCInst *MI, SStream *O, const char *Annot)
608
280
{
609
280
  unsigned Opcode = MCInst_getOpcode(MI);
610
611
280
#ifndef NDEBUG
612
613
280
#endif
614
615
280
  unsigned PRFOp = MCOperand_getImm(MCInst_getOperand(MI, (0)));
616
280
  unsigned Mask = 0x18; // 0b11000
617
280
  if ((PRFOp & Mask) != Mask)
618
280
    return false; // Rt != '11xxx', it's a PRFM instruction.
619
620
0
  unsigned Rm = MCOperand_getReg(MCInst_getOperand(MI, (2)));
621
622
  // "Rm" must be a 64-bit GPR for RPRFM.
623
0
  if (MCRegisterInfo_getRegClass(MI->MRI, Rm))
624
0
    Rm = MCRegisterInfo_getMatchingSuperReg(
625
0
      MI->MRI, Rm, AArch64_sub_32,
626
0
      MCRegisterInfo_getRegClass(MI->MRI, Rm));
627
628
0
  unsigned SignExtend = MCOperand_getImm(
629
0
    MCInst_getOperand(MI, (3))); // encoded in "option<2>".
630
0
  unsigned Shift =
631
0
    MCOperand_getImm(MCInst_getOperand(MI, (4))); // encoded in "S".
632
633
0
  unsigned Option0 = (Opcode == AArch64_PRFMroX) ? 1 : 0;
634
635
  // encoded in "option<2>:option<0>:S:Rt<2:0>".
636
0
  unsigned RPRFOp = (SignExtend << 5) | (Option0 << 4) | (Shift << 3) |
637
0
        (PRFOp & 0x7);
638
639
0
  SStream_concat0(O, "rprfm ");
640
0
  const AArch64RPRFM_RPRFM *RPRFM =
641
0
    AArch64RPRFM_lookupRPRFMByEncoding(RPRFOp);
642
0
  if (RPRFM) {
643
0
    SStream_concat0(O, RPRFM->Name);
644
0
  } else {
645
0
    printUInt32Bang(O, RPRFOp);
646
0
    SStream_concat(O, ", ");
647
0
  }
648
0
  SStream_concat0(O, getRegisterName(Rm, AArch64_NoRegAltName));
649
0
  SStream_concat0(O, ", [");
650
0
  printOperand(MI, 1, O); // "Rn".
651
0
  SStream_concat0(O, "]");
652
653
0
  return true;
654
280
}
655
656
bool printSysAlias(MCInst *MI, SStream *O)
657
2.61k
{
658
2.61k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
659
2.61k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
660
2.61k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
661
2.61k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
662
663
2.61k
  unsigned Op1Val = MCOperand_getImm(Op1);
664
2.61k
  unsigned CnVal = MCOperand_getImm(Cn);
665
2.61k
  unsigned CmVal = MCOperand_getImm(Cm);
666
2.61k
  unsigned Op2Val = MCOperand_getImm(Op2);
667
668
2.61k
  uint16_t Encoding = Op2Val;
669
2.61k
  Encoding |= CmVal << 3;
670
2.61k
  Encoding |= CnVal << 7;
671
2.61k
  Encoding |= Op1Val << 11;
672
673
2.61k
  bool NeedsReg;
674
2.61k
  const char *Ins;
675
2.61k
  const char *Name;
676
677
2.61k
  if (CnVal == 7) {
678
1.32k
    switch (CmVal) {
679
18
    default:
680
18
      return false;
681
    // Maybe IC, maybe Prediction Restriction
682
167
    case 1:
683
167
      switch (Op1Val) {
684
31
      default:
685
31
        return false;
686
121
      case 0:
687
121
        goto Search_IC;
688
15
      case 3:
689
15
        goto Search_PRCTX;
690
167
      }
691
    // Prediction Restriction aliases
692
281
    case 3: {
693
296
Search_PRCTX:
694
296
      if (Op1Val != 3 || CnVal != 7 || CmVal != 3)
695
21
        return false;
696
697
275
      unsigned int Requires =
698
275
        Op2Val == 6 ? AArch64_FeatureSPECRES2 :
699
275
                AArch64_FeaturePredRes;
700
275
      if (!(AArch64_getFeatureBits(MI->csh->mode,
701
275
                 AArch64_FeatureAll) ||
702
0
            AArch64_getFeatureBits(MI->csh->mode, Requires)))
703
0
        return false;
704
705
275
      NeedsReg = true;
706
275
      switch (Op2Val) {
707
25
      default:
708
25
        return false;
709
6
      case 4:
710
6
        Ins = "cfp ";
711
6
        break;
712
95
      case 5:
713
95
        Ins = "dvp ";
714
95
        break;
715
127
      case 6:
716
127
        Ins = "cosp ";
717
127
        break;
718
22
      case 7:
719
22
        Ins = "cpp ";
720
22
        break;
721
275
      }
722
250
      Name = "RCTX";
723
250
    } break;
724
    // IC aliases
725
61
    case 5: {
726
182
Search_IC: {
727
182
  const AArch64IC_IC *IC = AArch64IC_lookupICByEncoding(Encoding);
728
182
  if (!IC ||
729
45
      !AArch64_testFeatureList(MI->csh->mode, IC->FeaturesRequired))
730
137
    return false;
731
45
  if (detail_is_set(MI)) {
732
45
    aarch64_sysop sysop = { 0 };
733
45
    sysop.reg = IC->SysReg;
734
45
    sysop.sub_type = AARCH64_OP_IC;
735
45
    AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
736
45
    AArch64_get_detail_op(MI, 0)->sysop = sysop;
737
45
    AArch64_inc_op_count(MI);
738
45
  }
739
740
45
  NeedsReg = IC->NeedsReg;
741
45
  Ins = "ic ";
742
45
  Name = IC->Name;
743
45
}
744
45
    } break;
745
    // DC aliases
746
11
    case 4:
747
45
    case 6:
748
90
    case 10:
749
112
    case 11:
750
121
    case 12:
751
164
    case 13:
752
594
    case 14: {
753
594
      const AArch64DC_DC *DC =
754
594
        AArch64DC_lookupDCByEncoding(Encoding);
755
594
      if (!DC || !AArch64_testFeatureList(
756
262
             MI->csh->mode, DC->FeaturesRequired))
757
332
        return false;
758
262
      if (detail_is_set(MI)) {
759
262
        aarch64_sysop sysop = { 0 };
760
262
        sysop.alias = DC->SysAlias;
761
262
        sysop.sub_type = AARCH64_OP_DC;
762
262
        AArch64_get_detail_op(MI, 0)->type =
763
262
          AARCH64_OP_SYSALIAS;
764
262
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
765
262
        AArch64_inc_op_count(MI);
766
262
      }
767
768
262
      NeedsReg = true;
769
262
      Ins = "dc ";
770
262
      Name = DC->Name;
771
262
    } break;
772
    // AT aliases
773
61
    case 8:
774
204
    case 9: {
775
204
      const AArch64AT_AT *AT =
776
204
        AArch64AT_lookupATByEncoding(Encoding);
777
204
      if (!AT || !AArch64_testFeatureList(
778
60
             MI->csh->mode, AT->FeaturesRequired))
779
144
        return false;
780
781
60
      if (detail_is_set(MI)) {
782
60
        aarch64_sysop sysop = { 0 };
783
60
        sysop.alias = AT->SysAlias;
784
60
        sysop.sub_type = AARCH64_OP_AT;
785
60
        AArch64_get_detail_op(MI, 0)->type =
786
60
          AARCH64_OP_SYSALIAS;
787
60
        AArch64_get_detail_op(MI, 0)->sysop = sysop;
788
60
        AArch64_inc_op_count(MI);
789
60
      }
790
60
      NeedsReg = true;
791
60
      Ins = "at ";
792
60
      Name = AT->Name;
793
60
    } break;
794
1.32k
    }
795
1.32k
  } else if (CnVal == 8 || CnVal == 9) {
796
    // TLBI aliases
797
852
    const AArch64TLBI_TLBI *TLBI =
798
852
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
799
852
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
800
259
                  TLBI->FeaturesRequired))
801
593
      return false;
802
803
259
    if (detail_is_set(MI)) {
804
259
      aarch64_sysop sysop = { 0 };
805
259
      sysop.reg = TLBI->SysReg;
806
259
      sysop.sub_type = AARCH64_OP_TLBI;
807
259
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
808
259
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
809
259
      AArch64_inc_op_count(MI);
810
259
    }
811
259
    NeedsReg = TLBI->NeedsReg;
812
259
    Ins = "tlbi ";
813
259
    Name = TLBI->Name;
814
259
  } else
815
435
    return false;
816
817
1.75k
#define TMP_STR_LEN 32
818
876
  char Str[TMP_STR_LEN] = { 0 };
819
876
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
820
876
  append_to_str_lower(Str, TMP_STR_LEN, Name);
821
876
#undef TMP_STR_LEN
822
823
876
  SStream_concat1(O, ' ');
824
876
  SStream_concat0(O, Str);
825
876
  if (NeedsReg) {
826
828
    SStream_concat0(O, ", ");
827
828
    printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (4))));
828
828
    AArch64_set_detail_op_reg(MI, 4, MCInst_getOpVal(MI, 4));
829
828
  }
830
831
876
  return true;
832
2.61k
}
833
834
bool printSyspAlias(MCInst *MI, SStream *O)
835
2.63k
{
836
2.63k
  MCOperand *Op1 = MCInst_getOperand(MI, (0));
837
2.63k
  MCOperand *Cn = MCInst_getOperand(MI, (1));
838
2.63k
  MCOperand *Cm = MCInst_getOperand(MI, (2));
839
2.63k
  MCOperand *Op2 = MCInst_getOperand(MI, (3));
840
841
2.63k
  unsigned Op1Val = MCOperand_getImm(Op1);
842
2.63k
  unsigned CnVal = MCOperand_getImm(Cn);
843
2.63k
  unsigned CmVal = MCOperand_getImm(Cm);
844
2.63k
  unsigned Op2Val = MCOperand_getImm(Op2);
845
846
2.63k
  uint16_t Encoding = Op2Val;
847
2.63k
  Encoding |= CmVal << 3;
848
2.63k
  Encoding |= CnVal << 7;
849
2.63k
  Encoding |= Op1Val << 11;
850
851
2.63k
  const char *Ins;
852
2.63k
  const char *Name;
853
854
2.63k
  if (CnVal == 8 || CnVal == 9) {
855
    // TLBIP aliases
856
857
1.82k
    if (CnVal == 9) {
858
454
      if (!AArch64_getFeatureBits(MI->csh->mode,
859
454
                AArch64_FeatureAll) ||
860
454
          !AArch64_getFeatureBits(MI->csh->mode,
861
454
                AArch64_FeatureXS))
862
0
        return false;
863
454
      Encoding &= ~(1 << 7);
864
454
    }
865
866
1.82k
    const AArch64TLBI_TLBI *TLBI =
867
1.82k
      AArch64TLBI_lookupTLBIByEncoding(Encoding);
868
1.82k
    if (!TLBI || !AArch64_testFeatureList(MI->csh->mode,
869
1.32k
                  TLBI->FeaturesRequired))
870
504
      return false;
871
872
1.32k
    if (detail_is_set(MI)) {
873
1.32k
      aarch64_sysop sysop = { 0 };
874
1.32k
      sysop.reg = TLBI->SysReg;
875
1.32k
      sysop.sub_type = AARCH64_OP_TLBI;
876
1.32k
      AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG;
877
1.32k
      AArch64_get_detail_op(MI, 0)->sysop = sysop;
878
1.32k
      AArch64_inc_op_count(MI);
879
1.32k
    }
880
1.32k
    Ins = "tlbip ";
881
1.32k
    Name = TLBI->Name;
882
1.32k
  } else
883
812
    return false;
884
885
2.98k
#define TMP_STR_LEN 32
886
1.32k
  char Str[TMP_STR_LEN] = { 0 };
887
1.32k
  append_to_str_lower(Str, TMP_STR_LEN, Ins);
888
1.32k
  append_to_str_lower(Str, TMP_STR_LEN, Name);
889
890
1.32k
  if (CnVal == 9) {
891
336
    append_to_str_lower(Str, TMP_STR_LEN, "nxs");
892
336
  }
893
1.32k
#undef TMP_STR_LEN
894
895
1.32k
  SStream_concat1(O, ' ');
896
1.32k
  SStream_concat0(O, Str);
897
1.32k
  SStream_concat0(O, ", ");
898
1.32k
  if (MCOperand_getReg(MCInst_getOperand(MI, (4))) == AArch64_XZR)
899
915
    printSyspXzrPair(MI, 4, O);
900
407
  else
901
407
    CONCAT(printGPRSeqPairsClassOperand, 64)(MI, 4, O);
902
903
1.32k
  return true;
904
2.63k
}
905
906
#define DEFINE_printMatrix(EltSize) \
907
  void CONCAT(printMatrix, EltSize)(MCInst * MI, unsigned OpNum, \
908
            SStream *O) \
909
5.10k
  { \
910
5.10k
    AArch64_add_cs_detail_1( \
911
5.10k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
5.10k
      EltSize); \
913
5.10k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
5.10k
\
915
5.10k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
5.10k
    switch (EltSize) { \
917
371
    case 0: \
918
371
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.12k
    case 16: \
923
1.12k
      SStream_concat0(O, ".h"); \
924
1.12k
      break; \
925
2.72k
    case 32: \
926
2.72k
      SStream_concat0(O, ".s"); \
927
2.72k
      break; \
928
897
    case 64: \
929
897
      SStream_concat0(O, ".d"); \
930
897
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
5.10k
    } \
937
5.10k
  }
printMatrix_64
Line
Count
Source
909
897
  { \
910
897
    AArch64_add_cs_detail_1( \
911
897
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
897
      EltSize); \
913
897
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
897
\
915
897
    printRegName(O, MCOperand_getReg(RegOp)); \
916
897
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
897
    case 64: \
929
897
      SStream_concat0(O, ".d"); \
930
897
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
897
    } \
937
897
  }
printMatrix_32
Line
Count
Source
909
2.72k
  { \
910
2.72k
    AArch64_add_cs_detail_1( \
911
2.72k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
2.72k
      EltSize); \
913
2.72k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
2.72k
\
915
2.72k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
2.72k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
2.72k
    case 32: \
926
2.72k
      SStream_concat0(O, ".s"); \
927
2.72k
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
2.72k
    } \
937
2.72k
  }
printMatrix_16
Line
Count
Source
909
1.12k
  { \
910
1.12k
    AArch64_add_cs_detail_1( \
911
1.12k
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
1.12k
      EltSize); \
913
1.12k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
1.12k
\
915
1.12k
    printRegName(O, MCOperand_getReg(RegOp)); \
916
1.12k
    switch (EltSize) { \
917
0
    case 0: \
918
0
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
1.12k
    case 16: \
923
1.12k
      SStream_concat0(O, ".h"); \
924
1.12k
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
1.12k
    } \
937
1.12k
  }
printMatrix_0
Line
Count
Source
909
371
  { \
910
371
    AArch64_add_cs_detail_1( \
911
371
      MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \
912
371
      EltSize); \
913
371
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
914
371
\
915
371
    printRegName(O, MCOperand_getReg(RegOp)); \
916
371
    switch (EltSize) { \
917
371
    case 0: \
918
371
      break; \
919
0
    case 8: \
920
0
      SStream_concat0(O, ".b"); \
921
0
      break; \
922
0
    case 16: \
923
0
      SStream_concat0(O, ".h"); \
924
0
      break; \
925
0
    case 32: \
926
0
      SStream_concat0(O, ".s"); \
927
0
      break; \
928
0
    case 64: \
929
0
      SStream_concat0(O, ".d"); \
930
0
      break; \
931
0
    case 128: \
932
0
      SStream_concat0(O, ".q"); \
933
0
      break; \
934
0
    default: \
935
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
936
371
    } \
937
371
  }
938
DEFINE_printMatrix(64);
939
DEFINE_printMatrix(32);
940
DEFINE_printMatrix(16);
941
DEFINE_printMatrix(0);
942
943
#define DEFINE_printMatrixTileVector(IsVertical) \
944
  void CONCAT(printMatrixTileVector, \
945
        IsVertical)(MCInst * MI, unsigned OpNum, SStream *O) \
946
4.93k
  { \
947
4.93k
    AArch64_add_cs_detail_1( \
948
4.93k
      MI, \
949
4.93k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
4.93k
      OpNum, IsVertical); \
951
4.93k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
4.93k
\
953
4.93k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
4.93k
                  AArch64_NoRegAltName); \
955
4.93k
\
956
4.93k
    unsigned buf_len = strlen(RegName) + 1; \
957
4.93k
    char *Base = cs_mem_calloc(1, buf_len); \
958
4.93k
    memcpy(Base, RegName, buf_len); \
959
4.93k
    char *Dot = strchr(Base, '.'); \
960
4.93k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
4.93k
    *Dot = '\0'; /* Split string */ \
965
4.93k
    char *Suffix = Dot + 1; \
966
4.93k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
4.93k
    SStream_concat1(O, '.'); \
968
4.93k
    SStream_concat0(O, Suffix); \
969
4.93k
    cs_mem_free(Base); \
970
4.93k
  }
printMatrixTileVector_0
Line
Count
Source
946
2.57k
  { \
947
2.57k
    AArch64_add_cs_detail_1( \
948
2.57k
      MI, \
949
2.57k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
2.57k
      OpNum, IsVertical); \
951
2.57k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
2.57k
\
953
2.57k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
2.57k
                  AArch64_NoRegAltName); \
955
2.57k
\
956
2.57k
    unsigned buf_len = strlen(RegName) + 1; \
957
2.57k
    char *Base = cs_mem_calloc(1, buf_len); \
958
2.57k
    memcpy(Base, RegName, buf_len); \
959
2.57k
    char *Dot = strchr(Base, '.'); \
960
2.57k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
2.57k
    *Dot = '\0'; /* Split string */ \
965
2.57k
    char *Suffix = Dot + 1; \
966
2.57k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
2.57k
    SStream_concat1(O, '.'); \
968
2.57k
    SStream_concat0(O, Suffix); \
969
2.57k
    cs_mem_free(Base); \
970
2.57k
  }
printMatrixTileVector_1
Line
Count
Source
946
2.36k
  { \
947
2.36k
    AArch64_add_cs_detail_1( \
948
2.36k
      MI, \
949
2.36k
      CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \
950
2.36k
      OpNum, IsVertical); \
951
2.36k
    MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \
952
2.36k
\
953
2.36k
    const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \
954
2.36k
                  AArch64_NoRegAltName); \
955
2.36k
\
956
2.36k
    unsigned buf_len = strlen(RegName) + 1; \
957
2.36k
    char *Base = cs_mem_calloc(1, buf_len); \
958
2.36k
    memcpy(Base, RegName, buf_len); \
959
2.36k
    char *Dot = strchr(Base, '.'); \
960
2.36k
    if (!Dot) { \
961
0
      SStream_concat0(O, RegName); \
962
0
      return; \
963
0
    } \
964
2.36k
    *Dot = '\0'; /* Split string */ \
965
2.36k
    char *Suffix = Dot + 1; \
966
2.36k
    SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \
967
2.36k
    SStream_concat1(O, '.'); \
968
2.36k
    SStream_concat0(O, Suffix); \
969
2.36k
    cs_mem_free(Base); \
970
2.36k
  }
971
DEFINE_printMatrixTileVector(0);
972
DEFINE_printMatrixTileVector(1);
973
974
void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O)
975
1.91k
{
976
1.91k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTile, OpNum);
977
1.91k
  MCOperand *RegOp = MCInst_getOperand(MI, (OpNum));
978
979
1.91k
  printRegName(O, MCOperand_getReg(RegOp));
980
1.91k
}
981
982
void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O)
983
0
{
984
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVCROp, OpNum);
985
0
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
986
987
0
  unsigned svcrop = MCOperand_getImm(MO);
988
0
  const AArch64SVCR_SVCR *SVCR = AArch64SVCR_lookupSVCRByEncoding(svcrop);
989
990
0
  SStream_concat0(O, SVCR->Name);
991
0
}
992
993
void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
994
297k
{
995
297k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Operand, OpNo);
996
297k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
997
297k
  if (MCOperand_isReg(Op)) {
998
253k
    unsigned Reg = MCOperand_getReg(Op);
999
253k
    printRegName(O, Reg);
1000
253k
  } else if (MCOperand_isImm(Op)) {
1001
44.0k
    Op = MCInst_getOperand(MI, (OpNo));
1002
44.0k
    SStream_concat(O, "%s", markup("<imm:"));
1003
44.0k
    printInt64Bang(O, MCOperand_getImm(Op));
1004
44.0k
    SStream_concat0(O, markup(">"));
1005
44.0k
  } else {
1006
0
    printUInt64Bang(O, MCInst_getOpVal(MI, OpNo));
1007
0
  }
1008
297k
}
1009
1010
void printImm(MCInst *MI, unsigned OpNo, SStream *O)
1011
4.46k
{
1012
4.46k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Imm, OpNo);
1013
4.46k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1014
4.46k
  SStream_concat(O, "%s", markup("<imm:"));
1015
4.46k
  printInt64Bang(O, MCOperand_getImm(Op));
1016
4.46k
  SStream_concat0(O, markup(">"));
1017
4.46k
}
1018
1019
void printImmHex(MCInst *MI, unsigned OpNo, SStream *O)
1020
225
{
1021
225
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImmHex, OpNo);
1022
225
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1023
225
  SStream_concat(O, "%s", markup("<imm:"));
1024
225
  printInt64Bang(O, MCOperand_getImm(Op));
1025
225
  SStream_concat0(O, markup(">"));
1026
225
}
1027
1028
#define DEFINE_printSImm(Size) \
1029
  void CONCAT(printSImm, Size)(MCInst * MI, unsigned OpNo, SStream *O) \
1030
943
  { \
1031
943
    AArch64_add_cs_detail_1( \
1032
943
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
943
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
943
    if (Size == 8) { \
1035
204
      SStream_concat(O, "%s", markup("<imm:")); \
1036
204
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
204
      SStream_concat0(O, markup(">")); \
1038
739
    } else if (Size == 16) { \
1039
739
      SStream_concat(O, "%s", markup("<imm:")); \
1040
739
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
739
      SStream_concat0(O, markup(">")); \
1042
739
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
943
  }
printSImm_16
Line
Count
Source
1030
739
  { \
1031
739
    AArch64_add_cs_detail_1( \
1032
739
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
739
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
739
    if (Size == 8) { \
1035
0
      SStream_concat(O, "%s", markup("<imm:")); \
1036
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
0
      SStream_concat0(O, markup(">")); \
1038
739
    } else if (Size == 16) { \
1039
739
      SStream_concat(O, "%s", markup("<imm:")); \
1040
739
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
739
      SStream_concat0(O, markup(">")); \
1042
739
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
739
  }
printSImm_8
Line
Count
Source
1030
204
  { \
1031
204
    AArch64_add_cs_detail_1( \
1032
204
      MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \
1033
204
    MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \
1034
204
    if (Size == 8) { \
1035
204
      SStream_concat(O, "%s", markup("<imm:")); \
1036
204
      printInt32Bang(O, MCOperand_getImm(Op)); \
1037
204
      SStream_concat0(O, markup(">")); \
1038
204
    } else if (Size == 16) { \
1039
0
      SStream_concat(O, "%s", markup("<imm:")); \
1040
0
      printInt32Bang(O, MCOperand_getImm(Op)); \
1041
0
      SStream_concat0(O, markup(">")); \
1042
0
    } else { \
1043
0
      SStream_concat(O, "%s", markup("<imm:")); \
1044
0
      printInt64Bang(O, MCOperand_getImm(Op)); \
1045
0
      SStream_concat0(O, markup(">")); \
1046
0
    } \
1047
204
  }
1048
DEFINE_printSImm(16);
1049
DEFINE_printSImm(8);
1050
1051
void printPostIncOperand(MCInst *MI, unsigned OpNo, unsigned Imm, SStream *O)
1052
7.55k
{
1053
7.55k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1054
7.55k
  if (MCOperand_isReg(Op)) {
1055
7.55k
    unsigned Reg = MCOperand_getReg(Op);
1056
7.55k
    if (Reg == AArch64_XZR) {
1057
0
      SStream_concat(O, "%s", markup("<imm:"));
1058
0
      printUInt64Bang(O, Imm);
1059
0
      SStream_concat0(O, markup(">"));
1060
0
    } else
1061
7.55k
      printRegName(O, Reg);
1062
7.55k
  } else
1063
0
    CS_ASSERT_RET(0 &&
1064
7.55k
            "unknown operand kind in printPostIncOperand64");
1065
7.55k
}
1066
1067
void printVRegOperand(MCInst *MI, unsigned OpNo, SStream *O)
1068
52.7k
{
1069
52.7k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_VRegOperand, OpNo);
1070
52.7k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1071
1072
52.7k
  unsigned Reg = MCOperand_getReg(Op);
1073
52.7k
  printRegNameAlt(O, Reg, AArch64_vreg);
1074
52.7k
}
1075
1076
void printSysCROperand(MCInst *MI, unsigned OpNo, SStream *O)
1077
6.29k
{
1078
6.29k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SysCROperand, OpNo);
1079
6.29k
  MCOperand *Op = MCInst_getOperand(MI, (OpNo));
1080
1081
6.29k
  SStream_concat(O, "%s", "c");
1082
6.29k
  printUInt32(O, MCOperand_getImm(Op));
1083
6.29k
  SStream_concat1(O, '\0');
1084
6.29k
}
1085
1086
void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O)
1087
2.21k
{
1088
2.21k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AddSubImm, OpNum);
1089
2.21k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1090
2.21k
  if (MCOperand_isImm(MO)) {
1091
2.21k
    unsigned Val = (MCOperand_getImm(MO) & 0xfff);
1092
1093
2.21k
    unsigned Shift = AArch64_AM_getShiftValue(
1094
2.21k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))));
1095
2.21k
    SStream_concat(O, "%s", markup("<imm:"));
1096
2.21k
    printUInt32Bang(O, (Val));
1097
2.21k
    SStream_concat0(O, markup(">"));
1098
2.21k
    if (Shift != 0) {
1099
643
      printShifter(MI, OpNum + 1, O);
1100
643
    }
1101
2.21k
  } else {
1102
0
    printShifter(MI, OpNum + 1, O);
1103
0
  }
1104
2.21k
}
1105
1106
#define DEFINE_printLogicalImm(T) \
1107
  void CONCAT(printLogicalImm, T)(MCInst * MI, unsigned OpNum, \
1108
          SStream *O) \
1109
4.45k
  { \
1110
4.45k
    AArch64_add_cs_detail_1( \
1111
4.45k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
4.45k
      sizeof(T)); \
1113
4.45k
    uint64_t Val = \
1114
4.45k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
4.45k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
4.45k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
4.45k
             Val, 8 * sizeof(T)))); \
1118
4.45k
    SStream_concat0(O, markup(">")); \
1119
4.45k
  }
printLogicalImm_int64_t
Line
Count
Source
1109
1.95k
  { \
1110
1.95k
    AArch64_add_cs_detail_1( \
1111
1.95k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.95k
      sizeof(T)); \
1113
1.95k
    uint64_t Val = \
1114
1.95k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.95k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.95k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.95k
             Val, 8 * sizeof(T)))); \
1118
1.95k
    SStream_concat0(O, markup(">")); \
1119
1.95k
  }
printLogicalImm_int32_t
Line
Count
Source
1109
1.14k
  { \
1110
1.14k
    AArch64_add_cs_detail_1( \
1111
1.14k
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
1.14k
      sizeof(T)); \
1113
1.14k
    uint64_t Val = \
1114
1.14k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
1.14k
    SStream_concat(O, "%s", markup("<imm:")); \
1116
1.14k
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
1.14k
             Val, 8 * sizeof(T)))); \
1118
1.14k
    SStream_concat0(O, markup(">")); \
1119
1.14k
  }
printLogicalImm_int8_t
Line
Count
Source
1109
537
  { \
1110
537
    AArch64_add_cs_detail_1( \
1111
537
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
537
      sizeof(T)); \
1113
537
    uint64_t Val = \
1114
537
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
537
    SStream_concat(O, "%s", markup("<imm:")); \
1116
537
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
537
             Val, 8 * sizeof(T)))); \
1118
537
    SStream_concat0(O, markup(">")); \
1119
537
  }
printLogicalImm_int16_t
Line
Count
Source
1109
813
  { \
1110
813
    AArch64_add_cs_detail_1( \
1111
813
      MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \
1112
813
      sizeof(T)); \
1113
813
    uint64_t Val = \
1114
813
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1115
813
    SStream_concat(O, "%s", markup("<imm:")); \
1116
813
    printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \
1117
813
             Val, 8 * sizeof(T)))); \
1118
813
    SStream_concat0(O, markup(">")); \
1119
813
  }
1120
DEFINE_printLogicalImm(int64_t);
1121
DEFINE_printLogicalImm(int32_t);
1122
DEFINE_printLogicalImm(int8_t);
1123
DEFINE_printLogicalImm(int16_t);
1124
1125
void printShifter(MCInst *MI, unsigned OpNum, SStream *O)
1126
10.5k
{
1127
10.5k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Shifter, OpNum);
1128
10.5k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1129
  // LSL #0 should not be printed.
1130
10.5k
  if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL &&
1131
6.17k
      AArch64_AM_getShiftValue(Val) == 0)
1132
1.03k
    return;
1133
9.47k
  SStream_concat(
1134
9.47k
    O, "%s%s%s%s#%u", ", ",
1135
9.47k
    AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)),
1136
9.47k
    " ", markup("<imm:"), AArch64_AM_getShiftValue(Val));
1137
9.47k
  SStream_concat0(O, markup(">"));
1138
9.47k
}
1139
1140
void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1141
5.96k
{
1142
5.96k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ShiftedRegister, OpNum);
1143
5.96k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1144
5.96k
  printShifter(MI, OpNum + 1, O);
1145
5.96k
}
1146
1147
void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O)
1148
1.36k
{
1149
1.36k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ExtendedRegister, OpNum);
1150
1.36k
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1151
1.36k
  printArithExtend(MI, OpNum + 1, O);
1152
1.36k
}
1153
1154
void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O)
1155
1.72k
{
1156
1.72k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ArithExtend, OpNum);
1157
1.72k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1158
1.72k
  AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val);
1159
1.72k
  unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val);
1160
1161
  // If the destination or first source register operand is [W]SP, print
1162
  // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at
1163
  // all.
1164
1.72k
  if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) {
1165
242
    unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, (0)));
1166
242
    unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, (1)));
1167
242
    if (((Dest == AArch64_SP || Src1 == AArch64_SP) &&
1168
28
         ExtType == AArch64_AM_UXTX) ||
1169
215
        ((Dest == AArch64_WSP || Src1 == AArch64_WSP) &&
1170
104
         ExtType == AArch64_AM_UXTW)) {
1171
36
      if (ShiftVal != 0) {
1172
36
        SStream_concat(O, "%s%s", ", lsl ",
1173
36
                 markup("<imm:"));
1174
36
        printUInt32Bang(O, ShiftVal);
1175
36
        SStream_concat0(O, markup(">"));
1176
36
      }
1177
36
      return;
1178
36
    }
1179
242
  }
1180
1.69k
  SStream_concat(O, "%s", ", ");
1181
1.69k
  SStream_concat0(O, AArch64_AM_getShiftExtendName(ExtType));
1182
1.69k
  if (ShiftVal != 0) {
1183
1.62k
    SStream_concat(O, "%s%s#%d", " ", markup("<imm:"), ShiftVal);
1184
1.62k
    SStream_concat0(O, markup(">"));
1185
1.62k
  }
1186
1.69k
}
1187
1188
static void printMemExtendImpl(bool SignExtend, bool DoShift, unsigned Width,
1189
             char SrcRegKind, SStream *O, bool getUseMarkup)
1190
12.9k
{
1191
  // sxtw, sxtx, uxtw or lsl (== uxtx)
1192
12.9k
  bool IsLSL = !SignExtend && SrcRegKind == 'x';
1193
12.9k
  if (IsLSL)
1194
5.62k
    SStream_concat0(O, "lsl");
1195
7.36k
  else {
1196
7.36k
    SStream_concat(O, "%c%s", (SignExtend ? 's' : 'u'), "xt");
1197
7.36k
    SStream_concat1(O, SrcRegKind);
1198
7.36k
  }
1199
1200
12.9k
  if (DoShift || IsLSL) {
1201
10.3k
    SStream_concat0(O, " ");
1202
10.3k
    if (getUseMarkup)
1203
0
      SStream_concat0(O, "<imm:");
1204
10.3k
    unsigned ShiftAmount = DoShift ? Log2_32(Width / 8) : 0;
1205
10.3k
    SStream_concat(O, "%s%u", "#", ShiftAmount);
1206
10.3k
    if (getUseMarkup)
1207
0
      SStream_concat0(O, ">");
1208
10.3k
  }
1209
12.9k
}
1210
1211
void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind,
1212
        unsigned Width)
1213
1.88k
{
1214
1.88k
  bool SignExtend = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1215
1.88k
  bool DoShift = MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1)));
1216
1.88k
  printMemExtendImpl(SignExtend, DoShift, Width, SrcRegKind, O,
1217
1.88k
         getUseMarkup());
1218
1.88k
}
1219
1220
#define DEFINE_printRegWithShiftExtend(SignExtend, ExtWidth, SrcRegKind, \
1221
               Suffix) \
1222
  void CONCAT(printRegWithShiftExtend, \
1223
        CONCAT(SignExtend, \
1224
         CONCAT(ExtWidth, CONCAT(SrcRegKind, Suffix))))( \
1225
    MCInst * MI, unsigned OpNum, SStream *O) \
1226
14.0k
  { \
1227
14.0k
    AArch64_add_cs_detail_4( \
1228
14.0k
      MI, \
1229
14.0k
      CONCAT(CONCAT(CONCAT(CONCAT(AArch64_OP_GROUP_RegWithShiftExtend, \
1230
14.0k
                SignExtend), \
1231
14.0k
               ExtWidth), \
1232
14.0k
              SrcRegKind), \
1233
14.0k
             Suffix), \
1234
14.0k
      OpNum, SignExtend, ExtWidth, CHAR(SrcRegKind), \
1235
14.0k
      CHAR(Suffix)); \
1236
14.0k
    printOperand(MI, OpNum, O); \
1237
14.0k
    if (CHAR(Suffix) == 's' || CHAR(Suffix) == 'd') { \
1238
8.58k
      SStream_concat1(O, '.'); \
1239
8.58k
      SStream_concat1(O, CHAR(Suffix)); \
1240
8.58k
      SStream_concat1(O, '\0'); \
1241
8.58k
    } else \
1242
14.0k
      CS_ASSERT_RET((CHAR(Suffix) == '0') && \
1243
14.0k
              "Unsupported suffix size"); \
1244
14.0k
    bool DoShift = ExtWidth != 8; \
1245
14.0k
    if (SignExtend || DoShift || CHAR(SrcRegKind) == 'w') { \
1246
11.1k
      SStream_concat0(O, ", "); \
1247
11.1k
      printMemExtendImpl(SignExtend, DoShift, ExtWidth, \
1248
11.1k
             CHAR(SrcRegKind), O, \
1249
11.1k
             getUseMarkup()); \
1250
11.1k
    } \
1251
14.0k
  }
1252
722
DEFINE_printRegWithShiftExtend(false, 8, x, d);
1253
754
DEFINE_printRegWithShiftExtend(true, 8, w, d);
1254
1.05k
DEFINE_printRegWithShiftExtend(false, 8, w, d);
1255
2.13k
DEFINE_printRegWithShiftExtend(false, 8, x, 0);
1256
162
DEFINE_printRegWithShiftExtend(true, 8, w, s);
1257
229
DEFINE_printRegWithShiftExtend(false, 8, w, s);
1258
610
DEFINE_printRegWithShiftExtend(false, 64, x, d);
1259
482
DEFINE_printRegWithShiftExtend(true, 64, w, d);
1260
534
DEFINE_printRegWithShiftExtend(false, 64, w, d);
1261
605
DEFINE_printRegWithShiftExtend(false, 64, x, 0);
1262
86
DEFINE_printRegWithShiftExtend(true, 64, w, s);
1263
25
DEFINE_printRegWithShiftExtend(false, 64, w, s);
1264
232
DEFINE_printRegWithShiftExtend(false, 16, x, d);
1265
548
DEFINE_printRegWithShiftExtend(true, 16, w, d);
1266
309
DEFINE_printRegWithShiftExtend(false, 16, w, d);
1267
1.55k
DEFINE_printRegWithShiftExtend(false, 16, x, 0);
1268
133
DEFINE_printRegWithShiftExtend(true, 16, w, s);
1269
566
DEFINE_printRegWithShiftExtend(false, 16, w, s);
1270
423
DEFINE_printRegWithShiftExtend(false, 32, x, d);
1271
481
DEFINE_printRegWithShiftExtend(true, 32, w, d);
1272
474
DEFINE_printRegWithShiftExtend(false, 32, w, d);
1273
939
DEFINE_printRegWithShiftExtend(false, 32, x, 0);
1274
258
DEFINE_printRegWithShiftExtend(true, 32, w, s);
1275
113
DEFINE_printRegWithShiftExtend(false, 32, w, s);
1276
118
DEFINE_printRegWithShiftExtend(false, 8, x, s);
1277
43
DEFINE_printRegWithShiftExtend(false, 16, x, s);
1278
44
DEFINE_printRegWithShiftExtend(false, 32, x, s);
1279
179
DEFINE_printRegWithShiftExtend(false, 64, x, s);
1280
265
DEFINE_printRegWithShiftExtend(false, 128, x, 0);
1281
1282
#define DEFINE_printPredicateAsCounter(EltSize) \
1283
  void CONCAT(printPredicateAsCounter, \
1284
        EltSize)(MCInst * MI, unsigned OpNum, SStream *O) \
1285
5.69k
  { \
1286
5.69k
    AArch64_add_cs_detail_1( \
1287
5.69k
      MI, \
1288
5.69k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
5.69k
      OpNum, EltSize); \
1290
5.69k
    unsigned Reg = \
1291
5.69k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
5.69k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
5.69k
      CS_ASSERT_RET( \
1294
5.69k
        0 && \
1295
5.69k
        "Unsupported predicate-as-counter register"); \
1296
5.69k
    SStream_concat(O, "%s", "pn"); \
1297
5.69k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
5.69k
    switch (EltSize) { \
1299
4.69k
    case 0: \
1300
4.69k
      break; \
1301
428
    case 8: \
1302
428
      SStream_concat0(O, ".b"); \
1303
428
      break; \
1304
61
    case 16: \
1305
61
      SStream_concat0(O, ".h"); \
1306
61
      break; \
1307
133
    case 32: \
1308
133
      SStream_concat0(O, ".s"); \
1309
133
      break; \
1310
384
    case 64: \
1311
384
      SStream_concat0(O, ".d"); \
1312
384
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
5.69k
    } \
1316
5.69k
  }
printPredicateAsCounter_8
Line
Count
Source
1285
428
  { \
1286
428
    AArch64_add_cs_detail_1( \
1287
428
      MI, \
1288
428
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
428
      OpNum, EltSize); \
1290
428
    unsigned Reg = \
1291
428
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
428
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
428
      CS_ASSERT_RET( \
1294
428
        0 && \
1295
428
        "Unsupported predicate-as-counter register"); \
1296
428
    SStream_concat(O, "%s", "pn"); \
1297
428
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
428
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
428
    case 8: \
1302
428
      SStream_concat0(O, ".b"); \
1303
428
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
428
    } \
1316
428
  }
printPredicateAsCounter_64
Line
Count
Source
1285
384
  { \
1286
384
    AArch64_add_cs_detail_1( \
1287
384
      MI, \
1288
384
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
384
      OpNum, EltSize); \
1290
384
    unsigned Reg = \
1291
384
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
384
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
384
      CS_ASSERT_RET( \
1294
384
        0 && \
1295
384
        "Unsupported predicate-as-counter register"); \
1296
384
    SStream_concat(O, "%s", "pn"); \
1297
384
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
384
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
384
    case 64: \
1311
384
      SStream_concat0(O, ".d"); \
1312
384
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
384
    } \
1316
384
  }
printPredicateAsCounter_16
Line
Count
Source
1285
61
  { \
1286
61
    AArch64_add_cs_detail_1( \
1287
61
      MI, \
1288
61
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
61
      OpNum, EltSize); \
1290
61
    unsigned Reg = \
1291
61
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
61
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
61
      CS_ASSERT_RET( \
1294
61
        0 && \
1295
61
        "Unsupported predicate-as-counter register"); \
1296
61
    SStream_concat(O, "%s", "pn"); \
1297
61
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
61
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
61
    case 16: \
1305
61
      SStream_concat0(O, ".h"); \
1306
61
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
61
    } \
1316
61
  }
printPredicateAsCounter_32
Line
Count
Source
1285
133
  { \
1286
133
    AArch64_add_cs_detail_1( \
1287
133
      MI, \
1288
133
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
133
      OpNum, EltSize); \
1290
133
    unsigned Reg = \
1291
133
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
133
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
133
      CS_ASSERT_RET( \
1294
133
        0 && \
1295
133
        "Unsupported predicate-as-counter register"); \
1296
133
    SStream_concat(O, "%s", "pn"); \
1297
133
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
133
    switch (EltSize) { \
1299
0
    case 0: \
1300
0
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
133
    case 32: \
1308
133
      SStream_concat0(O, ".s"); \
1309
133
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
133
    } \
1316
133
  }
printPredicateAsCounter_0
Line
Count
Source
1285
4.69k
  { \
1286
4.69k
    AArch64_add_cs_detail_1( \
1287
4.69k
      MI, \
1288
4.69k
      CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \
1289
4.69k
      OpNum, EltSize); \
1290
4.69k
    unsigned Reg = \
1291
4.69k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1292
4.69k
    if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \
1293
4.69k
      CS_ASSERT_RET( \
1294
4.69k
        0 && \
1295
4.69k
        "Unsupported predicate-as-counter register"); \
1296
4.69k
    SStream_concat(O, "%s", "pn"); \
1297
4.69k
    printUInt32(O, (Reg - AArch64_PN0)); \
1298
4.69k
    switch (EltSize) { \
1299
4.69k
    case 0: \
1300
4.69k
      break; \
1301
0
    case 8: \
1302
0
      SStream_concat0(O, ".b"); \
1303
0
      break; \
1304
0
    case 16: \
1305
0
      SStream_concat0(O, ".h"); \
1306
0
      break; \
1307
0
    case 32: \
1308
0
      SStream_concat0(O, ".s"); \
1309
0
      break; \
1310
0
    case 64: \
1311
0
      SStream_concat0(O, ".d"); \
1312
0
      break; \
1313
0
    default: \
1314
0
      CS_ASSERT_RET(0 && "Unsupported element size"); \
1315
4.69k
    } \
1316
4.69k
  }
1317
DEFINE_printPredicateAsCounter(8);
1318
DEFINE_printPredicateAsCounter(64);
1319
DEFINE_printPredicateAsCounter(16);
1320
DEFINE_printPredicateAsCounter(32);
1321
DEFINE_printPredicateAsCounter(0);
1322
1323
void printCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1324
2.03k
{
1325
2.03k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_CondCode, OpNum);
1326
2.03k
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1327
2.03k
    MCInst_getOperand(MI, (OpNum)));
1328
2.03k
  SStream_concat0(O, AArch64CC_getCondCodeName(CC));
1329
2.03k
}
1330
1331
void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O)
1332
236
{
1333
236
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_InverseCondCode, OpNum);
1334
236
  AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm(
1335
236
    MCInst_getOperand(MI, (OpNum)));
1336
236
  SStream_concat0(O, AArch64CC_getCondCodeName(
1337
236
           AArch64CC_getInvertedCondCode(CC)));
1338
236
}
1339
1340
void printAMNoIndex(MCInst *MI, unsigned OpNum, SStream *O)
1341
0
{
1342
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AMNoIndex, OpNum);
1343
0
  SStream_concat0(O, "[");
1344
1345
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1346
0
  SStream_concat0(O, "]");
1347
0
}
1348
1349
#define DEFINE_printImmScale(Scale) \
1350
  void CONCAT(printImmScale, Scale)(MCInst * MI, unsigned OpNum, \
1351
            SStream *O) \
1352
13.2k
  { \
1353
13.2k
    AArch64_add_cs_detail_1( \
1354
13.2k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
13.2k
      Scale); \
1356
13.2k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
13.2k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
13.2k
            MCInst_getOperand(MI, (OpNum)))); \
1359
13.2k
    SStream_concat0(O, markup(">")); \
1360
13.2k
  }
printImmScale_8
Line
Count
Source
1352
3.61k
  { \
1353
3.61k
    AArch64_add_cs_detail_1( \
1354
3.61k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
3.61k
      Scale); \
1356
3.61k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
3.61k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
3.61k
            MCInst_getOperand(MI, (OpNum)))); \
1359
3.61k
    SStream_concat0(O, markup(">")); \
1360
3.61k
  }
printImmScale_2
Line
Count
Source
1352
420
  { \
1353
420
    AArch64_add_cs_detail_1( \
1354
420
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
420
      Scale); \
1356
420
    SStream_concat(O, "%s", markup("<imm:")); \
1357
420
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
420
            MCInst_getOperand(MI, (OpNum)))); \
1359
420
    SStream_concat0(O, markup(">")); \
1360
420
  }
printImmScale_4
Line
Count
Source
1352
6.51k
  { \
1353
6.51k
    AArch64_add_cs_detail_1( \
1354
6.51k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
6.51k
      Scale); \
1356
6.51k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
6.51k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
6.51k
            MCInst_getOperand(MI, (OpNum)))); \
1359
6.51k
    SStream_concat0(O, markup(">")); \
1360
6.51k
  }
printImmScale_16
Line
Count
Source
1352
2.52k
  { \
1353
2.52k
    AArch64_add_cs_detail_1( \
1354
2.52k
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
2.52k
      Scale); \
1356
2.52k
    SStream_concat(O, "%s", markup("<imm:")); \
1357
2.52k
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
2.52k
            MCInst_getOperand(MI, (OpNum)))); \
1359
2.52k
    SStream_concat0(O, markup(">")); \
1360
2.52k
  }
printImmScale_32
Line
Count
Source
1352
72
  { \
1353
72
    AArch64_add_cs_detail_1( \
1354
72
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
72
      Scale); \
1356
72
    SStream_concat(O, "%s", markup("<imm:")); \
1357
72
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
72
            MCInst_getOperand(MI, (OpNum)))); \
1359
72
    SStream_concat0(O, markup(">")); \
1360
72
  }
printImmScale_3
Line
Count
Source
1352
109
  { \
1353
109
    AArch64_add_cs_detail_1( \
1354
109
      MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \
1355
109
      Scale); \
1356
109
    SStream_concat(O, "%s", markup("<imm:")); \
1357
109
    printInt32Bang(O, Scale *MCOperand_getImm( \
1358
109
            MCInst_getOperand(MI, (OpNum)))); \
1359
109
    SStream_concat0(O, markup(">")); \
1360
109
  }
1361
DEFINE_printImmScale(8);
1362
DEFINE_printImmScale(2);
1363
DEFINE_printImmScale(4);
1364
DEFINE_printImmScale(16);
1365
DEFINE_printImmScale(32);
1366
DEFINE_printImmScale(3);
1367
1368
#define DEFINE_printImmRangeScale(Scale, Offset) \
1369
  void CONCAT(printImmRangeScale, CONCAT(Scale, Offset))( \
1370
    MCInst * MI, unsigned OpNum, SStream *O) \
1371
3.88k
  { \
1372
3.88k
    AArch64_add_cs_detail_2( \
1373
3.88k
      MI, \
1374
3.88k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
3.88k
             Offset), \
1376
3.88k
      OpNum, Scale, Offset); \
1377
3.88k
    unsigned FirstImm = \
1378
3.88k
      Scale * \
1379
3.88k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
3.88k
    printUInt32(O, (FirstImm)); \
1381
3.88k
    SStream_concat(O, "%s", ":"); \
1382
3.88k
    printUInt32(O, (FirstImm + Offset)); \
1383
3.88k
    SStream_concat1(O, '\0'); \
1384
3.88k
  }
printImmRangeScale_2_1
Line
Count
Source
1371
1.64k
  { \
1372
1.64k
    AArch64_add_cs_detail_2( \
1373
1.64k
      MI, \
1374
1.64k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
1.64k
             Offset), \
1376
1.64k
      OpNum, Scale, Offset); \
1377
1.64k
    unsigned FirstImm = \
1378
1.64k
      Scale * \
1379
1.64k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
1.64k
    printUInt32(O, (FirstImm)); \
1381
1.64k
    SStream_concat(O, "%s", ":"); \
1382
1.64k
    printUInt32(O, (FirstImm + Offset)); \
1383
1.64k
    SStream_concat1(O, '\0'); \
1384
1.64k
  }
printImmRangeScale_4_3
Line
Count
Source
1371
2.24k
  { \
1372
2.24k
    AArch64_add_cs_detail_2( \
1373
2.24k
      MI, \
1374
2.24k
      CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \
1375
2.24k
             Offset), \
1376
2.24k
      OpNum, Scale, Offset); \
1377
2.24k
    unsigned FirstImm = \
1378
2.24k
      Scale * \
1379
2.24k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1380
2.24k
    printUInt32(O, (FirstImm)); \
1381
2.24k
    SStream_concat(O, "%s", ":"); \
1382
2.24k
    printUInt32(O, (FirstImm + Offset)); \
1383
2.24k
    SStream_concat1(O, '\0'); \
1384
2.24k
  }
1385
DEFINE_printImmRangeScale(2, 1);
1386
DEFINE_printImmRangeScale(4, 3);
1387
1388
void printUImm12Offset(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1389
5.65k
{
1390
5.65k
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1391
5.65k
  if (MCOperand_isImm(MO)) {
1392
5.65k
    SStream_concat(O, "%s", markup("<imm:"));
1393
5.65k
    printUInt32Bang(O, (MCOperand_getImm(MO) * Scale));
1394
5.65k
    SStream_concat0(O, markup(">"));
1395
5.65k
  } else {
1396
0
    printUInt64Bang(O, MCOperand_getImm(MO));
1397
0
  }
1398
5.65k
}
1399
1400
void printAMIndexedWB(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O)
1401
0
{
1402
0
  MCOperand *MO1 = MCInst_getOperand(MI, (OpNum + 1));
1403
0
  SStream_concat0(O, "[");
1404
1405
0
  printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum))));
1406
0
  if (MCOperand_isImm(MO1)) {
1407
0
    SStream_concat(O, "%s%s", ", ", markup("<imm:"));
1408
0
    printUInt32Bang(O, MCOperand_getImm(MO1) * Scale);
1409
0
    SStream_concat0(O, markup(">"));
1410
0
  } else {
1411
0
    printUInt64Bang(O, MCOperand_getImm(MO1));
1412
0
  }
1413
0
  SStream_concat0(O, "]");
1414
0
}
1415
1416
void printRPRFMOperand(MCInst *MI, unsigned OpNum, SStream *O)
1417
417
{
1418
417
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_RPRFMOperand, OpNum);
1419
417
  unsigned prfop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1420
417
  const AArch64PRFM_PRFM *PRFM =
1421
417
    AArch64RPRFM_lookupRPRFMByEncoding(prfop);
1422
417
  if (PRFM) {
1423
304
    SStream_concat0(O, PRFM->Name);
1424
304
    return;
1425
304
  }
1426
1427
113
  printUInt32Bang(O, (prfop));
1428
113
  SStream_concat1(O, '\0');
1429
113
}
1430
1431
#define DEFINE_printPrefetchOp(IsSVEPrefetch) \
1432
  void CONCAT(printPrefetchOp, \
1433
        IsSVEPrefetch)(MCInst * MI, unsigned OpNum, SStream *O) \
1434
5.15k
  { \
1435
5.15k
    AArch64_add_cs_detail_1(MI, \
1436
5.15k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
5.15k
                 IsSVEPrefetch), \
1438
5.15k
          OpNum, IsSVEPrefetch); \
1439
5.15k
    unsigned prfop = \
1440
5.15k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
5.15k
    if (IsSVEPrefetch) { \
1442
3.57k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
3.57k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
3.57k
      if (PRFM) { \
1445
2.60k
        SStream_concat0(O, PRFM->Name); \
1446
2.60k
        return; \
1447
2.60k
      } \
1448
3.57k
    } else { \
1449
1.57k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.57k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.57k
      if (PRFM && \
1452
1.57k
          AArch64_testFeatureList(MI->csh->mode, \
1453
868
                PRFM->FeaturesRequired)) { \
1454
868
        SStream_concat0(O, PRFM->Name); \
1455
868
        return; \
1456
868
      } \
1457
1.57k
    } \
1458
5.15k
\
1459
5.15k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
1.67k
    printUInt32Bang(O, (prfop)); \
1461
1.67k
    SStream_concat0(O, markup(">")); \
1462
1.67k
  }
printPrefetchOp_0
Line
Count
Source
1434
1.57k
  { \
1435
1.57k
    AArch64_add_cs_detail_1(MI, \
1436
1.57k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
1.57k
                 IsSVEPrefetch), \
1438
1.57k
          OpNum, IsSVEPrefetch); \
1439
1.57k
    unsigned prfop = \
1440
1.57k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
1.57k
    if (IsSVEPrefetch) { \
1442
0
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
0
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
0
      if (PRFM) { \
1445
0
        SStream_concat0(O, PRFM->Name); \
1446
0
        return; \
1447
0
      } \
1448
1.57k
    } else { \
1449
1.57k
      const AArch64PRFM_PRFM *PRFM = \
1450
1.57k
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
1.57k
      if (PRFM && \
1452
1.57k
          AArch64_testFeatureList(MI->csh->mode, \
1453
868
                PRFM->FeaturesRequired)) { \
1454
868
        SStream_concat0(O, PRFM->Name); \
1455
868
        return; \
1456
868
      } \
1457
1.57k
    } \
1458
1.57k
\
1459
1.57k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
708
    printUInt32Bang(O, (prfop)); \
1461
708
    SStream_concat0(O, markup(">")); \
1462
708
  }
printPrefetchOp_1
Line
Count
Source
1434
3.57k
  { \
1435
3.57k
    AArch64_add_cs_detail_1(MI, \
1436
3.57k
          CONCAT(AArch64_OP_GROUP_PrefetchOp, \
1437
3.57k
                 IsSVEPrefetch), \
1438
3.57k
          OpNum, IsSVEPrefetch); \
1439
3.57k
    unsigned prfop = \
1440
3.57k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
1441
3.57k
    if (IsSVEPrefetch) { \
1442
3.57k
      const AArch64SVEPRFM_SVEPRFM *PRFM = \
1443
3.57k
        AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \
1444
3.57k
      if (PRFM) { \
1445
2.60k
        SStream_concat0(O, PRFM->Name); \
1446
2.60k
        return; \
1447
2.60k
      } \
1448
3.57k
    } else { \
1449
0
      const AArch64PRFM_PRFM *PRFM = \
1450
0
        AArch64PRFM_lookupPRFMByEncoding(prfop); \
1451
0
      if (PRFM && \
1452
0
          AArch64_testFeatureList(MI->csh->mode, \
1453
0
                PRFM->FeaturesRequired)) { \
1454
0
        SStream_concat0(O, PRFM->Name); \
1455
0
        return; \
1456
0
      } \
1457
0
    } \
1458
3.57k
\
1459
3.57k
    SStream_concat(O, "%s", markup("<imm:")); \
1460
969
    printUInt32Bang(O, (prfop)); \
1461
969
    SStream_concat0(O, markup(">")); \
1462
969
  }
1463
DEFINE_printPrefetchOp(false);
1464
DEFINE_printPrefetchOp(true);
1465
1466
void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1467
422
{
1468
422
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_PSBHintOp, OpNum);
1469
422
  unsigned psbhintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1470
422
  const AArch64PSBHint_PSB *PSB =
1471
422
    AArch64PSBHint_lookupPSBByEncoding(psbhintop);
1472
422
  if (PSB)
1473
422
    SStream_concat0(O, PSB->Name);
1474
0
  else {
1475
0
    SStream_concat(O, "%s", markup("<imm:"));
1476
0
    SStream_concat1(O, '#');
1477
0
    printUInt32Bang(O, (psbhintop));
1478
0
    SStream_concat0(O, markup(">"));
1479
0
  }
1480
422
}
1481
1482
void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O)
1483
262
{
1484
262
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BTIHintOp, OpNum);
1485
262
  unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ^
1486
262
           32;
1487
262
  const AArch64BTIHint_BTI *BTI =
1488
262
    AArch64BTIHint_lookupBTIByEncoding(btihintop);
1489
262
  if (BTI)
1490
262
    SStream_concat0(O, BTI->Name);
1491
0
  else {
1492
0
    SStream_concat(O, "%s", markup("<imm:"));
1493
0
    printUInt32Bang(O, (btihintop));
1494
0
    SStream_concat0(O, markup(">"));
1495
0
  }
1496
262
}
1497
1498
static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O)
1499
444
{
1500
444
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_FPImmOperand, OpNum);
1501
444
  MCOperand *MO = MCInst_getOperand(MI, (OpNum));
1502
444
  float FPImm = MCOperand_isDFPImm(MO) ?
1503
0
            BitsToDouble(MCOperand_getImm(MO)) :
1504
444
            AArch64_AM_getFPImmFloat(MCOperand_getImm(MO));
1505
1506
  // 8 decimal places are enough to perfectly represent permitted floats.
1507
444
  SStream_concat(O, "%s", markup("<imm:"));
1508
444
  SStream_concat(O, "#%.8f", FPImm);
1509
444
  SStream_concat0(O, markup(">"));
1510
444
}
1511
1512
static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride /* = 1 */)
1513
96.0k
{
1514
247k
  while (Stride--) {
1515
151k
    switch (Reg) {
1516
0
    default:
1517
0
      CS_ASSERT_RET_VAL(0 && "Vector register expected!", 0);
1518
4.97k
    case AArch64_Q0:
1519
4.97k
      Reg = AArch64_Q1;
1520
4.97k
      break;
1521
4.29k
    case AArch64_Q1:
1522
4.29k
      Reg = AArch64_Q2;
1523
4.29k
      break;
1524
2.12k
    case AArch64_Q2:
1525
2.12k
      Reg = AArch64_Q3;
1526
2.12k
      break;
1527
1.17k
    case AArch64_Q3:
1528
1.17k
      Reg = AArch64_Q4;
1529
1.17k
      break;
1530
944
    case AArch64_Q4:
1531
944
      Reg = AArch64_Q5;
1532
944
      break;
1533
1.38k
    case AArch64_Q5:
1534
1.38k
      Reg = AArch64_Q6;
1535
1.38k
      break;
1536
885
    case AArch64_Q6:
1537
885
      Reg = AArch64_Q7;
1538
885
      break;
1539
1.17k
    case AArch64_Q7:
1540
1.17k
      Reg = AArch64_Q8;
1541
1.17k
      break;
1542
1.03k
    case AArch64_Q8:
1543
1.03k
      Reg = AArch64_Q9;
1544
1.03k
      break;
1545
1.15k
    case AArch64_Q9:
1546
1.15k
      Reg = AArch64_Q10;
1547
1.15k
      break;
1548
1.72k
    case AArch64_Q10:
1549
1.72k
      Reg = AArch64_Q11;
1550
1.72k
      break;
1551
2.06k
    case AArch64_Q11:
1552
2.06k
      Reg = AArch64_Q12;
1553
2.06k
      break;
1554
2.37k
    case AArch64_Q12:
1555
2.37k
      Reg = AArch64_Q13;
1556
2.37k
      break;
1557
1.91k
    case AArch64_Q13:
1558
1.91k
      Reg = AArch64_Q14;
1559
1.91k
      break;
1560
1.30k
    case AArch64_Q14:
1561
1.30k
      Reg = AArch64_Q15;
1562
1.30k
      break;
1563
871
    case AArch64_Q15:
1564
871
      Reg = AArch64_Q16;
1565
871
      break;
1566
927
    case AArch64_Q16:
1567
927
      Reg = AArch64_Q17;
1568
927
      break;
1569
932
    case AArch64_Q17:
1570
932
      Reg = AArch64_Q18;
1571
932
      break;
1572
1.49k
    case AArch64_Q18:
1573
1.49k
      Reg = AArch64_Q19;
1574
1.49k
      break;
1575
1.31k
    case AArch64_Q19:
1576
1.31k
      Reg = AArch64_Q20;
1577
1.31k
      break;
1578
2.76k
    case AArch64_Q20:
1579
2.76k
      Reg = AArch64_Q21;
1580
2.76k
      break;
1581
1.83k
    case AArch64_Q21:
1582
1.83k
      Reg = AArch64_Q22;
1583
1.83k
      break;
1584
1.76k
    case AArch64_Q22:
1585
1.76k
      Reg = AArch64_Q23;
1586
1.76k
      break;
1587
1.78k
    case AArch64_Q23:
1588
1.78k
      Reg = AArch64_Q24;
1589
1.78k
      break;
1590
2.25k
    case AArch64_Q24:
1591
2.25k
      Reg = AArch64_Q25;
1592
2.25k
      break;
1593
1.53k
    case AArch64_Q25:
1594
1.53k
      Reg = AArch64_Q26;
1595
1.53k
      break;
1596
1.17k
    case AArch64_Q26:
1597
1.17k
      Reg = AArch64_Q27;
1598
1.17k
      break;
1599
1.05k
    case AArch64_Q27:
1600
1.05k
      Reg = AArch64_Q28;
1601
1.05k
      break;
1602
640
    case AArch64_Q28:
1603
640
      Reg = AArch64_Q29;
1604
640
      break;
1605
673
    case AArch64_Q29:
1606
673
      Reg = AArch64_Q30;
1607
673
      break;
1608
634
    case AArch64_Q30:
1609
634
      Reg = AArch64_Q31;
1610
634
      break;
1611
    // Vector lists can wrap around.
1612
2.06k
    case AArch64_Q31:
1613
2.06k
      Reg = AArch64_Q0;
1614
2.06k
      break;
1615
9.76k
    case AArch64_Z0:
1616
9.76k
      Reg = AArch64_Z1;
1617
9.76k
      break;
1618
7.16k
    case AArch64_Z1:
1619
7.16k
      Reg = AArch64_Z2;
1620
7.16k
      break;
1621
7.95k
    case AArch64_Z2:
1622
7.95k
      Reg = AArch64_Z3;
1623
7.95k
      break;
1624
2.11k
    case AArch64_Z3:
1625
2.11k
      Reg = AArch64_Z4;
1626
2.11k
      break;
1627
6.99k
    case AArch64_Z4:
1628
6.99k
      Reg = AArch64_Z5;
1629
6.99k
      break;
1630
5.47k
    case AArch64_Z5:
1631
5.47k
      Reg = AArch64_Z6;
1632
5.47k
      break;
1633
4.25k
    case AArch64_Z6:
1634
4.25k
      Reg = AArch64_Z7;
1635
4.25k
      break;
1636
2.57k
    case AArch64_Z7:
1637
2.57k
      Reg = AArch64_Z8;
1638
2.57k
      break;
1639
4.96k
    case AArch64_Z8:
1640
4.96k
      Reg = AArch64_Z9;
1641
4.96k
      break;
1642
4.34k
    case AArch64_Z9:
1643
4.34k
      Reg = AArch64_Z10;
1644
4.34k
      break;
1645
4.43k
    case AArch64_Z10:
1646
4.43k
      Reg = AArch64_Z11;
1647
4.43k
      break;
1648
1.69k
    case AArch64_Z11:
1649
1.69k
      Reg = AArch64_Z12;
1650
1.69k
      break;
1651
2.09k
    case AArch64_Z12:
1652
2.09k
      Reg = AArch64_Z13;
1653
2.09k
      break;
1654
2.05k
    case AArch64_Z13:
1655
2.05k
      Reg = AArch64_Z14;
1656
2.05k
      break;
1657
2.72k
    case AArch64_Z14:
1658
2.72k
      Reg = AArch64_Z15;
1659
2.72k
      break;
1660
1.86k
    case AArch64_Z15:
1661
1.86k
      Reg = AArch64_Z16;
1662
1.86k
      break;
1663
2.17k
    case AArch64_Z16:
1664
2.17k
      Reg = AArch64_Z17;
1665
2.17k
      break;
1666
923
    case AArch64_Z17:
1667
923
      Reg = AArch64_Z18;
1668
923
      break;
1669
860
    case AArch64_Z18:
1670
860
      Reg = AArch64_Z19;
1671
860
      break;
1672
964
    case AArch64_Z19:
1673
964
      Reg = AArch64_Z20;
1674
964
      break;
1675
2.03k
    case AArch64_Z20:
1676
2.03k
      Reg = AArch64_Z21;
1677
2.03k
      break;
1678
1.66k
    case AArch64_Z21:
1679
1.66k
      Reg = AArch64_Z22;
1680
1.66k
      break;
1681
2.00k
    case AArch64_Z22:
1682
2.00k
      Reg = AArch64_Z23;
1683
2.00k
      break;
1684
1.06k
    case AArch64_Z23:
1685
1.06k
      Reg = AArch64_Z24;
1686
1.06k
      break;
1687
2.29k
    case AArch64_Z24:
1688
2.29k
      Reg = AArch64_Z25;
1689
2.29k
      break;
1690
1.91k
    case AArch64_Z25:
1691
1.91k
      Reg = AArch64_Z26;
1692
1.91k
      break;
1693
2.08k
    case AArch64_Z26:
1694
2.08k
      Reg = AArch64_Z27;
1695
2.08k
      break;
1696
1.32k
    case AArch64_Z27:
1697
1.32k
      Reg = AArch64_Z28;
1698
1.32k
      break;
1699
2.00k
    case AArch64_Z28:
1700
2.00k
      Reg = AArch64_Z29;
1701
2.00k
      break;
1702
1.34k
    case AArch64_Z29:
1703
1.34k
      Reg = AArch64_Z30;
1704
1.34k
      break;
1705
2.13k
    case AArch64_Z30:
1706
2.13k
      Reg = AArch64_Z31;
1707
2.13k
      break;
1708
    // Vector lists can wrap around.
1709
1.64k
    case AArch64_Z31:
1710
1.64k
      Reg = AArch64_Z0;
1711
1.64k
      break;
1712
75
    case AArch64_P0:
1713
75
      Reg = AArch64_P1;
1714
75
      break;
1715
46
    case AArch64_P1:
1716
46
      Reg = AArch64_P2;
1717
46
      break;
1718
326
    case AArch64_P2:
1719
326
      Reg = AArch64_P3;
1720
326
      break;
1721
58
    case AArch64_P3:
1722
58
      Reg = AArch64_P4;
1723
58
      break;
1724
26
    case AArch64_P4:
1725
26
      Reg = AArch64_P5;
1726
26
      break;
1727
398
    case AArch64_P5:
1728
398
      Reg = AArch64_P6;
1729
398
      break;
1730
96
    case AArch64_P6:
1731
96
      Reg = AArch64_P7;
1732
96
      break;
1733
16
    case AArch64_P7:
1734
16
      Reg = AArch64_P8;
1735
16
      break;
1736
150
    case AArch64_P8:
1737
150
      Reg = AArch64_P9;
1738
150
      break;
1739
30
    case AArch64_P9:
1740
30
      Reg = AArch64_P10;
1741
30
      break;
1742
30
    case AArch64_P10:
1743
30
      Reg = AArch64_P11;
1744
30
      break;
1745
26
    case AArch64_P11:
1746
26
      Reg = AArch64_P12;
1747
26
      break;
1748
102
    case AArch64_P12:
1749
102
      Reg = AArch64_P13;
1750
102
      break;
1751
934
    case AArch64_P13:
1752
934
      Reg = AArch64_P14;
1753
934
      break;
1754
58
    case AArch64_P14:
1755
58
      Reg = AArch64_P15;
1756
58
      break;
1757
    // Vector lists can wrap around.
1758
18
    case AArch64_P15:
1759
18
      Reg = AArch64_P0;
1760
18
      break;
1761
151k
    }
1762
151k
  }
1763
96.0k
  return Reg;
1764
96.0k
}
1765
1766
#define DEFINE_printGPRSeqPairsClassOperand(size) \
1767
  void CONCAT(printGPRSeqPairsClassOperand, \
1768
        size)(MCInst * MI, unsigned OpNum, SStream *O) \
1769
1.97k
  { \
1770
1.97k
    AArch64_add_cs_detail_1( \
1771
1.97k
      MI, \
1772
1.97k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
1.97k
             size), \
1774
1.97k
      OpNum, size); \
1775
1.97k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
1.97k
            "Template parameter must be either 32 or 64"); \
1777
1.97k
    unsigned Reg = \
1778
1.97k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
1.97k
\
1780
1.97k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
1.97k
                 AArch64_sube64; \
1782
1.97k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
1.97k
                 AArch64_subo64; \
1784
1.97k
\
1785
1.97k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
1.97k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
1.97k
    printRegName(O, Even); \
1788
1.97k
    SStream_concat0(O, ", "); \
1789
1.97k
    printRegName(O, Odd); \
1790
1.97k
  }
printGPRSeqPairsClassOperand_32
Line
Count
Source
1769
154
  { \
1770
154
    AArch64_add_cs_detail_1( \
1771
154
      MI, \
1772
154
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
154
             size), \
1774
154
      OpNum, size); \
1775
154
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
154
            "Template parameter must be either 32 or 64"); \
1777
154
    unsigned Reg = \
1778
154
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
154
\
1780
154
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
154
                 AArch64_sube64; \
1782
154
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
154
                 AArch64_subo64; \
1784
154
\
1785
154
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
154
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
154
    printRegName(O, Even); \
1788
154
    SStream_concat0(O, ", "); \
1789
154
    printRegName(O, Odd); \
1790
154
  }
printGPRSeqPairsClassOperand_64
Line
Count
Source
1769
1.81k
  { \
1770
1.81k
    AArch64_add_cs_detail_1( \
1771
1.81k
      MI, \
1772
1.81k
      CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \
1773
1.81k
             size), \
1774
1.81k
      OpNum, size); \
1775
1.81k
    CS_ASSERT_RET((size == 64 || size == 32) && \
1776
1.81k
            "Template parameter must be either 32 or 64"); \
1777
1.81k
    unsigned Reg = \
1778
1.81k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
1779
1.81k
\
1780
1.81k
    unsigned Sube = (size == 32) ? AArch64_sube32 : \
1781
1.81k
                 AArch64_sube64; \
1782
1.81k
    unsigned Subo = (size == 32) ? AArch64_subo32 : \
1783
1.81k
                 AArch64_subo64; \
1784
1.81k
\
1785
1.81k
    unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \
1786
1.81k
    unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \
1787
1.81k
    printRegName(O, Even); \
1788
1.81k
    SStream_concat0(O, ", "); \
1789
1.81k
    printRegName(O, Odd); \
1790
1.81k
  }
1791
DEFINE_printGPRSeqPairsClassOperand(32);
1792
DEFINE_printGPRSeqPairsClassOperand(64);
1793
1794
#define DEFINE_printMatrixIndex(Scale) \
1795
  void CONCAT(printMatrixIndex, Scale)(MCInst * MI, unsigned OpNum, \
1796
               SStream *O) \
1797
6.81k
  { \
1798
6.81k
    AArch64_add_cs_detail_1( \
1799
6.81k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
6.81k
      OpNum, Scale); \
1801
6.81k
    printInt64(O, Scale *MCOperand_getImm( \
1802
6.81k
              MCInst_getOperand(MI, (OpNum)))); \
1803
6.81k
  }
printMatrixIndex_8
Line
Count
Source
1797
156
  { \
1798
156
    AArch64_add_cs_detail_1( \
1799
156
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
156
      OpNum, Scale); \
1801
156
    printInt64(O, Scale *MCOperand_getImm( \
1802
156
              MCInst_getOperand(MI, (OpNum)))); \
1803
156
  }
Unexecuted instantiation: printMatrixIndex_0
printMatrixIndex_1
Line
Count
Source
1797
6.65k
  { \
1798
6.65k
    AArch64_add_cs_detail_1( \
1799
6.65k
      MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \
1800
6.65k
      OpNum, Scale); \
1801
6.65k
    printInt64(O, Scale *MCOperand_getImm( \
1802
6.65k
              MCInst_getOperand(MI, (OpNum)))); \
1803
6.65k
  }
1804
DEFINE_printMatrixIndex(8);
1805
DEFINE_printMatrixIndex(0);
1806
DEFINE_printMatrixIndex(1);
1807
1808
void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O)
1809
368
{
1810
368
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTileList, OpNum);
1811
368
  unsigned MaxRegs = 8;
1812
368
  unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
1813
1814
368
  unsigned NumRegs = 0;
1815
3.31k
  for (unsigned I = 0; I < MaxRegs; ++I)
1816
2.94k
    if ((RegMask & (1 << I)) != 0)
1817
1.15k
      ++NumRegs;
1818
1819
368
  SStream_concat0(O, "{");
1820
368
  unsigned Printed = 0;
1821
3.31k
  for (unsigned I = 0; I < MaxRegs; ++I) {
1822
2.94k
    unsigned Reg = RegMask & (1 << I);
1823
2.94k
    if (Reg == 0)
1824
1.79k
      continue;
1825
1.15k
    printRegName(O, AArch64_ZAD0 + I);
1826
1.15k
    if (Printed + 1 != NumRegs)
1827
784
      SStream_concat0(O, ", ");
1828
1.15k
    ++Printed;
1829
1.15k
  }
1830
368
  SStream_concat0(O, "}");
1831
368
}
1832
1833
void printVectorList(MCInst *MI, unsigned OpNum, SStream *O,
1834
         const char *LayoutSuffix)
1835
45.5k
{
1836
45.5k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
1837
1838
45.5k
  SStream_concat0(O, "{ ");
1839
1840
  // Work out how many registers there are in the list (if there is an actual
1841
  // list).
1842
45.5k
  unsigned NumRegs = 1;
1843
45.5k
  if (MCRegisterClass_contains(
1844
45.5k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_DDRegClassID),
1845
45.5k
        Reg) ||
1846
44.2k
      MCRegisterClass_contains(
1847
44.2k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPR2RegClassID),
1848
44.2k
        Reg) ||
1849
37.4k
      MCRegisterClass_contains(
1850
37.4k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_QQRegClassID),
1851
37.4k
        Reg) ||
1852
33.3k
      MCRegisterClass_contains(
1853
33.3k
        MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPR2RegClassID),
1854
33.3k
        Reg) ||
1855
32.1k
      MCRegisterClass_contains(
1856
32.1k
        MCRegisterInfo_getRegClass(MI->MRI,
1857
32.1k
                 AArch64_ZPR2StridedRegClassID),
1858
32.1k
        Reg))
1859
14.7k
    NumRegs = 2;
1860
30.7k
  else if (MCRegisterClass_contains(
1861
30.7k
       MCRegisterInfo_getRegClass(MI->MRI,
1862
30.7k
                AArch64_DDDRegClassID),
1863
30.7k
       Reg) ||
1864
29.7k
     MCRegisterClass_contains(
1865
29.7k
       MCRegisterInfo_getRegClass(MI->MRI,
1866
29.7k
                AArch64_ZPR3RegClassID),
1867
29.7k
       Reg) ||
1868
29.5k
     MCRegisterClass_contains(
1869
29.5k
       MCRegisterInfo_getRegClass(MI->MRI,
1870
29.5k
                AArch64_QQQRegClassID),
1871
29.5k
       Reg))
1872
6.96k
    NumRegs = 3;
1873
23.8k
  else if (MCRegisterClass_contains(
1874
23.8k
       MCRegisterInfo_getRegClass(MI->MRI,
1875
23.8k
                AArch64_DDDDRegClassID),
1876
23.8k
       Reg) ||
1877
23.1k
     MCRegisterClass_contains(
1878
23.1k
       MCRegisterInfo_getRegClass(MI->MRI,
1879
23.1k
                AArch64_ZPR4RegClassID),
1880
23.1k
       Reg) ||
1881
18.0k
     MCRegisterClass_contains(
1882
18.0k
       MCRegisterInfo_getRegClass(MI->MRI,
1883
18.0k
                AArch64_QQQQRegClassID),
1884
18.0k
       Reg) ||
1885
14.5k
     MCRegisterClass_contains(
1886
14.5k
       MCRegisterInfo_getRegClass(
1887
14.5k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1888
14.5k
       Reg))
1889
10.5k
    NumRegs = 4;
1890
1891
45.5k
  unsigned Stride = 1;
1892
45.5k
  if (MCRegisterClass_contains(
1893
45.5k
        MCRegisterInfo_getRegClass(MI->MRI,
1894
45.5k
                 AArch64_ZPR2StridedRegClassID),
1895
45.5k
        Reg))
1896
1.36k
    Stride = 8;
1897
44.1k
  else if (MCRegisterClass_contains(
1898
44.1k
       MCRegisterInfo_getRegClass(
1899
44.1k
         MI->MRI, AArch64_ZPR4StridedRegClassID),
1900
44.1k
       Reg))
1901
1.30k
    Stride = 4;
1902
1903
  // Now forget about the list and find out what the first register is.
1904
45.5k
  if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0))
1905
2.94k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0);
1906
42.6k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0))
1907
13.3k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0);
1908
29.2k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0))
1909
14.8k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0);
1910
14.4k
  else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0))
1911
1.19k
    Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0);
1912
1913
  // If it's a D-reg, we need to promote it to the equivalent Q-reg before
1914
  // printing (otherwise getRegisterName fails).
1915
45.5k
  if (MCRegisterClass_contains(MCRegisterInfo_getRegClass(
1916
45.5k
               MI->MRI, AArch64_FPR64RegClassID),
1917
45.5k
             Reg)) {
1918
3.16k
    const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass(
1919
3.16k
      MI->MRI, AArch64_FPR128RegClassID);
1920
3.16k
    Reg = MCRegisterInfo_getMatchingSuperReg(
1921
3.16k
      MI->MRI, Reg, AArch64_dsub, FPR128RC);
1922
3.16k
  }
1923
1924
45.5k
  if ((MCRegisterClass_contains(
1925
45.5k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPRRegClassID),
1926
45.5k
         Reg) ||
1927
22.2k
       MCRegisterClass_contains(
1928
22.2k
         MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPRRegClassID),
1929
22.2k
         Reg)) &&
1930
24.5k
      NumRegs > 1 && Stride == 1 &&
1931
      // Do not print the range when the last register is lower than the
1932
      // first. Because it is a wrap-around register.
1933
13.3k
      Reg < getNextVectorRegister(Reg, NumRegs - 1)) {
1934
13.1k
    printRegName(O, Reg);
1935
13.1k
    SStream_concat0(O, LayoutSuffix);
1936
13.1k
    if (NumRegs > 1) {
1937
      // Set of two sve registers should be separated by ','
1938
13.1k
      const char *split_char = NumRegs == 2 ? ", " : " - ";
1939
13.1k
      SStream_concat0(O, split_char);
1940
13.1k
      printRegName(O,
1941
13.1k
             (getNextVectorRegister(Reg, NumRegs - 1)));
1942
13.1k
      SStream_concat0(O, LayoutSuffix);
1943
13.1k
    }
1944
32.3k
  } else {
1945
101k
    for (unsigned i = 0; i < NumRegs;
1946
69.4k
         ++i, Reg = getNextVectorRegister(Reg, Stride)) {
1947
      // wrap-around sve register
1948
69.4k
      if (MCRegisterClass_contains(
1949
69.4k
            MCRegisterInfo_getRegClass(
1950
69.4k
              MI->MRI, AArch64_ZPRRegClassID),
1951
69.4k
            Reg) ||
1952
52.2k
          MCRegisterClass_contains(
1953
52.2k
            MCRegisterInfo_getRegClass(
1954
52.2k
              MI->MRI, AArch64_PPRRegClassID),
1955
52.2k
            Reg))
1956
17.2k
        printRegName(O, Reg);
1957
52.2k
      else
1958
52.2k
        printRegNameAlt(O, Reg, AArch64_vreg);
1959
69.4k
      SStream_concat0(O, LayoutSuffix);
1960
69.4k
      if (i + 1 != NumRegs)
1961
37.0k
        SStream_concat0(O, ", ");
1962
69.4k
    }
1963
32.3k
  }
1964
45.5k
  SStream_concat0(O, " }");
1965
45.5k
}
1966
1967
void printImplicitlyTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O)
1968
0
{
1969
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImplicitlyTypedVectorList,
1970
0
        OpNum);
1971
0
  printVectorList(MI, OpNum, O, "");
1972
0
}
1973
1974
#define DEFINE_printTypedVectorList(NumLanes, LaneKind) \
1975
  void CONCAT(printTypedVectorList, CONCAT(NumLanes, LaneKind))( \
1976
    MCInst * MI, unsigned OpNum, SStream *O) \
1977
45.5k
  { \
1978
45.5k
    AArch64_add_cs_detail_2( \
1979
45.5k
      MI, \
1980
45.5k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
45.5k
              NumLanes), \
1982
45.5k
             LaneKind), \
1983
45.5k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
45.5k
    if (CHAR(LaneKind) == '0') { \
1985
81
      printVectorList(MI, OpNum, O, ""); \
1986
81
      return; \
1987
81
    } \
1988
45.5k
    char Suffix[32]; \
1989
45.4k
    if (NumLanes) \
1990
45.4k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
8.90k
            CHAR(LaneKind)); \
1992
45.4k
    else \
1993
45.4k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
36.5k
            CHAR(LaneKind)); \
1995
45.4k
\
1996
45.4k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
45.4k
  }
printTypedVectorList_0_b
Line
Count
Source
1977
9.46k
  { \
1978
9.46k
    AArch64_add_cs_detail_2( \
1979
9.46k
      MI, \
1980
9.46k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
9.46k
              NumLanes), \
1982
9.46k
             LaneKind), \
1983
9.46k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
9.46k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
9.46k
    char Suffix[32]; \
1989
9.46k
    if (NumLanes) \
1990
9.46k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
9.46k
    else \
1993
9.46k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
9.46k
            CHAR(LaneKind)); \
1995
9.46k
\
1996
9.46k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
9.46k
  }
printTypedVectorList_0_d
Line
Count
Source
1977
8.88k
  { \
1978
8.88k
    AArch64_add_cs_detail_2( \
1979
8.88k
      MI, \
1980
8.88k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
8.88k
              NumLanes), \
1982
8.88k
             LaneKind), \
1983
8.88k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
8.88k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
8.88k
    char Suffix[32]; \
1989
8.88k
    if (NumLanes) \
1990
8.88k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
8.88k
    else \
1993
8.88k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
8.88k
            CHAR(LaneKind)); \
1995
8.88k
\
1996
8.88k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
8.88k
  }
printTypedVectorList_0_h
Line
Count
Source
1977
9.08k
  { \
1978
9.08k
    AArch64_add_cs_detail_2( \
1979
9.08k
      MI, \
1980
9.08k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
9.08k
              NumLanes), \
1982
9.08k
             LaneKind), \
1983
9.08k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
9.08k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
9.08k
    char Suffix[32]; \
1989
9.08k
    if (NumLanes) \
1990
9.08k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
9.08k
    else \
1993
9.08k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
9.08k
            CHAR(LaneKind)); \
1995
9.08k
\
1996
9.08k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
9.08k
  }
printTypedVectorList_0_s
Line
Count
Source
1977
8.55k
  { \
1978
8.55k
    AArch64_add_cs_detail_2( \
1979
8.55k
      MI, \
1980
8.55k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
8.55k
              NumLanes), \
1982
8.55k
             LaneKind), \
1983
8.55k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
8.55k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
8.55k
    char Suffix[32]; \
1989
8.55k
    if (NumLanes) \
1990
8.55k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
8.55k
    else \
1993
8.55k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
8.55k
            CHAR(LaneKind)); \
1995
8.55k
\
1996
8.55k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
8.55k
  }
printTypedVectorList_0_q
Line
Count
Source
1977
570
  { \
1978
570
    AArch64_add_cs_detail_2( \
1979
570
      MI, \
1980
570
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
570
              NumLanes), \
1982
570
             LaneKind), \
1983
570
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
570
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
570
    char Suffix[32]; \
1989
570
    if (NumLanes) \
1990
570
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
570
    else \
1993
570
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
570
            CHAR(LaneKind)); \
1995
570
\
1996
570
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
570
  }
printTypedVectorList_16_b
Line
Count
Source
1977
2.17k
  { \
1978
2.17k
    AArch64_add_cs_detail_2( \
1979
2.17k
      MI, \
1980
2.17k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
2.17k
              NumLanes), \
1982
2.17k
             LaneKind), \
1983
2.17k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
2.17k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
2.17k
    char Suffix[32]; \
1989
2.17k
    if (NumLanes) \
1990
2.17k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
2.17k
            CHAR(LaneKind)); \
1992
2.17k
    else \
1993
2.17k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
2.17k
\
1996
2.17k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
2.17k
  }
printTypedVectorList_1_d
Line
Count
Source
1977
166
  { \
1978
166
    AArch64_add_cs_detail_2( \
1979
166
      MI, \
1980
166
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
166
              NumLanes), \
1982
166
             LaneKind), \
1983
166
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
166
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
166
    char Suffix[32]; \
1989
166
    if (NumLanes) \
1990
166
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
166
            CHAR(LaneKind)); \
1992
166
    else \
1993
166
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
166
\
1996
166
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
166
  }
printTypedVectorList_2_d
Line
Count
Source
1977
1.07k
  { \
1978
1.07k
    AArch64_add_cs_detail_2( \
1979
1.07k
      MI, \
1980
1.07k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.07k
              NumLanes), \
1982
1.07k
             LaneKind), \
1983
1.07k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.07k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.07k
    char Suffix[32]; \
1989
1.07k
    if (NumLanes) \
1990
1.07k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.07k
            CHAR(LaneKind)); \
1992
1.07k
    else \
1993
1.07k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.07k
\
1996
1.07k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.07k
  }
printTypedVectorList_2_s
Line
Count
Source
1977
356
  { \
1978
356
    AArch64_add_cs_detail_2( \
1979
356
      MI, \
1980
356
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
356
              NumLanes), \
1982
356
             LaneKind), \
1983
356
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
356
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
356
    char Suffix[32]; \
1989
356
    if (NumLanes) \
1990
356
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
356
            CHAR(LaneKind)); \
1992
356
    else \
1993
356
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
356
\
1996
356
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
356
  }
printTypedVectorList_4_h
Line
Count
Source
1977
1.16k
  { \
1978
1.16k
    AArch64_add_cs_detail_2( \
1979
1.16k
      MI, \
1980
1.16k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.16k
              NumLanes), \
1982
1.16k
             LaneKind), \
1983
1.16k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.16k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.16k
    char Suffix[32]; \
1989
1.16k
    if (NumLanes) \
1990
1.16k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.16k
            CHAR(LaneKind)); \
1992
1.16k
    else \
1993
1.16k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.16k
\
1996
1.16k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.16k
  }
printTypedVectorList_4_s
Line
Count
Source
1977
761
  { \
1978
761
    AArch64_add_cs_detail_2( \
1979
761
      MI, \
1980
761
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
761
              NumLanes), \
1982
761
             LaneKind), \
1983
761
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
761
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
761
    char Suffix[32]; \
1989
761
    if (NumLanes) \
1990
761
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
761
            CHAR(LaneKind)); \
1992
761
    else \
1993
761
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
761
\
1996
761
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
761
  }
printTypedVectorList_8_b
Line
Count
Source
1977
1.47k
  { \
1978
1.47k
    AArch64_add_cs_detail_2( \
1979
1.47k
      MI, \
1980
1.47k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.47k
              NumLanes), \
1982
1.47k
             LaneKind), \
1983
1.47k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.47k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.47k
    char Suffix[32]; \
1989
1.47k
    if (NumLanes) \
1990
1.47k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.47k
            CHAR(LaneKind)); \
1992
1.47k
    else \
1993
1.47k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.47k
\
1996
1.47k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.47k
  }
printTypedVectorList_8_h
Line
Count
Source
1977
1.74k
  { \
1978
1.74k
    AArch64_add_cs_detail_2( \
1979
1.74k
      MI, \
1980
1.74k
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
1.74k
              NumLanes), \
1982
1.74k
             LaneKind), \
1983
1.74k
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
1.74k
    if (CHAR(LaneKind) == '0') { \
1985
0
      printVectorList(MI, OpNum, O, ""); \
1986
0
      return; \
1987
0
    } \
1988
1.74k
    char Suffix[32]; \
1989
1.74k
    if (NumLanes) \
1990
1.74k
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
1.74k
            CHAR(LaneKind)); \
1992
1.74k
    else \
1993
1.74k
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
1.74k
\
1996
1.74k
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
1.74k
  }
printTypedVectorList_0_0
Line
Count
Source
1977
81
  { \
1978
81
    AArch64_add_cs_detail_2( \
1979
81
      MI, \
1980
81
      CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \
1981
81
              NumLanes), \
1982
81
             LaneKind), \
1983
81
      OpNum, NumLanes, CHAR(LaneKind)); \
1984
81
    if (CHAR(LaneKind) == '0') { \
1985
81
      printVectorList(MI, OpNum, O, ""); \
1986
81
      return; \
1987
81
    } \
1988
81
    char Suffix[32]; \
1989
0
    if (NumLanes) \
1990
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \
1991
0
            CHAR(LaneKind)); \
1992
0
    else \
1993
0
      cs_snprintf(Suffix, sizeof(Suffix), ".%c", \
1994
0
            CHAR(LaneKind)); \
1995
0
\
1996
0
    printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \
1997
0
  }
1998
DEFINE_printTypedVectorList(0, b);
1999
DEFINE_printTypedVectorList(0, d);
2000
DEFINE_printTypedVectorList(0, h);
2001
DEFINE_printTypedVectorList(0, s);
2002
DEFINE_printTypedVectorList(0, q);
2003
DEFINE_printTypedVectorList(16, b);
2004
DEFINE_printTypedVectorList(1, d);
2005
DEFINE_printTypedVectorList(2, d);
2006
DEFINE_printTypedVectorList(2, s);
2007
DEFINE_printTypedVectorList(4, h);
2008
DEFINE_printTypedVectorList(4, s);
2009
DEFINE_printTypedVectorList(8, b);
2010
DEFINE_printTypedVectorList(8, h);
2011
DEFINE_printTypedVectorList(0, 0);
2012
2013
#define DEFINE_printVectorIndex(Scale) \
2014
  void CONCAT(printVectorIndex, Scale)(MCInst * MI, unsigned OpNum, \
2015
               SStream *O) \
2016
25.9k
  { \
2017
25.9k
    AArch64_add_cs_detail_1( \
2018
25.9k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
25.9k
      OpNum, Scale); \
2020
25.9k
    SStream_concat(O, "%s", "["); \
2021
25.9k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
25.9k
               MCInst_getOperand(MI, (OpNum)))); \
2023
25.9k
    SStream_concat0(O, "]"); \
2024
25.9k
  }
printVectorIndex_1
Line
Count
Source
2016
25.9k
  { \
2017
25.9k
    AArch64_add_cs_detail_1( \
2018
25.9k
      MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \
2019
25.9k
      OpNum, Scale); \
2020
25.9k
    SStream_concat(O, "%s", "["); \
2021
25.9k
    printUInt64(O, Scale *MCOperand_getImm( \
2022
25.9k
               MCInst_getOperand(MI, (OpNum)))); \
2023
25.9k
    SStream_concat0(O, "]"); \
2024
25.9k
  }
Unexecuted instantiation: printVectorIndex_8
2025
DEFINE_printVectorIndex(1);
2026
DEFINE_printVectorIndex(8);
2027
2028
void printAlignedLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2029
9.49k
{
2030
9.49k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AlignedLabel, OpNum);
2031
9.49k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2032
2033
  // If the label has already been resolved to an immediate offset (say, when
2034
  // we're running the disassembler), just print the immediate.
2035
9.49k
  if (MCOperand_isImm(Op)) {
2036
9.40k
    SStream_concat0(O, markup("<imm:"));
2037
9.40k
    int64_t Offset = MCOperand_getImm(Op) * 4;
2038
9.40k
    if (MI->csh->PrintBranchImmAsAddress)
2039
9.40k
      printUInt64(O, (Address + Offset));
2040
0
    else {
2041
0
      printUInt64Bang(O, (Offset));
2042
0
    }
2043
9.40k
    SStream_concat0(O, markup(">"));
2044
9.40k
    return;
2045
9.40k
  }
2046
2047
93
  printUInt64Bang(O, MCOperand_getImm(Op));
2048
93
}
2049
2050
void printAdrLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2051
0
{
2052
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrLabel, OpNum);
2053
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2054
2055
  // If the label has already been resolved to an immediate offset (say, when
2056
  // we're running the disassembler), just print the immediate.
2057
0
  if (MCOperand_isImm(Op)) {
2058
0
    const int64_t Offset = MCOperand_getImm(Op);
2059
0
    SStream_concat0(O, markup("<imm:"));
2060
0
    if (MI->csh->PrintBranchImmAsAddress)
2061
0
      printUInt64(O, ((Address & -4) + Offset));
2062
0
    else {
2063
0
      printUInt64Bang(O, Offset);
2064
0
    }
2065
0
    SStream_concat0(O, markup(">"));
2066
0
    return;
2067
0
  }
2068
2069
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2070
0
}
2071
2072
void printAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2073
0
{
2074
0
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrpLabel, OpNum);
2075
0
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2076
2077
  // If the label has already been resolved to an immediate offset (say, when
2078
  // we're running the disassembler), just print the immediate.
2079
0
  if (MCOperand_isImm(Op)) {
2080
0
    const int64_t Offset = MCOperand_getImm(Op) * 4096;
2081
0
    SStream_concat0(O, markup("<imm:"));
2082
0
    if (MI->csh->PrintBranchImmAsAddress)
2083
0
      printUInt64(O, ((Address & -4096) + Offset));
2084
0
    else {
2085
0
      printUInt64Bang(O, Offset);
2086
0
    }
2087
0
    SStream_concat0(O, markup(">"));
2088
0
    return;
2089
0
  }
2090
2091
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2092
0
}
2093
2094
void printAdrAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O)
2095
4.25k
{
2096
4.25k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrAdrpLabel, OpNum);
2097
4.25k
  MCOperand *Op = MCInst_getOperand(MI, (OpNum));
2098
2099
  // If the label has already been resolved to an immediate offset (say, when
2100
  // we're running the disassembler), just print the immediate.
2101
4.25k
  if (MCOperand_isImm(Op)) {
2102
4.25k
    int64_t Offset = MCOperand_getImm(Op);
2103
4.25k
    if (MCInst_getOpcode(MI) == AArch64_ADRP) {
2104
1.47k
      Offset = Offset * 4096;
2105
1.47k
      Address = Address & -4096;
2106
1.47k
    }
2107
4.25k
    SStream_concat0(O, markup(">"));
2108
4.25k
    if (MI->csh->PrintBranchImmAsAddress)
2109
4.25k
      printUInt64(O, (Address + Offset));
2110
0
    else {
2111
0
      printUInt64Bang(O, Offset);
2112
0
    }
2113
4.25k
    SStream_concat0(O, markup(">"));
2114
4.25k
    return;
2115
4.25k
  }
2116
2117
0
  printUInt64Bang(O, MCOperand_getImm(Op));
2118
0
}
2119
2120
/// Not part of upstream LLVM.
2121
/// Just prints the barrier options as documented in
2122
/// https://github.com/AsahiLinux/docs/blob/main/docs/hw/cpu/apple-instructions.md
2123
void printAppleSysBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2124
55
{
2125
55
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AppleSysBarrierOption,
2126
55
        OpNo);
2127
55
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2128
55
  switch (Val) {
2129
24
  default:
2130
24
    SStream_concat0(O, "<undefined>");
2131
24
    break;
2132
2
  case 0:
2133
2
    SStream_concat0(O, "osh");
2134
2
    break;
2135
15
  case 1:
2136
15
    SStream_concat0(O, "nsh");
2137
15
    break;
2138
13
  case 2:
2139
13
    SStream_concat0(O, "ish");
2140
13
    break;
2141
1
  case 3:
2142
1
    SStream_concat0(O, "sy");
2143
1
    break;
2144
55
  }
2145
55
}
2146
2147
void printBarrierOption(MCInst *MI, unsigned OpNo, SStream *O)
2148
507
{
2149
507
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarrierOption, OpNo);
2150
507
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2151
507
  unsigned Opcode = MCInst_getOpcode(MI);
2152
2153
507
  const char *Name;
2154
507
  if (Opcode == AArch64_ISB) {
2155
41
    const AArch64ISB_ISB *ISB = AArch64ISB_lookupISBByEncoding(Val);
2156
41
    Name = ISB ? ISB->Name : "";
2157
466
  } else if (Opcode == AArch64_TSB) {
2158
160
    const AArch64TSB_TSB *TSB = AArch64TSB_lookupTSBByEncoding(Val);
2159
160
    Name = TSB ? TSB->Name : "";
2160
306
  } else {
2161
306
    const AArch64DB_DB *DB = AArch64DB_lookupDBByEncoding(Val);
2162
306
    Name = DB ? DB->Name : "";
2163
306
  }
2164
507
  if (Name[0] != '\0')
2165
377
    SStream_concat0(O, Name);
2166
130
  else {
2167
130
    SStream_concat(O, "%s", markup("<imm:"));
2168
130
    printUInt32Bang(O, Val);
2169
130
    SStream_concat0(O, markup(">"));
2170
130
  }
2171
507
}
2172
2173
void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O)
2174
749
{
2175
749
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarriernXSOption, OpNo);
2176
749
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2177
2178
749
  const char *Name;
2179
749
  const AArch64DBnXS_DBnXS *DB = AArch64DBnXS_lookupDBnXSByEncoding(Val);
2180
749
  Name = DB ? DB->Name : "";
2181
2182
749
  if (Name[0] != '\0')
2183
749
    SStream_concat0(O, Name);
2184
0
  else {
2185
0
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", Val);
2186
0
    SStream_concat0(O, markup(">"));
2187
0
  }
2188
749
}
2189
2190
static bool isValidSysReg(const AArch64SysReg_SysReg *Reg, bool Read,
2191
        unsigned mode)
2192
3.45k
{
2193
3.45k
  return (Reg && (Read ? Reg->Readable : Reg->Writeable) &&
2194
242
    AArch64_testFeatureList(mode, Reg->FeaturesRequired));
2195
3.45k
}
2196
2197
// Looks up a system register either by encoding or by name. Some system
2198
// registers share the same encoding between different architectures,
2199
// therefore a tablegen lookup by encoding will return an entry regardless
2200
// of the register's predication on a specific subtarget feature. To work
2201
// around this problem we keep an alternative name for such registers and
2202
// look them up by that name if the first lookup was unsuccessful.
2203
static const AArch64SysReg_SysReg *lookupSysReg(unsigned Val, bool Read,
2204
            unsigned mode)
2205
2.83k
{
2206
2.83k
  const AArch64SysReg_SysReg *Reg =
2207
2.83k
    AArch64SysReg_lookupSysRegByEncoding(Val);
2208
2209
2.83k
  if (Reg && !isValidSysReg(Reg, Read, mode))
2210
498
    Reg = AArch64SysReg_lookupSysRegByName(Reg->AltName);
2211
2212
2.83k
  return Reg;
2213
2.83k
}
2214
2215
void printMRSSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2216
647
{
2217
647
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MRSSystemRegister, OpNo);
2218
647
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2219
2220
  // Horrible hack for the one register that has identical encodings but
2221
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2222
  // going to get the wrong entry
2223
647
  if (Val == AARCH64_SYSREG_DBGDTRRX_EL0) {
2224
62
    SStream_concat0(O, "DBGDTRRX_EL0");
2225
62
    return;
2226
62
  }
2227
2228
  // Horrible hack for two different registers having the same encoding.
2229
585
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2230
121
    SStream_concat0(O, "TRCEXTINSELR");
2231
121
    return;
2232
121
  }
2233
2234
464
  const AArch64SysReg_SysReg *Reg =
2235
464
    lookupSysReg(Val, true /*Read*/, MI->csh->mode);
2236
2237
464
  if (isValidSysReg(Reg, true /*Read*/, MI->csh->mode))
2238
48
    SStream_concat0(O, Reg->Name);
2239
416
  else {
2240
416
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2241
416
    AArch64SysReg_genericRegisterString(Val, result);
2242
416
    SStream_concat0(O, result);
2243
416
  }
2244
464
}
2245
2246
void printMSRSystemRegister(MCInst *MI, unsigned OpNo, SStream *O)
2247
2.50k
{
2248
2.50k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MSRSystemRegister, OpNo);
2249
2.50k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2250
2251
  // Horrible hack for the one register that has identical encodings but
2252
  // different names in MSR and MRS. Because of this, one of MRS and MSR is
2253
  // going to get the wrong entry
2254
2.50k
  if (Val == AARCH64_SYSREG_DBGDTRTX_EL0) {
2255
100
    SStream_concat0(O, "DBGDTRTX_EL0");
2256
100
    return;
2257
100
  }
2258
2259
  // Horrible hack for two different registers having the same encoding.
2260
2.40k
  if (Val == AARCH64_SYSREG_TRCEXTINSELR) {
2261
28
    SStream_concat0(O, "TRCEXTINSELR");
2262
28
    return;
2263
28
  }
2264
2265
2.37k
  const AArch64SysReg_SysReg *Reg =
2266
2.37k
    lookupSysReg(Val, false /*Read*/, MI->csh->mode);
2267
2268
2.37k
  if (isValidSysReg(Reg, false /*Read*/, MI->csh->mode))
2269
73
    SStream_concat0(O, Reg->Name);
2270
2.30k
  else {
2271
2.30k
    char result[AARCH64_GRS_LEN + 1] = { 0 };
2272
2.30k
    AArch64SysReg_genericRegisterString(Val, result);
2273
2.30k
    SStream_concat0(O, result);
2274
2.30k
  }
2275
2.37k
}
2276
2277
void printSystemPStateField(MCInst *MI, unsigned OpNo, SStream *O)
2278
282
{
2279
282
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SystemPStateField, OpNo);
2280
282
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2281
2282
282
  const AArch64PState_PStateImm0_15 *PStateImm15 =
2283
282
    AArch64PState_lookupPStateImm0_15ByEncoding(Val);
2284
282
  const AArch64PState_PStateImm0_1 *PStateImm1 =
2285
282
    AArch64PState_lookupPStateImm0_1ByEncoding(Val);
2286
282
  if (PStateImm15 &&
2287
192
      AArch64_testFeatureList(MI->csh->mode,
2288
192
            PStateImm15->FeaturesRequired))
2289
192
    SStream_concat0(O, PStateImm15->Name);
2290
90
  else if (PStateImm1 &&
2291
90
     AArch64_testFeatureList(MI->csh->mode,
2292
90
           PStateImm1->FeaturesRequired))
2293
90
    SStream_concat0(O, PStateImm1->Name);
2294
0
  else {
2295
0
    printUInt32Bang(O, (Val));
2296
0
    SStream_concat1(O, '\0');
2297
0
  }
2298
282
}
2299
2300
void printSIMDType10Operand(MCInst *MI, unsigned OpNo, SStream *O)
2301
1.59k
{
2302
1.59k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SIMDType10Operand, OpNo);
2303
1.59k
  unsigned RawVal = MCOperand_getImm(MCInst_getOperand(MI, (OpNo)));
2304
1.59k
  uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal);
2305
1.59k
  SStream_concat(O, "%s#%#016llx", markup("<imm:"), Val);
2306
1.59k
  SStream_concat0(O, markup(">"));
2307
1.59k
}
2308
2309
#define DEFINE_printComplexRotationOp(Angle, Remainder) \
2310
  static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \
2311
    MCInst * MI, unsigned OpNo, SStream *O) \
2312
2.20k
  { \
2313
2.20k
    AArch64_add_cs_detail_2( \
2314
2.20k
      MI, \
2315
2.20k
      CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \
2316
2.20k
              Angle), \
2317
2.20k
             Remainder), \
2318
2.20k
      OpNo, Angle, Remainder); \
2319
2.20k
    unsigned Val = \
2320
2.20k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \
2321
2.20k
    SStream_concat(O, "%s", markup("<imm:")); \
2322
2.20k
    SStream_concat(O, "#%" PRId32, \
2323
2.20k
             (int32_t)((Val * Angle) + Remainder)); \
2324
2.20k
    SStream_concat0(O, markup(">")); \
2325
2.20k
  }
2326
602
DEFINE_printComplexRotationOp(180, 90);
2327
1.60k
DEFINE_printComplexRotationOp(90, 0);
2328
2329
void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O)
2330
5.87k
{
2331
5.87k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEPattern, OpNum);
2332
5.87k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2333
5.87k
  const AArch64SVEPredPattern_SVEPREDPAT *Pat =
2334
5.87k
    AArch64SVEPredPattern_lookupSVEPREDPATByEncoding(Val);
2335
5.87k
  if (Pat)
2336
3.19k
    SStream_concat0(O, Pat->Name);
2337
2.68k
  else
2338
2.68k
    printUInt32Bang(O, Val);
2339
5.87k
}
2340
2341
void printSVEVecLenSpecifier(MCInst *MI, unsigned OpNum, SStream *O)
2342
1.00k
{
2343
1.00k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEVecLenSpecifier, OpNum);
2344
1.00k
  unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
2345
  // Pattern has only 1 bit
2346
1.00k
  if (Val > 1)
2347
0
    CS_ASSERT_RET(0 && "Invalid vector length specifier");
2348
1.00k
  const AArch64SVEVecLenSpecifier_SVEVECLENSPECIFIER *Pat =
2349
1.00k
    AArch64SVEVecLenSpecifier_lookupSVEVECLENSPECIFIERByEncoding(
2350
1.00k
      Val);
2351
1.00k
  if (Pat)
2352
1.00k
    SStream_concat0(O, Pat->Name);
2353
1.00k
}
2354
2355
#define DEFINE_printSVERegOp(suffix) \
2356
  void CONCAT(printSVERegOp, suffix)(MCInst * MI, unsigned OpNum, \
2357
             SStream *O) \
2358
119k
  { \
2359
119k
    AArch64_add_cs_detail_1( \
2360
119k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2361
119k
      CHAR(suffix)); \
2362
119k
    switch (CHAR(suffix)) { \
2363
36.5k
    case '0': \
2364
56.3k
    case 'b': \
2365
82.5k
    case 'h': \
2366
99.5k
    case 's': \
2367
118k
    case 'd': \
2368
119k
    case 'q': \
2369
119k
      break; \
2370
118k
    default: \
2371
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2372
119k
    } \
2373
119k
\
2374
119k
    unsigned Reg = \
2375
119k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2376
119k
    printRegName(O, Reg); \
2377
119k
    if (CHAR(suffix) != '0') { \
2378
83.0k
      SStream_concat1(O, '.'); \
2379
83.0k
      SStream_concat1(O, CHAR(suffix)); \
2380
83.0k
    } \
2381
119k
  }
printSVERegOp_b
Line
Count
Source
2358
19.8k
  { \
2359
19.8k
    AArch64_add_cs_detail_1( \
2360
19.8k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2361
19.8k
      CHAR(suffix)); \
2362
19.8k
    switch (CHAR(suffix)) { \
2363
0
    case '0': \
2364
19.8k
    case 'b': \
2365
19.8k
    case 'h': \
2366
19.8k
    case 's': \
2367
19.8k
    case 'd': \
2368
19.8k
    case 'q': \
2369
19.8k
      break; \
2370
19.8k
    default: \
2371
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2372
19.8k
    } \
2373
19.8k
\
2374
19.8k
    unsigned Reg = \
2375
19.8k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2376
19.8k
    printRegName(O, Reg); \
2377
19.8k
    if (CHAR(suffix) != '0') { \
2378
19.8k
      SStream_concat1(O, '.'); \
2379
19.8k
      SStream_concat1(O, CHAR(suffix)); \
2380
19.8k
    } \
2381
19.8k
  }
printSVERegOp_d
Line
Count
Source
2358
19.0k
  { \
2359
19.0k
    AArch64_add_cs_detail_1( \
2360
19.0k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2361
19.0k
      CHAR(suffix)); \
2362
19.0k
    switch (CHAR(suffix)) { \
2363
0
    case '0': \
2364
0
    case 'b': \
2365
0
    case 'h': \
2366
0
    case 's': \
2367
19.0k
    case 'd': \
2368
19.0k
    case 'q': \
2369
19.0k
      break; \
2370
19.0k
    default: \
2371
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2372
19.0k
    } \
2373
19.0k
\
2374
19.0k
    unsigned Reg = \
2375
19.0k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2376
19.0k
    printRegName(O, Reg); \
2377
19.0k
    if (CHAR(suffix) != '0') { \
2378
19.0k
      SStream_concat1(O, '.'); \
2379
19.0k
      SStream_concat1(O, CHAR(suffix)); \
2380
19.0k
    } \
2381
19.0k
  }
printSVERegOp_h
Line
Count
Source
2358
26.1k
  { \
2359
26.1k
    AArch64_add_cs_detail_1( \
2360
26.1k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2361
26.1k
      CHAR(suffix)); \
2362
26.1k
    switch (CHAR(suffix)) { \
2363
0
    case '0': \
2364
0
    case 'b': \
2365
26.1k
    case 'h': \
2366
26.1k
    case 's': \
2367
26.1k
    case 'd': \
2368
26.1k
    case 'q': \
2369
26.1k
      break; \
2370
26.1k
    default: \
2371
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2372
26.1k
    } \
2373
26.1k
\
2374
26.1k
    unsigned Reg = \
2375
26.1k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2376
26.1k
    printRegName(O, Reg); \
2377
26.1k
    if (CHAR(suffix) != '0') { \
2378
26.1k
      SStream_concat1(O, '.'); \
2379
26.1k
      SStream_concat1(O, CHAR(suffix)); \
2380
26.1k
    } \
2381
26.1k
  }
printSVERegOp_s
Line
Count
Source
2358
17.0k
  { \
2359
17.0k
    AArch64_add_cs_detail_1( \
2360
17.0k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2361
17.0k
      CHAR(suffix)); \
2362
17.0k
    switch (CHAR(suffix)) { \
2363
0
    case '0': \
2364
0
    case 'b': \
2365
0
    case 'h': \
2366
17.0k
    case 's': \
2367
17.0k
    case 'd': \
2368
17.0k
    case 'q': \
2369
17.0k
      break; \
2370
17.0k
    default: \
2371
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2372
17.0k
    } \
2373
17.0k
\
2374
17.0k
    unsigned Reg = \
2375
17.0k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2376
17.0k
    printRegName(O, Reg); \
2377
17.0k
    if (CHAR(suffix) != '0') { \
2378
17.0k
      SStream_concat1(O, '.'); \
2379
17.0k
      SStream_concat1(O, CHAR(suffix)); \
2380
17.0k
    } \
2381
17.0k
  }
printSVERegOp_0
Line
Count
Source
2358
36.5k
  { \
2359
36.5k
    AArch64_add_cs_detail_1( \
2360
36.5k
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2361
36.5k
      CHAR(suffix)); \
2362
36.5k
    switch (CHAR(suffix)) { \
2363
36.5k
    case '0': \
2364
36.5k
    case 'b': \
2365
36.5k
    case 'h': \
2366
36.5k
    case 's': \
2367
36.5k
    case 'd': \
2368
36.5k
    case 'q': \
2369
36.5k
      break; \
2370
36.5k
    default: \
2371
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2372
36.5k
    } \
2373
36.5k
\
2374
36.5k
    unsigned Reg = \
2375
36.5k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2376
36.5k
    printRegName(O, Reg); \
2377
36.5k
    if (CHAR(suffix) != '0') { \
2378
0
      SStream_concat1(O, '.'); \
2379
0
      SStream_concat1(O, CHAR(suffix)); \
2380
0
    } \
2381
36.5k
  }
printSVERegOp_q
Line
Count
Source
2358
940
  { \
2359
940
    AArch64_add_cs_detail_1( \
2360
940
      MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \
2361
940
      CHAR(suffix)); \
2362
940
    switch (CHAR(suffix)) { \
2363
0
    case '0': \
2364
0
    case 'b': \
2365
0
    case 'h': \
2366
0
    case 's': \
2367
0
    case 'd': \
2368
940
    case 'q': \
2369
940
      break; \
2370
0
    default: \
2371
0
      CS_ASSERT_RET(0 && "Invalid kind specifier."); \
2372
940
    } \
2373
940
\
2374
940
    unsigned Reg = \
2375
940
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2376
940
    printRegName(O, Reg); \
2377
940
    if (CHAR(suffix) != '0') { \
2378
940
      SStream_concat1(O, '.'); \
2379
940
      SStream_concat1(O, CHAR(suffix)); \
2380
940
    } \
2381
940
  }
2382
DEFINE_printSVERegOp(b);
2383
DEFINE_printSVERegOp(d);
2384
DEFINE_printSVERegOp(h);
2385
DEFINE_printSVERegOp(s);
2386
DEFINE_printSVERegOp(0);
2387
DEFINE_printSVERegOp(q);
2388
2389
#define DECLARE_printImmSVE_S32(T) \
2390
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2391
1.91k
  { \
2392
1.91k
    printInt32Bang(O, Val); \
2393
1.91k
  }
printImmSVE_int16_t
Line
Count
Source
2391
1.11k
  { \
2392
1.11k
    printInt32Bang(O, Val); \
2393
1.11k
  }
printImmSVE_int8_t
Line
Count
Source
2391
271
  { \
2392
271
    printInt32Bang(O, Val); \
2393
271
  }
printImmSVE_int32_t
Line
Count
Source
2391
529
  { \
2392
529
    printInt32Bang(O, Val); \
2393
529
  }
2394
DECLARE_printImmSVE_S32(int16_t);
2395
DECLARE_printImmSVE_S32(int8_t);
2396
DECLARE_printImmSVE_S32(int32_t);
2397
2398
#define DECLARE_printImmSVE_U32(T) \
2399
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2400
276
  { \
2401
276
    printUInt32Bang(O, Val); \
2402
276
  }
printImmSVE_uint16_t
Line
Count
Source
2400
90
  { \
2401
90
    printUInt32Bang(O, Val); \
2402
90
  }
printImmSVE_uint8_t
Line
Count
Source
2400
105
  { \
2401
105
    printUInt32Bang(O, Val); \
2402
105
  }
printImmSVE_uint32_t
Line
Count
Source
2400
81
  { \
2401
81
    printUInt32Bang(O, Val); \
2402
81
  }
2403
DECLARE_printImmSVE_U32(uint16_t);
2404
DECLARE_printImmSVE_U32(uint8_t);
2405
DECLARE_printImmSVE_U32(uint32_t);
2406
2407
#define DECLARE_printImmSVE_S64(T) \
2408
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2409
333
  { \
2410
333
    printInt64Bang(O, Val); \
2411
333
  }
2412
DECLARE_printImmSVE_S64(int64_t);
2413
2414
#define DECLARE_printImmSVE_U64(T) \
2415
  void CONCAT(printImmSVE, T)(T Val, SStream * O) \
2416
141
  { \
2417
141
    printUInt64Bang(O, Val); \
2418
141
  }
2419
DECLARE_printImmSVE_U64(uint64_t);
2420
2421
#define DEFINE_isSignedType(T) \
2422
  static inline bool CONCAT(isSignedType, T)() \
2423
1.13k
  { \
2424
1.13k
    return CHAR(T) == 'i'; \
2425
1.13k
  }
AArch64InstPrinter.c:isSignedType_int16_t
Line
Count
Source
2423
182
  { \
2424
182
    return CHAR(T) == 'i'; \
2425
182
  }
AArch64InstPrinter.c:isSignedType_int8_t
Line
Count
Source
2423
271
  { \
2424
271
    return CHAR(T) == 'i'; \
2425
271
  }
AArch64InstPrinter.c:isSignedType_int64_t
Line
Count
Source
2423
180
  { \
2424
180
    return CHAR(T) == 'i'; \
2425
180
  }
AArch64InstPrinter.c:isSignedType_int32_t
Line
Count
Source
2423
84
  { \
2424
84
    return CHAR(T) == 'i'; \
2425
84
  }
AArch64InstPrinter.c:isSignedType_uint16_t
Line
Count
Source
2423
90
  { \
2424
90
    return CHAR(T) == 'i'; \
2425
90
  }
AArch64InstPrinter.c:isSignedType_uint8_t
Line
Count
Source
2423
105
  { \
2424
105
    return CHAR(T) == 'i'; \
2425
105
  }
AArch64InstPrinter.c:isSignedType_uint64_t
Line
Count
Source
2423
141
  { \
2424
141
    return CHAR(T) == 'i'; \
2425
141
  }
AArch64InstPrinter.c:isSignedType_uint32_t
Line
Count
Source
2423
81
  { \
2424
81
    return CHAR(T) == 'i'; \
2425
81
  }
2426
DEFINE_isSignedType(int8_t);
2427
DEFINE_isSignedType(int16_t);
2428
DEFINE_isSignedType(int32_t);
2429
DEFINE_isSignedType(int64_t);
2430
DEFINE_isSignedType(uint8_t);
2431
DEFINE_isSignedType(uint16_t);
2432
DEFINE_isSignedType(uint32_t);
2433
DEFINE_isSignedType(uint64_t);
2434
2435
#define DEFINE_printImm8OptLsl(T) \
2436
  void CONCAT(printImm8OptLsl, T)(MCInst * MI, unsigned OpNum, \
2437
          SStream *O) \
2438
1.60k
  { \
2439
1.60k
    AArch64_add_cs_detail_1( \
2440
1.60k
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
1.60k
      sizeof(T)); \
2442
1.60k
    unsigned UnscaledVal = \
2443
1.60k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
1.60k
    unsigned Shift = \
2445
1.60k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
1.60k
\
2447
1.60k
    if ((UnscaledVal == 0) && \
2448
1.60k
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
466
      SStream_concat(O, "%s", markup("<imm:")); \
2450
466
      SStream_concat1(O, '#'); \
2451
466
      printUInt64(O, (UnscaledVal)); \
2452
466
      SStream_concat0(O, markup(">")); \
2453
466
      printShifter(MI, OpNum + 1, O); \
2454
466
      return; \
2455
466
    } \
2456
1.60k
\
2457
1.60k
    T Val; \
2458
1.13k
    if (CONCAT(isSignedType, T)()) \
2459
1.13k
      Val = (int8_t)UnscaledVal * \
2460
717
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
1.13k
    else \
2462
1.13k
      Val = (uint8_t)UnscaledVal * \
2463
417
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
1.13k
\
2465
1.13k
    CONCAT(printImmSVE, T)(Val, O); \
2466
1.13k
  }
printImm8OptLsl_int16_t
Line
Count
Source
2438
234
  { \
2439
234
    AArch64_add_cs_detail_1( \
2440
234
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
234
      sizeof(T)); \
2442
234
    unsigned UnscaledVal = \
2443
234
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
234
    unsigned Shift = \
2445
234
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
234
\
2447
234
    if ((UnscaledVal == 0) && \
2448
234
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
52
      SStream_concat(O, "%s", markup("<imm:")); \
2450
52
      SStream_concat1(O, '#'); \
2451
52
      printUInt64(O, (UnscaledVal)); \
2452
52
      SStream_concat0(O, markup(">")); \
2453
52
      printShifter(MI, OpNum + 1, O); \
2454
52
      return; \
2455
52
    } \
2456
234
\
2457
234
    T Val; \
2458
182
    if (CONCAT(isSignedType, T)()) \
2459
182
      Val = (int8_t)UnscaledVal * \
2460
182
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
182
    else \
2462
182
      Val = (uint8_t)UnscaledVal * \
2463
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
182
\
2465
182
    CONCAT(printImmSVE, T)(Val, O); \
2466
182
  }
printImm8OptLsl_int8_t
Line
Count
Source
2438
271
  { \
2439
271
    AArch64_add_cs_detail_1( \
2440
271
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
271
      sizeof(T)); \
2442
271
    unsigned UnscaledVal = \
2443
271
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
271
    unsigned Shift = \
2445
271
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
271
\
2447
271
    if ((UnscaledVal == 0) && \
2448
271
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
0
      SStream_concat(O, "%s", markup("<imm:")); \
2450
0
      SStream_concat1(O, '#'); \
2451
0
      printUInt64(O, (UnscaledVal)); \
2452
0
      SStream_concat0(O, markup(">")); \
2453
0
      printShifter(MI, OpNum + 1, O); \
2454
0
      return; \
2455
0
    } \
2456
271
\
2457
271
    T Val; \
2458
271
    if (CONCAT(isSignedType, T)()) \
2459
271
      Val = (int8_t)UnscaledVal * \
2460
271
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
271
    else \
2462
271
      Val = (uint8_t)UnscaledVal * \
2463
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
271
\
2465
271
    CONCAT(printImmSVE, T)(Val, O); \
2466
271
  }
printImm8OptLsl_int64_t
Line
Count
Source
2438
246
  { \
2439
246
    AArch64_add_cs_detail_1( \
2440
246
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
246
      sizeof(T)); \
2442
246
    unsigned UnscaledVal = \
2443
246
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
246
    unsigned Shift = \
2445
246
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
246
\
2447
246
    if ((UnscaledVal == 0) && \
2448
246
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
66
      SStream_concat(O, "%s", markup("<imm:")); \
2450
66
      SStream_concat1(O, '#'); \
2451
66
      printUInt64(O, (UnscaledVal)); \
2452
66
      SStream_concat0(O, markup(">")); \
2453
66
      printShifter(MI, OpNum + 1, O); \
2454
66
      return; \
2455
66
    } \
2456
246
\
2457
246
    T Val; \
2458
180
    if (CONCAT(isSignedType, T)()) \
2459
180
      Val = (int8_t)UnscaledVal * \
2460
180
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
180
    else \
2462
180
      Val = (uint8_t)UnscaledVal * \
2463
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
180
\
2465
180
    CONCAT(printImmSVE, T)(Val, O); \
2466
180
  }
printImm8OptLsl_int32_t
Line
Count
Source
2438
102
  { \
2439
102
    AArch64_add_cs_detail_1( \
2440
102
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
102
      sizeof(T)); \
2442
102
    unsigned UnscaledVal = \
2443
102
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
102
    unsigned Shift = \
2445
102
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
102
\
2447
102
    if ((UnscaledVal == 0) && \
2448
102
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
18
      SStream_concat(O, "%s", markup("<imm:")); \
2450
18
      SStream_concat1(O, '#'); \
2451
18
      printUInt64(O, (UnscaledVal)); \
2452
18
      SStream_concat0(O, markup(">")); \
2453
18
      printShifter(MI, OpNum + 1, O); \
2454
18
      return; \
2455
18
    } \
2456
102
\
2457
102
    T Val; \
2458
84
    if (CONCAT(isSignedType, T)()) \
2459
84
      Val = (int8_t)UnscaledVal * \
2460
84
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
84
    else \
2462
84
      Val = (uint8_t)UnscaledVal * \
2463
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
84
\
2465
84
    CONCAT(printImmSVE, T)(Val, O); \
2466
84
  }
printImm8OptLsl_uint16_t
Line
Count
Source
2438
195
  { \
2439
195
    AArch64_add_cs_detail_1( \
2440
195
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
195
      sizeof(T)); \
2442
195
    unsigned UnscaledVal = \
2443
195
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
195
    unsigned Shift = \
2445
195
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
195
\
2447
195
    if ((UnscaledVal == 0) && \
2448
195
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
105
      SStream_concat(O, "%s", markup("<imm:")); \
2450
105
      SStream_concat1(O, '#'); \
2451
105
      printUInt64(O, (UnscaledVal)); \
2452
105
      SStream_concat0(O, markup(">")); \
2453
105
      printShifter(MI, OpNum + 1, O); \
2454
105
      return; \
2455
105
    } \
2456
195
\
2457
195
    T Val; \
2458
90
    if (CONCAT(isSignedType, T)()) \
2459
90
      Val = (int8_t)UnscaledVal * \
2460
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
90
    else \
2462
90
      Val = (uint8_t)UnscaledVal * \
2463
90
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
90
\
2465
90
    CONCAT(printImmSVE, T)(Val, O); \
2466
90
  }
printImm8OptLsl_uint8_t
Line
Count
Source
2438
105
  { \
2439
105
    AArch64_add_cs_detail_1( \
2440
105
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
105
      sizeof(T)); \
2442
105
    unsigned UnscaledVal = \
2443
105
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
105
    unsigned Shift = \
2445
105
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
105
\
2447
105
    if ((UnscaledVal == 0) && \
2448
105
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
0
      SStream_concat(O, "%s", markup("<imm:")); \
2450
0
      SStream_concat1(O, '#'); \
2451
0
      printUInt64(O, (UnscaledVal)); \
2452
0
      SStream_concat0(O, markup(">")); \
2453
0
      printShifter(MI, OpNum + 1, O); \
2454
0
      return; \
2455
0
    } \
2456
105
\
2457
105
    T Val; \
2458
105
    if (CONCAT(isSignedType, T)()) \
2459
105
      Val = (int8_t)UnscaledVal * \
2460
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
105
    else \
2462
105
      Val = (uint8_t)UnscaledVal * \
2463
105
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
105
\
2465
105
    CONCAT(printImmSVE, T)(Val, O); \
2466
105
  }
printImm8OptLsl_uint64_t
Line
Count
Source
2438
334
  { \
2439
334
    AArch64_add_cs_detail_1( \
2440
334
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
334
      sizeof(T)); \
2442
334
    unsigned UnscaledVal = \
2443
334
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
334
    unsigned Shift = \
2445
334
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
334
\
2447
334
    if ((UnscaledVal == 0) && \
2448
334
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
193
      SStream_concat(O, "%s", markup("<imm:")); \
2450
193
      SStream_concat1(O, '#'); \
2451
193
      printUInt64(O, (UnscaledVal)); \
2452
193
      SStream_concat0(O, markup(">")); \
2453
193
      printShifter(MI, OpNum + 1, O); \
2454
193
      return; \
2455
193
    } \
2456
334
\
2457
334
    T Val; \
2458
141
    if (CONCAT(isSignedType, T)()) \
2459
141
      Val = (int8_t)UnscaledVal * \
2460
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
141
    else \
2462
141
      Val = (uint8_t)UnscaledVal * \
2463
141
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
141
\
2465
141
    CONCAT(printImmSVE, T)(Val, O); \
2466
141
  }
printImm8OptLsl_uint32_t
Line
Count
Source
2438
113
  { \
2439
113
    AArch64_add_cs_detail_1( \
2440
113
      MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \
2441
113
      sizeof(T)); \
2442
113
    unsigned UnscaledVal = \
2443
113
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2444
113
    unsigned Shift = \
2445
113
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \
2446
113
\
2447
113
    if ((UnscaledVal == 0) && \
2448
113
        (AArch64_AM_getShiftValue(Shift) != 0)) { \
2449
32
      SStream_concat(O, "%s", markup("<imm:")); \
2450
32
      SStream_concat1(O, '#'); \
2451
32
      printUInt64(O, (UnscaledVal)); \
2452
32
      SStream_concat0(O, markup(">")); \
2453
32
      printShifter(MI, OpNum + 1, O); \
2454
32
      return; \
2455
32
    } \
2456
113
\
2457
113
    T Val; \
2458
81
    if (CONCAT(isSignedType, T)()) \
2459
81
      Val = (int8_t)UnscaledVal * \
2460
0
            (1 << AArch64_AM_getShiftValue(Shift)); \
2461
81
    else \
2462
81
      Val = (uint8_t)UnscaledVal * \
2463
81
            (1 << AArch64_AM_getShiftValue(Shift)); \
2464
81
\
2465
81
    CONCAT(printImmSVE, T)(Val, O); \
2466
81
  }
2467
DEFINE_printImm8OptLsl(int16_t);
2468
DEFINE_printImm8OptLsl(int8_t);
2469
DEFINE_printImm8OptLsl(int64_t);
2470
DEFINE_printImm8OptLsl(int32_t);
2471
DEFINE_printImm8OptLsl(uint16_t);
2472
DEFINE_printImm8OptLsl(uint8_t);
2473
DEFINE_printImm8OptLsl(uint64_t);
2474
DEFINE_printImm8OptLsl(uint32_t);
2475
2476
#define DEFINE_printSVELogicalImm(T) \
2477
  void CONCAT(printSVELogicalImm, T)(MCInst * MI, unsigned OpNum, \
2478
             SStream *O) \
2479
1.96k
  { \
2480
1.96k
    AArch64_add_cs_detail_1( \
2481
1.96k
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2482
1.96k
      sizeof(T)); \
2483
1.96k
    typedef T SignedT; \
2484
1.96k
    typedef CONCATS(u, T) UnsignedT; \
2485
1.96k
\
2486
1.96k
    uint64_t Val = \
2487
1.96k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2488
1.96k
    UnsignedT PrintVal = \
2489
1.96k
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2490
1.96k
\
2491
1.96k
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2492
1.96k
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2493
1.96k
    else if ((uint16_t)PrintVal == PrintVal) \
2494
497
      CONCAT(printImmSVE, T)(PrintVal, O); \
2495
497
    else { \
2496
434
      SStream_concat(O, "%s", markup("<imm:")); \
2497
434
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2498
434
      SStream_concat0(O, markup(">")); \
2499
434
    } \
2500
1.96k
  }
printSVELogicalImm_int16_t
Line
Count
Source
2479
928
  { \
2480
928
    AArch64_add_cs_detail_1( \
2481
928
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2482
928
      sizeof(T)); \
2483
928
    typedef T SignedT; \
2484
928
    typedef CONCATS(u, T) UnsignedT; \
2485
928
\
2486
928
    uint64_t Val = \
2487
928
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2488
928
    UnsignedT PrintVal = \
2489
928
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2490
928
\
2491
928
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2492
928
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2493
928
    else if ((uint16_t)PrintVal == PrintVal) \
2494
0
      CONCAT(printImmSVE, T)(PrintVal, O); \
2495
0
    else { \
2496
0
      SStream_concat(O, "%s", markup("<imm:")); \
2497
0
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2498
0
      SStream_concat0(O, markup(">")); \
2499
0
    } \
2500
928
  }
printSVELogicalImm_int32_t
Line
Count
Source
2479
655
  { \
2480
655
    AArch64_add_cs_detail_1( \
2481
655
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2482
655
      sizeof(T)); \
2483
655
    typedef T SignedT; \
2484
655
    typedef CONCATS(u, T) UnsignedT; \
2485
655
\
2486
655
    uint64_t Val = \
2487
655
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2488
655
    UnsignedT PrintVal = \
2489
655
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2490
655
\
2491
655
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2492
655
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2493
655
    else if ((uint16_t)PrintVal == PrintVal) \
2494
249
      CONCAT(printImmSVE, T)(PrintVal, O); \
2495
249
    else { \
2496
210
      SStream_concat(O, "%s", markup("<imm:")); \
2497
210
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2498
210
      SStream_concat0(O, markup(">")); \
2499
210
    } \
2500
655
  }
printSVELogicalImm_int64_t
Line
Count
Source
2479
377
  { \
2480
377
    AArch64_add_cs_detail_1( \
2481
377
      MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \
2482
377
      sizeof(T)); \
2483
377
    typedef T SignedT; \
2484
377
    typedef CONCATS(u, T) UnsignedT; \
2485
377
\
2486
377
    uint64_t Val = \
2487
377
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2488
377
    UnsignedT PrintVal = \
2489
377
      AArch64_AM_decodeLogicalImmediate(Val, 64); \
2490
377
\
2491
377
    if ((int16_t)PrintVal == (SignedT)PrintVal) \
2492
377
      CONCAT(printImmSVE, T)((T)PrintVal, O); \
2493
377
    else if ((uint16_t)PrintVal == PrintVal) \
2494
248
      CONCAT(printImmSVE, T)(PrintVal, O); \
2495
248
    else { \
2496
224
      SStream_concat(O, "%s", markup("<imm:")); \
2497
224
      printUInt64Bang(O, ((uint64_t)PrintVal)); \
2498
224
      SStream_concat0(O, markup(">")); \
2499
224
    } \
2500
377
  }
2501
DEFINE_printSVELogicalImm(int16_t);
2502
DEFINE_printSVELogicalImm(int32_t);
2503
DEFINE_printSVELogicalImm(int64_t);
2504
2505
#define DEFINE_printZPRasFPR(Width) \
2506
  void CONCAT(printZPRasFPR, Width)(MCInst * MI, unsigned OpNum, \
2507
            SStream *O) \
2508
1.53k
  { \
2509
1.53k
    AArch64_add_cs_detail_1( \
2510
1.53k
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2511
1.53k
      Width); \
2512
1.53k
    unsigned Base; \
2513
1.53k
    switch (Width) { \
2514
235
    case 8: \
2515
235
      Base = AArch64_B0; \
2516
235
      break; \
2517
465
    case 16: \
2518
465
      Base = AArch64_H0; \
2519
465
      break; \
2520
375
    case 32: \
2521
375
      Base = AArch64_S0; \
2522
375
      break; \
2523
458
    case 64: \
2524
458
      Base = AArch64_D0; \
2525
458
      break; \
2526
6
    case 128: \
2527
6
      Base = AArch64_Q0; \
2528
6
      break; \
2529
0
    default: \
2530
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2531
1.53k
    } \
2532
1.53k
    unsigned Reg = \
2533
1.53k
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2534
1.53k
    printRegName(O, Reg - AArch64_Z0 + Base); \
2535
1.53k
  }
printZPRasFPR_8
Line
Count
Source
2508
235
  { \
2509
235
    AArch64_add_cs_detail_1( \
2510
235
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2511
235
      Width); \
2512
235
    unsigned Base; \
2513
235
    switch (Width) { \
2514
235
    case 8: \
2515
235
      Base = AArch64_B0; \
2516
235
      break; \
2517
0
    case 16: \
2518
0
      Base = AArch64_H0; \
2519
0
      break; \
2520
0
    case 32: \
2521
0
      Base = AArch64_S0; \
2522
0
      break; \
2523
0
    case 64: \
2524
0
      Base = AArch64_D0; \
2525
0
      break; \
2526
0
    case 128: \
2527
0
      Base = AArch64_Q0; \
2528
0
      break; \
2529
0
    default: \
2530
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2531
235
    } \
2532
235
    unsigned Reg = \
2533
235
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2534
235
    printRegName(O, Reg - AArch64_Z0 + Base); \
2535
235
  }
printZPRasFPR_64
Line
Count
Source
2508
458
  { \
2509
458
    AArch64_add_cs_detail_1( \
2510
458
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2511
458
      Width); \
2512
458
    unsigned Base; \
2513
458
    switch (Width) { \
2514
0
    case 8: \
2515
0
      Base = AArch64_B0; \
2516
0
      break; \
2517
0
    case 16: \
2518
0
      Base = AArch64_H0; \
2519
0
      break; \
2520
0
    case 32: \
2521
0
      Base = AArch64_S0; \
2522
0
      break; \
2523
458
    case 64: \
2524
458
      Base = AArch64_D0; \
2525
458
      break; \
2526
0
    case 128: \
2527
0
      Base = AArch64_Q0; \
2528
0
      break; \
2529
0
    default: \
2530
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2531
458
    } \
2532
458
    unsigned Reg = \
2533
458
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2534
458
    printRegName(O, Reg - AArch64_Z0 + Base); \
2535
458
  }
printZPRasFPR_16
Line
Count
Source
2508
465
  { \
2509
465
    AArch64_add_cs_detail_1( \
2510
465
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2511
465
      Width); \
2512
465
    unsigned Base; \
2513
465
    switch (Width) { \
2514
0
    case 8: \
2515
0
      Base = AArch64_B0; \
2516
0
      break; \
2517
465
    case 16: \
2518
465
      Base = AArch64_H0; \
2519
465
      break; \
2520
0
    case 32: \
2521
0
      Base = AArch64_S0; \
2522
0
      break; \
2523
0
    case 64: \
2524
0
      Base = AArch64_D0; \
2525
0
      break; \
2526
0
    case 128: \
2527
0
      Base = AArch64_Q0; \
2528
0
      break; \
2529
0
    default: \
2530
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2531
465
    } \
2532
465
    unsigned Reg = \
2533
465
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2534
465
    printRegName(O, Reg - AArch64_Z0 + Base); \
2535
465
  }
printZPRasFPR_32
Line
Count
Source
2508
375
  { \
2509
375
    AArch64_add_cs_detail_1( \
2510
375
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2511
375
      Width); \
2512
375
    unsigned Base; \
2513
375
    switch (Width) { \
2514
0
    case 8: \
2515
0
      Base = AArch64_B0; \
2516
0
      break; \
2517
0
    case 16: \
2518
0
      Base = AArch64_H0; \
2519
0
      break; \
2520
375
    case 32: \
2521
375
      Base = AArch64_S0; \
2522
375
      break; \
2523
0
    case 64: \
2524
0
      Base = AArch64_D0; \
2525
0
      break; \
2526
0
    case 128: \
2527
0
      Base = AArch64_Q0; \
2528
0
      break; \
2529
0
    default: \
2530
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2531
375
    } \
2532
375
    unsigned Reg = \
2533
375
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2534
375
    printRegName(O, Reg - AArch64_Z0 + Base); \
2535
375
  }
printZPRasFPR_128
Line
Count
Source
2508
6
  { \
2509
6
    AArch64_add_cs_detail_1( \
2510
6
      MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \
2511
6
      Width); \
2512
6
    unsigned Base; \
2513
6
    switch (Width) { \
2514
0
    case 8: \
2515
0
      Base = AArch64_B0; \
2516
0
      break; \
2517
0
    case 16: \
2518
0
      Base = AArch64_H0; \
2519
0
      break; \
2520
0
    case 32: \
2521
0
      Base = AArch64_S0; \
2522
0
      break; \
2523
0
    case 64: \
2524
0
      Base = AArch64_D0; \
2525
0
      break; \
2526
6
    case 128: \
2527
6
      Base = AArch64_Q0; \
2528
6
      break; \
2529
0
    default: \
2530
0
      CS_ASSERT_RET(0 && "Unsupported width"); \
2531
6
    } \
2532
6
    unsigned Reg = \
2533
6
      MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \
2534
6
    printRegName(O, Reg - AArch64_Z0 + Base); \
2535
6
  }
2536
DEFINE_printZPRasFPR(8);
2537
DEFINE_printZPRasFPR(64);
2538
DEFINE_printZPRasFPR(16);
2539
DEFINE_printZPRasFPR(32);
2540
DEFINE_printZPRasFPR(128);
2541
2542
#define DEFINE_printExactFPImm(ImmIs0, ImmIs1) \
2543
  void CONCAT(printExactFPImm, CONCAT(ImmIs0, ImmIs1))( \
2544
    MCInst * MI, unsigned OpNum, SStream *O) \
2545
436
  { \
2546
436
    AArch64_add_cs_detail_2( \
2547
436
      MI, \
2548
436
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2549
436
             ImmIs1), \
2550
436
      OpNum, ImmIs0, ImmIs1); \
2551
436
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2552
436
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2553
436
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2554
436
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2555
436
    unsigned Val = \
2556
436
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2557
436
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2558
436
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2559
436
    SStream_concat0(O, markup(">")); \
2560
436
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_one
Line
Count
Source
2545
26
  { \
2546
26
    AArch64_add_cs_detail_2( \
2547
26
      MI, \
2548
26
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2549
26
             ImmIs1), \
2550
26
      OpNum, ImmIs0, ImmIs1); \
2551
26
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2552
26
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2553
26
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2554
26
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2555
26
    unsigned Val = \
2556
26
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2557
26
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2558
26
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2559
26
    SStream_concat0(O, markup(">")); \
2560
26
  }
printExactFPImm_AArch64ExactFPImm_zero_AArch64ExactFPImm_one
Line
Count
Source
2545
247
  { \
2546
247
    AArch64_add_cs_detail_2( \
2547
247
      MI, \
2548
247
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2549
247
             ImmIs1), \
2550
247
      OpNum, ImmIs0, ImmIs1); \
2551
247
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2552
247
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2553
247
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2554
247
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2555
247
    unsigned Val = \
2556
247
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2557
247
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2558
247
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2559
247
    SStream_concat0(O, markup(">")); \
2560
247
  }
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_two
Line
Count
Source
2545
163
  { \
2546
163
    AArch64_add_cs_detail_2( \
2547
163
      MI, \
2548
163
      CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \
2549
163
             ImmIs1), \
2550
163
      OpNum, ImmIs0, ImmIs1); \
2551
163
    const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \
2552
163
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \
2553
163
    const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \
2554
163
      AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \
2555
163
    unsigned Val = \
2556
163
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \
2557
163
    SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \
2558
163
             (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \
2559
163
    SStream_concat0(O, markup(">")); \
2560
163
  }
2561
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_one);
2562
DEFINE_printExactFPImm(AArch64ExactFPImm_zero, AArch64ExactFPImm_one);
2563
DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_two);
2564
2565
void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O)
2566
4.76k
{
2567
4.76k
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64as32, OpNum);
2568
4.76k
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2569
4.76k
  printRegName(O, getWRegFromXReg(Reg));
2570
4.76k
}
2571
2572
void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O)
2573
24
{
2574
24
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64x8, OpNum);
2575
24
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2576
24
  printRegName(O,
2577
24
         MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0));
2578
24
}
2579
2580
void printSyspXzrPair(MCInst *MI, unsigned OpNum, SStream *O)
2581
915
{
2582
915
  AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SyspXzrPair, OpNum);
2583
915
  unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum)));
2584
2585
915
  SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName),
2586
915
           ", ");
2587
915
  SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName));
2588
915
}
2589
2590
const char *AArch64_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx)
2591
134k
{
2592
134k
  return getRegisterName(RegNo, AltIdx);
2593
134k
}
2594
2595
void AArch64_LLVM_printInstruction(MCInst *MI, SStream *O,
2596
           void * /* MCRegisterInfo* */ info)
2597
228k
{
2598
228k
  printInst(MI, MI->address, "", O);
2599
228k
}