Coverage Report

Created: 2026-04-12 06:30

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
108k
{
67
108k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
108k
  MI->csh->doing_mem = status;
71
108k
  if (!status)
72
    // done, create the next operand slot
73
54.2k
    MI->flat_insn->detail->x86.op_count++;
74
108k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
11.2k
{
78
11.2k
  switch (MI->csh->mode) {
79
3.65k
  case CS_MODE_16:
80
3.65k
    switch (MI->flat_insn->id) {
81
944
    default:
82
944
      MI->x86opsize = 2;
83
944
      break;
84
475
    case X86_INS_LJMP:
85
1.03k
    case X86_INS_LCALL:
86
1.03k
      MI->x86opsize = 4;
87
1.03k
      break;
88
503
    case X86_INS_SGDT:
89
804
    case X86_INS_SIDT:
90
1.33k
    case X86_INS_LGDT:
91
1.68k
    case X86_INS_LIDT:
92
1.68k
      MI->x86opsize = 6;
93
1.68k
      break;
94
3.65k
    }
95
3.65k
    break;
96
3.65k
  case CS_MODE_32:
97
3.32k
    switch (MI->flat_insn->id) {
98
1.23k
    default:
99
1.23k
      MI->x86opsize = 4;
100
1.23k
      break;
101
170
    case X86_INS_LJMP:
102
703
    case X86_INS_JMP:
103
990
    case X86_INS_LCALL:
104
1.30k
    case X86_INS_SGDT:
105
1.59k
    case X86_INS_SIDT:
106
1.82k
    case X86_INS_LGDT:
107
2.08k
    case X86_INS_LIDT:
108
2.08k
      MI->x86opsize = 6;
109
2.08k
      break;
110
3.32k
    }
111
3.32k
    break;
112
4.27k
  case CS_MODE_64:
113
4.27k
    switch (MI->flat_insn->id) {
114
743
    default:
115
743
      MI->x86opsize = 8;
116
743
      break;
117
878
    case X86_INS_LJMP:
118
1.27k
    case X86_INS_LCALL:
119
1.55k
    case X86_INS_SGDT:
120
2.04k
    case X86_INS_SIDT:
121
2.62k
    case X86_INS_LGDT:
122
3.52k
    case X86_INS_LIDT:
123
3.52k
      MI->x86opsize = 10;
124
3.52k
      break;
125
4.27k
    }
126
4.27k
    break;
127
4.27k
  default: // never reach
128
0
    break;
129
11.2k
  }
130
131
11.2k
  printMemReference(MI, OpNo, O);
132
11.2k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
90.2k
{
136
90.2k
  MI->x86opsize = 1;
137
90.2k
  printMemReference(MI, OpNo, O);
138
90.2k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
32.8k
{
142
32.8k
  MI->x86opsize = 2;
143
144
32.8k
  printMemReference(MI, OpNo, O);
145
32.8k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
40.6k
{
149
40.6k
  MI->x86opsize = 4;
150
151
40.6k
  printMemReference(MI, OpNo, O);
152
40.6k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
18.8k
{
156
18.8k
  MI->x86opsize = 8;
157
18.8k
  printMemReference(MI, OpNo, O);
158
18.8k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
5.45k
{
162
5.45k
  MI->x86opsize = 16;
163
5.45k
  printMemReference(MI, OpNo, O);
164
5.45k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
3.45k
{
168
3.45k
  MI->x86opsize = 64;
169
3.45k
  printMemReference(MI, OpNo, O);
170
3.45k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
4.58k
{
175
4.58k
  MI->x86opsize = 32;
176
4.58k
  printMemReference(MI, OpNo, O);
177
4.58k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
8.12k
{
181
8.12k
  switch (MCInst_getOpcode(MI)) {
182
6.06k
  default:
183
6.06k
    MI->x86opsize = 4;
184
6.06k
    break;
185
656
  case X86_FSTENVm:
186
2.06k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
2.06k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
918
    case CS_MODE_16:
192
918
      MI->x86opsize = 14;
193
918
      break;
194
390
    case CS_MODE_32:
195
1.14k
    case CS_MODE_64:
196
1.14k
      MI->x86opsize = 28;
197
1.14k
      break;
198
2.06k
    }
199
2.06k
    break;
200
8.12k
  }
201
202
8.12k
  printMemReference(MI, OpNo, O);
203
8.12k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
6.03k
{
207
6.03k
  MI->x86opsize = 8;
208
6.03k
  printMemReference(MI, OpNo, O);
209
6.03k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
527
{
213
527
  MI->x86opsize = 10;
214
527
  printMemReference(MI, OpNo, O);
215
527
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
4.29k
{
219
4.29k
  MI->x86opsize = 16;
220
4.29k
  printMemReference(MI, OpNo, O);
221
4.29k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
5.52k
{
225
5.52k
  MI->x86opsize = 32;
226
5.52k
  printMemReference(MI, OpNo, O);
227
5.52k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
2.41k
{
231
2.41k
  MI->x86opsize = 64;
232
2.41k
  printMemReference(MI, OpNo, O);
233
2.41k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
328k
{
242
328k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
328k
  if (MCOperand_isReg(Op)) {
244
328k
    printRegName(O, MCOperand_getReg(Op));
245
328k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
328k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
489k
{
290
489k
  uint8_t count, i;
291
489k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
489k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
489k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
1.39M
  for (count = 0; arr[count]; count++)
301
903k
    ;
302
303
489k
  if (count == 0)
304
31.8k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
457k
  count--;
308
1.36M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
903k
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
903k
       i++) {
311
903k
    if (arr[count - i] != CS_AC_IGNORE)
312
775k
      access[i] = arr[count - i];
313
128k
    else
314
128k
      access[i] = 0;
315
903k
  }
316
457k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
26.2k
{
320
26.2k
  MCOperand *SegReg;
321
26.2k
  int reg;
322
323
26.2k
  if (MI->csh->detail_opt) {
324
26.2k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
26.2k
    MI->flat_insn->detail->x86
327
26.2k
      .operands[MI->flat_insn->detail->x86.op_count]
328
26.2k
      .type = X86_OP_MEM;
329
26.2k
    MI->flat_insn->detail->x86
330
26.2k
      .operands[MI->flat_insn->detail->x86.op_count]
331
26.2k
      .size = MI->x86opsize;
332
26.2k
    MI->flat_insn->detail->x86
333
26.2k
      .operands[MI->flat_insn->detail->x86.op_count]
334
26.2k
      .mem.segment = X86_REG_INVALID;
335
26.2k
    MI->flat_insn->detail->x86
336
26.2k
      .operands[MI->flat_insn->detail->x86.op_count]
337
26.2k
      .mem.base = X86_REG_INVALID;
338
26.2k
    MI->flat_insn->detail->x86
339
26.2k
      .operands[MI->flat_insn->detail->x86.op_count]
340
26.2k
      .mem.index = X86_REG_INVALID;
341
26.2k
    MI->flat_insn->detail->x86
342
26.2k
      .operands[MI->flat_insn->detail->x86.op_count]
343
26.2k
      .mem.scale = 1;
344
26.2k
    MI->flat_insn->detail->x86
345
26.2k
      .operands[MI->flat_insn->detail->x86.op_count]
346
26.2k
      .mem.disp = 0;
347
348
26.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
26.2k
            &MI->flat_insn->detail->x86.eflags);
350
26.2k
    MI->flat_insn->detail->x86
351
26.2k
      .operands[MI->flat_insn->detail->x86.op_count]
352
26.2k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
26.2k
  }
354
355
26.2k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
26.2k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
26.2k
  if (reg) {
359
797
    _printOperand(MI, Op + 1, O);
360
797
    SStream_concat0(O, ":");
361
362
797
    if (MI->csh->detail_opt) {
363
797
      MI->flat_insn->detail->x86
364
797
        .operands[MI->flat_insn->detail->x86.op_count]
365
797
        .mem.segment = X86_register_map(reg);
366
797
    }
367
797
  }
368
369
26.2k
  SStream_concat0(O, "(");
370
26.2k
  set_mem_access(MI, true);
371
372
26.2k
  printOperand(MI, Op, O);
373
374
26.2k
  SStream_concat0(O, ")");
375
26.2k
  set_mem_access(MI, false);
376
26.2k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
27.9k
{
380
27.9k
  if (MI->csh->detail_opt) {
381
27.9k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
27.9k
    MI->flat_insn->detail->x86
384
27.9k
      .operands[MI->flat_insn->detail->x86.op_count]
385
27.9k
      .type = X86_OP_MEM;
386
27.9k
    MI->flat_insn->detail->x86
387
27.9k
      .operands[MI->flat_insn->detail->x86.op_count]
388
27.9k
      .size = MI->x86opsize;
389
27.9k
    MI->flat_insn->detail->x86
390
27.9k
      .operands[MI->flat_insn->detail->x86.op_count]
391
27.9k
      .mem.segment = X86_REG_INVALID;
392
27.9k
    MI->flat_insn->detail->x86
393
27.9k
      .operands[MI->flat_insn->detail->x86.op_count]
394
27.9k
      .mem.base = X86_REG_INVALID;
395
27.9k
    MI->flat_insn->detail->x86
396
27.9k
      .operands[MI->flat_insn->detail->x86.op_count]
397
27.9k
      .mem.index = X86_REG_INVALID;
398
27.9k
    MI->flat_insn->detail->x86
399
27.9k
      .operands[MI->flat_insn->detail->x86.op_count]
400
27.9k
      .mem.scale = 1;
401
27.9k
    MI->flat_insn->detail->x86
402
27.9k
      .operands[MI->flat_insn->detail->x86.op_count]
403
27.9k
      .mem.disp = 0;
404
405
27.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
27.9k
            &MI->flat_insn->detail->x86.eflags);
407
27.9k
    MI->flat_insn->detail->x86
408
27.9k
      .operands[MI->flat_insn->detail->x86.op_count]
409
27.9k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
27.9k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
27.9k
  if (MI->csh->mode != CS_MODE_64) {
414
15.6k
    SStream_concat0(O, "%es:(");
415
15.6k
    if (MI->csh->detail_opt) {
416
15.6k
      MI->flat_insn->detail->x86
417
15.6k
        .operands[MI->flat_insn->detail->x86.op_count]
418
15.6k
        .mem.segment = X86_REG_ES;
419
15.6k
    }
420
15.6k
  } else
421
12.3k
    SStream_concat0(O, "(");
422
423
27.9k
  set_mem_access(MI, true);
424
425
27.9k
  printOperand(MI, Op, O);
426
427
27.9k
  SStream_concat0(O, ")");
428
27.9k
  set_mem_access(MI, false);
429
27.9k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
9.69k
{
433
9.69k
  MI->x86opsize = 1;
434
9.69k
  printSrcIdx(MI, OpNo, O);
435
9.69k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
6.65k
{
439
6.65k
  MI->x86opsize = 2;
440
6.65k
  printSrcIdx(MI, OpNo, O);
441
6.65k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
7.03k
{
445
7.03k
  MI->x86opsize = 4;
446
7.03k
  printSrcIdx(MI, OpNo, O);
447
7.03k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
2.86k
{
451
2.86k
  MI->x86opsize = 8;
452
2.86k
  printSrcIdx(MI, OpNo, O);
453
2.86k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
9.69k
{
457
9.69k
  MI->x86opsize = 1;
458
9.69k
  printDstIdx(MI, OpNo, O);
459
9.69k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
7.25k
{
463
7.25k
  MI->x86opsize = 2;
464
7.25k
  printDstIdx(MI, OpNo, O);
465
7.25k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
8.02k
{
469
8.02k
  MI->x86opsize = 4;
470
8.02k
  printDstIdx(MI, OpNo, O);
471
8.02k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
2.99k
{
475
2.99k
  MI->x86opsize = 8;
476
2.99k
  printDstIdx(MI, OpNo, O);
477
2.99k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
6.38k
{
481
6.38k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
6.38k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
6.38k
  int reg;
484
485
6.38k
  if (MI->csh->detail_opt) {
486
6.38k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
6.38k
    MI->flat_insn->detail->x86
489
6.38k
      .operands[MI->flat_insn->detail->x86.op_count]
490
6.38k
      .type = X86_OP_MEM;
491
6.38k
    MI->flat_insn->detail->x86
492
6.38k
      .operands[MI->flat_insn->detail->x86.op_count]
493
6.38k
      .size = MI->x86opsize;
494
6.38k
    MI->flat_insn->detail->x86
495
6.38k
      .operands[MI->flat_insn->detail->x86.op_count]
496
6.38k
      .mem.segment = X86_REG_INVALID;
497
6.38k
    MI->flat_insn->detail->x86
498
6.38k
      .operands[MI->flat_insn->detail->x86.op_count]
499
6.38k
      .mem.base = X86_REG_INVALID;
500
6.38k
    MI->flat_insn->detail->x86
501
6.38k
      .operands[MI->flat_insn->detail->x86.op_count]
502
6.38k
      .mem.index = X86_REG_INVALID;
503
6.38k
    MI->flat_insn->detail->x86
504
6.38k
      .operands[MI->flat_insn->detail->x86.op_count]
505
6.38k
      .mem.scale = 1;
506
6.38k
    MI->flat_insn->detail->x86
507
6.38k
      .operands[MI->flat_insn->detail->x86.op_count]
508
6.38k
      .mem.disp = 0;
509
510
6.38k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
6.38k
            &MI->flat_insn->detail->x86.eflags);
512
6.38k
    MI->flat_insn->detail->x86
513
6.38k
      .operands[MI->flat_insn->detail->x86.op_count]
514
6.38k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
6.38k
  }
516
517
  // If this has a segment register, print it.
518
6.38k
  reg = MCOperand_getReg(SegReg);
519
6.38k
  if (reg) {
520
481
    _printOperand(MI, Op + 1, O);
521
481
    SStream_concat0(O, ":");
522
523
481
    if (MI->csh->detail_opt) {
524
481
      MI->flat_insn->detail->x86
525
481
        .operands[MI->flat_insn->detail->x86.op_count]
526
481
        .mem.segment = X86_register_map(reg);
527
481
    }
528
481
  }
529
530
6.38k
  if (MCOperand_isImm(DispSpec)) {
531
6.38k
    int64_t imm = MCOperand_getImm(DispSpec);
532
6.38k
    if (MI->csh->detail_opt)
533
6.38k
      MI->flat_insn->detail->x86
534
6.38k
        .operands[MI->flat_insn->detail->x86.op_count]
535
6.38k
        .mem.disp = imm;
536
6.38k
    if (imm < 0) {
537
1.08k
      SStream_concat(O, "0x%" PRIx64,
538
1.08k
               arch_masks[MI->csh->mode] & imm);
539
5.29k
    } else {
540
5.29k
      if (imm > HEX_THRESHOLD)
541
4.82k
        SStream_concat(O, "0x%" PRIx64, imm);
542
475
      else
543
475
        SStream_concat(O, "%" PRIu64, imm);
544
5.29k
    }
545
6.38k
  }
546
547
6.38k
  if (MI->csh->detail_opt)
548
6.38k
    MI->flat_insn->detail->x86.op_count++;
549
6.38k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
33.4k
{
553
33.4k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
33.4k
  if (val > HEX_THRESHOLD)
556
30.1k
    SStream_concat(O, "$0x%x", val);
557
3.33k
  else
558
3.33k
    SStream_concat(O, "$%" PRIu8, val);
559
560
33.4k
  if (MI->csh->detail_opt) {
561
33.4k
    MI->flat_insn->detail->x86
562
33.4k
      .operands[MI->flat_insn->detail->x86.op_count]
563
33.4k
      .type = X86_OP_IMM;
564
33.4k
    MI->flat_insn->detail->x86
565
33.4k
      .operands[MI->flat_insn->detail->x86.op_count]
566
33.4k
      .imm = val;
567
33.4k
    MI->flat_insn->detail->x86
568
33.4k
      .operands[MI->flat_insn->detail->x86.op_count]
569
33.4k
      .size = 1;
570
33.4k
    MI->flat_insn->detail->x86.op_count++;
571
33.4k
  }
572
33.4k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
3.30k
{
576
3.30k
  MI->x86opsize = 1;
577
3.30k
  printMemOffset(MI, OpNo, O);
578
3.30k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
1.13k
{
582
1.13k
  MI->x86opsize = 2;
583
1.13k
  printMemOffset(MI, OpNo, O);
584
1.13k
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
1.59k
{
588
1.59k
  MI->x86opsize = 4;
589
1.59k
  printMemOffset(MI, OpNo, O);
590
1.59k
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
345
{
594
345
  MI->x86opsize = 8;
595
345
  printMemOffset(MI, OpNo, O);
596
345
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
40.0k
{
604
40.0k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
40.0k
  if (MCOperand_isImm(Op)) {
606
40.0k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
40.0k
            MI->address;
608
609
    // truncate imm for non-64bit
610
40.0k
    if (MI->csh->mode != CS_MODE_64) {
611
27.5k
      imm = imm & 0xffffffff;
612
27.5k
    }
613
614
40.0k
    if (imm < 0) {
615
1.67k
      SStream_concat(O, "0x%" PRIx64, imm);
616
38.3k
    } else {
617
38.3k
      if (imm > HEX_THRESHOLD)
618
38.3k
        SStream_concat(O, "0x%" PRIx64, imm);
619
20
      else
620
20
        SStream_concat(O, "%" PRIu64, imm);
621
38.3k
    }
622
40.0k
    if (MI->csh->detail_opt) {
623
40.0k
      MI->flat_insn->detail->x86
624
40.0k
        .operands[MI->flat_insn->detail->x86.op_count]
625
40.0k
        .type = X86_OP_IMM;
626
40.0k
      MI->has_imm = true;
627
40.0k
      MI->flat_insn->detail->x86
628
40.0k
        .operands[MI->flat_insn->detail->x86.op_count]
629
40.0k
        .imm = imm;
630
40.0k
      MI->flat_insn->detail->x86.op_count++;
631
40.0k
    }
632
40.0k
  }
633
40.0k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
204k
{
637
204k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
204k
  if (MCOperand_isReg(Op)) {
639
175k
    unsigned int reg = MCOperand_getReg(Op);
640
175k
    printRegName(O, reg);
641
175k
    if (MI->csh->detail_opt) {
642
175k
      if (MI->csh->doing_mem) {
643
15.1k
        MI->flat_insn->detail->x86
644
15.1k
          .operands[MI->flat_insn->detail->x86
645
15.1k
                .op_count]
646
15.1k
          .mem.base = X86_register_map(reg);
647
160k
      } else {
648
160k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
160k
        MI->flat_insn->detail->x86
651
160k
          .operands[MI->flat_insn->detail->x86
652
160k
                .op_count]
653
160k
          .type = X86_OP_REG;
654
160k
        MI->flat_insn->detail->x86
655
160k
          .operands[MI->flat_insn->detail->x86
656
160k
                .op_count]
657
160k
          .reg = X86_register_map(reg);
658
160k
        MI->flat_insn->detail->x86
659
160k
          .operands[MI->flat_insn->detail->x86
660
160k
                .op_count]
661
160k
          .size =
662
160k
          MI->csh->regsize_map[X86_register_map(
663
160k
            reg)];
664
665
160k
        get_op_access(
666
160k
          MI->csh, MCInst_getOpcode(MI), access,
667
160k
          &MI->flat_insn->detail->x86.eflags);
668
160k
        MI->flat_insn->detail->x86
669
160k
          .operands[MI->flat_insn->detail->x86
670
160k
                .op_count]
671
160k
          .access =
672
160k
          access[MI->flat_insn->detail->x86
673
160k
                   .op_count];
674
675
160k
        MI->flat_insn->detail->x86.op_count++;
676
160k
      }
677
175k
    }
678
175k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
29.8k
    uint8_t encsize;
681
29.8k
    int64_t imm = MCOperand_getImm(Op);
682
29.8k
    uint8_t opsize =
683
29.8k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
29.8k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
13.5k
      imm = imm & 0xff;
687
13.5k
    }
688
689
29.8k
    switch (MI->flat_insn->id) {
690
12.3k
    default:
691
12.3k
      if (imm >= 0) {
692
11.2k
        if (imm > HEX_THRESHOLD)
693
9.66k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
1.55k
        else
695
1.55k
          SStream_concat(O, "$%" PRIu64, imm);
696
11.2k
      } else {
697
1.12k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
1.12k
        } else {
716
1.12k
          if (imm ==
717
1.12k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
1.12k
          else if (imm < -HEX_THRESHOLD)
722
918
            SStream_concat(O,
723
918
                     "$-0x%" PRIx64,
724
918
                     -imm);
725
206
          else
726
206
            SStream_concat(O, "$-%" PRIu64,
727
206
                     -imm);
728
1.12k
        }
729
1.12k
      }
730
12.3k
      break;
731
732
12.3k
    case X86_INS_MOVABS:
733
5.56k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
      // Use unsigned comparison to handle values >= 2^63 correctly
736
5.56k
      if ((uint64_t)imm > HEX_THRESHOLD)
737
4.87k
        SStream_concat(O, "$0x%" PRIx64, imm);
738
695
      else
739
695
        SStream_concat(O, "$%" PRIu64, imm);
740
5.56k
      break;
741
742
0
    case X86_INS_IN:
743
0
    case X86_INS_OUT:
744
0
    case X86_INS_INT:
745
      // do not print number in negative form
746
0
      imm = imm & 0xff;
747
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
748
0
        SStream_concat(O, "$%" PRIu64, imm);
749
0
      else {
750
0
        SStream_concat(O, "$0x%x", imm);
751
0
      }
752
0
      break;
753
754
856
    case X86_INS_LCALL:
755
1.79k
    case X86_INS_LJMP:
756
1.79k
    case X86_INS_JMP:
757
      // always print address in positive form
758
1.79k
      if (OpNo == 1) { // selector is ptr16
759
898
        imm = imm & 0xffff;
760
898
        opsize = 2;
761
898
      } else
762
898
        opsize = 4;
763
1.79k
      SStream_concat(O, "$0x%" PRIx64, imm);
764
1.79k
      break;
765
766
2.79k
    case X86_INS_AND:
767
6.12k
    case X86_INS_OR:
768
8.55k
    case X86_INS_XOR:
769
      // do not print number in negative form
770
8.55k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
771
554
        SStream_concat(O, "$%" PRIu64, imm);
772
8.00k
      else {
773
8.00k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
774
8.00k
              imm;
775
8.00k
        SStream_concat(O, "$0x%" PRIx64, imm);
776
8.00k
      }
777
8.55k
      break;
778
779
1.08k
    case X86_INS_RET:
780
1.56k
    case X86_INS_RETF:
781
      // RET imm16
782
1.56k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
783
69
        SStream_concat(O, "$%" PRIu64, imm);
784
1.49k
      else {
785
1.49k
        imm = 0xffff & imm;
786
1.49k
        SStream_concat(O, "$0x%x", imm);
787
1.49k
      }
788
1.56k
      break;
789
29.8k
    }
790
791
29.8k
    if (MI->csh->detail_opt) {
792
29.8k
      if (MI->csh->doing_mem) {
793
0
        MI->flat_insn->detail->x86
794
0
          .operands[MI->flat_insn->detail->x86
795
0
                .op_count]
796
0
          .type = X86_OP_MEM;
797
0
        MI->flat_insn->detail->x86
798
0
          .operands[MI->flat_insn->detail->x86
799
0
                .op_count]
800
0
          .mem.disp = imm;
801
29.8k
      } else {
802
29.8k
        MI->flat_insn->detail->x86
803
29.8k
          .operands[MI->flat_insn->detail->x86
804
29.8k
                .op_count]
805
29.8k
          .type = X86_OP_IMM;
806
29.8k
        MI->has_imm = true;
807
29.8k
        MI->flat_insn->detail->x86
808
29.8k
          .operands[MI->flat_insn->detail->x86
809
29.8k
                .op_count]
810
29.8k
          .imm = imm;
811
812
29.8k
        if (opsize > 0) {
813
26.8k
          MI->flat_insn->detail->x86
814
26.8k
            .operands[MI->flat_insn->detail
815
26.8k
                  ->x86.op_count]
816
26.8k
            .size = opsize;
817
26.8k
          MI->flat_insn->detail->x86.encoding
818
26.8k
            .imm_size = encsize;
819
26.8k
        } else if (MI->op1_size > 0)
820
0
          MI->flat_insn->detail->x86
821
0
            .operands[MI->flat_insn->detail
822
0
                  ->x86.op_count]
823
0
            .size = MI->op1_size;
824
3.02k
        else
825
3.02k
          MI->flat_insn->detail->x86
826
3.02k
            .operands[MI->flat_insn->detail
827
3.02k
                  ->x86.op_count]
828
3.02k
            .size = MI->imm_size;
829
830
29.8k
        MI->flat_insn->detail->x86.op_count++;
831
29.8k
      }
832
29.8k
    }
833
29.8k
  }
834
204k
}
835
836
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
837
240k
{
838
240k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
839
240k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
840
240k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
841
240k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
842
240k
  uint64_t ScaleVal;
843
240k
  int segreg;
844
240k
  int64_t DispVal = 1;
845
846
240k
  if (MI->csh->detail_opt) {
847
240k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
848
849
240k
    MI->flat_insn->detail->x86
850
240k
      .operands[MI->flat_insn->detail->x86.op_count]
851
240k
      .type = X86_OP_MEM;
852
240k
    MI->flat_insn->detail->x86
853
240k
      .operands[MI->flat_insn->detail->x86.op_count]
854
240k
      .size = MI->x86opsize;
855
240k
    MI->flat_insn->detail->x86
856
240k
      .operands[MI->flat_insn->detail->x86.op_count]
857
240k
      .mem.segment = X86_REG_INVALID;
858
240k
    MI->flat_insn->detail->x86
859
240k
      .operands[MI->flat_insn->detail->x86.op_count]
860
240k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
861
240k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
862
239k
      MI->flat_insn->detail->x86
863
239k
        .operands[MI->flat_insn->detail->x86.op_count]
864
239k
        .mem.index =
865
239k
        X86_register_map(MCOperand_getReg(IndexReg));
866
239k
    }
867
240k
    MI->flat_insn->detail->x86
868
240k
      .operands[MI->flat_insn->detail->x86.op_count]
869
240k
      .mem.scale = 1;
870
240k
    MI->flat_insn->detail->x86
871
240k
      .operands[MI->flat_insn->detail->x86.op_count]
872
240k
      .mem.disp = 0;
873
874
240k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
875
240k
            &MI->flat_insn->detail->x86.eflags);
876
240k
    MI->flat_insn->detail->x86
877
240k
      .operands[MI->flat_insn->detail->x86.op_count]
878
240k
      .access = access[MI->flat_insn->detail->x86.op_count];
879
240k
  }
880
881
  // If this has a segment register, print it.
882
240k
  segreg = MCOperand_getReg(SegReg);
883
240k
  if (segreg) {
884
6.79k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
885
6.79k
    SStream_concat0(O, ":");
886
887
6.79k
    if (MI->csh->detail_opt) {
888
6.79k
      MI->flat_insn->detail->x86
889
6.79k
        .operands[MI->flat_insn->detail->x86.op_count]
890
6.79k
        .mem.segment = X86_register_map(segreg);
891
6.79k
    }
892
6.79k
  }
893
894
240k
  if (MCOperand_isImm(DispSpec)) {
895
240k
    DispVal = MCOperand_getImm(DispSpec);
896
240k
    if (MI->csh->detail_opt)
897
240k
      MI->flat_insn->detail->x86
898
240k
        .operands[MI->flat_insn->detail->x86.op_count]
899
240k
        .mem.disp = DispVal;
900
240k
    if (DispVal) {
901
74.8k
      if (MCOperand_getReg(IndexReg) ||
902
70.4k
          MCOperand_getReg(BaseReg)) {
903
70.4k
        printInt64(O, DispVal);
904
70.4k
      } else {
905
        // only immediate as address of memory
906
4.38k
        if (DispVal < 0) {
907
1.65k
          SStream_concat(
908
1.65k
            O, "0x%" PRIx64,
909
1.65k
            arch_masks[MI->csh->mode] &
910
1.65k
              DispVal);
911
2.73k
        } else {
912
2.73k
          if (DispVal > HEX_THRESHOLD)
913
2.56k
            SStream_concat(O, "0x%" PRIx64,
914
2.56k
                     DispVal);
915
170
          else
916
170
            SStream_concat(O, "%" PRIu64,
917
170
                     DispVal);
918
2.73k
        }
919
4.38k
      }
920
74.8k
    }
921
240k
  }
922
923
240k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
924
235k
    SStream_concat0(O, "(");
925
926
235k
    if (MCOperand_getReg(BaseReg))
927
234k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
928
929
235k
    if (MCOperand_getReg(IndexReg) &&
930
86.7k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
931
85.6k
      SStream_concat0(O, ", ");
932
85.6k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
933
85.6k
      ScaleVal = MCOperand_getImm(
934
85.6k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
935
85.6k
      if (MI->csh->detail_opt)
936
85.6k
        MI->flat_insn->detail->x86
937
85.6k
          .operands[MI->flat_insn->detail->x86
938
85.6k
                .op_count]
939
85.6k
          .mem.scale = (int)ScaleVal;
940
85.6k
      if (ScaleVal != 1) {
941
7.93k
        SStream_concat(O, ", %" PRIu64, ScaleVal);
942
7.93k
      }
943
85.6k
    }
944
945
235k
    SStream_concat0(O, ")");
946
235k
  } else {
947
4.76k
    if (!DispVal)
948
378
      SStream_concat0(O, "0");
949
4.76k
  }
950
951
240k
  if (MI->csh->detail_opt)
952
240k
    MI->flat_insn->detail->x86.op_count++;
953
240k
}
954
955
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
956
5.84k
{
957
5.84k
  switch (MI->Opcode) {
958
389
  default:
959
389
    break;
960
834
  case X86_LEA16r:
961
834
    MI->x86opsize = 2;
962
834
    break;
963
381
  case X86_LEA32r:
964
1.16k
  case X86_LEA64_32r:
965
1.16k
    MI->x86opsize = 4;
966
1.16k
    break;
967
477
  case X86_LEA64r:
968
477
    MI->x86opsize = 8;
969
477
    break;
970
0
#ifndef CAPSTONE_X86_REDUCE
971
268
  case X86_BNDCL32rm:
972
698
  case X86_BNDCN32rm:
973
942
  case X86_BNDCU32rm:
974
1.32k
  case X86_BNDSTXmr:
975
2.18k
  case X86_BNDLDXrm:
976
2.27k
  case X86_BNDCL64rm:
977
2.45k
  case X86_BNDCN64rm:
978
2.98k
  case X86_BNDCU64rm:
979
2.98k
    MI->x86opsize = 16;
980
2.98k
    break;
981
5.84k
#endif
982
5.84k
  }
983
984
5.84k
  printMemReference(MI, OpNo, O);
985
5.84k
}
986
987
#include "X86InstPrinter.h"
988
989
// Include the auto-generated portion of the assembly writer.
990
#ifdef CAPSTONE_X86_REDUCE
991
#include "X86GenAsmWriter_reduce.inc"
992
#else
993
#include "X86GenAsmWriter.inc"
994
#endif
995
996
#include "X86GenRegisterName.inc"
997
998
static void printRegName(SStream *OS, unsigned RegNo)
999
828k
{
1000
828k
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1001
828k
}
1002
1003
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1004
595k
{
1005
595k
  x86_reg reg, reg2;
1006
595k
  enum cs_ac_type access1, access2;
1007
595k
  int i;
1008
1009
  // perhaps this instruction does not need printer
1010
595k
  if (MI->assembly[0]) {
1011
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1012
0
    return;
1013
0
  }
1014
1015
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1016
  // In Intel annotation it's always emitted as "call".
1017
  //
1018
  // TODO: Probably this hack should be redesigned via InstAlias in
1019
  // InstrInfo.td as soon as Requires clause is supported properly
1020
  // for InstAlias.
1021
595k
  if (MI->csh->mode == CS_MODE_64 &&
1022
215k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1023
0
    SStream_concat0(OS, "callq\t");
1024
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1025
0
    printPCRelImm(MI, 0, OS);
1026
0
    return;
1027
0
  }
1028
1029
595k
  X86_lockrep(MI, OS);
1030
595k
  printInstruction(MI, OS);
1031
1032
595k
  if (MI->has_imm) {
1033
    // if op_count > 1, then this operand's size is taken from the destination op
1034
108k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1035
59.5k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1036
58.6k
          MI->flat_insn->id != X86_INS_LJMP &&
1037
57.8k
          MI->flat_insn->id != X86_INS_JMP) {
1038
57.8k
        for (i = 0;
1039
176k
             i < MI->flat_insn->detail->x86.op_count;
1040
119k
             i++) {
1041
119k
          if (MI->flat_insn->detail->x86
1042
119k
                .operands[i]
1043
119k
                .type == X86_OP_IMM)
1044
58.5k
            MI->flat_insn->detail->x86
1045
58.5k
              .operands[i]
1046
58.5k
              .size =
1047
58.5k
              MI->flat_insn->detail
1048
58.5k
                ->x86
1049
58.5k
                .operands
1050
58.5k
                  [MI->flat_insn
1051
58.5k
                     ->detail
1052
58.5k
                     ->x86
1053
58.5k
                     .op_count -
1054
58.5k
                   1]
1055
58.5k
                .size;
1056
119k
        }
1057
57.8k
      }
1058
59.5k
    } else
1059
48.7k
      MI->flat_insn->detail->x86.operands[0].size =
1060
48.7k
        MI->imm_size;
1061
108k
  }
1062
1063
595k
  if (MI->csh->detail_opt) {
1064
595k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1065
1066
    // some instructions need to supply immediate 1 in the first op
1067
595k
    switch (MCInst_getOpcode(MI)) {
1068
549k
    default:
1069
549k
      break;
1070
549k
    case X86_SHL8r1:
1071
923
    case X86_SHL16r1:
1072
1.56k
    case X86_SHL32r1:
1073
2.54k
    case X86_SHL64r1:
1074
3.41k
    case X86_SAL8r1:
1075
3.92k
    case X86_SAL16r1:
1076
4.32k
    case X86_SAL32r1:
1077
5.00k
    case X86_SAL64r1:
1078
5.50k
    case X86_SHR8r1:
1079
5.86k
    case X86_SHR16r1:
1080
6.69k
    case X86_SHR32r1:
1081
7.50k
    case X86_SHR64r1:
1082
8.29k
    case X86_SAR8r1:
1083
9.08k
    case X86_SAR16r1:
1084
10.4k
    case X86_SAR32r1:
1085
11.7k
    case X86_SAR64r1:
1086
13.4k
    case X86_RCL8r1:
1087
14.4k
    case X86_RCL16r1:
1088
17.0k
    case X86_RCL32r1:
1089
18.5k
    case X86_RCL64r1:
1090
18.9k
    case X86_RCR8r1:
1091
19.3k
    case X86_RCR16r1:
1092
20.0k
    case X86_RCR32r1:
1093
20.6k
    case X86_RCR64r1:
1094
21.4k
    case X86_ROL8r1:
1095
21.8k
    case X86_ROL16r1:
1096
22.2k
    case X86_ROL32r1:
1097
22.6k
    case X86_ROL64r1:
1098
23.1k
    case X86_ROR8r1:
1099
23.6k
    case X86_ROR16r1:
1100
24.3k
    case X86_ROR32r1:
1101
24.7k
    case X86_ROR64r1:
1102
25.3k
    case X86_SHL8m1:
1103
25.7k
    case X86_SHL16m1:
1104
26.6k
    case X86_SHL32m1:
1105
28.1k
    case X86_SHL64m1:
1106
28.5k
    case X86_SAL8m1:
1107
29.0k
    case X86_SAL16m1:
1108
29.6k
    case X86_SAL32m1:
1109
30.1k
    case X86_SAL64m1:
1110
30.6k
    case X86_SHR8m1:
1111
31.1k
    case X86_SHR16m1:
1112
32.2k
    case X86_SHR32m1:
1113
32.8k
    case X86_SHR64m1:
1114
33.5k
    case X86_SAR8m1:
1115
33.9k
    case X86_SAR16m1:
1116
34.4k
    case X86_SAR32m1:
1117
34.9k
    case X86_SAR64m1:
1118
35.1k
    case X86_RCL8m1:
1119
35.5k
    case X86_RCL16m1:
1120
36.2k
    case X86_RCL32m1:
1121
36.6k
    case X86_RCL64m1:
1122
36.9k
    case X86_RCR8m1:
1123
37.2k
    case X86_RCR16m1:
1124
38.4k
    case X86_RCR32m1:
1125
39.7k
    case X86_RCR64m1:
1126
40.2k
    case X86_ROL8m1:
1127
40.9k
    case X86_ROL16m1:
1128
41.8k
    case X86_ROL32m1:
1129
42.4k
    case X86_ROL64m1:
1130
42.9k
    case X86_ROR8m1:
1131
43.4k
    case X86_ROR16m1:
1132
44.8k
    case X86_ROR32m1:
1133
45.8k
    case X86_ROR64m1:
1134
      // shift all the ops right to leave 1st slot for this new register op
1135
45.8k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1136
45.8k
        &(MI->flat_insn->detail->x86.operands[0]),
1137
45.8k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1138
45.8k
          (ARR_SIZE(MI->flat_insn->detail->x86
1139
45.8k
                .operands) -
1140
45.8k
           1));
1141
45.8k
      MI->flat_insn->detail->x86.operands[0].type =
1142
45.8k
        X86_OP_IMM;
1143
45.8k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1144
45.8k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1145
45.8k
      MI->flat_insn->detail->x86.op_count++;
1146
595k
    }
1147
1148
    // special instruction needs to supply register op
1149
    // first op can be embedded in the asm by llvm.
1150
    // so we have to add the missing register as the first operand
1151
1152
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1153
1154
595k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1155
595k
    if (reg) {
1156
      // shift all the ops right to leave 1st slot for this new register op
1157
30.6k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1158
30.6k
        &(MI->flat_insn->detail->x86.operands[0]),
1159
30.6k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1160
30.6k
          (ARR_SIZE(MI->flat_insn->detail->x86
1161
30.6k
                .operands) -
1162
30.6k
           1));
1163
30.6k
      MI->flat_insn->detail->x86.operands[0].type =
1164
30.6k
        X86_OP_REG;
1165
30.6k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1166
30.6k
      MI->flat_insn->detail->x86.operands[0].size =
1167
30.6k
        MI->csh->regsize_map[reg];
1168
30.6k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1169
1170
30.6k
      MI->flat_insn->detail->x86.op_count++;
1171
564k
    } else {
1172
564k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1173
564k
                &access1, &reg2, &access2)) {
1174
13.5k
        MI->flat_insn->detail->x86.operands[0].type =
1175
13.5k
          X86_OP_REG;
1176
13.5k
        MI->flat_insn->detail->x86.operands[0].reg =
1177
13.5k
          reg;
1178
13.5k
        MI->flat_insn->detail->x86.operands[0].size =
1179
13.5k
          MI->csh->regsize_map[reg];
1180
13.5k
        MI->flat_insn->detail->x86.operands[0].access =
1181
13.5k
          access1;
1182
13.5k
        MI->flat_insn->detail->x86.operands[1].type =
1183
13.5k
          X86_OP_REG;
1184
13.5k
        MI->flat_insn->detail->x86.operands[1].reg =
1185
13.5k
          reg2;
1186
13.5k
        MI->flat_insn->detail->x86.operands[1].size =
1187
13.5k
          MI->csh->regsize_map[reg2];
1188
13.5k
        MI->flat_insn->detail->x86.operands[1].access =
1189
13.5k
          access2;
1190
13.5k
        MI->flat_insn->detail->x86.op_count = 2;
1191
13.5k
      }
1192
564k
    }
1193
1194
595k
#ifndef CAPSTONE_DIET
1195
595k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1196
595k
            &MI->flat_insn->detail->x86.eflags);
1197
595k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1198
595k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1199
595k
#endif
1200
595k
  }
1201
595k
}
1202
1203
#endif