Coverage Report

Created: 2026-04-12 06:30

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86Mapping.c
Line
Count
Source
1
/* Capstone Disassembly Engine */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
3
4
#ifdef CAPSTONE_HAS_X86
5
6
#if defined(CAPSTONE_HAS_OSXKERNEL)
7
#include <Availability.h>
8
#endif
9
10
#include <string.h>
11
#ifndef CAPSTONE_HAS_OSXKERNEL
12
#include <stdlib.h>
13
#endif
14
15
#include "../../Mapping.h"
16
#include "../../MCInstPrinter.h"
17
#include "X86Mapping.h"
18
#include "X86DisassemblerDecoder.h"
19
20
#include "../../utils.h"
21
22
const uint64_t arch_masks[9] = {
23
  0,
24
  0xff,
25
  0xffff, // 16bit
26
  0,
27
  0xffffffff, // 32bit
28
  0,
29
  0,
30
  0,
31
  0xffffffffffffffffLL // 64bit
32
};
33
34
static const x86_reg sib_base_map[] = { X86_REG_INVALID,
35
#define ENTRY(x) X86_REG_##x,
36
          ALL_SIB_BASES
37
#undef ENTRY
38
};
39
40
// Fill-ins to make the compiler happy.  These constants are never actually
41
// assigned; they are just filler to make an automatically-generated switch
42
// statement work.
43
enum {
44
  X86_REG_BX_SI = 500,
45
  X86_REG_BX_DI = 501,
46
  X86_REG_BP_SI = 502,
47
  X86_REG_BP_DI = 503,
48
  X86_REG_sib = 504,
49
  X86_REG_sib64 = 505
50
};
51
52
static const x86_reg sib_index_map[] = { X86_REG_INVALID,
53
#define ENTRY(x) X86_REG_##x,
54
           ALL_EA_BASES REGS_XMM REGS_YMM REGS_ZMM
55
#undef ENTRY
56
};
57
58
static const x86_reg segment_map[] = {
59
  X86_REG_INVALID, X86_REG_CS, X86_REG_SS, X86_REG_DS,
60
  X86_REG_ES,  X86_REG_FS, X86_REG_GS,
61
};
62
63
x86_reg x86_map_sib_base(int r)
64
1.19M
{
65
1.19M
  return sib_base_map[r];
66
1.19M
}
67
68
x86_reg x86_map_sib_index(int r)
69
1.19M
{
70
1.19M
  return sib_index_map[r];
71
1.19M
}
72
73
x86_reg x86_map_segment(int r)
74
0
{
75
0
  return segment_map[r];
76
0
}
77
78
#ifndef CAPSTONE_DIET
79
static const name_map reg_name_maps[] = {
80
  { X86_REG_INVALID, NULL },
81
82
  { X86_REG_AH, "ah" },      { X86_REG_AL, "al" },
83
  { X86_REG_AX, "ax" },      { X86_REG_BH, "bh" },
84
  { X86_REG_BL, "bl" },      { X86_REG_BP, "bp" },
85
  { X86_REG_BPL, "bpl" },      { X86_REG_BX, "bx" },
86
  { X86_REG_CH, "ch" },      { X86_REG_CL, "cl" },
87
  { X86_REG_CS, "cs" },      { X86_REG_CX, "cx" },
88
  { X86_REG_DH, "dh" },      { X86_REG_DI, "di" },
89
  { X86_REG_DIL, "dil" },      { X86_REG_DL, "dl" },
90
  { X86_REG_DS, "ds" },      { X86_REG_DX, "dx" },
91
  { X86_REG_EAX, "eax" },      { X86_REG_EBP, "ebp" },
92
  { X86_REG_EBX, "ebx" },      { X86_REG_ECX, "ecx" },
93
  { X86_REG_EDI, "edi" },      { X86_REG_EDX, "edx" },
94
  { X86_REG_EFLAGS, "flags" }, { X86_REG_EIP, "eip" },
95
  { X86_REG_EIZ, "eiz" },      { X86_REG_ES, "es" },
96
  { X86_REG_ESI, "esi" },      { X86_REG_ESP, "esp" },
97
  { X86_REG_FPSW, "fpsw" },    { X86_REG_FS, "fs" },
98
  { X86_REG_GS, "gs" },      { X86_REG_IP, "ip" },
99
  { X86_REG_RAX, "rax" },      { X86_REG_RBP, "rbp" },
100
  { X86_REG_RBX, "rbx" },      { X86_REG_RCX, "rcx" },
101
  { X86_REG_RDI, "rdi" },      { X86_REG_RDX, "rdx" },
102
  { X86_REG_RIP, "rip" },      { X86_REG_RIZ, "riz" },
103
  { X86_REG_RSI, "rsi" },      { X86_REG_RSP, "rsp" },
104
  { X86_REG_SI, "si" },      { X86_REG_SIL, "sil" },
105
  { X86_REG_SP, "sp" },      { X86_REG_SPL, "spl" },
106
  { X86_REG_SS, "ss" },      { X86_REG_CR0, "cr0" },
107
  { X86_REG_CR1, "cr1" },      { X86_REG_CR2, "cr2" },
108
  { X86_REG_CR3, "cr3" },      { X86_REG_CR4, "cr4" },
109
  { X86_REG_CR5, "cr5" },      { X86_REG_CR6, "cr6" },
110
  { X86_REG_CR7, "cr7" },      { X86_REG_CR8, "cr8" },
111
  { X86_REG_CR9, "cr9" },      { X86_REG_CR10, "cr10" },
112
  { X86_REG_CR11, "cr11" },    { X86_REG_CR12, "cr12" },
113
  { X86_REG_CR13, "cr13" },    { X86_REG_CR14, "cr14" },
114
  { X86_REG_CR15, "cr15" },    { X86_REG_DR0, "dr0" },
115
  { X86_REG_DR1, "dr1" },      { X86_REG_DR2, "dr2" },
116
  { X86_REG_DR3, "dr3" },      { X86_REG_DR4, "dr4" },
117
  { X86_REG_DR5, "dr5" },      { X86_REG_DR6, "dr6" },
118
  { X86_REG_DR7, "dr7" },      { X86_REG_DR8, "dr8" },
119
  { X86_REG_DR9, "dr9" },      { X86_REG_DR10, "dr10" },
120
  { X86_REG_DR11, "dr11" },    { X86_REG_DR12, "dr12" },
121
  { X86_REG_DR13, "dr13" },    { X86_REG_DR14, "dr14" },
122
  { X86_REG_DR15, "dr15" },    { X86_REG_FP0, "fp0" },
123
  { X86_REG_FP1, "fp1" },      { X86_REG_FP2, "fp2" },
124
  { X86_REG_FP3, "fp3" },      { X86_REG_FP4, "fp4" },
125
  { X86_REG_FP5, "fp5" },      { X86_REG_FP6, "fp6" },
126
  { X86_REG_FP7, "fp7" },      { X86_REG_K0, "k0" },
127
  { X86_REG_K1, "k1" },      { X86_REG_K2, "k2" },
128
  { X86_REG_K3, "k3" },      { X86_REG_K4, "k4" },
129
  { X86_REG_K5, "k5" },      { X86_REG_K6, "k6" },
130
  { X86_REG_K7, "k7" },      { X86_REG_MM0, "mm0" },
131
  { X86_REG_MM1, "mm1" },      { X86_REG_MM2, "mm2" },
132
  { X86_REG_MM3, "mm3" },      { X86_REG_MM4, "mm4" },
133
  { X86_REG_MM5, "mm5" },      { X86_REG_MM6, "mm6" },
134
  { X86_REG_MM7, "mm7" },      { X86_REG_R8, "r8" },
135
  { X86_REG_R9, "r9" },      { X86_REG_R10, "r10" },
136
  { X86_REG_R11, "r11" },      { X86_REG_R12, "r12" },
137
  { X86_REG_R13, "r13" },      { X86_REG_R14, "r14" },
138
  { X86_REG_R15, "r15" },      { X86_REG_ST0, "st(0)" },
139
  { X86_REG_ST1, "st(1)" },    { X86_REG_ST2, "st(2)" },
140
  { X86_REG_ST3, "st(3)" },    { X86_REG_ST4, "st(4)" },
141
  { X86_REG_ST5, "st(5)" },    { X86_REG_ST6, "st(6)" },
142
  { X86_REG_ST7, "st(7)" },    { X86_REG_XMM0, "xmm0" },
143
  { X86_REG_XMM1, "xmm1" },    { X86_REG_XMM2, "xmm2" },
144
  { X86_REG_XMM3, "xmm3" },    { X86_REG_XMM4, "xmm4" },
145
  { X86_REG_XMM5, "xmm5" },    { X86_REG_XMM6, "xmm6" },
146
  { X86_REG_XMM7, "xmm7" },    { X86_REG_XMM8, "xmm8" },
147
  { X86_REG_XMM9, "xmm9" },    { X86_REG_XMM10, "xmm10" },
148
  { X86_REG_XMM11, "xmm11" },  { X86_REG_XMM12, "xmm12" },
149
  { X86_REG_XMM13, "xmm13" },  { X86_REG_XMM14, "xmm14" },
150
  { X86_REG_XMM15, "xmm15" },  { X86_REG_XMM16, "xmm16" },
151
  { X86_REG_XMM17, "xmm17" },  { X86_REG_XMM18, "xmm18" },
152
  { X86_REG_XMM19, "xmm19" },  { X86_REG_XMM20, "xmm20" },
153
  { X86_REG_XMM21, "xmm21" },  { X86_REG_XMM22, "xmm22" },
154
  { X86_REG_XMM23, "xmm23" },  { X86_REG_XMM24, "xmm24" },
155
  { X86_REG_XMM25, "xmm25" },  { X86_REG_XMM26, "xmm26" },
156
  { X86_REG_XMM27, "xmm27" },  { X86_REG_XMM28, "xmm28" },
157
  { X86_REG_XMM29, "xmm29" },  { X86_REG_XMM30, "xmm30" },
158
  { X86_REG_XMM31, "xmm31" },  { X86_REG_YMM0, "ymm0" },
159
  { X86_REG_YMM1, "ymm1" },    { X86_REG_YMM2, "ymm2" },
160
  { X86_REG_YMM3, "ymm3" },    { X86_REG_YMM4, "ymm4" },
161
  { X86_REG_YMM5, "ymm5" },    { X86_REG_YMM6, "ymm6" },
162
  { X86_REG_YMM7, "ymm7" },    { X86_REG_YMM8, "ymm8" },
163
  { X86_REG_YMM9, "ymm9" },    { X86_REG_YMM10, "ymm10" },
164
  { X86_REG_YMM11, "ymm11" },  { X86_REG_YMM12, "ymm12" },
165
  { X86_REG_YMM13, "ymm13" },  { X86_REG_YMM14, "ymm14" },
166
  { X86_REG_YMM15, "ymm15" },  { X86_REG_YMM16, "ymm16" },
167
  { X86_REG_YMM17, "ymm17" },  { X86_REG_YMM18, "ymm18" },
168
  { X86_REG_YMM19, "ymm19" },  { X86_REG_YMM20, "ymm20" },
169
  { X86_REG_YMM21, "ymm21" },  { X86_REG_YMM22, "ymm22" },
170
  { X86_REG_YMM23, "ymm23" },  { X86_REG_YMM24, "ymm24" },
171
  { X86_REG_YMM25, "ymm25" },  { X86_REG_YMM26, "ymm26" },
172
  { X86_REG_YMM27, "ymm27" },  { X86_REG_YMM28, "ymm28" },
173
  { X86_REG_YMM29, "ymm29" },  { X86_REG_YMM30, "ymm30" },
174
  { X86_REG_YMM31, "ymm31" },  { X86_REG_ZMM0, "zmm0" },
175
  { X86_REG_ZMM1, "zmm1" },    { X86_REG_ZMM2, "zmm2" },
176
  { X86_REG_ZMM3, "zmm3" },    { X86_REG_ZMM4, "zmm4" },
177
  { X86_REG_ZMM5, "zmm5" },    { X86_REG_ZMM6, "zmm6" },
178
  { X86_REG_ZMM7, "zmm7" },    { X86_REG_ZMM8, "zmm8" },
179
  { X86_REG_ZMM9, "zmm9" },    { X86_REG_ZMM10, "zmm10" },
180
  { X86_REG_ZMM11, "zmm11" },  { X86_REG_ZMM12, "zmm12" },
181
  { X86_REG_ZMM13, "zmm13" },  { X86_REG_ZMM14, "zmm14" },
182
  { X86_REG_ZMM15, "zmm15" },  { X86_REG_ZMM16, "zmm16" },
183
  { X86_REG_ZMM17, "zmm17" },  { X86_REG_ZMM18, "zmm18" },
184
  { X86_REG_ZMM19, "zmm19" },  { X86_REG_ZMM20, "zmm20" },
185
  { X86_REG_ZMM21, "zmm21" },  { X86_REG_ZMM22, "zmm22" },
186
  { X86_REG_ZMM23, "zmm23" },  { X86_REG_ZMM24, "zmm24" },
187
  { X86_REG_ZMM25, "zmm25" },  { X86_REG_ZMM26, "zmm26" },
188
  { X86_REG_ZMM27, "zmm27" },  { X86_REG_ZMM28, "zmm28" },
189
  { X86_REG_ZMM29, "zmm29" },  { X86_REG_ZMM30, "zmm30" },
190
  { X86_REG_ZMM31, "zmm31" },  { X86_REG_R8B, "r8b" },
191
  { X86_REG_R9B, "r9b" },      { X86_REG_R10B, "r10b" },
192
  { X86_REG_R11B, "r11b" },    { X86_REG_R12B, "r12b" },
193
  { X86_REG_R13B, "r13b" },    { X86_REG_R14B, "r14b" },
194
  { X86_REG_R15B, "r15b" },    { X86_REG_R8D, "r8d" },
195
  { X86_REG_R9D, "r9d" },      { X86_REG_R10D, "r10d" },
196
  { X86_REG_R11D, "r11d" },    { X86_REG_R12D, "r12d" },
197
  { X86_REG_R13D, "r13d" },    { X86_REG_R14D, "r14d" },
198
  { X86_REG_R15D, "r15d" },    { X86_REG_R8W, "r8w" },
199
  { X86_REG_R9W, "r9w" },      { X86_REG_R10W, "r10w" },
200
  { X86_REG_R11W, "r11w" },    { X86_REG_R12W, "r12w" },
201
  { X86_REG_R13W, "r13w" },    { X86_REG_R14W, "r14w" },
202
  { X86_REG_R15W, "r15w" },
203
204
  { X86_REG_BND0, "bnd0" },    { X86_REG_BND1, "bnd1" },
205
  { X86_REG_BND2, "bnd2" },    { X86_REG_BND3, "bnd3" },
206
};
207
#endif
208
209
// register size in non-64bit mode
210
const uint8_t regsize_map_32[] = {
211
  0, //   { X86_REG_INVALID, NULL },
212
  1, // { X86_REG_AH, "ah" },
213
  1, // { X86_REG_AL, "al" },
214
  2, // { X86_REG_AX, "ax" },
215
  1, // { X86_REG_BH, "bh" },
216
  1, // { X86_REG_BL, "bl" },
217
  2, // { X86_REG_BP, "bp" },
218
  1, // { X86_REG_BPL, "bpl" },
219
  2, // { X86_REG_BX, "bx" },
220
  1, // { X86_REG_CH, "ch" },
221
  1, // { X86_REG_CL, "cl" },
222
  2, // { X86_REG_CS, "cs" },
223
  2, // { X86_REG_CX, "cx" },
224
  1, // { X86_REG_DH, "dh" },
225
  2, // { X86_REG_DI, "di" },
226
  1, // { X86_REG_DIL, "dil" },
227
  1, // { X86_REG_DL, "dl" },
228
  2, // { X86_REG_DS, "ds" },
229
  2, // { X86_REG_DX, "dx" },
230
  4, // { X86_REG_EAX, "eax" },
231
  4, // { X86_REG_EBP, "ebp" },
232
  4, // { X86_REG_EBX, "ebx" },
233
  4, // { X86_REG_ECX, "ecx" },
234
  4, // { X86_REG_EDI, "edi" },
235
  4, // { X86_REG_EDX, "edx" },
236
  4, // { X86_REG_EFLAGS, "flags" },
237
  4, // { X86_REG_EIP, "eip" },
238
  4, // { X86_REG_EIZ, "eiz" },
239
  2, // { X86_REG_ES, "es" },
240
  4, // { X86_REG_ESI, "esi" },
241
  4, // { X86_REG_ESP, "esp" },
242
  10, // { X86_REG_FPSW, "fpsw" },
243
  2, // { X86_REG_FS, "fs" },
244
  2, // { X86_REG_GS, "gs" },
245
  2, // { X86_REG_IP, "ip" },
246
  8, // { X86_REG_RAX, "rax" },
247
  8, // { X86_REG_RBP, "rbp" },
248
  8, // { X86_REG_RBX, "rbx" },
249
  8, // { X86_REG_RCX, "rcx" },
250
  8, // { X86_REG_RDI, "rdi" },
251
  8, // { X86_REG_RDX, "rdx" },
252
  8, // { X86_REG_RIP, "rip" },
253
  8, // { X86_REG_RIZ, "riz" },
254
  8, // { X86_REG_RSI, "rsi" },
255
  8, // { X86_REG_RSP, "rsp" },
256
  2, // { X86_REG_SI, "si" },
257
  1, // { X86_REG_SIL, "sil" },
258
  2, // { X86_REG_SP, "sp" },
259
  1, // { X86_REG_SPL, "spl" },
260
  2, // { X86_REG_SS, "ss" },
261
  4, // { X86_REG_CR0, "cr0" },
262
  4, // { X86_REG_CR1, "cr1" },
263
  4, // { X86_REG_CR2, "cr2" },
264
  4, // { X86_REG_CR3, "cr3" },
265
  4, // { X86_REG_CR4, "cr4" },
266
  8, // { X86_REG_CR5, "cr5" },
267
  8, // { X86_REG_CR6, "cr6" },
268
  8, // { X86_REG_CR7, "cr7" },
269
  8, // { X86_REG_CR8, "cr8" },
270
  8, // { X86_REG_CR9, "cr9" },
271
  8, // { X86_REG_CR10, "cr10" },
272
  8, // { X86_REG_CR11, "cr11" },
273
  8, // { X86_REG_CR12, "cr12" },
274
  8, // { X86_REG_CR13, "cr13" },
275
  8, // { X86_REG_CR14, "cr14" },
276
  8, // { X86_REG_CR15, "cr15" },
277
  4, // { X86_REG_DR0, "dr0" },
278
  4, // { X86_REG_DR1, "dr1" },
279
  4, // { X86_REG_DR2, "dr2" },
280
  4, // { X86_REG_DR3, "dr3" },
281
  4, // { X86_REG_DR4, "dr4" },
282
  4, // { X86_REG_DR5, "dr5" },
283
  4, // { X86_REG_DR6, "dr6" },
284
  4, // { X86_REG_DR7, "dr7" },
285
  4, // { X86_REG_DR8, "dr8" },
286
  4, // { X86_REG_DR9, "dr9" },
287
  4, // { X86_REG_DR10, "dr10" },
288
  4, // { X86_REG_DR11, "dr11" },
289
  4, // { X86_REG_DR12, "dr12" },
290
  4, // { X86_REG_DR13, "dr13" },
291
  4, // { X86_REG_DR14, "dr14" },
292
  4, // { X86_REG_DR15, "dr15" },
293
  10, // { X86_REG_FP0, "fp0" },
294
  10, // { X86_REG_FP1, "fp1" },
295
  10, // { X86_REG_FP2, "fp2" },
296
  10, // { X86_REG_FP3, "fp3" },
297
  10, // { X86_REG_FP4, "fp4" },
298
  10, // { X86_REG_FP5, "fp5" },
299
  10, // { X86_REG_FP6, "fp6" },
300
  10, // { X86_REG_FP7, "fp7" },
301
  2, // { X86_REG_K0, "k0" },
302
  2, // { X86_REG_K1, "k1" },
303
  2, // { X86_REG_K2, "k2" },
304
  2, // { X86_REG_K3, "k3" },
305
  2, // { X86_REG_K4, "k4" },
306
  2, // { X86_REG_K5, "k5" },
307
  2, // { X86_REG_K6, "k6" },
308
  2, // { X86_REG_K7, "k7" },
309
  8, // { X86_REG_MM0, "mm0" },
310
  8, // { X86_REG_MM1, "mm1" },
311
  8, // { X86_REG_MM2, "mm2" },
312
  8, // { X86_REG_MM3, "mm3" },
313
  8, // { X86_REG_MM4, "mm4" },
314
  8, // { X86_REG_MM5, "mm5" },
315
  8, // { X86_REG_MM6, "mm6" },
316
  8, // { X86_REG_MM7, "mm7" },
317
  8, // { X86_REG_R8, "r8" },
318
  8, // { X86_REG_R9, "r9" },
319
  8, // { X86_REG_R10, "r10" },
320
  8, // { X86_REG_R11, "r11" },
321
  8, // { X86_REG_R12, "r12" },
322
  8, // { X86_REG_R13, "r13" },
323
  8, // { X86_REG_R14, "r14" },
324
  8, // { X86_REG_R15, "r15" },
325
  10, // { X86_REG_ST0, "st0" },
326
  10, // { X86_REG_ST1, "st1" },
327
  10, // { X86_REG_ST2, "st2" },
328
  10, // { X86_REG_ST3, "st3" },
329
  10, // { X86_REG_ST4, "st4" },
330
  10, // { X86_REG_ST5, "st5" },
331
  10, // { X86_REG_ST6, "st6" },
332
  10, // { X86_REG_ST7, "st7" },
333
  16, // { X86_REG_XMM0, "xmm0" },
334
  16, // { X86_REG_XMM1, "xmm1" },
335
  16, // { X86_REG_XMM2, "xmm2" },
336
  16, // { X86_REG_XMM3, "xmm3" },
337
  16, // { X86_REG_XMM4, "xmm4" },
338
  16, // { X86_REG_XMM5, "xmm5" },
339
  16, // { X86_REG_XMM6, "xmm6" },
340
  16, // { X86_REG_XMM7, "xmm7" },
341
  16, // { X86_REG_XMM8, "xmm8" },
342
  16, // { X86_REG_XMM9, "xmm9" },
343
  16, // { X86_REG_XMM10, "xmm10" },
344
  16, // { X86_REG_XMM11, "xmm11" },
345
  16, // { X86_REG_XMM12, "xmm12" },
346
  16, // { X86_REG_XMM13, "xmm13" },
347
  16, // { X86_REG_XMM14, "xmm14" },
348
  16, // { X86_REG_XMM15, "xmm15" },
349
  16, // { X86_REG_XMM16, "xmm16" },
350
  16, // { X86_REG_XMM17, "xmm17" },
351
  16, // { X86_REG_XMM18, "xmm18" },
352
  16, // { X86_REG_XMM19, "xmm19" },
353
  16, // { X86_REG_XMM20, "xmm20" },
354
  16, // { X86_REG_XMM21, "xmm21" },
355
  16, // { X86_REG_XMM22, "xmm22" },
356
  16, // { X86_REG_XMM23, "xmm23" },
357
  16, // { X86_REG_XMM24, "xmm24" },
358
  16, // { X86_REG_XMM25, "xmm25" },
359
  16, // { X86_REG_XMM26, "xmm26" },
360
  16, // { X86_REG_XMM27, "xmm27" },
361
  16, // { X86_REG_XMM28, "xmm28" },
362
  16, // { X86_REG_XMM29, "xmm29" },
363
  16, // { X86_REG_XMM30, "xmm30" },
364
  16, // { X86_REG_XMM31, "xmm31" },
365
  32, // { X86_REG_YMM0, "ymm0" },
366
  32, // { X86_REG_YMM1, "ymm1" },
367
  32, // { X86_REG_YMM2, "ymm2" },
368
  32, // { X86_REG_YMM3, "ymm3" },
369
  32, // { X86_REG_YMM4, "ymm4" },
370
  32, // { X86_REG_YMM5, "ymm5" },
371
  32, // { X86_REG_YMM6, "ymm6" },
372
  32, // { X86_REG_YMM7, "ymm7" },
373
  32, // { X86_REG_YMM8, "ymm8" },
374
  32, // { X86_REG_YMM9, "ymm9" },
375
  32, // { X86_REG_YMM10, "ymm10" },
376
  32, // { X86_REG_YMM11, "ymm11" },
377
  32, // { X86_REG_YMM12, "ymm12" },
378
  32, // { X86_REG_YMM13, "ymm13" },
379
  32, // { X86_REG_YMM14, "ymm14" },
380
  32, // { X86_REG_YMM15, "ymm15" },
381
  32, // { X86_REG_YMM16, "ymm16" },
382
  32, // { X86_REG_YMM17, "ymm17" },
383
  32, // { X86_REG_YMM18, "ymm18" },
384
  32, // { X86_REG_YMM19, "ymm19" },
385
  32, // { X86_REG_YMM20, "ymm20" },
386
  32, // { X86_REG_YMM21, "ymm21" },
387
  32, // { X86_REG_YMM22, "ymm22" },
388
  32, // { X86_REG_YMM23, "ymm23" },
389
  32, // { X86_REG_YMM24, "ymm24" },
390
  32, // { X86_REG_YMM25, "ymm25" },
391
  32, // { X86_REG_YMM26, "ymm26" },
392
  32, // { X86_REG_YMM27, "ymm27" },
393
  32, // { X86_REG_YMM28, "ymm28" },
394
  32, // { X86_REG_YMM29, "ymm29" },
395
  32, // { X86_REG_YMM30, "ymm30" },
396
  32, // { X86_REG_YMM31, "ymm31" },
397
  64, // { X86_REG_ZMM0, "zmm0" },
398
  64, // { X86_REG_ZMM1, "zmm1" },
399
  64, // { X86_REG_ZMM2, "zmm2" },
400
  64, // { X86_REG_ZMM3, "zmm3" },
401
  64, // { X86_REG_ZMM4, "zmm4" },
402
  64, // { X86_REG_ZMM5, "zmm5" },
403
  64, // { X86_REG_ZMM6, "zmm6" },
404
  64, // { X86_REG_ZMM7, "zmm7" },
405
  64, // { X86_REG_ZMM8, "zmm8" },
406
  64, // { X86_REG_ZMM9, "zmm9" },
407
  64, // { X86_REG_ZMM10, "zmm10" },
408
  64, // { X86_REG_ZMM11, "zmm11" },
409
  64, // { X86_REG_ZMM12, "zmm12" },
410
  64, // { X86_REG_ZMM13, "zmm13" },
411
  64, // { X86_REG_ZMM14, "zmm14" },
412
  64, // { X86_REG_ZMM15, "zmm15" },
413
  64, // { X86_REG_ZMM16, "zmm16" },
414
  64, // { X86_REG_ZMM17, "zmm17" },
415
  64, // { X86_REG_ZMM18, "zmm18" },
416
  64, // { X86_REG_ZMM19, "zmm19" },
417
  64, // { X86_REG_ZMM20, "zmm20" },
418
  64, // { X86_REG_ZMM21, "zmm21" },
419
  64, // { X86_REG_ZMM22, "zmm22" },
420
  64, // { X86_REG_ZMM23, "zmm23" },
421
  64, // { X86_REG_ZMM24, "zmm24" },
422
  64, // { X86_REG_ZMM25, "zmm25" },
423
  64, // { X86_REG_ZMM26, "zmm26" },
424
  64, // { X86_REG_ZMM27, "zmm27" },
425
  64, // { X86_REG_ZMM28, "zmm28" },
426
  64, // { X86_REG_ZMM29, "zmm29" },
427
  64, // { X86_REG_ZMM30, "zmm30" },
428
  64, // { X86_REG_ZMM31, "zmm31" },
429
  1, // { X86_REG_R8B, "r8b" },
430
  1, // { X86_REG_R9B, "r9b" },
431
  1, // { X86_REG_R10B, "r10b" },
432
  1, // { X86_REG_R11B, "r11b" },
433
  1, // { X86_REG_R12B, "r12b" },
434
  1, // { X86_REG_R13B, "r13b" },
435
  1, // { X86_REG_R14B, "r14b" },
436
  1, // { X86_REG_R15B, "r15b" },
437
  4, // { X86_REG_R8D, "r8d" },
438
  4, // { X86_REG_R9D, "r9d" },
439
  4, // { X86_REG_R10D, "r10d" },
440
  4, // { X86_REG_R11D, "r11d" },
441
  4, // { X86_REG_R12D, "r12d" },
442
  4, // { X86_REG_R13D, "r13d" },
443
  4, // { X86_REG_R14D, "r14d" },
444
  4, // { X86_REG_R15D, "r15d" },
445
  2, // { X86_REG_R8W, "r8w" },
446
  2, // { X86_REG_R9W, "r9w" },
447
  2, // { X86_REG_R10W, "r10w" },
448
  2, // { X86_REG_R11W, "r11w" },
449
  2, // { X86_REG_R12W, "r12w" },
450
  2, // { X86_REG_R13W, "r13w" },
451
  2, // { X86_REG_R14W, "r14w" },
452
  2, // { X86_REG_R15W, "r15w" },
453
  16, // { X86_REG_BND0, "bnd0" },
454
  16, // { X86_REG_BND1, "bnd0" },
455
  16, // { X86_REG_BND2, "bnd0" },
456
  16, // { X86_REG_BND3, "bnd0" },
457
};
458
459
// register size in 64bit mode
460
const uint8_t regsize_map_64[] = {
461
  0, //   { X86_REG_INVALID, NULL },
462
  1, // { X86_REG_AH, "ah" },
463
  1, // { X86_REG_AL, "al" },
464
  2, // { X86_REG_AX, "ax" },
465
  1, // { X86_REG_BH, "bh" },
466
  1, // { X86_REG_BL, "bl" },
467
  2, // { X86_REG_BP, "bp" },
468
  1, // { X86_REG_BPL, "bpl" },
469
  2, // { X86_REG_BX, "bx" },
470
  1, // { X86_REG_CH, "ch" },
471
  1, // { X86_REG_CL, "cl" },
472
  2, // { X86_REG_CS, "cs" },
473
  2, // { X86_REG_CX, "cx" },
474
  1, // { X86_REG_DH, "dh" },
475
  2, // { X86_REG_DI, "di" },
476
  1, // { X86_REG_DIL, "dil" },
477
  1, // { X86_REG_DL, "dl" },
478
  2, // { X86_REG_DS, "ds" },
479
  2, // { X86_REG_DX, "dx" },
480
  4, // { X86_REG_EAX, "eax" },
481
  4, // { X86_REG_EBP, "ebp" },
482
  4, // { X86_REG_EBX, "ebx" },
483
  4, // { X86_REG_ECX, "ecx" },
484
  4, // { X86_REG_EDI, "edi" },
485
  4, // { X86_REG_EDX, "edx" },
486
  8, // { X86_REG_EFLAGS, "flags" },
487
  4, // { X86_REG_EIP, "eip" },
488
  4, // { X86_REG_EIZ, "eiz" },
489
  2, // { X86_REG_ES, "es" },
490
  4, // { X86_REG_ESI, "esi" },
491
  4, // { X86_REG_ESP, "esp" },
492
  10, // { X86_REG_FPSW, "fpsw" },
493
  2, // { X86_REG_FS, "fs" },
494
  2, // { X86_REG_GS, "gs" },
495
  2, // { X86_REG_IP, "ip" },
496
  8, // { X86_REG_RAX, "rax" },
497
  8, // { X86_REG_RBP, "rbp" },
498
  8, // { X86_REG_RBX, "rbx" },
499
  8, // { X86_REG_RCX, "rcx" },
500
  8, // { X86_REG_RDI, "rdi" },
501
  8, // { X86_REG_RDX, "rdx" },
502
  8, // { X86_REG_RIP, "rip" },
503
  8, // { X86_REG_RIZ, "riz" },
504
  8, // { X86_REG_RSI, "rsi" },
505
  8, // { X86_REG_RSP, "rsp" },
506
  2, // { X86_REG_SI, "si" },
507
  1, // { X86_REG_SIL, "sil" },
508
  2, // { X86_REG_SP, "sp" },
509
  1, // { X86_REG_SPL, "spl" },
510
  2, // { X86_REG_SS, "ss" },
511
  8, // { X86_REG_CR0, "cr0" },
512
  8, // { X86_REG_CR1, "cr1" },
513
  8, // { X86_REG_CR2, "cr2" },
514
  8, // { X86_REG_CR3, "cr3" },
515
  8, // { X86_REG_CR4, "cr4" },
516
  8, // { X86_REG_CR5, "cr5" },
517
  8, // { X86_REG_CR6, "cr6" },
518
  8, // { X86_REG_CR7, "cr7" },
519
  8, // { X86_REG_CR8, "cr8" },
520
  8, // { X86_REG_CR9, "cr9" },
521
  8, // { X86_REG_CR10, "cr10" },
522
  8, // { X86_REG_CR11, "cr11" },
523
  8, // { X86_REG_CR12, "cr12" },
524
  8, // { X86_REG_CR13, "cr13" },
525
  8, // { X86_REG_CR14, "cr14" },
526
  8, // { X86_REG_CR15, "cr15" },
527
  8, // { X86_REG_DR0, "dr0" },
528
  8, // { X86_REG_DR1, "dr1" },
529
  8, // { X86_REG_DR2, "dr2" },
530
  8, // { X86_REG_DR3, "dr3" },
531
  8, // { X86_REG_DR4, "dr4" },
532
  8, // { X86_REG_DR5, "dr5" },
533
  8, // { X86_REG_DR6, "dr6" },
534
  8, // { X86_REG_DR7, "dr7" },
535
  8, // { X86_REG_DR8, "dr8" },
536
  8, // { X86_REG_DR9, "dr9" },
537
  8, // { X86_REG_DR10, "dr10" },
538
  8, // { X86_REG_DR11, "dr11" },
539
  8, // { X86_REG_DR12, "dr12" },
540
  8, // { X86_REG_DR13, "dr13" },
541
  8, // { X86_REG_DR14, "dr14" },
542
  8, // { X86_REG_DR15, "dr15" },
543
  10, // { X86_REG_FP0, "fp0" },
544
  10, // { X86_REG_FP1, "fp1" },
545
  10, // { X86_REG_FP2, "fp2" },
546
  10, // { X86_REG_FP3, "fp3" },
547
  10, // { X86_REG_FP4, "fp4" },
548
  10, // { X86_REG_FP5, "fp5" },
549
  10, // { X86_REG_FP6, "fp6" },
550
  10, // { X86_REG_FP7, "fp7" },
551
  2, // { X86_REG_K0, "k0" },
552
  2, // { X86_REG_K1, "k1" },
553
  2, // { X86_REG_K2, "k2" },
554
  2, // { X86_REG_K3, "k3" },
555
  2, // { X86_REG_K4, "k4" },
556
  2, // { X86_REG_K5, "k5" },
557
  2, // { X86_REG_K6, "k6" },
558
  2, // { X86_REG_K7, "k7" },
559
  8, // { X86_REG_MM0, "mm0" },
560
  8, // { X86_REG_MM1, "mm1" },
561
  8, // { X86_REG_MM2, "mm2" },
562
  8, // { X86_REG_MM3, "mm3" },
563
  8, // { X86_REG_MM4, "mm4" },
564
  8, // { X86_REG_MM5, "mm5" },
565
  8, // { X86_REG_MM6, "mm6" },
566
  8, // { X86_REG_MM7, "mm7" },
567
  8, // { X86_REG_R8, "r8" },
568
  8, // { X86_REG_R9, "r9" },
569
  8, // { X86_REG_R10, "r10" },
570
  8, // { X86_REG_R11, "r11" },
571
  8, // { X86_REG_R12, "r12" },
572
  8, // { X86_REG_R13, "r13" },
573
  8, // { X86_REG_R14, "r14" },
574
  8, // { X86_REG_R15, "r15" },
575
  10, // { X86_REG_ST0, "st0" },
576
  10, // { X86_REG_ST1, "st1" },
577
  10, // { X86_REG_ST2, "st2" },
578
  10, // { X86_REG_ST3, "st3" },
579
  10, // { X86_REG_ST4, "st4" },
580
  10, // { X86_REG_ST5, "st5" },
581
  10, // { X86_REG_ST6, "st6" },
582
  10, // { X86_REG_ST7, "st7" },
583
  16, // { X86_REG_XMM0, "xmm0" },
584
  16, // { X86_REG_XMM1, "xmm1" },
585
  16, // { X86_REG_XMM2, "xmm2" },
586
  16, // { X86_REG_XMM3, "xmm3" },
587
  16, // { X86_REG_XMM4, "xmm4" },
588
  16, // { X86_REG_XMM5, "xmm5" },
589
  16, // { X86_REG_XMM6, "xmm6" },
590
  16, // { X86_REG_XMM7, "xmm7" },
591
  16, // { X86_REG_XMM8, "xmm8" },
592
  16, // { X86_REG_XMM9, "xmm9" },
593
  16, // { X86_REG_XMM10, "xmm10" },
594
  16, // { X86_REG_XMM11, "xmm11" },
595
  16, // { X86_REG_XMM12, "xmm12" },
596
  16, // { X86_REG_XMM13, "xmm13" },
597
  16, // { X86_REG_XMM14, "xmm14" },
598
  16, // { X86_REG_XMM15, "xmm15" },
599
  16, // { X86_REG_XMM16, "xmm16" },
600
  16, // { X86_REG_XMM17, "xmm17" },
601
  16, // { X86_REG_XMM18, "xmm18" },
602
  16, // { X86_REG_XMM19, "xmm19" },
603
  16, // { X86_REG_XMM20, "xmm20" },
604
  16, // { X86_REG_XMM21, "xmm21" },
605
  16, // { X86_REG_XMM22, "xmm22" },
606
  16, // { X86_REG_XMM23, "xmm23" },
607
  16, // { X86_REG_XMM24, "xmm24" },
608
  16, // { X86_REG_XMM25, "xmm25" },
609
  16, // { X86_REG_XMM26, "xmm26" },
610
  16, // { X86_REG_XMM27, "xmm27" },
611
  16, // { X86_REG_XMM28, "xmm28" },
612
  16, // { X86_REG_XMM29, "xmm29" },
613
  16, // { X86_REG_XMM30, "xmm30" },
614
  16, // { X86_REG_XMM31, "xmm31" },
615
  32, // { X86_REG_YMM0, "ymm0" },
616
  32, // { X86_REG_YMM1, "ymm1" },
617
  32, // { X86_REG_YMM2, "ymm2" },
618
  32, // { X86_REG_YMM3, "ymm3" },
619
  32, // { X86_REG_YMM4, "ymm4" },
620
  32, // { X86_REG_YMM5, "ymm5" },
621
  32, // { X86_REG_YMM6, "ymm6" },
622
  32, // { X86_REG_YMM7, "ymm7" },
623
  32, // { X86_REG_YMM8, "ymm8" },
624
  32, // { X86_REG_YMM9, "ymm9" },
625
  32, // { X86_REG_YMM10, "ymm10" },
626
  32, // { X86_REG_YMM11, "ymm11" },
627
  32, // { X86_REG_YMM12, "ymm12" },
628
  32, // { X86_REG_YMM13, "ymm13" },
629
  32, // { X86_REG_YMM14, "ymm14" },
630
  32, // { X86_REG_YMM15, "ymm15" },
631
  32, // { X86_REG_YMM16, "ymm16" },
632
  32, // { X86_REG_YMM17, "ymm17" },
633
  32, // { X86_REG_YMM18, "ymm18" },
634
  32, // { X86_REG_YMM19, "ymm19" },
635
  32, // { X86_REG_YMM20, "ymm20" },
636
  32, // { X86_REG_YMM21, "ymm21" },
637
  32, // { X86_REG_YMM22, "ymm22" },
638
  32, // { X86_REG_YMM23, "ymm23" },
639
  32, // { X86_REG_YMM24, "ymm24" },
640
  32, // { X86_REG_YMM25, "ymm25" },
641
  32, // { X86_REG_YMM26, "ymm26" },
642
  32, // { X86_REG_YMM27, "ymm27" },
643
  32, // { X86_REG_YMM28, "ymm28" },
644
  32, // { X86_REG_YMM29, "ymm29" },
645
  32, // { X86_REG_YMM30, "ymm30" },
646
  32, // { X86_REG_YMM31, "ymm31" },
647
  64, // { X86_REG_ZMM0, "zmm0" },
648
  64, // { X86_REG_ZMM1, "zmm1" },
649
  64, // { X86_REG_ZMM2, "zmm2" },
650
  64, // { X86_REG_ZMM3, "zmm3" },
651
  64, // { X86_REG_ZMM4, "zmm4" },
652
  64, // { X86_REG_ZMM5, "zmm5" },
653
  64, // { X86_REG_ZMM6, "zmm6" },
654
  64, // { X86_REG_ZMM7, "zmm7" },
655
  64, // { X86_REG_ZMM8, "zmm8" },
656
  64, // { X86_REG_ZMM9, "zmm9" },
657
  64, // { X86_REG_ZMM10, "zmm10" },
658
  64, // { X86_REG_ZMM11, "zmm11" },
659
  64, // { X86_REG_ZMM12, "zmm12" },
660
  64, // { X86_REG_ZMM13, "zmm13" },
661
  64, // { X86_REG_ZMM14, "zmm14" },
662
  64, // { X86_REG_ZMM15, "zmm15" },
663
  64, // { X86_REG_ZMM16, "zmm16" },
664
  64, // { X86_REG_ZMM17, "zmm17" },
665
  64, // { X86_REG_ZMM18, "zmm18" },
666
  64, // { X86_REG_ZMM19, "zmm19" },
667
  64, // { X86_REG_ZMM20, "zmm20" },
668
  64, // { X86_REG_ZMM21, "zmm21" },
669
  64, // { X86_REG_ZMM22, "zmm22" },
670
  64, // { X86_REG_ZMM23, "zmm23" },
671
  64, // { X86_REG_ZMM24, "zmm24" },
672
  64, // { X86_REG_ZMM25, "zmm25" },
673
  64, // { X86_REG_ZMM26, "zmm26" },
674
  64, // { X86_REG_ZMM27, "zmm27" },
675
  64, // { X86_REG_ZMM28, "zmm28" },
676
  64, // { X86_REG_ZMM29, "zmm29" },
677
  64, // { X86_REG_ZMM30, "zmm30" },
678
  64, // { X86_REG_ZMM31, "zmm31" },
679
  1, // { X86_REG_R8B, "r8b" },
680
  1, // { X86_REG_R9B, "r9b" },
681
  1, // { X86_REG_R10B, "r10b" },
682
  1, // { X86_REG_R11B, "r11b" },
683
  1, // { X86_REG_R12B, "r12b" },
684
  1, // { X86_REG_R13B, "r13b" },
685
  1, // { X86_REG_R14B, "r14b" },
686
  1, // { X86_REG_R15B, "r15b" },
687
  4, // { X86_REG_R8D, "r8d" },
688
  4, // { X86_REG_R9D, "r9d" },
689
  4, // { X86_REG_R10D, "r10d" },
690
  4, // { X86_REG_R11D, "r11d" },
691
  4, // { X86_REG_R12D, "r12d" },
692
  4, // { X86_REG_R13D, "r13d" },
693
  4, // { X86_REG_R14D, "r14d" },
694
  4, // { X86_REG_R15D, "r15d" },
695
  2, // { X86_REG_R8W, "r8w" },
696
  2, // { X86_REG_R9W, "r9w" },
697
  2, // { X86_REG_R10W, "r10w" },
698
  2, // { X86_REG_R11W, "r11w" },
699
  2, // { X86_REG_R12W, "r12w" },
700
  2, // { X86_REG_R13W, "r13w" },
701
  2, // { X86_REG_R14W, "r14w" },
702
  2, // { X86_REG_R15W, "r15w" },
703
  16, // { X86_REG_BND0, "bnd0" },
704
  16, // { X86_REG_BND1, "bnd0" },
705
  16, // { X86_REG_BND2, "bnd0" },
706
  16, // { X86_REG_BND3, "bnd0" },
707
};
708
709
const char *X86_reg_name(csh handle, unsigned int reg)
710
1.64M
{
711
1.64M
#ifndef CAPSTONE_DIET
712
1.64M
  cs_struct *ud = (cs_struct *)handle;
713
714
1.64M
  if (reg >= ARR_SIZE(reg_name_maps))
715
0
    return NULL;
716
717
1.64M
  if (reg == X86_REG_EFLAGS) {
718
766k
    if (ud->mode & CS_MODE_32)
719
238k
      return "eflags";
720
528k
    if (ud->mode & CS_MODE_64)
721
281k
      return "rflags";
722
528k
  }
723
724
1.12M
  return reg_name_maps[reg].name;
725
#else
726
  return NULL;
727
#endif
728
1.64M
}
729
730
#ifndef CAPSTONE_DIET
731
static const char *const insn_name_maps[] = {
732
  NULL, // X86_INS_INVALID
733
#ifndef CAPSTONE_X86_REDUCE
734
#include "X86MappingInsnName.inc"
735
#else
736
#include "X86MappingInsnName_reduce.inc"
737
#endif
738
};
739
#endif
740
741
// NOTE: insn_name_maps[] is sorted in order
742
const char *X86_insn_name(csh handle, unsigned int id)
743
1.19M
{
744
1.19M
#ifndef CAPSTONE_DIET
745
1.19M
  if (id >= ARR_SIZE(insn_name_maps))
746
0
    return NULL;
747
748
1.19M
  return insn_name_maps[id];
749
#else
750
  return NULL;
751
#endif
752
1.19M
}
753
754
#ifndef CAPSTONE_DIET
755
static const name_map group_name_maps[] = {
756
  // generic groups
757
  { X86_GRP_INVALID, NULL },
758
  { X86_GRP_JUMP, "jump" },
759
  { X86_GRP_CALL, "call" },
760
  { X86_GRP_RET, "ret" },
761
  { X86_GRP_INT, "int" },
762
  { X86_GRP_IRET, "iret" },
763
  { X86_GRP_PRIVILEGE, "privilege" },
764
  { X86_GRP_BRANCH_RELATIVE, "branch_relative" },
765
766
  // architecture-specific groups
767
  { X86_GRP_VM, "vm" },
768
  { X86_GRP_3DNOW, "3dnow" },
769
  { X86_GRP_AES, "aes" },
770
  { X86_GRP_ADX, "adx" },
771
  { X86_GRP_AVX, "avx" },
772
  { X86_GRP_AVX2, "avx2" },
773
  { X86_GRP_AVX512, "avx512" },
774
  { X86_GRP_BMI, "bmi" },
775
  { X86_GRP_BMI2, "bmi2" },
776
  { X86_GRP_CMOV, "cmov" },
777
  { X86_GRP_F16C, "fc16" },
778
  { X86_GRP_FMA, "fma" },
779
  { X86_GRP_FMA4, "fma4" },
780
  { X86_GRP_FSGSBASE, "fsgsbase" },
781
  { X86_GRP_HLE, "hle" },
782
  { X86_GRP_MMX, "mmx" },
783
  { X86_GRP_MODE32, "mode32" },
784
  { X86_GRP_MODE64, "mode64" },
785
  { X86_GRP_RTM, "rtm" },
786
  { X86_GRP_SHA, "sha" },
787
  { X86_GRP_SSE1, "sse1" },
788
  { X86_GRP_SSE2, "sse2" },
789
  { X86_GRP_SSE3, "sse3" },
790
  { X86_GRP_SSE41, "sse41" },
791
  { X86_GRP_SSE42, "sse42" },
792
  { X86_GRP_SSE4A, "sse4a" },
793
  { X86_GRP_SSSE3, "ssse3" },
794
  { X86_GRP_PCLMUL, "pclmul" },
795
  { X86_GRP_XOP, "xop" },
796
  { X86_GRP_CDI, "cdi" },
797
  { X86_GRP_ERI, "eri" },
798
  { X86_GRP_TBM, "tbm" },
799
  { X86_GRP_16BITMODE, "16bitmode" },
800
  { X86_GRP_NOT64BITMODE, "not64bitmode" },
801
  { X86_GRP_SGX, "sgx" },
802
  { X86_GRP_DQI, "dqi" },
803
  { X86_GRP_BWI, "bwi" },
804
  { X86_GRP_PFI, "pfi" },
805
  { X86_GRP_VLX, "vlx" },
806
  { X86_GRP_SMAP, "smap" },
807
  { X86_GRP_NOVLX, "novlx" },
808
  { X86_GRP_FPU, "fpu" },
809
};
810
#endif
811
812
const char *X86_group_name(csh handle, unsigned int id)
813
552k
{
814
552k
#ifndef CAPSTONE_DIET
815
552k
  return id2name(group_name_maps, ARR_SIZE(group_name_maps), id);
816
#else
817
  return NULL;
818
#endif
819
552k
}
820
821
#define GET_INSTRINFO_ENUM
822
#ifdef CAPSTONE_X86_REDUCE
823
#include "X86GenInstrInfo_reduce.inc"
824
825
/// reduce x86 instructions
826
const insn_map_x86 insns[] = {
827
#include "X86MappingInsn_reduce.inc"
828
};
829
#else
830
#include "X86GenInstrInfo.inc"
831
832
/// full x86 instructions
833
const insn_map_x86 insns[] = {
834
#include "X86MappingInsn.inc"
835
};
836
#endif
837
838
#ifndef CAPSTONE_DIET
839
// in arr, replace r1 = r2
840
static void arr_replace(uint16_t *arr, uint8_t max, x86_reg r1, x86_reg r2)
841
224k
{
842
224k
  uint8_t i;
843
844
342k
  for (i = 0; i < max; i++) {
845
310k
    if (arr[i] == r1) {
846
192k
      arr[i] = r2;
847
192k
      break;
848
192k
    }
849
310k
  }
850
224k
}
851
#endif
852
853
// look for @id in @insns
854
// return -1 if not found
855
unsigned int find_insn(unsigned int id)
856
4.28M
{
857
  // binary searching since the IDs are sorted in order
858
4.28M
  unsigned int left, right, m;
859
4.28M
  unsigned int max = ARR_SIZE(insns);
860
861
4.28M
  right = max - 1;
862
863
4.28M
  if (id < insns[0].id || id > insns[right].id)
864
    // not found
865
149
    return -1;
866
867
4.28M
  left = 0;
868
869
55.9M
  while (left <= right) {
870
55.9M
    m = (left + right) / 2;
871
55.9M
    if (id == insns[m].id) {
872
4.28M
      return m;
873
4.28M
    }
874
875
51.6M
    if (id < insns[m].id)
876
30.4M
      right = m - 1;
877
21.2M
    else
878
21.2M
      left = m + 1;
879
51.6M
  }
880
881
  // not found
882
  // printf("NOT FOUNDDDDDDDDDDDDDDD id = %u\n", id);
883
0
  return -1;
884
4.28M
}
885
886
// given internal insn id, return public instruction info
887
void X86_get_insn_id(cs_struct *h, cs_insn *insn, unsigned int id)
888
476k
{
889
476k
  unsigned int i = find_insn(id);
890
476k
  if (i != -1) {
891
476k
    insn->id = insns[i].mapid;
892
893
476k
    if (h->detail_opt) {
894
476k
#ifndef CAPSTONE_DIET
895
476k
      memcpy(insn->detail->regs_read, insns[i].regs_use,
896
476k
             sizeof(insns[i].regs_use));
897
476k
      insn->detail->regs_read_count =
898
476k
        (uint8_t)count_positive(insns[i].regs_use);
899
900
      // special cases when regs_write[] depends on arch
901
476k
      switch (id) {
902
475k
      default:
903
475k
        memcpy(insn->detail->regs_write,
904
475k
               insns[i].regs_mod,
905
475k
               sizeof(insns[i].regs_mod));
906
475k
        insn->detail->regs_write_count =
907
475k
          (uint8_t)count_positive(
908
475k
            insns[i].regs_mod);
909
475k
        break;
910
133
      case X86_RDTSC:
911
133
        if (h->mode == CS_MODE_64) {
912
59
          memcpy(insn->detail->regs_write,
913
59
                 insns[i].regs_mod,
914
59
                 sizeof(insns[i].regs_mod));
915
59
          insn->detail->regs_write_count =
916
59
            (uint8_t)count_positive(
917
59
              insns[i].regs_mod);
918
74
        } else {
919
74
          insn->detail->regs_write[0] =
920
74
            X86_REG_EAX;
921
74
          insn->detail->regs_write[1] =
922
74
            X86_REG_EDX;
923
74
          insn->detail->regs_write_count = 2;
924
74
        }
925
133
        break;
926
637
      case X86_RDTSCP:
927
637
        if (h->mode == CS_MODE_64) {
928
412
          memcpy(insn->detail->regs_write,
929
412
                 insns[i].regs_mod,
930
412
                 sizeof(insns[i].regs_mod));
931
412
          insn->detail->regs_write_count =
932
412
            (uint8_t)count_positive(
933
412
              insns[i].regs_mod);
934
412
        } else {
935
225
          insn->detail->regs_write[0] =
936
225
            X86_REG_EAX;
937
225
          insn->detail->regs_write[1] =
938
225
            X86_REG_ECX;
939
225
          insn->detail->regs_write[2] =
940
225
            X86_REG_EDX;
941
225
          insn->detail->regs_write_count = 3;
942
225
        }
943
637
        break;
944
476k
      }
945
476k
      switch (insn->id) {
946
473k
      default:
947
473k
        break;
948
949
473k
      case X86_INS_LOOP:
950
2.38k
      case X86_INS_LOOPE:
951
3.28k
      case X86_INS_LOOPNE:
952
3.28k
        switch (h->mode) {
953
943
        default:
954
943
          break;
955
1.14k
        case CS_MODE_16:
956
1.14k
          arr_replace(
957
1.14k
            insn->detail->regs_read,
958
1.14k
            insn->detail->regs_read_count,
959
1.14k
            X86_REG_EIP, X86_REG_IP);
960
1.14k
          arr_replace(
961
1.14k
            insn->detail->regs_write,
962
1.14k
            insn->detail->regs_write_count,
963
1.14k
            X86_REG_EIP, X86_REG_IP);
964
1.14k
          arr_replace(
965
1.14k
            insn->detail->regs_read,
966
1.14k
            insn->detail->regs_read_count,
967
1.14k
            X86_REG_ECX, X86_REG_CX);
968
1.14k
          arr_replace(
969
1.14k
            insn->detail->regs_write,
970
1.14k
            insn->detail->regs_write_count,
971
1.14k
            X86_REG_ECX, X86_REG_CX);
972
1.14k
          break;
973
1.19k
        case CS_MODE_64:
974
1.19k
          arr_replace(
975
1.19k
            insn->detail->regs_read,
976
1.19k
            insn->detail->regs_read_count,
977
1.19k
            X86_REG_EIP, X86_REG_RIP);
978
1.19k
          arr_replace(
979
1.19k
            insn->detail->regs_write,
980
1.19k
            insn->detail->regs_write_count,
981
1.19k
            X86_REG_EIP, X86_REG_RIP);
982
1.19k
          arr_replace(
983
1.19k
            insn->detail->regs_read,
984
1.19k
            insn->detail->regs_read_count,
985
1.19k
            X86_REG_ECX, X86_REG_RCX);
986
1.19k
          arr_replace(
987
1.19k
            insn->detail->regs_write,
988
1.19k
            insn->detail->regs_write_count,
989
1.19k
            X86_REG_ECX, X86_REG_RCX);
990
1.19k
          break;
991
3.28k
        }
992
476k
      }
993
994
476k
      switch (insn->id) {
995
438k
      default:
996
438k
        break;
997
438k
      case X86_INS_LODSB:
998
4.10k
      case X86_INS_LODSD:
999
4.65k
      case X86_INS_LODSQ:
1000
5.49k
      case X86_INS_LODSW:
1001
5.49k
        switch (h->mode) {
1002
1.35k
        default:
1003
1.35k
          break;
1004
1.35k
        case CS_MODE_16:
1005
1.16k
          arr_replace(
1006
1.16k
            insn->detail->regs_read,
1007
1.16k
            insn->detail->regs_read_count,
1008
1.16k
            X86_REG_ESI, X86_REG_SI);
1009
1.16k
          arr_replace(
1010
1.16k
            insn->detail->regs_write,
1011
1.16k
            insn->detail->regs_write_count,
1012
1.16k
            X86_REG_ESI, X86_REG_SI);
1013
1.16k
          break;
1014
2.98k
        case CS_MODE_64:
1015
2.98k
          arr_replace(
1016
2.98k
            insn->detail->regs_read,
1017
2.98k
            insn->detail->regs_read_count,
1018
2.98k
            X86_REG_ESI, X86_REG_RSI);
1019
2.98k
          arr_replace(
1020
2.98k
            insn->detail->regs_write,
1021
2.98k
            insn->detail->regs_write_count,
1022
2.98k
            X86_REG_ESI, X86_REG_RSI);
1023
2.98k
          break;
1024
5.49k
        }
1025
5.49k
        break;
1026
1027
5.49k
      case X86_INS_SCASB:
1028
2.48k
      case X86_INS_SCASD:
1029
3.16k
      case X86_INS_SCASW:
1030
3.65k
      case X86_INS_SCASQ:
1031
4.76k
      case X86_INS_STOSB:
1032
6.02k
      case X86_INS_STOSD:
1033
6.44k
      case X86_INS_STOSQ:
1034
6.98k
      case X86_INS_STOSW:
1035
6.98k
        switch (h->mode) {
1036
1.69k
        default:
1037
1.69k
          break;
1038
2.05k
        case CS_MODE_16:
1039
2.05k
          arr_replace(
1040
2.05k
            insn->detail->regs_read,
1041
2.05k
            insn->detail->regs_read_count,
1042
2.05k
            X86_REG_EDI, X86_REG_DI);
1043
2.05k
          arr_replace(
1044
2.05k
            insn->detail->regs_write,
1045
2.05k
            insn->detail->regs_write_count,
1046
2.05k
            X86_REG_EDI, X86_REG_DI);
1047
2.05k
          break;
1048
3.23k
        case CS_MODE_64:
1049
3.23k
          arr_replace(
1050
3.23k
            insn->detail->regs_read,
1051
3.23k
            insn->detail->regs_read_count,
1052
3.23k
            X86_REG_EDI, X86_REG_RDI);
1053
3.23k
          arr_replace(
1054
3.23k
            insn->detail->regs_write,
1055
3.23k
            insn->detail->regs_write_count,
1056
3.23k
            X86_REG_EDI, X86_REG_RDI);
1057
3.23k
          break;
1058
6.98k
        }
1059
6.98k
        break;
1060
1061
6.98k
      case X86_INS_CMPSB:
1062
2.53k
      case X86_INS_CMPSD:
1063
3.06k
      case X86_INS_CMPSQ:
1064
3.73k
      case X86_INS_CMPSW:
1065
6.40k
      case X86_INS_MOVSB:
1066
7.52k
      case X86_INS_MOVSW:
1067
10.6k
      case X86_INS_MOVSD:
1068
11.5k
      case X86_INS_MOVSQ:
1069
11.5k
        switch (h->mode) {
1070
4.14k
        default:
1071
4.14k
          break;
1072
4.14k
        case CS_MODE_16:
1073
3.08k
          arr_replace(
1074
3.08k
            insn->detail->regs_read,
1075
3.08k
            insn->detail->regs_read_count,
1076
3.08k
            X86_REG_EDI, X86_REG_DI);
1077
3.08k
          arr_replace(
1078
3.08k
            insn->detail->regs_write,
1079
3.08k
            insn->detail->regs_write_count,
1080
3.08k
            X86_REG_EDI, X86_REG_DI);
1081
3.08k
          arr_replace(
1082
3.08k
            insn->detail->regs_read,
1083
3.08k
            insn->detail->regs_read_count,
1084
3.08k
            X86_REG_ESI, X86_REG_SI);
1085
3.08k
          arr_replace(
1086
3.08k
            insn->detail->regs_write,
1087
3.08k
            insn->detail->regs_write_count,
1088
3.08k
            X86_REG_ESI, X86_REG_SI);
1089
3.08k
          break;
1090
4.29k
        case CS_MODE_64:
1091
4.29k
          arr_replace(
1092
4.29k
            insn->detail->regs_read,
1093
4.29k
            insn->detail->regs_read_count,
1094
4.29k
            X86_REG_EDI, X86_REG_RDI);
1095
4.29k
          arr_replace(
1096
4.29k
            insn->detail->regs_write,
1097
4.29k
            insn->detail->regs_write_count,
1098
4.29k
            X86_REG_EDI, X86_REG_RDI);
1099
4.29k
          arr_replace(
1100
4.29k
            insn->detail->regs_read,
1101
4.29k
            insn->detail->regs_read_count,
1102
4.29k
            X86_REG_ESI, X86_REG_RSI);
1103
4.29k
          arr_replace(
1104
4.29k
            insn->detail->regs_write,
1105
4.29k
            insn->detail->regs_write_count,
1106
4.29k
            X86_REG_ESI, X86_REG_RSI);
1107
4.29k
          break;
1108
11.5k
        }
1109
11.5k
        break;
1110
1111
11.5k
      case X86_INS_ENTER:
1112
3.39k
      case X86_INS_LEAVE:
1113
3.39k
        switch (h->mode) {
1114
749
        default:
1115
749
          break;
1116
1.33k
        case CS_MODE_16:
1117
1.33k
          arr_replace(
1118
1.33k
            insn->detail->regs_read,
1119
1.33k
            insn->detail->regs_read_count,
1120
1.33k
            X86_REG_EBP, X86_REG_BP);
1121
1.33k
          arr_replace(
1122
1.33k
            insn->detail->regs_read,
1123
1.33k
            insn->detail->regs_read_count,
1124
1.33k
            X86_REG_ESP, X86_REG_SP);
1125
1.33k
          arr_replace(
1126
1.33k
            insn->detail->regs_write,
1127
1.33k
            insn->detail->regs_write_count,
1128
1.33k
            X86_REG_EBP, X86_REG_BP);
1129
1.33k
          arr_replace(
1130
1.33k
            insn->detail->regs_write,
1131
1.33k
            insn->detail->regs_write_count,
1132
1.33k
            X86_REG_ESP, X86_REG_SP);
1133
1.33k
          break;
1134
1.30k
        case CS_MODE_64:
1135
1.30k
          arr_replace(
1136
1.30k
            insn->detail->regs_read,
1137
1.30k
            insn->detail->regs_read_count,
1138
1.30k
            X86_REG_EBP, X86_REG_RBP);
1139
1.30k
          arr_replace(
1140
1.30k
            insn->detail->regs_read,
1141
1.30k
            insn->detail->regs_read_count,
1142
1.30k
            X86_REG_ESP, X86_REG_RSP);
1143
1.30k
          arr_replace(
1144
1.30k
            insn->detail->regs_write,
1145
1.30k
            insn->detail->regs_write_count,
1146
1.30k
            X86_REG_EBP, X86_REG_RBP);
1147
1.30k
          arr_replace(
1148
1.30k
            insn->detail->regs_write,
1149
1.30k
            insn->detail->regs_write_count,
1150
1.30k
            X86_REG_ESP, X86_REG_RSP);
1151
3.39k
        }
1152
3.39k
        break;
1153
1154
3.39k
      case X86_INS_INSB:
1155
3.99k
      case X86_INS_INSW:
1156
5.41k
      case X86_INS_INSD:
1157
5.41k
        switch (h->mode) {
1158
1.65k
        default:
1159
1.65k
          break;
1160
2.30k
        case CS_MODE_16:
1161
2.30k
          arr_replace(
1162
2.30k
            insn->detail->regs_read,
1163
2.30k
            insn->detail->regs_read_count,
1164
2.30k
            X86_REG_EDI, X86_REG_DI);
1165
2.30k
          arr_replace(
1166
2.30k
            insn->detail->regs_write,
1167
2.30k
            insn->detail->regs_write_count,
1168
2.30k
            X86_REG_EDI, X86_REG_DI);
1169
2.30k
          break;
1170
1.45k
        case CS_MODE_64:
1171
1.45k
          arr_replace(
1172
1.45k
            insn->detail->regs_read,
1173
1.45k
            insn->detail->regs_read_count,
1174
1.45k
            X86_REG_EDI, X86_REG_RDI);
1175
1.45k
          arr_replace(
1176
1.45k
            insn->detail->regs_write,
1177
1.45k
            insn->detail->regs_write_count,
1178
1.45k
            X86_REG_EDI, X86_REG_RDI);
1179
1.45k
          break;
1180
5.41k
        }
1181
5.41k
        break;
1182
1183
5.41k
      case X86_INS_OUTSB:
1184
2.54k
      case X86_INS_OUTSW:
1185
5.03k
      case X86_INS_OUTSD:
1186
5.03k
        switch (h->mode) {
1187
2.51k
        default:
1188
2.51k
          break;
1189
2.51k
        case CS_MODE_64:
1190
1.38k
          arr_replace(
1191
1.38k
            insn->detail->regs_read,
1192
1.38k
            insn->detail->regs_read_count,
1193
1.38k
            X86_REG_ESI, X86_REG_RSI);
1194
1.38k
          arr_replace(
1195
1.38k
            insn->detail->regs_write,
1196
1.38k
            insn->detail->regs_write_count,
1197
1.38k
            X86_REG_ESI, X86_REG_RSI);
1198
1.38k
          break;
1199
1.13k
        case CS_MODE_16:
1200
1.13k
          arr_replace(
1201
1.13k
            insn->detail->regs_read,
1202
1.13k
            insn->detail->regs_read_count,
1203
1.13k
            X86_REG_ESI, X86_REG_SI);
1204
1.13k
          arr_replace(
1205
1.13k
            insn->detail->regs_write,
1206
1.13k
            insn->detail->regs_write_count,
1207
1.13k
            X86_REG_ESI, X86_REG_SI);
1208
1.13k
          break;
1209
5.03k
        }
1210
5.03k
        break;
1211
476k
      }
1212
1213
476k
      switch (insn->id) {
1214
449k
      default:
1215
449k
        break;
1216
449k
      case X86_INS_LODSB:
1217
4.10k
      case X86_INS_LODSD:
1218
4.94k
      case X86_INS_LODSW:
1219
5.72k
      case X86_INS_CMPSB:
1220
7.47k
      case X86_INS_CMPSD:
1221
8.15k
      case X86_INS_CMPSW:
1222
10.8k
      case X86_INS_MOVSB:
1223
11.9k
      case X86_INS_MOVSW:
1224
15.0k
      case X86_INS_MOVSD:
1225
16.7k
      case X86_INS_OUTSB:
1226
17.5k
      case X86_INS_OUTSW:
1227
20.0k
      case X86_INS_OUTSD:
1228
20.0k
        switch (h->mode) {
1229
6.66k
        default:
1230
6.66k
          break;
1231
6.66k
        case CS_MODE_16:
1232
13.3k
        case CS_MODE_32: {
1233
13.3k
          int pos = insn->detail->regs_read_count;
1234
13.3k
          insn->detail->regs_read[pos] =
1235
13.3k
            X86_REG_DS;
1236
13.3k
          insn->detail->regs_read_count += 1;
1237
13.3k
        } break;
1238
20.0k
        }
1239
20.0k
        break;
1240
1241
20.0k
      case X86_INS_JMP:
1242
5.92k
      case X86_INS_LJMP:
1243
5.92k
        switch (h->mode) {
1244
2.46k
        default:
1245
2.46k
          break;
1246
2.46k
        case CS_MODE_16:
1247
1.90k
          arr_replace(
1248
1.90k
            insn->detail->regs_read,
1249
1.90k
            insn->detail->regs_read_count,
1250
1.90k
            X86_REG_EIP, X86_REG_IP);
1251
1.90k
          arr_replace(
1252
1.90k
            insn->detail->regs_write,
1253
1.90k
            insn->detail->regs_write_count,
1254
1.90k
            X86_REG_EIP, X86_REG_IP);
1255
1.90k
          break;
1256
1.55k
        case CS_MODE_64:
1257
1.55k
          arr_replace(
1258
1.55k
            insn->detail->regs_read,
1259
1.55k
            insn->detail->regs_read_count,
1260
1.55k
            X86_REG_EIP, X86_REG_RIP);
1261
1.55k
          arr_replace(
1262
1.55k
            insn->detail->regs_write,
1263
1.55k
            insn->detail->regs_write_count,
1264
1.55k
            X86_REG_EIP, X86_REG_RIP);
1265
1.55k
          break;
1266
5.92k
        }
1267
5.92k
        break;
1268
1269
5.92k
      case X86_INS_SYSENTER: {
1270
446
        switch (h->mode) {
1271
14
        default:
1272
14
          break;
1273
160
        case CS_MODE_16:
1274
160
          arr_replace(
1275
160
            insn->detail->regs_write,
1276
160
            insn->detail->regs_write_count,
1277
160
            X86_REG_EIP, X86_REG_IP);
1278
160
          arr_replace(
1279
160
            insn->detail->regs_write,
1280
160
            insn->detail->regs_write_count,
1281
160
            X86_REG_ESP, X86_REG_SP);
1282
160
          break;
1283
272
        case CS_MODE_64:
1284
272
          arr_replace(
1285
272
            insn->detail->regs_write,
1286
272
            insn->detail->regs_write_count,
1287
272
            X86_REG_EIP, X86_REG_RIP);
1288
272
          arr_replace(
1289
272
            insn->detail->regs_write,
1290
272
            insn->detail->regs_write_count,
1291
272
            X86_REG_ESP, X86_REG_RSP);
1292
272
          break;
1293
446
        }
1294
446
        break;
1295
446
      } break;
1296
593
      case X86_INS_SYSEXIT: {
1297
593
        switch (h->mode) {
1298
163
        default:
1299
163
          break;
1300
182
        case CS_MODE_16:
1301
182
          arr_replace(
1302
182
            insn->detail->regs_read,
1303
182
            insn->detail->regs_read_count,
1304
182
            X86_REG_ECX, X86_REG_CX);
1305
182
          arr_replace(
1306
182
            insn->detail->regs_read,
1307
182
            insn->detail->regs_read_count,
1308
182
            X86_REG_EDX, X86_REG_DX);
1309
182
          arr_replace(
1310
182
            insn->detail->regs_write,
1311
182
            insn->detail->regs_write_count,
1312
182
            X86_REG_EIP, X86_REG_IP);
1313
182
          arr_replace(
1314
182
            insn->detail->regs_write,
1315
182
            insn->detail->regs_write_count,
1316
182
            X86_REG_ESP, X86_REG_SP);
1317
182
          break;
1318
248
        case CS_MODE_64:
1319
248
          arr_replace(
1320
248
            insn->detail->regs_read,
1321
248
            insn->detail->regs_read_count,
1322
248
            X86_REG_ECX, X86_REG_RCX);
1323
248
          arr_replace(
1324
248
            insn->detail->regs_read,
1325
248
            insn->detail->regs_read_count,
1326
248
            X86_REG_EDX, X86_REG_RDX);
1327
248
          arr_replace(
1328
248
            insn->detail->regs_write,
1329
248
            insn->detail->regs_write_count,
1330
248
            X86_REG_EIP, X86_REG_RIP);
1331
248
          arr_replace(
1332
248
            insn->detail->regs_write,
1333
248
            insn->detail->regs_write_count,
1334
248
            X86_REG_ESP, X86_REG_RSP);
1335
248
          break;
1336
593
        }
1337
593
        break;
1338
593
      } break;
1339
476k
      }
1340
1341
476k
      memcpy(insn->detail->groups, insns[i].groups,
1342
476k
             sizeof(insns[i].groups));
1343
476k
      insn->detail->groups_count =
1344
476k
        (uint8_t)count_positive8(insns[i].groups);
1345
1346
476k
      if (insns[i].branch || insns[i].indirect_branch) {
1347
        // this insn also belongs to JUMP group. add JUMP group
1348
29.8k
        insn->detail
1349
29.8k
          ->groups[insn->detail->groups_count] =
1350
29.8k
          X86_GRP_JUMP;
1351
29.8k
        insn->detail->groups_count++;
1352
1353
29.8k
        switch (h->mode) {
1354
11.9k
        default:
1355
11.9k
          break;
1356
11.9k
        case CS_MODE_16:
1357
10.2k
          arr_replace(
1358
10.2k
            insn->detail->regs_read,
1359
10.2k
            insn->detail->regs_read_count,
1360
10.2k
            X86_REG_EIP, X86_REG_IP);
1361
10.2k
          arr_replace(
1362
10.2k
            insn->detail->regs_write,
1363
10.2k
            insn->detail->regs_write_count,
1364
10.2k
            X86_REG_EIP, X86_REG_IP);
1365
10.2k
          break;
1366
7.55k
        case CS_MODE_64:
1367
7.55k
          arr_replace(
1368
7.55k
            insn->detail->regs_read,
1369
7.55k
            insn->detail->regs_read_count,
1370
7.55k
            X86_REG_EIP, X86_REG_RIP);
1371
7.55k
          arr_replace(
1372
7.55k
            insn->detail->regs_write,
1373
7.55k
            insn->detail->regs_write_count,
1374
7.55k
            X86_REG_EIP, X86_REG_RIP);
1375
7.55k
          break;
1376
29.8k
        }
1377
29.8k
      }
1378
1379
476k
      switch (insns[i].id) {
1380
1.01k
      case X86_OUT8ir:
1381
1.28k
      case X86_OUT16ir:
1382
1.58k
      case X86_OUT32ir:
1383
1.58k
        if (insn->detail->x86.operands[0].imm == -78) {
1384
          // Writing to port 0xb2 causes an SMI on most platforms
1385
          // See: http://cs.gmu.edu/~tr-admin/papers/GMU-CS-TR-2011-8.pdf
1386
0
          insn->detail->groups
1387
0
            [insn->detail->groups_count] =
1388
0
            X86_GRP_INT;
1389
0
          insn->detail->groups_count++;
1390
0
        }
1391
1.58k
        break;
1392
1393
474k
      default:
1394
474k
        break;
1395
476k
      }
1396
476k
#endif
1397
476k
    }
1398
476k
  }
1399
476k
}
1400
1401
// map special instructions with accumulate registers.
1402
// this is needed because LLVM embeds these register names into AsmStrs[],
1403
// but not separately in operands
1404
struct insn_reg {
1405
  uint16_t insn;
1406
  x86_reg reg;
1407
  enum cs_ac_type access;
1408
};
1409
1410
struct insn_reg2 {
1411
  uint16_t insn;
1412
  x86_reg reg1, reg2;
1413
  enum cs_ac_type access1, access2;
1414
};
1415
1416
static const struct insn_reg insn_regs_att[] = {
1417
  { X86_INSB, X86_REG_DX, CS_AC_READ },
1418
  { X86_INSL, X86_REG_DX, CS_AC_READ },
1419
  { X86_INSW, X86_REG_DX, CS_AC_READ },
1420
  { X86_MOV16o16a, X86_REG_AX, CS_AC_READ },
1421
  { X86_MOV16o32a, X86_REG_AX, CS_AC_READ },
1422
  { X86_MOV16o64a, X86_REG_AX, CS_AC_READ },
1423
  { X86_MOV32o16a, X86_REG_EAX, CS_AC_READ },
1424
  { X86_MOV32o32a, X86_REG_EAX, CS_AC_READ },
1425
  { X86_MOV32o64a, X86_REG_EAX, CS_AC_READ },
1426
  { X86_MOV64o32a, X86_REG_RAX, CS_AC_READ },
1427
  { X86_MOV64o64a, X86_REG_RAX, CS_AC_READ },
1428
  { X86_MOV8o16a, X86_REG_AL, CS_AC_READ },
1429
  { X86_MOV8o32a, X86_REG_AL, CS_AC_READ },
1430
  { X86_MOV8o64a, X86_REG_AL, CS_AC_READ },
1431
  { X86_OUT16ir, X86_REG_AX, CS_AC_READ },
1432
  { X86_OUT32ir, X86_REG_EAX, CS_AC_READ },
1433
  { X86_OUT8ir, X86_REG_AL, CS_AC_READ },
1434
  { X86_POPDS16, X86_REG_DS, CS_AC_WRITE },
1435
  { X86_POPDS32, X86_REG_DS, CS_AC_WRITE },
1436
  { X86_POPES16, X86_REG_ES, CS_AC_WRITE },
1437
  { X86_POPES32, X86_REG_ES, CS_AC_WRITE },
1438
  { X86_POPFS16, X86_REG_FS, CS_AC_WRITE },
1439
  { X86_POPFS32, X86_REG_FS, CS_AC_WRITE },
1440
  { X86_POPFS64, X86_REG_FS, CS_AC_WRITE },
1441
  { X86_POPGS16, X86_REG_GS, CS_AC_WRITE },
1442
  { X86_POPGS32, X86_REG_GS, CS_AC_WRITE },
1443
  { X86_POPGS64, X86_REG_GS, CS_AC_WRITE },
1444
  { X86_POPSS16, X86_REG_SS, CS_AC_WRITE },
1445
  { X86_POPSS32, X86_REG_SS, CS_AC_WRITE },
1446
  { X86_PUSHCS16, X86_REG_CS, CS_AC_READ },
1447
  { X86_PUSHCS32, X86_REG_CS, CS_AC_READ },
1448
  { X86_PUSHDS16, X86_REG_DS, CS_AC_READ },
1449
  { X86_PUSHDS32, X86_REG_DS, CS_AC_READ },
1450
  { X86_PUSHES16, X86_REG_ES, CS_AC_READ },
1451
  { X86_PUSHES32, X86_REG_ES, CS_AC_READ },
1452
  { X86_PUSHFS16, X86_REG_FS, CS_AC_READ },
1453
  { X86_PUSHFS32, X86_REG_FS, CS_AC_READ },
1454
  { X86_PUSHFS64, X86_REG_FS, CS_AC_READ },
1455
  { X86_PUSHGS16, X86_REG_GS, CS_AC_READ },
1456
  { X86_PUSHGS32, X86_REG_GS, CS_AC_READ },
1457
  { X86_PUSHGS64, X86_REG_GS, CS_AC_READ },
1458
  { X86_PUSHSS16, X86_REG_SS, CS_AC_READ },
1459
  { X86_PUSHSS32, X86_REG_SS, CS_AC_READ },
1460
  { X86_RCL16rCL, X86_REG_CL, CS_AC_READ },
1461
  { X86_RCL32rCL, X86_REG_CL, CS_AC_READ },
1462
  { X86_RCL64rCL, X86_REG_CL, CS_AC_READ },
1463
  { X86_RCL8rCL, X86_REG_CL, CS_AC_READ },
1464
  { X86_RCR16rCL, X86_REG_CL, CS_AC_READ },
1465
  { X86_RCR32rCL, X86_REG_CL, CS_AC_READ },
1466
  { X86_RCR64rCL, X86_REG_CL, CS_AC_READ },
1467
  { X86_RCR8rCL, X86_REG_CL, CS_AC_READ },
1468
  { X86_ROL16rCL, X86_REG_CL, CS_AC_READ },
1469
  { X86_ROL32rCL, X86_REG_CL, CS_AC_READ },
1470
  { X86_ROL64rCL, X86_REG_CL, CS_AC_READ },
1471
  { X86_ROL8rCL, X86_REG_CL, CS_AC_READ },
1472
  { X86_ROR16rCL, X86_REG_CL, CS_AC_READ },
1473
  { X86_ROR32rCL, X86_REG_CL, CS_AC_READ },
1474
  { X86_ROR64rCL, X86_REG_CL, CS_AC_READ },
1475
  { X86_ROR8rCL, X86_REG_CL, CS_AC_READ },
1476
  { X86_SAL16rCL, X86_REG_CL, CS_AC_READ },
1477
  { X86_SAL32rCL, X86_REG_CL, CS_AC_READ },
1478
  { X86_SAL64rCL, X86_REG_CL, CS_AC_READ },
1479
  { X86_SAL8rCL, X86_REG_CL, CS_AC_READ },
1480
  { X86_SAR16rCL, X86_REG_CL, CS_AC_READ },
1481
  { X86_SAR32rCL, X86_REG_CL, CS_AC_READ },
1482
  { X86_SAR64rCL, X86_REG_CL, CS_AC_READ },
1483
  { X86_SAR8rCL, X86_REG_CL, CS_AC_READ },
1484
  { X86_SHL16rCL, X86_REG_CL, CS_AC_READ },
1485
  { X86_SHL32rCL, X86_REG_CL, CS_AC_READ },
1486
  { X86_SHL64rCL, X86_REG_CL, CS_AC_READ },
1487
  { X86_SHL8rCL, X86_REG_CL, CS_AC_READ },
1488
  { X86_SHLD16mrCL, X86_REG_CL, CS_AC_READ },
1489
  { X86_SHLD16rrCL, X86_REG_CL, CS_AC_READ },
1490
  { X86_SHLD32mrCL, X86_REG_CL, CS_AC_READ },
1491
  { X86_SHLD32rrCL, X86_REG_CL, CS_AC_READ },
1492
  { X86_SHLD64mrCL, X86_REG_CL, CS_AC_READ },
1493
  { X86_SHLD64rrCL, X86_REG_CL, CS_AC_READ },
1494
  { X86_SHR16rCL, X86_REG_CL, CS_AC_READ },
1495
  { X86_SHR32rCL, X86_REG_CL, CS_AC_READ },
1496
  { X86_SHR64rCL, X86_REG_CL, CS_AC_READ },
1497
  { X86_SHR8rCL, X86_REG_CL, CS_AC_READ },
1498
  { X86_SHRD16mrCL, X86_REG_CL, CS_AC_READ },
1499
  { X86_SHRD16rrCL, X86_REG_CL, CS_AC_READ },
1500
  { X86_SHRD32mrCL, X86_REG_CL, CS_AC_READ },
1501
  { X86_SHRD32rrCL, X86_REG_CL, CS_AC_READ },
1502
  { X86_SHRD64mrCL, X86_REG_CL, CS_AC_READ },
1503
  { X86_SHRD64rrCL, X86_REG_CL, CS_AC_READ },
1504
  { X86_XCHG16ar, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1505
  { X86_XCHG32ar, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1506
  { X86_XCHG64ar, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1507
};
1508
1509
static const struct insn_reg insn_regs_att_extra[] = {
1510
  // dummy entry, to avoid empty array
1511
  { 0, 0 },
1512
#ifndef CAPSTONE_X86_REDUCE
1513
  { X86_ADD_FrST0, X86_REG_ST0, CS_AC_READ },
1514
  { X86_DIVR_FrST0, X86_REG_ST0, CS_AC_READ },
1515
  { X86_DIV_FrST0, X86_REG_ST0, CS_AC_READ },
1516
  { X86_FNSTSW16r, X86_REG_AX, CS_AC_READ },
1517
  { X86_MUL_FrST0, X86_REG_ST0, CS_AC_READ },
1518
  { X86_SKINIT, X86_REG_EAX, CS_AC_READ },
1519
  { X86_SUBR_FrST0, X86_REG_ST0, CS_AC_READ },
1520
  { X86_SUB_FrST0, X86_REG_ST0, CS_AC_READ },
1521
  { X86_VMLOAD32, X86_REG_EAX, CS_AC_READ },
1522
  { X86_VMLOAD64, X86_REG_RAX, CS_AC_READ },
1523
  { X86_VMRUN32, X86_REG_EAX, CS_AC_READ },
1524
  { X86_VMRUN64, X86_REG_RAX, CS_AC_READ },
1525
  { X86_VMSAVE32, X86_REG_EAX, CS_AC_READ },
1526
  { X86_VMSAVE64, X86_REG_RAX, CS_AC_READ },
1527
#endif
1528
};
1529
1530
static const struct insn_reg insn_regs_intel[] = {
1531
  { X86_ADC16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1532
  { X86_ADC32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1533
  { X86_ADC64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1534
  { X86_ADC8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1535
  { X86_ADD16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1536
  { X86_ADD32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1537
  { X86_ADD64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1538
  { X86_ADD8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1539
  { X86_AND16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1540
  { X86_AND32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1541
  { X86_AND64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1542
  { X86_AND8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1543
  { X86_CMP16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1544
  { X86_CMP32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1545
  { X86_CMP64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1546
  { X86_CMP8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1547
  { X86_IN16ri, X86_REG_AX, CS_AC_WRITE },
1548
  { X86_IN32ri, X86_REG_EAX, CS_AC_WRITE },
1549
  { X86_IN8ri, X86_REG_AL, CS_AC_WRITE },
1550
  { X86_LODSB, X86_REG_AL, CS_AC_WRITE },
1551
  { X86_LODSL, X86_REG_EAX, CS_AC_WRITE },
1552
  { X86_LODSQ, X86_REG_RAX, CS_AC_WRITE },
1553
  { X86_LODSW, X86_REG_AX, CS_AC_WRITE },
1554
  { X86_MOV16ao16, X86_REG_AX,
1555
    CS_AC_WRITE }, // 16-bit A1 1020                  // mov     ax, word ptr [0x2010]
1556
  { X86_MOV16ao32, X86_REG_AX,
1557
    CS_AC_WRITE }, // 32-bit A1 10203040              // mov     ax, word ptr [0x40302010]
1558
  { X86_MOV16ao64, X86_REG_AX,
1559
    CS_AC_WRITE }, // 64-bit 66 A1 1020304050607080   // movabs  ax, word ptr [0x8070605040302010]
1560
  { X86_MOV32ao16, X86_REG_EAX,
1561
    CS_AC_WRITE }, // 32-bit 67 A1 1020               // mov     eax, dword ptr [0x2010]
1562
  { X86_MOV32ao32, X86_REG_EAX,
1563
    CS_AC_WRITE }, // 32-bit A1 10203040              // mov     eax, dword ptr [0x40302010]
1564
  { X86_MOV32ao64, X86_REG_EAX,
1565
    CS_AC_WRITE }, // 64-bit A1 1020304050607080      // movabs  eax, dword ptr [0x8070605040302010]
1566
  { X86_MOV64ao32, X86_REG_RAX,
1567
    CS_AC_WRITE }, // 64-bit 48 8B04 10203040         // mov     rax, qword ptr [0x40302010]
1568
  { X86_MOV64ao64, X86_REG_RAX,
1569
    CS_AC_WRITE }, // 64-bit 48 A1 1020304050607080   // movabs  rax, qword ptr [0x8070605040302010]
1570
  { X86_MOV8ao16, X86_REG_AL,
1571
    CS_AC_WRITE }, // 16-bit A0 1020                  // mov     al, byte ptr [0x2010]
1572
  { X86_MOV8ao32, X86_REG_AL,
1573
    CS_AC_WRITE }, // 32-bit A0 10203040              // mov     al, byte ptr [0x40302010]
1574
  { X86_MOV8ao64, X86_REG_AL,
1575
    CS_AC_WRITE }, // 64-bit 66 A0 1020304050607080   // movabs  al, byte ptr [0x8070605040302010]
1576
  { X86_OR16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1577
  { X86_OR32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1578
  { X86_OR64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1579
  { X86_OR8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1580
  { X86_OUTSB, X86_REG_DX, CS_AC_WRITE },
1581
  { X86_OUTSL, X86_REG_DX, CS_AC_WRITE },
1582
  { X86_OUTSW, X86_REG_DX, CS_AC_WRITE },
1583
  { X86_POPDS16, X86_REG_DS, CS_AC_WRITE },
1584
  { X86_POPDS32, X86_REG_DS, CS_AC_WRITE },
1585
  { X86_POPES16, X86_REG_ES, CS_AC_WRITE },
1586
  { X86_POPES32, X86_REG_ES, CS_AC_WRITE },
1587
  { X86_POPFS16, X86_REG_FS, CS_AC_WRITE },
1588
  { X86_POPFS32, X86_REG_FS, CS_AC_WRITE },
1589
  { X86_POPFS64, X86_REG_FS, CS_AC_WRITE },
1590
  { X86_POPGS16, X86_REG_GS, CS_AC_WRITE },
1591
  { X86_POPGS32, X86_REG_GS, CS_AC_WRITE },
1592
  { X86_POPGS64, X86_REG_GS, CS_AC_WRITE },
1593
  { X86_POPSS16, X86_REG_SS, CS_AC_WRITE },
1594
  { X86_POPSS32, X86_REG_SS, CS_AC_WRITE },
1595
  { X86_PUSHCS16, X86_REG_CS, CS_AC_READ },
1596
  { X86_PUSHCS32, X86_REG_CS, CS_AC_READ },
1597
  { X86_PUSHDS16, X86_REG_DS, CS_AC_READ },
1598
  { X86_PUSHDS32, X86_REG_DS, CS_AC_READ },
1599
  { X86_PUSHES16, X86_REG_ES, CS_AC_READ },
1600
  { X86_PUSHES32, X86_REG_ES, CS_AC_READ },
1601
  { X86_PUSHFS16, X86_REG_FS, CS_AC_READ },
1602
  { X86_PUSHFS32, X86_REG_FS, CS_AC_READ },
1603
  { X86_PUSHFS64, X86_REG_FS, CS_AC_READ },
1604
  { X86_PUSHGS16, X86_REG_GS, CS_AC_READ },
1605
  { X86_PUSHGS32, X86_REG_GS, CS_AC_READ },
1606
  { X86_PUSHGS64, X86_REG_GS, CS_AC_READ },
1607
  { X86_PUSHSS16, X86_REG_SS, CS_AC_READ },
1608
  { X86_PUSHSS32, X86_REG_SS, CS_AC_READ },
1609
  { X86_SBB16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1610
  { X86_SBB32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1611
  { X86_SBB64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1612
  { X86_SBB8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1613
  { X86_SCASB, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1614
  { X86_SCASL, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1615
  { X86_SCASQ, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1616
  { X86_SCASW, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1617
  { X86_SUB16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1618
  { X86_SUB32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1619
  { X86_SUB64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1620
  { X86_SUB8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1621
  { X86_TEST16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1622
  { X86_TEST32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1623
  { X86_TEST64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1624
  { X86_TEST8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1625
  { X86_XOR16i16, X86_REG_AX, CS_AC_WRITE | CS_AC_READ },
1626
  { X86_XOR32i32, X86_REG_EAX, CS_AC_WRITE | CS_AC_READ },
1627
  { X86_XOR64i32, X86_REG_RAX, CS_AC_WRITE | CS_AC_READ },
1628
  { X86_XOR8i8, X86_REG_AL, CS_AC_WRITE | CS_AC_READ },
1629
};
1630
1631
static const struct insn_reg insn_regs_intel_extra[] = {
1632
  // dummy entry, to avoid empty array
1633
  { 0, 0, 0 },
1634
#ifndef CAPSTONE_X86_REDUCE
1635
  { X86_CMOVBE_F, X86_REG_ST0, CS_AC_WRITE },
1636
  { X86_CMOVB_F, X86_REG_ST0, CS_AC_WRITE },
1637
  { X86_CMOVE_F, X86_REG_ST0, CS_AC_WRITE },
1638
  { X86_CMOVNBE_F, X86_REG_ST0, CS_AC_WRITE },
1639
  { X86_CMOVNB_F, X86_REG_ST0, CS_AC_WRITE },
1640
  { X86_CMOVNE_F, X86_REG_ST0, CS_AC_WRITE },
1641
  { X86_CMOVNP_F, X86_REG_ST0, CS_AC_WRITE },
1642
  { X86_CMOVP_F, X86_REG_ST0, CS_AC_WRITE },
1643
  // { X86_COMP_FST0r, X86_REG_ST0, CS_AC_WRITE },
1644
  // { X86_COM_FST0r, X86_REG_ST0, CS_AC_WRITE },
1645
  { X86_FNSTSW16r, X86_REG_AX, CS_AC_WRITE },
1646
  { X86_SKINIT, X86_REG_EAX, CS_AC_WRITE },
1647
  { X86_VMLOAD32, X86_REG_EAX, CS_AC_WRITE },
1648
  { X86_VMLOAD64, X86_REG_RAX, CS_AC_WRITE },
1649
  { X86_VMRUN32, X86_REG_EAX, CS_AC_WRITE },
1650
  { X86_VMRUN64, X86_REG_RAX, CS_AC_WRITE },
1651
  { X86_VMSAVE32, X86_REG_EAX, CS_AC_READ },
1652
  { X86_VMSAVE64, X86_REG_RAX, CS_AC_READ },
1653
  { X86_XCH_F, X86_REG_ST0, CS_AC_WRITE },
1654
#endif
1655
};
1656
1657
static const struct insn_reg2 insn_regs_intel2[] = {
1658
  { X86_IN16rr, X86_REG_AX, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1659
  { X86_IN32rr, X86_REG_EAX, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1660
  { X86_IN8rr, X86_REG_AL, X86_REG_DX, CS_AC_WRITE, CS_AC_READ },
1661
  { X86_INVLPGA32, X86_REG_EAX, X86_REG_ECX, CS_AC_READ, CS_AC_READ },
1662
  { X86_INVLPGA64, X86_REG_RAX, X86_REG_ECX, CS_AC_READ, CS_AC_READ },
1663
  { X86_OUT16rr, X86_REG_DX, X86_REG_AX, CS_AC_READ, CS_AC_READ },
1664
  { X86_OUT32rr, X86_REG_DX, X86_REG_EAX, CS_AC_READ, CS_AC_READ },
1665
  { X86_OUT8rr, X86_REG_DX, X86_REG_AL, CS_AC_READ, CS_AC_READ },
1666
};
1667
1668
static int binary_search1(const struct insn_reg *insns, unsigned int max,
1669
        unsigned int id)
1670
2.30M
{
1671
2.30M
  unsigned int first, last, mid;
1672
1673
2.30M
  first = 0;
1674
2.30M
  last = max - 1;
1675
1676
2.30M
  if (insns[0].insn > id || insns[last].insn < id) {
1677
    // not found
1678
307k
    return -1;
1679
307k
  }
1680
1681
12.2M
  while (first <= last) {
1682
10.4M
    mid = (first + last) / 2;
1683
10.4M
    if (insns[mid].insn < id) {
1684
5.06M
      first = mid + 1;
1685
5.33M
    } else if (insns[mid].insn == id) {
1686
95.2k
      return mid;
1687
5.23M
    } else {
1688
5.23M
      if (mid == 0)
1689
0
        break;
1690
5.23M
      last = mid - 1;
1691
5.23M
    }
1692
10.4M
  }
1693
1694
  // not found
1695
1.89M
  return -1;
1696
1.99M
}
1697
1698
static int binary_search2(const struct insn_reg2 *insns, unsigned int max,
1699
        unsigned int id)
1700
1.10M
{
1701
1.10M
  unsigned int first, last, mid;
1702
1703
1.10M
  first = 0;
1704
1.10M
  last = max - 1;
1705
1706
1.10M
  if (insns[0].insn > id || insns[last].insn < id) {
1707
    // not found
1708
814k
    return -1;
1709
814k
  }
1710
1711
1.12M
  while (first <= last) {
1712
864k
    mid = (first + last) / 2;
1713
864k
    if (insns[mid].insn < id) {
1714
561k
      first = mid + 1;
1715
561k
    } else if (insns[mid].insn == id) {
1716
23.9k
      return mid;
1717
279k
    } else {
1718
279k
      if (mid == 0)
1719
0
        break;
1720
279k
      last = mid - 1;
1721
279k
    }
1722
864k
  }
1723
1724
  // not found
1725
264k
  return -1;
1726
288k
}
1727
1728
// return register of given instruction id
1729
// return 0 if not found
1730
// this is to handle instructions embedding accumulate registers into AsmStrs[]
1731
x86_reg X86_insn_reg_intel(unsigned int id, enum cs_ac_type *access)
1732
602k
{
1733
602k
  int i;
1734
1735
602k
  i = binary_search1(insn_regs_intel, ARR_SIZE(insn_regs_intel), id);
1736
602k
  if (i != -1) {
1737
63.8k
    if (access) {
1738
63.8k
      *access = insn_regs_intel[i].access;
1739
63.8k
    }
1740
63.8k
    return insn_regs_intel[i].reg;
1741
63.8k
  }
1742
1743
538k
  i = binary_search1(insn_regs_intel_extra,
1744
538k
         ARR_SIZE(insn_regs_intel_extra), id);
1745
538k
  if (i != -1) {
1746
774
    if (access) {
1747
774
      *access = insn_regs_intel_extra[i].access;
1748
774
    }
1749
774
    return insn_regs_intel_extra[i].reg;
1750
774
  }
1751
1752
  // not found
1753
537k
  return 0;
1754
538k
}
1755
1756
bool X86_insn_reg_intel2(unsigned int id, x86_reg *reg1,
1757
       enum cs_ac_type *access1, x86_reg *reg2,
1758
       enum cs_ac_type *access2)
1759
537k
{
1760
537k
  int i = binary_search2(insn_regs_intel2, ARR_SIZE(insn_regs_intel2),
1761
537k
             id);
1762
537k
  if (i != -1) {
1763
10.3k
    *reg1 = insn_regs_intel2[i].reg1;
1764
10.3k
    *reg2 = insn_regs_intel2[i].reg2;
1765
10.3k
    if (access1)
1766
10.3k
      *access1 = insn_regs_intel2[i].access1;
1767
10.3k
    if (access2)
1768
10.3k
      *access2 = insn_regs_intel2[i].access2;
1769
10.3k
    return true;
1770
10.3k
  }
1771
1772
  // not found
1773
527k
  return false;
1774
537k
}
1775
1776
x86_reg X86_insn_reg_att(unsigned int id, enum cs_ac_type *access)
1777
595k
{
1778
595k
  int i;
1779
1780
595k
  i = binary_search1(insn_regs_att, ARR_SIZE(insn_regs_att), id);
1781
595k
  if (i != -1) {
1782
30.2k
    if (access)
1783
30.2k
      *access = insn_regs_att[i].access;
1784
30.2k
    return insn_regs_att[i].reg;
1785
30.2k
  }
1786
1787
565k
  i = binary_search1(insn_regs_att_extra, ARR_SIZE(insn_regs_att_extra),
1788
565k
         id);
1789
565k
  if (i != -1) {
1790
384
    if (access)
1791
384
      *access = insn_regs_att_extra[i].access;
1792
384
    return insn_regs_att_extra[i].reg;
1793
384
  }
1794
1795
  // not found
1796
564k
  return 0;
1797
565k
}
1798
1799
// ATT just reuses Intel data, but with the order of registers reversed
1800
bool X86_insn_reg_att2(unsigned int id, x86_reg *reg1, enum cs_ac_type *access1,
1801
           x86_reg *reg2, enum cs_ac_type *access2)
1802
564k
{
1803
564k
  int i = binary_search2(insn_regs_intel2, ARR_SIZE(insn_regs_intel2),
1804
564k
             id);
1805
564k
  if (i != -1) {
1806
13.5k
    *reg1 = insn_regs_intel2[i].reg2;
1807
13.5k
    *reg2 = insn_regs_intel2[i].reg1;
1808
13.5k
    if (access1)
1809
13.5k
      *access1 = insn_regs_intel2[i].access2;
1810
13.5k
    if (access2)
1811
13.5k
      *access2 = insn_regs_intel2[i].access1;
1812
13.5k
    return true;
1813
13.5k
  }
1814
1815
  // not found
1816
551k
  return false;
1817
564k
}
1818
1819
// given MCInst's id, find out if this insn is valid for REPNE prefix
1820
static bool valid_repne(cs_struct *h, unsigned int opcode)
1821
16.3k
{
1822
16.3k
  unsigned int id;
1823
16.3k
  unsigned int i = find_insn(opcode);
1824
16.3k
  if (i != -1) {
1825
16.3k
    id = insns[i].mapid;
1826
16.3k
    switch (id) {
1827
11.4k
    default:
1828
11.4k
      return false;
1829
1830
63
    case X86_INS_CMPSB:
1831
63
    case X86_INS_CMPSS:
1832
258
    case X86_INS_CMPSW:
1833
343
    case X86_INS_CMPSQ:
1834
1835
427
    case X86_INS_SCASB:
1836
616
    case X86_INS_SCASW:
1837
670
    case X86_INS_SCASQ:
1838
1839
748
    case X86_INS_MOVSB:
1840
748
    case X86_INS_MOVSS:
1841
1.01k
    case X86_INS_MOVSW:
1842
1.31k
    case X86_INS_MOVSQ:
1843
1844
1.39k
    case X86_INS_LODSB:
1845
1.55k
    case X86_INS_LODSW:
1846
1.79k
    case X86_INS_LODSD:
1847
1.82k
    case X86_INS_LODSQ:
1848
1849
1.92k
    case X86_INS_STOSB:
1850
1.95k
    case X86_INS_STOSW:
1851
2.08k
    case X86_INS_STOSD:
1852
2.30k
    case X86_INS_STOSQ:
1853
1854
2.34k
    case X86_INS_INSB:
1855
2.44k
    case X86_INS_INSW:
1856
2.49k
    case X86_INS_INSD:
1857
1858
2.85k
    case X86_INS_OUTSB:
1859
2.91k
    case X86_INS_OUTSW:
1860
2.98k
    case X86_INS_OUTSD:
1861
1862
2.98k
      return true;
1863
1864
1.24k
    case X86_INS_MOVSD:
1865
1.24k
      if (opcode == X86_MOVSW) // REP MOVSB
1866
0
        return true;
1867
1.24k
      else if (opcode == X86_MOVSL) // REP MOVSD
1868
398
        return true;
1869
842
      return false;
1870
1871
466
    case X86_INS_CMPSD:
1872
466
      if (opcode == X86_CMPSL) // REP CMPSD
1873
234
        return true;
1874
232
      return false;
1875
1876
275
    case X86_INS_SCASD:
1877
275
      if (opcode == X86_SCASL) // REP SCASD
1878
275
        return true;
1879
0
      return false;
1880
16.3k
    }
1881
16.3k
  }
1882
1883
  // not found
1884
0
  return false;
1885
16.3k
}
1886
1887
// given MCInst's id, find out if this insn is valid for BND prefix
1888
// BND prefix is valid for CALL/JMP/RET
1889
#ifndef CAPSTONE_DIET
1890
static bool valid_bnd(cs_struct *h, unsigned int opcode)
1891
32.0k
{
1892
32.0k
  unsigned int id;
1893
32.0k
  unsigned int i = find_insn(opcode);
1894
32.0k
  if (i != -1) {
1895
32.0k
    id = insns[i].mapid;
1896
32.0k
    switch (id) {
1897
22.1k
    default:
1898
22.1k
      return false;
1899
1900
392
    case X86_INS_JAE:
1901
846
    case X86_INS_JA:
1902
1.01k
    case X86_INS_JBE:
1903
1.52k
    case X86_INS_JB:
1904
1.93k
    case X86_INS_JCXZ:
1905
2.28k
    case X86_INS_JECXZ:
1906
2.54k
    case X86_INS_JE:
1907
3.20k
    case X86_INS_JGE:
1908
3.52k
    case X86_INS_JG:
1909
3.67k
    case X86_INS_JLE:
1910
4.09k
    case X86_INS_JL:
1911
4.25k
    case X86_INS_JMP:
1912
4.91k
    case X86_INS_JNE:
1913
5.41k
    case X86_INS_JNO:
1914
6.00k
    case X86_INS_JNP:
1915
6.18k
    case X86_INS_JNS:
1916
6.61k
    case X86_INS_JO:
1917
7.15k
    case X86_INS_JP:
1918
7.51k
    case X86_INS_JRCXZ:
1919
7.88k
    case X86_INS_JS:
1920
1921
8.29k
    case X86_INS_CALL:
1922
8.95k
    case X86_INS_RET:
1923
9.42k
    case X86_INS_RETF:
1924
9.89k
    case X86_INS_RETFQ:
1925
9.89k
      return true;
1926
32.0k
    }
1927
32.0k
  }
1928
1929
  // not found
1930
0
  return false;
1931
32.0k
}
1932
#endif
1933
1934
// given MCInst's id, find out if this insn is valid for REP prefix
1935
static bool valid_rep(cs_struct *h, unsigned int opcode)
1936
37.8k
{
1937
37.8k
  unsigned int id;
1938
37.8k
  unsigned int i = find_insn(opcode);
1939
37.8k
  if (i != -1) {
1940
37.8k
    id = insns[i].mapid;
1941
37.8k
    switch (id) {
1942
25.3k
    default:
1943
25.3k
      return false;
1944
1945
669
    case X86_INS_MOVSB:
1946
973
    case X86_INS_MOVSW:
1947
1.74k
    case X86_INS_MOVSQ:
1948
1949
2.62k
    case X86_INS_LODSB:
1950
2.98k
    case X86_INS_LODSW:
1951
4.38k
    case X86_INS_LODSQ:
1952
1953
5.23k
    case X86_INS_STOSB:
1954
5.54k
    case X86_INS_STOSW:
1955
5.79k
    case X86_INS_STOSQ:
1956
1957
6.13k
    case X86_INS_INSB:
1958
7.12k
    case X86_INS_INSW:
1959
7.61k
    case X86_INS_INSD:
1960
1961
8.56k
    case X86_INS_OUTSB:
1962
8.90k
    case X86_INS_OUTSW:
1963
10.5k
    case X86_INS_OUTSD:
1964
10.5k
      return true;
1965
1966
    // following are some confused instructions, which have the same
1967
    // mnemonics in 128bit media instructions. Intel is horribly crazy!
1968
816
    case X86_INS_MOVSD:
1969
816
      if (opcode == X86_MOVSL) // REP MOVSD
1970
396
        return true;
1971
420
      return false;
1972
1973
674
    case X86_INS_LODSD:
1974
674
      if (opcode == X86_LODSL) // REP LODSD
1975
674
        return true;
1976
0
      return false;
1977
1978
394
    case X86_INS_STOSD:
1979
394
      if (opcode == X86_STOSL) // REP STOSD
1980
394
        return true;
1981
0
      return false;
1982
37.8k
    }
1983
37.8k
  }
1984
1985
  // not found
1986
0
  return false;
1987
37.8k
}
1988
1989
#ifndef CAPSTONE_DIET
1990
// given MCInst's id, find if this is a "repz ret" instruction
1991
// gcc generates "repz ret" (f3 c3) instructions in some cases as an
1992
// optimization for AMD platforms, see:
1993
// https://gcc.gnu.org/legacy-ml/gcc-patches/2003-05/msg02117.html
1994
static bool valid_ret_repz(cs_struct *h, unsigned int opcode)
1995
22.4k
{
1996
22.4k
  unsigned int id;
1997
22.4k
  unsigned int i = find_insn(opcode);
1998
1999
22.4k
  if (i != -1) {
2000
22.4k
    id = insns[i].mapid;
2001
22.4k
    return id == X86_INS_RET;
2002
22.4k
  }
2003
2004
  // not found
2005
0
  return false;
2006
22.4k
}
2007
#endif
2008
2009
// given MCInst's id, find out if this insn is valid for REPE prefix
2010
static bool valid_repe(cs_struct *h, unsigned int opcode)
2011
25.7k
{
2012
25.7k
  unsigned int id;
2013
25.7k
  unsigned int i = find_insn(opcode);
2014
25.7k
  if (i != -1) {
2015
25.7k
    id = insns[i].mapid;
2016
25.7k
    switch (id) {
2017
22.1k
    default:
2018
22.1k
      return false;
2019
2020
652
    case X86_INS_CMPSB:
2021
948
    case X86_INS_CMPSW:
2022
1.36k
    case X86_INS_CMPSQ:
2023
2024
1.71k
    case X86_INS_SCASB:
2025
2.03k
    case X86_INS_SCASW:
2026
2.68k
    case X86_INS_SCASQ:
2027
2.68k
      return true;
2028
2029
    // following are some confused instructions, which have the same
2030
    // mnemonics in 128bit media instructions. Intel is horribly crazy!
2031
617
    case X86_INS_CMPSD:
2032
617
      if (opcode == X86_CMPSL) // REP CMPSD
2033
365
        return true;
2034
252
      return false;
2035
2036
334
    case X86_INS_SCASD:
2037
334
      if (opcode == X86_SCASL) // REP SCASD
2038
334
        return true;
2039
0
      return false;
2040
25.7k
    }
2041
25.7k
  }
2042
2043
  // not found
2044
0
  return false;
2045
25.7k
}
2046
2047
// Given MCInst's id, find out if this insn is valid for NOTRACK prefix.
2048
// NOTRACK prefix is valid for CALL/JMP.
2049
static bool valid_notrack(cs_struct *h, unsigned int opcode)
2050
5.50k
{
2051
5.50k
  unsigned int id;
2052
5.50k
  unsigned int i = find_insn(opcode);
2053
5.50k
  if (i != -1) {
2054
5.50k
    id = insns[i].mapid;
2055
5.50k
    switch (id) {
2056
5.05k
    default:
2057
5.05k
      return false;
2058
350
    case X86_INS_CALL:
2059
443
    case X86_INS_JMP:
2060
443
      return true;
2061
5.50k
    }
2062
5.50k
  }
2063
2064
  // not found
2065
0
  return false;
2066
5.50k
}
2067
2068
#ifndef CAPSTONE_DIET
2069
// add *CX register to regs_read[] & regs_write[]
2070
static void add_cx(MCInst *MI)
2071
27.7k
{
2072
27.7k
  if (MI->csh->detail_opt) {
2073
27.7k
    x86_reg cx;
2074
2075
27.7k
    if (MI->csh->mode & CS_MODE_16)
2076
8.36k
      cx = X86_REG_CX;
2077
19.3k
    else if (MI->csh->mode & CS_MODE_32)
2078
6.92k
      cx = X86_REG_ECX;
2079
12.4k
    else // 64-bit
2080
12.4k
      cx = X86_REG_RCX;
2081
2082
27.7k
    MI->flat_insn->detail
2083
27.7k
      ->regs_read[MI->flat_insn->detail->regs_read_count] =
2084
27.7k
      cx;
2085
27.7k
    MI->flat_insn->detail->regs_read_count++;
2086
2087
27.7k
    MI->flat_insn->detail
2088
27.7k
      ->regs_write[MI->flat_insn->detail->regs_write_count] =
2089
27.7k
      cx;
2090
27.7k
    MI->flat_insn->detail->regs_write_count++;
2091
27.7k
  }
2092
27.7k
}
2093
#endif
2094
2095
// return true if we patch the mnemonic
2096
bool X86_lockrep(MCInst *MI, SStream *O)
2097
476k
{
2098
476k
  unsigned int opcode;
2099
476k
  bool res = false;
2100
2101
476k
#ifndef CAPSTONE_DIET
2102
476k
  switch (MI->xAcquireRelease) {
2103
688
  case 0xF2:
2104
688
    SStream_concat(O, "xacquire|");
2105
688
    break;
2106
1.24k
  case 0xF3:
2107
1.24k
    SStream_concat(O, "xrelease|");
2108
1.24k
    break;
2109
474k
  default:
2110
474k
    break;
2111
476k
  }
2112
476k
#endif
2113
2114
476k
  if (MI->xAcquireRelease) {
2115
1.93k
    if (MI->x86Lock) {
2116
      // Force LOCK prefix as group 0 prefix for XACQUIRE and XRELEASE if a LOCK is also present.
2117
      // This is an arbitrary choice, since there are effectively two group 0 prefixes present.
2118
      // The Intel SDM is not clear on how we should interpret group 0 in this case. It states:
2119
      // "it is only useful to include up to one prefix code from each of the four groups"
2120
      // ...and then defines instructions where both an F2/F3 and F0 are useful anyway.
2121
889
      MI->x86_prefix[0] = 0xF0;
2122
889
    }
2123
474k
  } else {
2124
474k
    switch (MI->x86_prefix[0]) {
2125
16.3k
    case 0xF2:
2126
16.3k
      opcode = MCInst_getOpcode(MI);
2127
16.3k
#ifndef CAPSTONE_DIET
2128
16.3k
      if (valid_repne(MI->csh, opcode)) {
2129
3.89k
        SStream_concat(O, "repne|");
2130
3.89k
        add_cx(MI);
2131
12.4k
      } else if (valid_bnd(MI->csh, opcode)) {
2132
3.73k
        SStream_concat(O, "bnd|");
2133
8.74k
      } else {
2134
        // invalid prefix
2135
8.74k
        MI->x86_prefix[0] = 0;
2136
8.74k
      }
2137
#else
2138
      if (!valid_repne(MI->csh, opcode)) {
2139
        MI->x86_prefix[0] = 0;
2140
      }
2141
#endif
2142
16.3k
      break;
2143
10.9k
    case 0xF3:
2144
10.9k
      opcode = MCInst_getOpcode(MI);
2145
10.9k
#ifndef CAPSTONE_DIET
2146
10.9k
      if (valid_rep(MI->csh, opcode)) {
2147
3.23k
        SStream_concat(O, "rep|");
2148
3.23k
        add_cx(MI);
2149
7.69k
      } else if (valid_repe(MI->csh, opcode)) {
2150
1.19k
        SStream_concat(O, "repe|");
2151
1.19k
        add_cx(MI);
2152
6.50k
      } else if (valid_ret_repz(MI->csh, opcode)) {
2153
66
        SStream_concat(O, "repz|");
2154
6.44k
      } else {
2155
        // invalid prefix
2156
6.44k
        MI->x86_prefix[0] = 0;
2157
6.44k
      }
2158
#else
2159
      if (!valid_rep(MI->csh, opcode) &&
2160
          !valid_repe(MI->csh, opcode)) {
2161
        MI->x86_prefix[0] = 0;
2162
      }
2163
#endif
2164
10.9k
      break;
2165
447k
    default:
2166
447k
      break;
2167
474k
    }
2168
474k
  }
2169
2170
  // LOCK and F2/F3 may both be present (for XACQUIRE/XRELEASE).
2171
  // There are also XRELEASEs that can be LOCKless.
2172
476k
  if (MI->x86Lock) {
2173
16.9k
    SStream_concat(O, "lock|");
2174
16.9k
  }
2175
2176
476k
  switch (MI->x86_prefix[1]) {
2177
474k
  default:
2178
474k
    break;
2179
474k
  case 0x3e:
2180
1.96k
    opcode = MCInst_getOpcode(MI);
2181
1.96k
    if (valid_notrack(MI->csh, opcode)) {
2182
288
      SStream_concat(O, "notrack|");
2183
288
    }
2184
1.96k
    break;
2185
476k
  }
2186
2187
  // copy normalized prefix[] back to x86.prefix[]
2188
476k
  if (MI->csh->detail_opt)
2189
476k
    memcpy(MI->flat_insn->detail->x86.prefix, MI->x86_prefix,
2190
476k
           ARR_SIZE(MI->x86_prefix));
2191
2192
476k
  return res;
2193
476k
}
2194
2195
void op_addReg(MCInst *MI, int reg)
2196
89.0k
{
2197
89.0k
  if (MI->csh->detail_opt) {
2198
89.0k
    MI->flat_insn->detail->x86
2199
89.0k
      .operands[MI->flat_insn->detail->x86.op_count]
2200
89.0k
      .type = X86_OP_REG;
2201
89.0k
    MI->flat_insn->detail->x86
2202
89.0k
      .operands[MI->flat_insn->detail->x86.op_count]
2203
89.0k
      .reg = reg;
2204
89.0k
    MI->flat_insn->detail->x86
2205
89.0k
      .operands[MI->flat_insn->detail->x86.op_count]
2206
89.0k
      .size = MI->csh->regsize_map[reg];
2207
89.0k
    MI->flat_insn->detail->x86.op_count++;
2208
89.0k
  }
2209
2210
89.0k
  if (MI->op1_size == 0)
2211
54.9k
    MI->op1_size = MI->csh->regsize_map[reg];
2212
89.0k
}
2213
2214
void op_addImm(MCInst *MI, int v)
2215
4.86k
{
2216
4.86k
  if (MI->csh->detail_opt) {
2217
4.86k
    MI->flat_insn->detail->x86
2218
4.86k
      .operands[MI->flat_insn->detail->x86.op_count]
2219
4.86k
      .type = X86_OP_IMM;
2220
4.86k
    MI->flat_insn->detail->x86
2221
4.86k
      .operands[MI->flat_insn->detail->x86.op_count]
2222
4.86k
      .imm = v;
2223
    // if op_count > 0, then this operand's size is taken from the destination op
2224
4.86k
    if (MI->csh->syntax != CS_OPT_SYNTAX_ATT) {
2225
4.86k
      if (MI->flat_insn->detail->x86.op_count > 0)
2226
4.86k
        MI->flat_insn->detail->x86
2227
4.86k
          .operands[MI->flat_insn->detail->x86
2228
4.86k
                .op_count]
2229
4.86k
          .size =
2230
4.86k
          MI->flat_insn->detail->x86.operands[0]
2231
4.86k
            .size;
2232
0
      else
2233
0
        MI->flat_insn->detail->x86
2234
0
          .operands[MI->flat_insn->detail->x86
2235
0
                .op_count]
2236
0
          .size = MI->imm_size;
2237
4.86k
    } else
2238
0
      MI->has_imm = true;
2239
4.86k
    MI->flat_insn->detail->x86.op_count++;
2240
4.86k
  }
2241
2242
4.86k
  if (MI->op1_size == 0)
2243
0
    MI->op1_size = MI->imm_size;
2244
4.86k
}
2245
2246
void op_addXopCC(MCInst *MI, int v)
2247
4.00k
{
2248
4.00k
  if (MI->csh->detail_opt) {
2249
4.00k
    MI->flat_insn->detail->x86.xop_cc = v;
2250
4.00k
  }
2251
4.00k
}
2252
2253
void op_addSseCC(MCInst *MI, int v)
2254
0
{
2255
0
  if (MI->csh->detail_opt) {
2256
0
    MI->flat_insn->detail->x86.sse_cc = v;
2257
0
  }
2258
0
}
2259
2260
void op_addAvxCC(MCInst *MI, int v)
2261
18.5k
{
2262
18.5k
  if (MI->csh->detail_opt) {
2263
18.5k
    MI->flat_insn->detail->x86.avx_cc = v;
2264
18.5k
  }
2265
18.5k
}
2266
2267
void op_addAvxRoundingMode(MCInst *MI, int v)
2268
5.17k
{
2269
5.17k
  if (MI->csh->detail_opt) {
2270
5.17k
    MI->flat_insn->detail->x86.avx_rm = v;
2271
5.17k
  }
2272
5.17k
}
2273
2274
// below functions supply details to X86GenAsmWriter*.inc
2275
void op_addAvxZeroOpmask(MCInst *MI)
2276
8.92k
{
2277
8.92k
  if (MI->csh->detail_opt) {
2278
    // link with the previous operand
2279
8.92k
    MI->flat_insn->detail->x86
2280
8.92k
      .operands[MI->flat_insn->detail->x86.op_count - 1]
2281
8.92k
      .avx_zero_opmask = true;
2282
8.92k
  }
2283
8.92k
}
2284
2285
void op_addAvxSae(MCInst *MI)
2286
11.6k
{
2287
11.6k
  if (MI->csh->detail_opt) {
2288
11.6k
    MI->flat_insn->detail->x86.avx_sae = true;
2289
11.6k
  }
2290
11.6k
}
2291
2292
void op_addAvxBroadcast(MCInst *MI, x86_avx_bcast v)
2293
12.9k
{
2294
12.9k
  if (MI->csh->detail_opt) {
2295
    // link with the previous operand
2296
12.9k
    MI->flat_insn->detail->x86
2297
12.9k
      .operands[MI->flat_insn->detail->x86.op_count - 1]
2298
12.9k
      .avx_bcast = v;
2299
12.9k
  }
2300
12.9k
}
2301
2302
#ifndef CAPSTONE_DIET
2303
// map instruction to its characteristics
2304
typedef struct insn_op {
2305
  uint64_t flags; // how this instruction update EFLAGS(arithmetic instructions) of FPU FLAGS(for FPU instructions)
2306
  uint8_t access[6];
2307
} insn_op;
2308
2309
static const insn_op insn_ops[] = {
2310
#ifdef CAPSTONE_X86_REDUCE
2311
#include "X86MappingInsnOp_reduce.inc"
2312
#else
2313
#include "X86MappingInsnOp.inc"
2314
#endif
2315
};
2316
2317
// given internal insn id, return operand access info
2318
const uint8_t *X86_get_op_access(cs_struct *h, unsigned int id,
2319
         uint64_t *eflags)
2320
2.89M
{
2321
2.89M
  unsigned int i = find_insn(id);
2322
2.89M
  if (i != -1) {
2323
2.89M
    *eflags = insn_ops[i].flags;
2324
2.89M
    return insn_ops[i].access;
2325
2.89M
  }
2326
2327
0
  return NULL;
2328
2.89M
}
2329
2330
void X86_reg_access(const cs_insn *insn, cs_regs regs_read,
2331
        uint8_t *regs_read_count, cs_regs regs_write,
2332
        uint8_t *regs_write_count)
2333
0
{
2334
0
  uint8_t i;
2335
0
  uint8_t read_count, write_count;
2336
0
  cs_x86 *x86 = &(insn->detail->x86);
2337
2338
0
  read_count = insn->detail->regs_read_count;
2339
0
  write_count = insn->detail->regs_write_count;
2340
2341
  // implicit registers
2342
0
  memcpy(regs_read, insn->detail->regs_read,
2343
0
         read_count * sizeof(insn->detail->regs_read[0]));
2344
0
  memcpy(regs_write, insn->detail->regs_write,
2345
0
         write_count * sizeof(insn->detail->regs_write[0]));
2346
2347
  // explicit registers
2348
0
  for (i = 0; i < x86->op_count; i++) {
2349
0
    cs_x86_op *op = &(x86->operands[i]);
2350
0
    switch ((int)op->type) {
2351
0
    case X86_OP_REG:
2352
0
      if ((op->access & CS_AC_READ) &&
2353
0
          !arr_exist(regs_read, read_count, op->reg)) {
2354
0
        regs_read[read_count] = op->reg;
2355
0
        read_count++;
2356
0
      }
2357
0
      if ((op->access & CS_AC_WRITE) &&
2358
0
          !arr_exist(regs_write, write_count, op->reg)) {
2359
0
        regs_write[write_count] = op->reg;
2360
0
        write_count++;
2361
0
      }
2362
0
      break;
2363
0
    case X86_OP_MEM:
2364
      // registers appeared in memory references always being read
2365
0
      if ((op->mem.segment != X86_REG_INVALID)) {
2366
0
        regs_read[read_count] = op->mem.segment;
2367
0
        read_count++;
2368
0
      }
2369
0
      if ((op->mem.base != X86_REG_INVALID) &&
2370
0
          !arr_exist(regs_read, read_count, op->mem.base)) {
2371
0
        regs_read[read_count] = op->mem.base;
2372
0
        read_count++;
2373
0
      }
2374
0
      if ((op->mem.index != X86_REG_INVALID) &&
2375
0
          !arr_exist(regs_read, read_count, op->mem.index)) {
2376
0
        regs_read[read_count] = op->mem.index;
2377
0
        read_count++;
2378
0
      }
2379
0
    default:
2380
0
      break;
2381
0
    }
2382
0
  }
2383
2384
0
  *regs_read_count = read_count;
2385
0
  *regs_write_count = write_count;
2386
0
}
2387
#endif
2388
2389
// map immediate size to instruction id
2390
// this array is sorted for binary searching
2391
static const struct size_id {
2392
  uint8_t enc_size;
2393
  uint8_t size;
2394
  uint16_t id;
2395
} x86_imm_size[] = {
2396
#include "X86ImmSize.inc"
2397
};
2398
2399
// given the instruction name, return the size of its immediate operand (or 0)
2400
uint8_t X86_immediate_size(unsigned int id, uint8_t *enc_size)
2401
190k
{
2402
  // binary searching since the IDs are sorted in order
2403
190k
  unsigned int left, right, m;
2404
2405
190k
  right = ARR_SIZE(x86_imm_size) - 1;
2406
2407
190k
  if (id < x86_imm_size[0].id || id > x86_imm_size[right].id)
2408
    // not found
2409
0
    return 0;
2410
2411
190k
  left = 0;
2412
2413
1.48M
  while (left <= right) {
2414
1.41M
    m = (left + right) / 2;
2415
1.41M
    if (id == x86_imm_size[m].id) {
2416
122k
      if (enc_size != NULL)
2417
120k
        *enc_size = x86_imm_size[m].enc_size;
2418
2419
122k
      return x86_imm_size[m].size;
2420
122k
    }
2421
2422
1.29M
    if (id > x86_imm_size[m].id)
2423
629k
      left = m + 1;
2424
665k
    else {
2425
665k
      if (m == 0)
2426
0
        break;
2427
665k
      right = m - 1;
2428
665k
    }
2429
1.29M
  }
2430
2431
  // not found
2432
68.1k
  return 0;
2433
190k
}
2434
2435
#define GET_REGINFO_ENUM
2436
#include "X86GenRegisterInfo.inc"
2437
2438
// map internal register id to public register id
2439
static const struct register_map {
2440
  unsigned short id;
2441
  unsigned short pub_id;
2442
} reg_map[] = {
2443
  // first dummy map
2444
  { 0, 0 },
2445
#include "X86MappingReg.inc"
2446
};
2447
2448
// return 0 on invalid input, or public register ID otherwise
2449
// NOTE: reg_map is sorted in order of internal register
2450
unsigned short X86_register_map(unsigned short id)
2451
3.21M
{
2452
3.21M
  if (id < ARR_SIZE(reg_map))
2453
3.21M
    return reg_map[id].pub_id;
2454
2455
0
  return 0;
2456
3.21M
}
2457
2458
/// The post-printer function. Used to fixup flaws in the disassembly information
2459
/// of certain instructions.
2460
void X86_postprinter(csh handle, cs_insn *insn, SStream *mnem, MCInst *mci)
2461
1.19M
{
2462
1.19M
  if (!insn || !insn->detail) {
2463
0
    return;
2464
0
  }
2465
1.19M
  switch (insn->id) {
2466
1.18M
  default:
2467
1.18M
    break;
2468
1.18M
  case X86_INS_RCL:
2469
    // Addmissing 1 immediate
2470
13.1k
    if (insn->detail->x86.op_count > 1) {
2471
12.4k
      return;
2472
12.4k
    }
2473
654
    insn->detail->x86.operands[1].imm = 1;
2474
654
    insn->detail->x86.operands[1].type = X86_OP_IMM;
2475
654
    insn->detail->x86.operands[1].access = CS_AC_READ;
2476
654
    insn->detail->x86.op_count++;
2477
654
    break;
2478
1.19M
  }
2479
1.19M
}
2480
2481
#endif