Coverage Report

Created: 2026-04-12 06:30

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
6.79k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
3.54k
#define BIT_5(A)  ((A) & 0x00000020)
61
7.88k
#define BIT_6(A)  ((A) & 0x00000040)
62
7.88k
#define BIT_7(A)  ((A) & 0x00000080)
63
18.7k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.14k
#define BIT_A(A)  ((A) & 0x00000400)
66
21.8k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
24.7k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
1.05k
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
144k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
269k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
10.8k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
18.7k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
7.88k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
7.88k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
14.9k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
24.3k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
14.9k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
14.9k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
7.88k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
3.74k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
7.88k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
2.64k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
25.2k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
25.2k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
991k
{
149
991k
  const uint16_t v0 = info->code[addr + 0];
150
991k
  const uint16_t v1 = info->code[addr + 1];
151
991k
  return (v0 << 8) | v1;
152
991k
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
433k
{
156
433k
  const uint32_t v0 = info->code[addr + 0];
157
433k
  const uint32_t v1 = info->code[addr + 1];
158
433k
  const uint32_t v2 = info->code[addr + 2];
159
433k
  const uint32_t v3 = info->code[addr + 3];
160
433k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
433k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
273
{
165
273
  const uint64_t v0 = info->code[addr + 0];
166
273
  const uint64_t v1 = info->code[addr + 1];
167
273
  const uint64_t v2 = info->code[addr + 2];
168
273
  const uint64_t v3 = info->code[addr + 3];
169
273
  const uint64_t v4 = info->code[addr + 4];
170
273
  const uint64_t v5 = info->code[addr + 5];
171
273
  const uint64_t v6 = info->code[addr + 6];
172
273
  const uint64_t v7 = info->code[addr + 7];
173
273
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
273
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
993k
{
178
993k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
993k
  if (info->code_len < addr + 2) {
180
1.38k
    return 0xaaaa;
181
1.38k
  }
182
991k
  return m68k_read_disassembler_16(info, addr);
183
993k
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
437k
{
187
437k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
437k
  if (info->code_len < addr + 4) {
189
4.08k
    return 0xaaaaaaaa;
190
4.08k
  }
191
433k
  return m68k_read_disassembler_32(info, addr);
192
437k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
285
{
196
285
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
285
  if (info->code_len < addr + 8) {
198
12
    return 0xaaaaaaaaaaaaaaaaLL;
199
12
  }
200
273
  return m68k_read_disassembler_64(info, addr);
201
285
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
93.7k
  do {           \
269
93.7k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
26.8k
      d68000_invalid(info);   \
271
26.8k
      return;       \
272
26.8k
    }          \
273
93.7k
  } while (0)
274
275
27.7k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
965k
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
437k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
285
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
27.7k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
549k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
21.7k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
285
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
22.5k
{
302
22.5k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
22.5k
}
304
305
static int make_int_16(int value)
306
8.30k
{
307
8.30k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
8.30k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
18.7k
{
312
18.7k
  uint32_t extension = read_imm_16(info);
313
314
18.7k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
18.7k
  if (EXT_FULL(extension)) {
317
7.88k
    uint32_t preindex;
318
7.88k
    uint32_t postindex;
319
320
7.88k
    op->mem.base_reg = M68K_REG_INVALID;
321
7.88k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
7.88k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
7.88k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
7.88k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
5.56k
      if (is_pc) {
335
1.12k
        op->mem.base_reg = M68K_REG_PC;
336
4.44k
      } else {
337
4.44k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
4.44k
      }
339
5.56k
    }
340
341
7.88k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
4.09k
      if (EXT_INDEX_AR(extension)) {
343
1.32k
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.77k
      } else {
345
2.77k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.77k
      }
347
348
4.09k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
4.09k
      if (EXT_INDEX_SCALE(extension)) {
351
3.46k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
3.46k
      }
353
4.09k
    }
354
355
7.88k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
7.88k
    postindex = (extension & 7) > 4;
357
358
7.88k
    if (preindex) {
359
3.34k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
4.54k
    } else if (postindex) {
361
2.27k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
2.27k
    }
363
364
7.88k
    return;
365
7.88k
  }
366
367
10.8k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
10.8k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
10.8k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.14k
    if (is_pc) {
372
225
      op->mem.base_reg = M68K_REG_PC;
373
225
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
924
    } else {
375
924
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
924
    }
377
9.69k
  } else {
378
9.69k
    if (is_pc) {
379
1.35k
      op->mem.base_reg = M68K_REG_PC;
380
1.35k
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
8.33k
    } else {
382
8.33k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
8.33k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
8.33k
    }
385
386
9.69k
    op->mem.disp = (int8_t)(extension & 0xff);
387
9.69k
  }
388
389
10.8k
  if (EXT_INDEX_SCALE(extension)) {
390
5.94k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.94k
  }
392
10.8k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
275k
{
397
  // default to memory
398
399
275k
  op->type = M68K_OP_MEM;
400
401
275k
  switch (instruction & 0x3f) {
402
80.0k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
80.0k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
80.0k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
80.0k
      op->type = M68K_OP_REG;
407
80.0k
      break;
408
409
11.9k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
11.9k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
11.9k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
11.9k
      op->type = M68K_OP_REG;
414
11.9k
      break;
415
416
34.7k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
34.7k
      op->address_mode = M68K_AM_REGI_ADDR;
419
34.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
34.7k
      break;
421
422
30.3k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
30.3k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
30.3k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
30.3k
      break;
427
428
50.1k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
50.1k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
50.1k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
50.1k
      break;
433
434
23.6k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
23.6k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
23.6k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
23.6k
      op->mem.disp = (int16_t)read_imm_16(info);
439
23.6k
      break;
440
441
24.1k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
24.1k
      get_with_index_address_mode(info, op, instruction, size, false);
444
24.1k
      break;
445
446
4.78k
    case 0x38:
447
      /* absolute short address */
448
4.78k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
4.78k
      op->imm = read_imm_16(info);
450
4.78k
      break;
451
452
2.74k
    case 0x39:
453
      /* absolute long address */
454
2.74k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.74k
      op->imm = read_imm_32(info);
456
2.74k
      break;
457
458
3.68k
    case 0x3a:
459
      /* program counter with displacement */
460
3.68k
      op->address_mode = M68K_AM_PCI_DISP;
461
3.68k
      op->mem.disp = (int16_t)read_imm_16(info);
462
3.68k
      break;
463
464
3.89k
    case 0x3b:
465
      /* program counter with index */
466
3.89k
      get_with_index_address_mode(info, op, instruction, size, true);
467
3.89k
      break;
468
469
4.07k
    case 0x3c:
470
4.07k
      op->address_mode = M68K_AM_IMMEDIATE;
471
4.07k
      op->type = M68K_OP_IMM;
472
473
4.07k
      if (size == 1)
474
972
        op->imm = read_imm_8(info) & 0xff;
475
3.10k
      else if (size == 2)
476
1.58k
        op->imm = read_imm_16(info) & 0xffff;
477
1.51k
      else if (size == 4)
478
1.23k
        op->imm = read_imm_32(info);
479
285
      else
480
285
        op->imm = read_imm_64(info);
481
482
4.07k
      break;
483
484
1.00k
    default:
485
1.00k
      break;
486
275k
  }
487
275k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
73.8k
{
491
73.8k
  info->groups[info->groups_count++] = (uint8_t)group;
492
73.8k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
395k
{
496
395k
  cs_m68k* ext;
497
498
395k
  MCInst_setOpcode(info->inst, opcode);
499
500
395k
  ext = &info->extension;
501
502
395k
  ext->op_count = (uint8_t)count;
503
395k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
395k
  ext->op_size.cpu_size = size;
505
506
395k
  return ext;
507
395k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
30.6k
{
511
30.6k
  cs_m68k_op* op0;
512
30.6k
  cs_m68k_op* op1;
513
30.6k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
30.6k
  op0 = &ext->operands[0];
516
30.6k
  op1 = &ext->operands[1];
517
518
30.6k
  if (isDreg) {
519
30.6k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
30.6k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
30.6k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
30.6k
  get_ea_mode_op(info, op1, info->ir, size);
527
30.6k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
30.6k
{
531
30.6k
  build_re_gen_1(info, true, opcode, size);
532
30.6k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
33.9k
{
536
33.9k
  cs_m68k_op* op0;
537
33.9k
  cs_m68k_op* op1;
538
33.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
33.9k
  op0 = &ext->operands[0];
541
33.9k
  op1 = &ext->operands[1];
542
543
33.9k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
33.9k
  if (isDreg) {
546
33.9k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
33.9k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
33.9k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
33.9k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
8.05k
{
556
8.05k
  cs_m68k_op* op0;
557
8.05k
  cs_m68k_op* op1;
558
8.05k
  cs_m68k_op* op2;
559
8.05k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
8.05k
  op0 = &ext->operands[0];
562
8.05k
  op1 = &ext->operands[1];
563
8.05k
  op2 = &ext->operands[2];
564
565
8.05k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
8.05k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
8.05k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
8.05k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
8.05k
  if (imm > 0) {
572
1.57k
    ext->op_count = 3;
573
1.57k
    op2->type = M68K_OP_IMM;
574
1.57k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.57k
    op2->imm = imm;
576
1.57k
  }
577
8.05k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
10.9k
{
581
10.9k
  cs_m68k_op* op0;
582
10.9k
  cs_m68k_op* op1;
583
10.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
10.9k
  op0 = &ext->operands[0];
586
10.9k
  op1 = &ext->operands[1];
587
588
10.9k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
10.9k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
10.9k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
10.9k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
10.9k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
38.2k
{
597
38.2k
  cs_m68k_op* op0;
598
38.2k
  cs_m68k_op* op1;
599
38.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
38.2k
  op0 = &ext->operands[0];
602
38.2k
  op1 = &ext->operands[1];
603
604
38.2k
  op0->type = M68K_OP_IMM;
605
38.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
38.2k
  op0->imm = imm;
607
608
38.2k
  get_ea_mode_op(info, op1, info->ir, size);
609
38.2k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
13.9k
{
613
13.9k
  cs_m68k_op* op0;
614
13.9k
  cs_m68k_op* op1;
615
13.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
13.9k
  op0 = &ext->operands[0];
618
13.9k
  op1 = &ext->operands[1];
619
620
13.9k
  op0->type = M68K_OP_IMM;
621
13.9k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
13.9k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
13.9k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
13.9k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
13.9k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
13.4k
{
630
13.4k
  cs_m68k_op* op0;
631
13.4k
  cs_m68k_op* op1;
632
13.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
13.4k
  op0 = &ext->operands[0];
635
13.4k
  op1 = &ext->operands[1];
636
637
13.4k
  op0->type = M68K_OP_IMM;
638
13.4k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
13.4k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
13.4k
  get_ea_mode_op(info, op1, info->ir, size);
642
13.4k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
6.24k
{
646
6.24k
  cs_m68k_op* op0;
647
6.24k
  cs_m68k_op* op1;
648
6.24k
  cs_m68k_op* op2;
649
6.24k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
6.24k
  op0 = &ext->operands[0];
652
6.24k
  op1 = &ext->operands[1];
653
6.24k
  op2 = &ext->operands[2];
654
655
6.24k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
6.24k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
6.24k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
6.24k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
6.24k
  if (imm > 0) {
662
2.08k
    ext->op_count = 3;
663
2.08k
    op2->type = M68K_OP_IMM;
664
2.08k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.08k
    op2->imm = imm;
666
2.08k
  }
667
6.24k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
23.1k
{
671
23.1k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
23.1k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
23.1k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
14.5k
{
677
14.5k
  cs_m68k_op* op0;
678
14.5k
  cs_m68k_op* op1;
679
14.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
14.5k
  op0 = &ext->operands[0];
682
14.5k
  op1 = &ext->operands[1];
683
684
14.5k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
14.5k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
14.5k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
14.5k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
43.8k
{
692
43.8k
  cs_m68k_op* op0;
693
43.8k
  cs_m68k_op* op1;
694
43.8k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
43.8k
  op0 = &ext->operands[0];
697
43.8k
  op1 = &ext->operands[1];
698
699
43.8k
  get_ea_mode_op(info, op0, info->ir, size);
700
43.8k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
43.8k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
2.67k
{
705
2.67k
  cs_m68k_op* op0;
706
2.67k
  cs_m68k_op* op1;
707
2.67k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
2.67k
  op0 = &ext->operands[0];
710
2.67k
  op1 = &ext->operands[1];
711
712
2.67k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
2.67k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
2.67k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
2.67k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
2.67k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
2.02k
{
721
2.02k
  cs_m68k_op* op0;
722
2.02k
  cs_m68k_op* op1;
723
2.02k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
2.02k
  op0 = &ext->operands[0];
726
2.02k
  op1 = &ext->operands[1];
727
728
2.02k
  op0->type = M68K_OP_IMM;
729
2.02k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
2.02k
  op0->imm = imm;
731
732
2.02k
  op1->address_mode = M68K_AM_NONE;
733
2.02k
  op1->reg = reg;
734
2.02k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
26.7k
{
738
26.7k
  cs_m68k_op* op;
739
26.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
26.7k
  op = &ext->operands[0];
742
743
26.7k
  op->type = M68K_OP_BR_DISP;
744
26.7k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
26.7k
  op->br_disp.disp = displacement;
746
26.7k
  op->br_disp.disp_size = size;
747
748
26.7k
  set_insn_group(info, M68K_GRP_JUMP);
749
26.7k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
26.7k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
3.43k
{
754
3.43k
  cs_m68k_op* op;
755
3.43k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
3.43k
  op = &ext->operands[0];
758
759
3.43k
  op->type = M68K_OP_IMM;
760
3.43k
  op->address_mode = M68K_AM_IMMEDIATE;
761
3.43k
  op->imm = immediate;
762
763
3.43k
  set_insn_group(info, M68K_GRP_JUMP);
764
3.43k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
17.1k
{
768
17.1k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
17.1k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.36k
{
773
1.36k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.36k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.84k
{
778
1.84k
  cs_m68k_op* op0;
779
1.84k
  cs_m68k_op* op1;
780
1.84k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.84k
  op0 = &ext->operands[0];
783
1.84k
  op1 = &ext->operands[1];
784
785
1.84k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.84k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.84k
  op1->type = M68K_OP_BR_DISP;
789
1.84k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.84k
  op1->br_disp.disp = displacement;
791
1.84k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.84k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.84k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.84k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
1.30k
{
799
1.30k
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
1.30k
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
775
{
804
775
  cs_m68k_op* op0;
805
775
  cs_m68k_op* op1;
806
775
  cs_m68k_op* op2;
807
775
  uint32_t extension = read_imm_16(info);
808
775
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
775
  op0 = &ext->operands[0];
811
775
  op1 = &ext->operands[1];
812
775
  op2 = &ext->operands[2];
813
814
775
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
775
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
775
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
775
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
775
  get_ea_mode_op(info, op2, info->ir, size);
821
775
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
3.54k
{
825
3.54k
  uint8_t offset;
826
3.54k
  uint8_t width;
827
3.54k
  cs_m68k_op* op_ea;
828
3.54k
  cs_m68k_op* op1;
829
3.54k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
3.54k
  uint32_t extension = read_imm_16(info);
831
832
3.54k
  op_ea = &ext->operands[0];
833
3.54k
  op1 = &ext->operands[1];
834
835
3.54k
  if (BIT_B(extension))
836
1.64k
    offset = (extension >> 6) & 7;
837
1.90k
  else
838
1.90k
    offset = (extension >> 6) & 31;
839
840
3.54k
  if (BIT_5(extension))
841
1.78k
    width = extension & 7;
842
1.76k
  else
843
1.76k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
3.54k
  if (has_d_arg) {
846
1.88k
    ext->op_count = 2;
847
1.88k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.88k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.88k
  }
850
851
3.54k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
3.54k
  op_ea->mem.bitfield = 1;
854
3.54k
  op_ea->mem.width = width;
855
3.54k
  op_ea->mem.offset = offset;
856
3.54k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.68k
{
860
1.68k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.68k
  cs_m68k_op* op;
862
863
1.68k
  op = &ext->operands[0];
864
865
1.68k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.68k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.68k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.37k
{
871
1.37k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.37k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
17.1k
  for (v >>= 1; v; v >>= 1) {
875
15.7k
    r <<= 1;
876
15.7k
    r |= v & 1;
877
15.7k
    s--;
878
15.7k
  }
879
880
1.37k
  return r <<= s; // shift when v's highest bits are zero
881
1.37k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.25k
{
885
1.25k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.25k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
6.98k
  for (v >>= 1; v; v >>= 1) {
889
5.73k
    r <<= 1;
890
5.73k
    r |= v & 1;
891
5.73k
    s--;
892
5.73k
  }
893
894
1.25k
  return r <<= s; // shift when v's highest bits are zero
895
1.25k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.08k
{
900
3.08k
  cs_m68k_op* op0;
901
3.08k
  cs_m68k_op* op1;
902
3.08k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.08k
  op0 = &ext->operands[0];
905
3.08k
  op1 = &ext->operands[1];
906
907
3.08k
  op0->type = M68K_OP_REG_BITS;
908
3.08k
  op0->register_bits = read_imm_16(info);
909
910
3.08k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.08k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.37k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.08k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.12k
{
918
1.12k
  cs_m68k_op* op0;
919
1.12k
  cs_m68k_op* op1;
920
1.12k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.12k
  op0 = &ext->operands[0];
923
1.12k
  op1 = &ext->operands[1];
924
925
1.12k
  op1->type = M68K_OP_REG_BITS;
926
1.12k
  op1->register_bits = read_imm_16(info);
927
928
1.12k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.12k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
56.7k
{
933
56.7k
  cs_m68k_op* op;
934
56.7k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
56.7k
  MCInst_setOpcode(info->inst, opcode);
937
938
56.7k
  op = &ext->operands[0];
939
940
56.7k
  op->type = M68K_OP_IMM;
941
56.7k
  op->address_mode = M68K_AM_IMMEDIATE;
942
56.7k
  op->imm = data;
943
56.7k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
295
{
947
295
  build_imm(info, M68K_INS_ILLEGAL, data);
948
295
}
949
950
static void build_invalid(m68k_info *info, int data)
951
56.4k
{
952
56.4k
  build_imm(info, M68K_INS_INVALID, data);
953
56.4k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
1.37k
{
957
1.37k
  uint32_t word3;
958
1.37k
  uint32_t extension;
959
1.37k
  cs_m68k_op* op0;
960
1.37k
  cs_m68k_op* op1;
961
1.37k
  cs_m68k_op* op2;
962
1.37k
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
1.37k
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
1.37k
  word3 = peek_imm_32(info) & 0xffff;
967
1.37k
  if (!instruction_is_valid(info, word3))
968
314
    return;
969
970
1.05k
  op0 = &ext->operands[0];
971
1.05k
  op1 = &ext->operands[1];
972
1.05k
  op2 = &ext->operands[2];
973
974
1.05k
  extension = read_imm_32(info);
975
976
1.05k
  op0->address_mode = M68K_AM_NONE;
977
1.05k
  op0->type = M68K_OP_REG_PAIR;
978
1.05k
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
1.05k
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
1.05k
  op1->address_mode = M68K_AM_NONE;
982
1.05k
  op1->type = M68K_OP_REG_PAIR;
983
1.05k
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
1.05k
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
1.05k
  reg_0 = (extension >> 28) & 7;
987
1.05k
  reg_1 = (extension >> 12) & 7;
988
989
1.05k
  op2->address_mode = M68K_AM_NONE;
990
1.05k
  op2->type = M68K_OP_REG_PAIR;
991
1.05k
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
1.05k
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
1.05k
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.27k
{
997
1.27k
  cs_m68k_op* op0;
998
1.27k
  cs_m68k_op* op1;
999
1.27k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.27k
  uint32_t extension = read_imm_16(info);
1002
1003
1.27k
  if (BIT_B(extension))
1004
147
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
1.12k
  else
1006
1.12k
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.27k
  op0 = &ext->operands[0];
1009
1.27k
  op1 = &ext->operands[1];
1010
1011
1.27k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.27k
  op1->address_mode = M68K_AM_NONE;
1014
1.27k
  op1->type = M68K_OP_REG;
1015
1.27k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.27k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.78k
{
1020
1.78k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.78k
  int i;
1022
1023
5.34k
  for (i = 0; i < 2; ++i) {
1024
3.56k
    cs_m68k_op* op = &ext->operands[i];
1025
3.56k
    const int d = data[i];
1026
3.56k
    const int m = modes[i];
1027
1028
3.56k
    op->type = M68K_OP_MEM;
1029
1030
3.56k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.96k
      op->address_mode = m;
1032
1.96k
      op->reg = M68K_REG_A0 + d;
1033
1.96k
    } else {
1034
1.60k
      op->address_mode = m;
1035
1.60k
      op->imm = d;
1036
1.60k
    }
1037
3.56k
  }
1038
1.78k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
678
{
1042
678
  cs_m68k_op* op0;
1043
678
  cs_m68k_op* op1;
1044
678
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
678
  op0 = &ext->operands[0];
1047
678
  op1 = &ext->operands[1];
1048
1049
678
  op0->address_mode = M68K_AM_NONE;
1050
678
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
678
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
678
  op1->type = M68K_OP_IMM;
1054
678
  op1->imm = disp;
1055
678
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
2.15k
{
1059
2.15k
  cs_m68k_op* op0;
1060
2.15k
  cs_m68k_op* op1;
1061
2.15k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
2.15k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
543
    case 0:
1066
543
      d68000_invalid(info);
1067
543
      return;
1068
      // Line
1069
449
    case 1:
1070
449
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
449
      break;
1072
      // Page
1073
822
    case 2:
1074
822
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
822
      break;
1076
      // All
1077
345
    case 3:
1078
345
      ext->op_count = 1;
1079
345
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
345
      break;
1081
2.15k
  }
1082
1083
1.61k
  op0 = &ext->operands[0];
1084
1.61k
  op1 = &ext->operands[1];
1085
1086
1.61k
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
1.61k
  op0->type = M68K_OP_IMM;
1088
1.61k
  op0->imm = (info->ir >> 6) & 3;
1089
1090
1.61k
  op1->type = M68K_OP_MEM;
1091
1.61k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
1.61k
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
1.61k
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
977
{
1097
977
  cs_m68k_op* op0;
1098
977
  cs_m68k_op* op1;
1099
977
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
977
  op0 = &ext->operands[0];
1102
977
  op1 = &ext->operands[1];
1103
1104
977
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
977
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
977
  op1->type = M68K_OP_MEM;
1108
977
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
977
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
977
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.65k
{
1114
2.65k
  cs_m68k_op* op0;
1115
2.65k
  cs_m68k_op* op1;
1116
2.65k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.65k
  op0 = &ext->operands[0];
1119
2.65k
  op1 = &ext->operands[1];
1120
1121
2.65k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.65k
  op0->type = M68K_OP_MEM;
1123
2.65k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.65k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.65k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.65k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
663
{
1131
663
  cs_m68k_op* op0;
1132
663
  cs_m68k_op* op1;
1133
663
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
663
  uint32_t extension = read_imm_16(info);
1135
1136
663
  op0 = &ext->operands[0];
1137
663
  op1 = &ext->operands[1];
1138
1139
663
  if (BIT_B(extension)) {
1140
216
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
216
    get_ea_mode_op(info, op1, info->ir, size);
1142
447
  } else {
1143
447
    get_ea_mode_op(info, op0, info->ir, size);
1144
447
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
447
  }
1146
663
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
33.9k
{
1150
33.9k
  build_er_gen_1(info, true, opcode, size);
1151
33.9k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
29.1k
{
1194
29.1k
  build_invalid(info, info->ir);
1195
29.1k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
295
{
1199
295
  build_illegal(info, info->ir);
1200
295
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
11.1k
{
1204
11.1k
  build_invalid(info, info->ir);
1205
11.1k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
16.1k
{
1209
16.1k
  build_invalid(info, info->ir);
1210
16.1k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
643
{
1214
643
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
643
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
556
{
1219
556
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
556
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
602
{
1224
602
  build_er_1(info, M68K_INS_ADD, 1);
1225
602
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
697
{
1229
697
  build_er_1(info, M68K_INS_ADD, 2);
1230
697
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
571
{
1234
571
  build_er_1(info, M68K_INS_ADD, 4);
1235
571
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
610
{
1239
610
  build_re_1(info, M68K_INS_ADD, 1);
1240
610
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
782
{
1244
782
  build_re_1(info, M68K_INS_ADD, 2);
1245
782
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
825
{
1249
825
  build_re_1(info, M68K_INS_ADD, 4);
1250
825
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.94k
{
1254
2.94k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.94k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
2.58k
{
1259
2.58k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
2.58k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
728
{
1264
728
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
728
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
785
{
1269
785
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
785
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
136
{
1274
136
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
136
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.66k
{
1279
1.66k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.66k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
5.37k
{
1284
5.37k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
5.37k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
706
{
1289
706
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
706
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
764
{
1294
764
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
764
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
1.32k
{
1299
1.32k
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
1.32k
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
397
{
1304
397
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
397
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
628
{
1309
628
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
628
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
644
{
1314
644
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
644
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
418
{
1319
418
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
418
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.84k
{
1324
1.84k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.84k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
2.18k
{
1329
2.18k
  build_er_1(info, M68K_INS_AND, 2);
1330
2.18k
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
648
{
1334
648
  build_er_1(info, M68K_INS_AND, 4);
1335
648
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
780
{
1339
780
  build_re_1(info, M68K_INS_AND, 1);
1340
780
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
671
{
1344
671
  build_re_1(info, M68K_INS_AND, 2);
1345
671
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
847
{
1349
847
  build_re_1(info, M68K_INS_AND, 4);
1350
847
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
938
{
1354
938
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
938
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
656
{
1359
656
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
656
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
694
{
1364
694
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
694
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
318
{
1369
318
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
318
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
144
{
1374
144
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
144
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.16k
{
1379
1.16k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.16k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
188
{
1384
188
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
188
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
442
{
1389
442
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
442
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
674
{
1394
674
  build_r(info, M68K_INS_ASR, 1);
1395
674
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
576
{
1399
576
  build_r(info, M68K_INS_ASR, 2);
1400
576
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
376
{
1404
376
  build_r(info, M68K_INS_ASR, 4);
1405
376
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
698
{
1409
698
  build_ea(info, M68K_INS_ASR, 2);
1410
698
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
1.13k
{
1414
1.13k
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
1.13k
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
504
{
1419
504
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
504
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
335
{
1424
335
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
335
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
566
{
1429
566
  build_r(info, M68K_INS_ASL, 1);
1430
566
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
770
{
1434
770
  build_r(info, M68K_INS_ASL, 2);
1435
770
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
326
{
1439
326
  build_r(info, M68K_INS_ASL, 4);
1440
326
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
564
{
1444
564
  build_ea(info, M68K_INS_ASL, 2);
1445
564
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
15.2k
{
1449
15.2k
  build_bcc(info, 1, make_int_8(info->ir));
1450
15.2k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.65k
{
1454
1.65k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.65k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
619
{
1459
619
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
196
  build_bcc(info, 4, read_imm_32(info));
1461
196
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
2.85k
{
1465
2.85k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
2.85k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
337
{
1470
337
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
337
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
2.28k
{
1475
2.28k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
2.28k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
191
{
1480
191
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
191
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.37k
{
1485
1.37k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
912
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
912
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
529
{
1491
529
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
241
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
241
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
822
{
1498
822
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
560
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
560
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
510
{
1504
510
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
220
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
220
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
967
{
1510
967
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
546
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
546
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
880
{
1516
880
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
681
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
681
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
954
{
1522
954
  cs_m68k* ext = &info->extension;
1523
954
  cs_m68k_op temp;
1524
1525
954
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
441
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
441
  temp = ext->operands[0];
1531
441
  ext->operands[0] = ext->operands[1];
1532
441
  ext->operands[1] = temp;
1533
441
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
548
{
1537
548
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
301
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
301
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
556
{
1543
556
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
556
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
4.23k
{
1548
4.23k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
4.23k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
618
{
1553
618
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
618
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
578
{
1558
578
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
304
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
304
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
3.48k
{
1564
3.48k
  build_re_1(info, M68K_INS_BSET, 1);
1565
3.48k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
131
{
1569
131
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
131
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
3.05k
{
1574
3.05k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
3.05k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
1.03k
{
1579
1.03k
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
1.03k
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
582
{
1584
582
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
339
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
339
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
6.15k
{
1590
6.15k
  build_re_1(info, M68K_INS_BTST, 4);
1591
6.15k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
152
{
1595
152
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
152
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
339
{
1600
339
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
279
{
1606
279
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
150
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
150
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
677
{
1612
677
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
345
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
345
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
536
{
1618
536
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
280
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
280
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
183
{
1624
183
  build_cas2(info, 2);
1625
183
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
1.19k
{
1629
1.19k
  build_cas2(info, 4);
1630
1.19k
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
908
{
1634
908
  build_er_1(info, M68K_INS_CHK, 2);
1635
908
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
1.76k
{
1639
1.76k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
1.37k
  build_er_1(info, M68K_INS_CHK, 4);
1641
1.37k
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
1.04k
{
1645
1.04k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
756
  build_chk2_cmp2(info, 1);
1647
756
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
475
{
1651
475
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
299
  build_chk2_cmp2(info, 2);
1653
299
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
338
{
1657
338
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
216
  build_chk2_cmp2(info, 4);
1659
216
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
902
{
1663
902
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
753
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
753
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
345
{
1669
345
  build_ea(info, M68K_INS_CLR, 1);
1670
345
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
952
{
1674
952
  build_ea(info, M68K_INS_CLR, 2);
1675
952
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
783
{
1679
783
  build_ea(info, M68K_INS_CLR, 4);
1680
783
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.25k
{
1684
1.25k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.25k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.46k
{
1689
1.46k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.46k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.61k
{
1694
2.61k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.61k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
552
{
1699
552
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
552
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
1.01k
{
1704
1.01k
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
1.01k
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
568
{
1709
568
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
568
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
226
{
1714
226
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
110
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
110
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
876
{
1720
876
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
490
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
490
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
509
{
1726
509
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
509
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
732
{
1731
732
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
600
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
600
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
540
{
1737
540
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
448
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
448
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
320
{
1743
320
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
320
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
392
{
1748
392
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
288
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
288
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
324
{
1754
324
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
193
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
193
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
218
{
1760
218
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
218
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
1.62k
{
1765
1.62k
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
1.62k
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
837
{
1770
837
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
837
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
5.01k
{
1775
5.01k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
5.01k
  op->type = M68K_OP_BR_DISP;
1777
5.01k
  op->br_disp.disp = displacement;
1778
5.01k
  op->br_disp.disp_size = size;
1779
5.01k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
3.70k
{
1783
3.70k
  cs_m68k_op* op0;
1784
3.70k
  cs_m68k* ext;
1785
3.70k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
2.97k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
712
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
712
    info->pc += 2;
1791
712
    return;
1792
712
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
2.26k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
2.26k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
2.26k
  op0 = &ext->operands[0];
1799
1800
2.26k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
2.26k
  set_insn_group(info, M68K_GRP_JUMP);
1803
2.26k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
2.26k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
3.47k
{
1808
3.47k
  cs_m68k* ext;
1809
3.47k
  cs_m68k_op* op0;
1810
1811
3.47k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.86k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.86k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.86k
  op0 = &ext->operands[0];
1818
1819
1.86k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.86k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.86k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.86k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
1.27k
{
1827
1.27k
  cs_m68k* ext;
1828
1.27k
  cs_m68k_op* op0;
1829
1.27k
  cs_m68k_op* op1;
1830
1.27k
  uint32_t ext1, ext2;
1831
1832
1.27k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
891
  ext1 = read_imm_16(info);
1835
891
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
891
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
891
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
891
  op0 = &ext->operands[0];
1842
891
  op1 = &ext->operands[1];
1843
1844
891
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
891
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
891
  set_insn_group(info, M68K_GRP_JUMP);
1849
891
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
891
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
1.99k
{
1854
1.99k
  cs_m68k_op* special;
1855
1.99k
  cs_m68k_op* op_ea;
1856
1857
1.99k
  int regsel = (extension >> 10) & 0x7;
1858
1.99k
  int dir = (extension >> 13) & 0x1;
1859
1860
1.99k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
1.99k
  special = &ext->operands[0];
1863
1.99k
  op_ea = &ext->operands[1];
1864
1865
1.99k
  if (!dir) {
1866
761
    cs_m68k_op* t = special;
1867
761
    special = op_ea;
1868
761
    op_ea = t;
1869
761
  }
1870
1871
1.99k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
1.99k
  if (regsel & 4)
1874
532
    special->reg = M68K_REG_FPCR;
1875
1.45k
  else if (regsel & 2)
1876
390
    special->reg = M68K_REG_FPSR;
1877
1.06k
  else if (regsel & 1)
1878
775
    special->reg = M68K_REG_FPIAR;
1879
1.99k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
3.09k
{
1883
3.09k
  cs_m68k_op* op_reglist;
1884
3.09k
  cs_m68k_op* op_ea;
1885
3.09k
  int dir = (extension >> 13) & 0x1;
1886
3.09k
  int mode = (extension >> 11) & 0x3;
1887
3.09k
  uint32_t reglist = extension & 0xff;
1888
3.09k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
3.09k
  op_reglist = &ext->operands[0];
1891
3.09k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
3.09k
  if (!dir) {
1896
1.07k
    cs_m68k_op* t = op_reglist;
1897
1.07k
    op_reglist = op_ea;
1898
1.07k
    op_ea = t;
1899
1.07k
  }
1900
1901
3.09k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
3.09k
  switch (mode) {
1904
424
    case 1 : // Dynamic list in dn register
1905
424
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
424
      break;
1907
1908
960
    case 0 :
1909
960
      op_reglist->address_mode = M68K_AM_NONE;
1910
960
      op_reglist->type = M68K_OP_REG_BITS;
1911
960
      op_reglist->register_bits = reglist << 16;
1912
960
      break;
1913
1914
1.25k
    case 2 : // Static list
1915
1.25k
      op_reglist->address_mode = M68K_AM_NONE;
1916
1.25k
      op_reglist->type = M68K_OP_REG_BITS;
1917
1.25k
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
1.25k
      break;
1919
3.09k
  }
1920
3.09k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
23.9k
{
1924
23.9k
  cs_m68k *ext;
1925
23.9k
  cs_m68k_op* op0;
1926
23.9k
  cs_m68k_op* op1;
1927
23.9k
  bool supports_single_op;
1928
23.9k
  uint32_t next;
1929
23.9k
  int rm, src, dst, opmode;
1930
1931
1932
23.9k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
22.1k
  supports_single_op = true;
1935
1936
22.1k
  next = read_imm_16(info);
1937
1938
22.1k
  rm = (next >> 14) & 0x1;
1939
22.1k
  src = (next >> 10) & 0x7;
1940
22.1k
  dst = (next >> 7) & 0x7;
1941
22.1k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
22.1k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
60
    cs_m68k_op* op0;
1947
60
    cs_m68k_op* op1;
1948
60
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
60
    op0 = &ext->operands[0];
1951
60
    op1 = &ext->operands[1];
1952
1953
60
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
60
    op0->type = M68K_OP_IMM;
1955
60
    op0->imm = next & 0x3f;
1956
1957
60
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
60
    return;
1960
60
  }
1961
1962
  // deal with extended move stuff
1963
1964
22.0k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
761
    case 0x4: // FMOVEM ea, FPCR
1967
1.99k
    case 0x5: // FMOVEM FPCR, ea
1968
1.99k
      fmove_fpcr(info, next);
1969
1.99k
      return;
1970
1971
    // fmovem list
1972
1.07k
    case 0x6:
1973
3.09k
    case 0x7:
1974
3.09k
      fmovem(info, next);
1975
3.09k
      return;
1976
22.0k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
16.9k
  if ((next >> 6) & 1)
1981
5.43k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
16.9k
  switch (opmode) {
1986
970
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
586
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
303
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
191
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
125
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
151
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
141
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
221
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
348
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
426
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
141
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
349
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
461
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
544
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
407
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
302
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
365
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
253
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
151
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
425
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
314
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
344
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
149
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
401
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
213
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
183
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
1.83k
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
567
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
548
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
1.05k
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
723
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
436
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
157
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
446
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
359
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
384
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
418
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
1.59k
    default:
2024
1.59k
      break;
2025
16.9k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
16.9k
  if ((next >> 6) & 1) {
2032
5.43k
    if ((next >> 2) & 1)
2033
2.46k
      info->inst->Opcode += 2;
2034
2.97k
    else
2035
2.97k
      info->inst->Opcode += 1;
2036
5.43k
  }
2037
2038
16.9k
  ext = &info->extension;
2039
2040
16.9k
  ext->op_count = 2;
2041
16.9k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
16.9k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
16.9k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
399
    op0 = &ext->operands[1];
2047
399
    op1 = &ext->operands[0];
2048
16.5k
  } else {
2049
16.5k
    op0 = &ext->operands[0];
2050
16.5k
    op1 = &ext->operands[1];
2051
16.5k
  }
2052
2053
16.9k
  if (rm == 0 && supports_single_op && src == dst) {
2054
1.41k
    ext->op_count = 1;
2055
1.41k
    op0->reg = M68K_REG_FP0 + dst;
2056
1.41k
    return;
2057
1.41k
  }
2058
2059
15.5k
  if (rm == 1) {
2060
7.55k
    switch (src) {
2061
1.26k
      case 0x00 :
2062
1.26k
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
1.26k
        get_ea_mode_op(info, op0, info->ir, 4);
2064
1.26k
        break;
2065
2066
1.12k
      case 0x06 :
2067
1.12k
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
1.12k
        get_ea_mode_op(info, op0, info->ir, 1);
2069
1.12k
        break;
2070
2071
1.74k
      case 0x04 :
2072
1.74k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.74k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.74k
        break;
2075
2076
974
      case 0x01 :
2077
974
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
974
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
974
        get_ea_mode_op(info, op0, info->ir, 4);
2080
974
        op0->type = M68K_OP_FP_SINGLE;
2081
974
        break;
2082
2083
1.01k
      case 0x05:
2084
1.01k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
1.01k
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
1.01k
        get_ea_mode_op(info, op0, info->ir, 8);
2087
1.01k
        op0->type = M68K_OP_FP_DOUBLE;
2088
1.01k
        break;
2089
2090
1.43k
      default :
2091
1.43k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.43k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.43k
        break;
2094
7.55k
    }
2095
8.01k
  } else {
2096
8.01k
    op0->reg = M68K_REG_FP0 + src;
2097
8.01k
  }
2098
2099
15.5k
  op1->reg = M68K_REG_FP0 + dst;
2100
15.5k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
1.65k
{
2104
1.65k
  cs_m68k* ext;
2105
1.65k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
621
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
621
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
621
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
1.75k
{
2113
1.75k
  cs_m68k* ext;
2114
2115
1.75k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
1.16k
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
1.16k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
1.16k
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
2.47k
{
2123
2.47k
  cs_m68k* ext;
2124
2125
2.47k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
1.48k
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
1.48k
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
1.48k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
1.48k
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
513
{
2136
513
  uint32_t extension1;
2137
513
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
405
  extension1 = read_imm_16(info);
2140
2141
405
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
405
  info->inst->Opcode += (extension1 & 0x2f);
2145
405
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
259
{
2149
259
  uint32_t extension1, extension2;
2150
259
  cs_m68k_op* op0;
2151
259
  cs_m68k* ext;
2152
2153
259
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
138
  extension1 = read_imm_16(info);
2156
138
  extension2 = read_imm_16(info);
2157
2158
138
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
138
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
138
  op0 = &ext->operands[0];
2164
2165
138
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
138
  op0->type = M68K_OP_IMM;
2167
138
  op0->imm = extension2;
2168
138
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
341
{
2172
341
  uint32_t extension1, extension2;
2173
341
  cs_m68k* ext;
2174
341
  cs_m68k_op* op0;
2175
2176
341
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
263
  extension1 = read_imm_16(info);
2179
263
  extension2 = read_imm_32(info);
2180
2181
263
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
263
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
263
  op0 = &ext->operands[0];
2187
2188
263
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
263
  op0->type = M68K_OP_IMM;
2190
263
  op0->imm = extension2;
2191
263
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
2.01k
{
2195
2.01k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.40k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.40k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
541
{
2201
541
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
541
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
1.30k
{
2206
1.30k
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
1.30k
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
2.14k
{
2211
2.14k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
2.14k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
1.28k
{
2216
1.28k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
1.28k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.13k
{
2221
1.13k
  uint32_t extension, insn_signed;
2222
1.13k
  cs_m68k* ext;
2223
1.13k
  cs_m68k_op* op0;
2224
1.13k
  cs_m68k_op* op1;
2225
1.13k
  uint32_t reg_0, reg_1;
2226
2227
1.13k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
891
  extension = read_imm_16(info);
2230
891
  insn_signed = 0;
2231
2232
891
  if (BIT_B((extension)))
2233
332
    insn_signed = 1;
2234
2235
891
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
891
  op0 = &ext->operands[0];
2238
891
  op1 = &ext->operands[1];
2239
2240
891
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
891
  reg_0 = extension & 7;
2243
891
  reg_1 = (extension >> 12) & 7;
2244
2245
891
  op1->address_mode = M68K_AM_NONE;
2246
891
  op1->type = M68K_OP_REG_PAIR;
2247
891
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
891
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
891
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
556
    op1->type = M68K_OP_REG;
2252
556
    op1->reg = M68K_REG_D0 + reg_1;
2253
556
  }
2254
891
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.03k
{
2258
1.03k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.03k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
663
{
2263
663
  build_re_1(info, M68K_INS_EOR, 2);
2264
663
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.57k
{
2268
1.57k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.57k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
771
{
2273
771
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
771
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
478
{
2278
478
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
478
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
483
{
2283
483
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
483
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
125
{
2288
125
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
125
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
363
{
2293
363
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
363
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
325
{
2298
325
  build_r(info, M68K_INS_EXG, 4);
2299
325
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
819
{
2303
819
  cs_m68k_op* op0;
2304
819
  cs_m68k_op* op1;
2305
819
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
819
  op0 = &ext->operands[0];
2308
819
  op1 = &ext->operands[1];
2309
2310
819
  op0->address_mode = M68K_AM_NONE;
2311
819
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
819
  op1->address_mode = M68K_AM_NONE;
2314
819
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
819
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
274
{
2319
274
  cs_m68k_op* op0;
2320
274
  cs_m68k_op* op1;
2321
274
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
274
  op0 = &ext->operands[0];
2324
274
  op1 = &ext->operands[1];
2325
2326
274
  op0->address_mode = M68K_AM_NONE;
2327
274
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
274
  op1->address_mode = M68K_AM_NONE;
2330
274
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
274
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
569
{
2335
569
  build_d(info, M68K_INS_EXT, 2);
2336
569
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
551
{
2340
551
  build_d(info, M68K_INS_EXT, 4);
2341
551
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
398
{
2345
398
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
226
  build_d(info, M68K_INS_EXTB, 4);
2347
226
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
569
{
2351
569
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
569
  set_insn_group(info, M68K_GRP_JUMP);
2353
569
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
569
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
623
{
2358
623
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
623
  set_insn_group(info, M68K_GRP_JUMP);
2360
623
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
623
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.16k
{
2365
1.16k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.16k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
248
{
2370
248
  build_link(info, read_imm_16(info), 2);
2371
248
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
701
{
2375
701
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
430
  build_link(info, read_imm_32(info), 4);
2377
430
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
311
{
2381
311
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
311
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
2.13k
{
2386
2.13k
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
2.13k
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
280
{
2391
280
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
280
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
274
{
2396
274
  build_r(info, M68K_INS_LSR, 1);
2397
274
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
444
{
2401
444
  build_r(info, M68K_INS_LSR, 2);
2402
444
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
318
{
2406
318
  build_r(info, M68K_INS_LSR, 4);
2407
318
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
576
{
2411
576
  build_ea(info, M68K_INS_LSR, 2);
2412
576
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
267
{
2416
267
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
267
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
797
{
2421
797
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
797
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
513
{
2426
513
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
513
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
557
{
2431
557
  build_r(info, M68K_INS_LSL, 1);
2432
557
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
420
{
2436
420
  build_r(info, M68K_INS_LSL, 2);
2437
420
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
231
{
2441
231
  build_r(info, M68K_INS_LSL, 4);
2442
231
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
916
{
2446
916
  build_ea(info, M68K_INS_LSL, 2);
2447
916
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
12.1k
{
2451
12.1k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
12.1k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
12.7k
{
2456
12.7k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
12.7k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
18.9k
{
2461
18.9k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
18.9k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
1.98k
{
2466
1.98k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
1.98k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
2.26k
{
2471
2.26k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
2.26k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
609
{
2476
609
  cs_m68k_op* op0;
2477
609
  cs_m68k_op* op1;
2478
609
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
609
  op0 = &ext->operands[0];
2481
609
  op1 = &ext->operands[1];
2482
2483
609
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
609
  op1->address_mode = M68K_AM_NONE;
2486
609
  op1->reg = M68K_REG_CCR;
2487
609
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
1.58k
{
2491
1.58k
  cs_m68k_op* op0;
2492
1.58k
  cs_m68k_op* op1;
2493
1.58k
  cs_m68k* ext;
2494
2495
1.58k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
1.26k
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
1.26k
  op0 = &ext->operands[0];
2500
1.26k
  op1 = &ext->operands[1];
2501
2502
1.26k
  op0->address_mode = M68K_AM_NONE;
2503
1.26k
  op0->reg = M68K_REG_CCR;
2504
2505
1.26k
  get_ea_mode_op(info, op1, info->ir, 1);
2506
1.26k
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
1.26k
{
2510
1.26k
  cs_m68k_op* op0;
2511
1.26k
  cs_m68k_op* op1;
2512
1.26k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
1.26k
  op0 = &ext->operands[0];
2515
1.26k
  op1 = &ext->operands[1];
2516
2517
1.26k
  op0->address_mode = M68K_AM_NONE;
2518
1.26k
  op0->reg = M68K_REG_SR;
2519
2520
1.26k
  get_ea_mode_op(info, op1, info->ir, 2);
2521
1.26k
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
440
{
2525
440
  cs_m68k_op* op0;
2526
440
  cs_m68k_op* op1;
2527
440
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
440
  op0 = &ext->operands[0];
2530
440
  op1 = &ext->operands[1];
2531
2532
440
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
440
  op1->address_mode = M68K_AM_NONE;
2535
440
  op1->reg = M68K_REG_SR;
2536
440
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
138
{
2540
138
  cs_m68k_op* op0;
2541
138
  cs_m68k_op* op1;
2542
138
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
138
  op0 = &ext->operands[0];
2545
138
  op1 = &ext->operands[1];
2546
2547
138
  op0->address_mode = M68K_AM_NONE;
2548
138
  op0->reg = M68K_REG_USP;
2549
2550
138
  op1->address_mode = M68K_AM_NONE;
2551
138
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
138
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
150
{
2556
150
  cs_m68k_op* op0;
2557
150
  cs_m68k_op* op1;
2558
150
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
150
  op0 = &ext->operands[0];
2561
150
  op1 = &ext->operands[1];
2562
2563
150
  op0->address_mode = M68K_AM_NONE;
2564
150
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
150
  op1->address_mode = M68K_AM_NONE;
2567
150
  op1->reg = M68K_REG_USP;
2568
150
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
6.92k
{
2572
6.92k
  uint32_t extension;
2573
6.92k
  m68k_reg reg;
2574
6.92k
  cs_m68k* ext;
2575
6.92k
  cs_m68k_op* op0;
2576
6.92k
  cs_m68k_op* op1;
2577
2578
2579
6.92k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
6.79k
  extension = read_imm_16(info);
2582
6.79k
  reg = M68K_REG_INVALID;
2583
2584
6.79k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
6.79k
  op0 = &ext->operands[0];
2587
6.79k
  op1 = &ext->operands[1];
2588
2589
6.79k
  switch (extension & 0xfff) {
2590
140
    case 0x000: reg = M68K_REG_SFC; break;
2591
134
    case 0x001: reg = M68K_REG_DFC; break;
2592
510
    case 0x800: reg = M68K_REG_USP; break;
2593
249
    case 0x801: reg = M68K_REG_VBR; break;
2594
305
    case 0x002: reg = M68K_REG_CACR; break;
2595
80
    case 0x802: reg = M68K_REG_CAAR; break;
2596
368
    case 0x803: reg = M68K_REG_MSP; break;
2597
457
    case 0x804: reg = M68K_REG_ISP; break;
2598
96
    case 0x003: reg = M68K_REG_TC; break;
2599
1.24k
    case 0x004: reg = M68K_REG_ITT0; break;
2600
491
    case 0x005: reg = M68K_REG_ITT1; break;
2601
124
    case 0x006: reg = M68K_REG_DTT0; break;
2602
115
    case 0x007: reg = M68K_REG_DTT1; break;
2603
521
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
246
    case 0x806: reg = M68K_REG_URP; break;
2605
382
    case 0x807: reg = M68K_REG_SRP; break;
2606
6.79k
  }
2607
2608
6.79k
  if (BIT_0(info->ir)) {
2609
1.01k
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
1.01k
    op1->reg = reg;
2611
5.78k
  } else {
2612
5.78k
    op0->reg = reg;
2613
5.78k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
5.78k
  }
2615
6.79k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
526
{
2619
526
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
526
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
845
{
2624
845
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
845
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
578
{
2629
578
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
578
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
543
{
2634
543
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
543
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
1.10k
{
2639
1.10k
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
1.10k
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
608
{
2644
608
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
608
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
406
{
2649
406
  build_movep_re(info, 2);
2650
406
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
571
{
2654
571
  build_movep_re(info, 4);
2655
571
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.66k
{
2659
1.66k
  build_movep_er(info, 2);
2660
1.66k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
995
{
2664
995
  build_movep_er(info, 4);
2665
995
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
514
{
2669
514
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
216
  build_moves(info, 1);
2671
216
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
298
{
2675
  //uint32_t extension;
2676
298
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
174
  build_moves(info, 2);
2678
174
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
450
{
2682
450
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
273
  build_moves(info, 4);
2684
273
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
12.3k
{
2688
12.3k
  cs_m68k_op* op0;
2689
12.3k
  cs_m68k_op* op1;
2690
2691
12.3k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
12.3k
  op0 = &ext->operands[0];
2694
12.3k
  op1 = &ext->operands[1];
2695
2696
12.3k
  op0->type = M68K_OP_IMM;
2697
12.3k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
12.3k
  op0->imm = (info->ir & 0xff);
2699
2700
12.3k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
12.3k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
12.3k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
276
{
2706
276
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
276
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
276
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
178
  build_move16(info, data, modes);
2712
178
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
934
{
2716
934
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
934
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
934
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
635
  build_move16(info, data, modes);
2722
635
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
920
{
2726
920
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
920
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
920
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
336
  build_move16(info, data, modes);
2732
336
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
424
{
2736
424
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
424
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
424
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
309
  build_move16(info, data, modes);
2742
309
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
426
{
2746
426
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
426
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
426
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
325
  build_move16(info, data, modes);
2752
325
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
1.92k
{
2756
1.92k
  build_er_1(info, M68K_INS_MULS, 2);
2757
1.92k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.08k
{
2761
2.08k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.08k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
857
{
2766
857
  uint32_t extension, insn_signed;
2767
857
  cs_m68k* ext;
2768
857
  cs_m68k_op* op0;
2769
857
  cs_m68k_op* op1;
2770
857
  uint32_t reg_0, reg_1;
2771
2772
857
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
558
  extension = read_imm_16(info);
2775
558
  insn_signed = 0;
2776
2777
558
  if (BIT_B((extension)))
2778
232
    insn_signed = 1;
2779
2780
558
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
558
  op0 = &ext->operands[0];
2783
558
  op1 = &ext->operands[1];
2784
2785
558
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
558
  reg_0 = extension & 7;
2788
558
  reg_1 = (extension >> 12) & 7;
2789
2790
558
  op1->address_mode = M68K_AM_NONE;
2791
558
  op1->type = M68K_OP_REG_PAIR;
2792
558
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
558
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
558
  if (!BIT_A(extension)) {
2796
336
    op1->type = M68K_OP_REG;
2797
336
    op1->reg = M68K_REG_D0 + reg_1;
2798
336
  }
2799
558
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
873
{
2803
873
  build_ea(info, M68K_INS_NBCD, 1);
2804
873
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
155
{
2808
155
  build_ea(info, M68K_INS_NEG, 1);
2809
155
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
760
{
2813
760
  build_ea(info, M68K_INS_NEG, 2);
2814
760
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
359
{
2818
359
  build_ea(info, M68K_INS_NEG, 4);
2819
359
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
1.13k
{
2823
1.13k
  build_ea(info, M68K_INS_NEGX, 1);
2824
1.13k
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
581
{
2828
581
  build_ea(info, M68K_INS_NEGX, 2);
2829
581
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
1.41k
{
2833
1.41k
  build_ea(info, M68K_INS_NEGX, 4);
2834
1.41k
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
88
{
2838
88
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
88
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
630
{
2843
630
  build_ea(info, M68K_INS_NOT, 1);
2844
630
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
907
{
2848
907
  build_ea(info, M68K_INS_NOT, 2);
2849
907
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
582
{
2853
582
  build_ea(info, M68K_INS_NOT, 4);
2854
582
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
2.10k
{
2858
2.10k
  build_er_1(info, M68K_INS_OR, 1);
2859
2.10k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
1.06k
{
2863
1.06k
  build_er_1(info, M68K_INS_OR, 2);
2864
1.06k
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
3.84k
{
2868
3.84k
  build_er_1(info, M68K_INS_OR, 4);
2869
3.84k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
947
{
2873
947
  build_re_1(info, M68K_INS_OR, 1);
2874
947
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
965
{
2878
965
  build_re_1(info, M68K_INS_OR, 2);
2879
965
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.60k
{
2883
1.60k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.60k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
19.1k
{
2888
19.1k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
19.1k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
3.86k
{
2893
3.86k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
3.86k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
1.46k
{
2898
1.46k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
1.46k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
545
{
2903
545
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
545
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
531
{
2908
531
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
531
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
1.78k
{
2913
1.78k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
1.22k
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
1.22k
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
1.41k
{
2919
1.41k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
757
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
757
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
508
{
2925
508
  build_ea(info, M68K_INS_PEA, 4);
2926
508
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
228
{
2930
228
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
228
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
154
{
2935
154
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
154
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
323
{
2940
323
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
323
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
388
{
2945
388
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
388
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
681
{
2950
681
  build_r(info, M68K_INS_ROR, 1);
2951
681
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
400
{
2955
400
  build_r(info, M68K_INS_ROR, 2);
2956
400
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
686
{
2960
686
  build_r(info, M68K_INS_ROR, 4);
2961
686
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
1.22k
{
2965
1.22k
  build_ea(info, M68K_INS_ROR, 2);
2966
1.22k
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
324
{
2970
324
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
324
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
492
{
2975
492
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
492
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
837
{
2980
837
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
837
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
276
{
2985
276
  build_r(info, M68K_INS_ROL, 1);
2986
276
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
511
{
2990
511
  build_r(info, M68K_INS_ROL, 2);
2991
511
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
350
{
2995
350
  build_r(info, M68K_INS_ROL, 4);
2996
350
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
551
{
3000
551
  build_ea(info, M68K_INS_ROL, 2);
3001
551
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
550
{
3005
550
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
550
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
724
{
3010
724
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
724
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
378
{
3015
378
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
378
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
466
{
3020
466
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
466
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
350
{
3025
350
  build_r(info, M68K_INS_ROXR, 2);
3026
350
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
278
{
3030
278
  build_r(info, M68K_INS_ROXR, 4);
3031
278
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
580
{
3035
580
  build_ea(info, M68K_INS_ROXR, 2);
3036
580
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
787
{
3040
787
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
787
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
206
{
3045
206
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
206
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
235
{
3050
235
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
235
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
546
{
3055
546
  build_r(info, M68K_INS_ROXL, 1);
3056
546
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
666
{
3060
666
  build_r(info, M68K_INS_ROXL, 2);
3061
666
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
379
{
3065
379
  build_r(info, M68K_INS_ROXL, 4);
3066
379
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
921
{
3070
921
  build_ea(info, M68K_INS_ROXL, 2);
3071
921
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
492
{
3075
492
  set_insn_group(info, M68K_GRP_RET);
3076
492
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
357
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
357
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
362
{
3082
362
  set_insn_group(info, M68K_GRP_IRET);
3083
362
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
362
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
607
{
3088
607
  cs_m68k* ext;
3089
607
  cs_m68k_op* op;
3090
3091
607
  set_insn_group(info, M68K_GRP_RET);
3092
3093
607
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
261
{
3112
261
  set_insn_group(info, M68K_GRP_RET);
3113
261
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
261
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
311
{
3118
311
  set_insn_group(info, M68K_GRP_RET);
3119
311
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
311
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
863
{
3124
863
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
863
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
661
{
3129
661
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
661
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.42k
{
3134
2.42k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.42k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.42k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
179
{
3140
179
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
179
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.54k
{
3145
1.54k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.54k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
944
{
3150
944
  build_er_1(info, M68K_INS_SUB, 2);
3151
944
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
2.83k
{
3155
2.83k
  build_er_1(info, M68K_INS_SUB, 4);
3156
2.83k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
625
{
3160
625
  build_re_1(info, M68K_INS_SUB, 1);
3161
625
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
981
{
3165
981
  build_re_1(info, M68K_INS_SUB, 2);
3166
981
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
2.99k
{
3170
2.99k
  build_re_1(info, M68K_INS_SUB, 4);
3171
2.99k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
694
{
3175
694
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
694
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
1.35k
{
3180
1.35k
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
1.35k
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
2.30k
{
3185
2.30k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
2.30k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
598
{
3190
598
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
598
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
909
{
3195
909
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
909
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.19k
{
3200
1.19k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.19k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
3.12k
{
3205
3.12k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
3.12k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
1.34k
{
3210
1.34k
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
1.34k
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
865
{
3215
865
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
865
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
553
{
3220
553
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
553
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
451
{
3225
451
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
451
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
476
{
3230
476
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
476
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
691
{
3235
691
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
691
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
335
{
3240
335
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
335
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
340
{
3245
340
  build_d(info, M68K_INS_SWAP, 0);
3246
340
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
694
{
3250
694
  build_ea(info, M68K_INS_TAS, 1);
3251
694
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
621
{
3255
621
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
621
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
900
{
3260
900
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
595
  build_trap(info, 0, 0);
3262
3263
595
  info->extension.op_count = 0;
3264
595
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
1.07k
{
3268
1.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
655
  build_trap(info, 2, read_imm_16(info));
3270
655
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
536
{
3274
536
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
113
  build_trap(info, 4, read_imm_32(info));
3276
113
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
72
{
3280
72
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
72
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.12k
{
3285
1.12k
  build_ea(info, M68K_INS_TST, 1);
3286
1.12k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
408
{
3290
408
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
103
  build_ea(info, M68K_INS_TST, 1);
3292
103
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
406
{
3296
406
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
169
  build_ea(info, M68K_INS_TST, 1);
3298
169
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
1.11k
{
3302
1.11k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
786
  build_ea(info, M68K_INS_TST, 1);
3304
786
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
684
{
3308
684
  build_ea(info, M68K_INS_TST, 2);
3309
684
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
1.80k
{
3313
1.80k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
947
  build_ea(info, M68K_INS_TST, 2);
3315
947
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
594
{
3319
594
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
224
  build_ea(info, M68K_INS_TST, 2);
3321
224
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
889
{
3325
889
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
278
  build_ea(info, M68K_INS_TST, 2);
3327
278
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
659
{
3331
659
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
256
  build_ea(info, M68K_INS_TST, 2);
3333
256
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
420
{
3337
420
  build_ea(info, M68K_INS_TST, 4);
3338
420
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
1.20k
{
3342
1.20k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
617
  build_ea(info, M68K_INS_TST, 4);
3344
617
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
395
{
3348
395
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
287
  build_ea(info, M68K_INS_TST, 4);
3350
287
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
540
{
3354
540
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
275
  build_ea(info, M68K_INS_TST, 4);
3356
275
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
552
{
3360
552
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
250
  build_ea(info, M68K_INS_TST, 4);
3362
250
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
265
{
3366
265
  cs_m68k_op* op;
3367
265
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
265
  op = &ext->operands[0];
3370
3371
265
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
265
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
265
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.78k
{
3377
1.78k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
967
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
967
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
1.59k
{
3383
1.59k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
1.07k
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
1.07k
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
415k
{
3392
415k
  const unsigned int instruction = info->ir;
3393
415k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
415k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
414k
    (i->instruction == d68000_invalid) ) {
3397
1.74k
    d68000_invalid(info);
3398
1.74k
    return 0;
3399
1.74k
  }
3400
3401
413k
  return 1;
3402
415k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
520k
{
3406
520k
  uint8_t i;
3407
3408
685k
  for (i = 0; i < count; ++i) {
3409
170k
    if (regs[i] == (uint16_t)reg)
3410
5.72k
      return 1;
3411
170k
  }
3412
3413
515k
  return 0;
3414
520k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
560k
{
3418
560k
  if (reg == M68K_REG_INVALID)
3419
39.3k
    return;
3420
3421
520k
  if (write)
3422
300k
  {
3423
300k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.00k
      return;
3425
3426
297k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
297k
    info->regs_write_count++;
3428
297k
  }
3429
219k
  else
3430
219k
  {
3431
219k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.71k
      return;
3433
3434
217k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
217k
    info->regs_read_count++;
3436
217k
  }
3437
520k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
186k
{
3441
186k
  switch (op->address_mode) {
3442
1.90k
    case M68K_AM_REG_DIRECT_ADDR:
3443
1.90k
    case M68K_AM_REG_DIRECT_DATA:
3444
1.90k
      add_reg_to_rw_list(info, op->reg, write);
3445
1.90k
      break;
3446
3447
31.3k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
81.4k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
81.4k
      add_reg_to_rw_list(info, op->reg, 1);
3450
81.4k
      break;
3451
3452
34.6k
    case M68K_AM_REGI_ADDR:
3453
61.9k
    case M68K_AM_REGI_ADDR_DISP:
3454
61.9k
      add_reg_to_rw_list(info, op->reg, 0);
3455
61.9k
      break;
3456
3457
11.5k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
17.1k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
20.5k
    case M68K_AM_MEMI_POST_INDEX:
3460
24.4k
    case M68K_AM_MEMI_PRE_INDEX:
3461
26.2k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
26.7k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
27.7k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
28.0k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
28.0k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
28.0k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
28.0k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
13.4k
    default:
3471
13.4k
      break;
3472
186k
  }
3473
186k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
19.2k
{
3477
19.2k
  int i;
3478
3479
173k
  for (i = 0; i < 8; ++i) {
3480
153k
    if (bits & (1 << i)) {
3481
32.1k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
32.1k
    }
3483
153k
  }
3484
19.2k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
6.41k
{
3488
6.41k
  uint32_t bits = op->register_bits;
3489
6.41k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
6.41k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
6.41k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
6.41k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
699k
{
3496
699k
  switch ((int)op->type) {
3497
319k
    case M68K_OP_REG:
3498
319k
      add_reg_to_rw_list(info, op->reg, write);
3499
319k
      break;
3500
3501
186k
    case M68K_OP_MEM:
3502
186k
      update_am_reg_list(info, op, write);
3503
186k
      break;
3504
3505
6.41k
    case M68K_OP_REG_BITS:
3506
6.41k
      update_reg_list_regbits(info, op, write);
3507
6.41k
      break;
3508
3509
3.73k
    case M68K_OP_REG_PAIR:
3510
3.73k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
3.73k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
3.73k
      break;
3513
699k
  }
3514
699k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
412k
{
3518
412k
  int i;
3519
3520
412k
  if (!info->extension.op_count)
3521
3.03k
    return;
3522
3523
409k
  if (info->extension.op_count == 1) {
3524
124k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
284k
  } else {
3526
    // first operand is always read
3527
284k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
575k
    for (i = 1; i < info->extension.op_count; ++i)
3531
290k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
284k
  }
3533
409k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
414k
{
3537
414k
  info->inst = inst;
3538
414k
  info->pc = pc;
3539
414k
  info->ir = 0;
3540
414k
  info->type = cpu_type;
3541
414k
  info->address_mask = 0xffffffff;
3542
3543
414k
  switch(info->type) {
3544
144k
    case M68K_CPU_TYPE_68000:
3545
144k
      info->type = TYPE_68000;
3546
144k
      info->address_mask = 0x00ffffff;
3547
144k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
269k
    case M68K_CPU_TYPE_68040:
3565
269k
      info->type = TYPE_68040;
3566
269k
      info->address_mask = 0xffffffff;
3567
269k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
414k
  }
3572
414k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
414k
{
3581
414k
  MCInst *inst = info->inst;
3582
414k
  cs_m68k* ext = &info->extension;
3583
414k
  int i;
3584
414k
  unsigned int size;
3585
3586
414k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
414k
  memset(ext, 0, sizeof(cs_m68k));
3589
414k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.07M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.65M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
414k
  info->ir = peek_imm_16(info);
3595
414k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
412k
    info->ir = read_imm_16(info);
3597
412k
    g_instruction_table[info->ir].instruction(info);
3598
412k
  }
3599
3600
414k
  size = info->pc - (unsigned int)pc;
3601
414k
  info->pc = (unsigned int)pc;
3602
3603
414k
  return size;
3604
414k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
415k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
415k
  int s;
3612
415k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
415k
  cs_struct* handle = instr->csh;
3614
415k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
415k
  if (code_len < 2) {
3619
1.36k
    *size = 0;
3620
1.36k
    return false;
3621
1.36k
  }
3622
3623
414k
  if (instr->flat_insn->detail) {
3624
414k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
414k
  }
3626
3627
414k
  info->groups_count = 0;
3628
414k
  info->regs_read_count = 0;
3629
414k
  info->regs_write_count = 0;
3630
414k
  info->code = code;
3631
414k
  info->code_len = code_len;
3632
414k
  info->baseAddress = address;
3633
3634
414k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
414k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
414k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
414k
  if (handle->mode & CS_MODE_M68K_040)
3641
269k
    cpu_type = M68K_CPU_TYPE_68040;
3642
414k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
414k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
414k
  s = m68k_disassemble(info, address);
3647
3648
414k
  if (s == 0) {
3649
1.43k
    *size = 2;
3650
1.43k
    return false;
3651
1.43k
  }
3652
3653
412k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
412k
  if (s > (int)code_len)
3662
1.56k
    *size = (uint16_t)code_len;
3663
411k
  else
3664
411k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
414k
}
3668