Coverage Report

Created: 2026-04-12 06:30

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#if defined (WIN32) || defined (WIN64) || defined (_WIN32) || defined (_WIN64)
21
#pragma warning(disable:4996)     // disable MSVC's warning on strncpy()
22
#pragma warning(disable:28719)    // disable MSVC's warning on strncpy()
23
#endif
24
25
#if !defined(CAPSTONE_HAS_OSXKERNEL)
26
#include <ctype.h>
27
#endif
28
#include <capstone/platform.h>
29
30
#if defined(CAPSTONE_HAS_OSXKERNEL)
31
#include <Availability.h>
32
#include <libkern/libkern.h>
33
#else
34
#include <stdio.h>
35
#include <stdlib.h>
36
#endif
37
#include <string.h>
38
39
#include "../../utils.h"
40
#include "../../MCInst.h"
41
#include "../../SStream.h"
42
#include "../../MCRegisterInfo.h"
43
44
#include "X86InstPrinter.h"
45
#include "X86Mapping.h"
46
#include "X86InstPrinterCommon.h"
47
48
#define GET_INSTRINFO_ENUM
49
#ifdef CAPSTONE_X86_REDUCE
50
#include "X86GenInstrInfo_reduce.inc"
51
#else
52
#include "X86GenInstrInfo.inc"
53
#endif
54
55
#define GET_REGINFO_ENUM
56
#include "X86GenRegisterInfo.inc"
57
58
#include "X86BaseInfo.h"
59
60
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
61
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
62
63
64
static void set_mem_access(MCInst *MI, bool status)
65
136k
{
66
136k
  if (MI->csh->detail != CS_OPT_ON)
67
0
    return;
68
69
136k
  MI->csh->doing_mem = status;
70
136k
  if (!status)
71
    // done, create the next operand slot
72
68.0k
    MI->flat_insn->detail->x86.op_count++;
73
74
136k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
11.3k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
11.3k
  switch(MI->flat_insn->id) {
81
3.45k
    default:
82
3.45k
      SStream_concat0(O, "ptr ");
83
3.45k
      break;
84
1.24k
    case X86_INS_SGDT:
85
2.71k
    case X86_INS_SIDT:
86
3.52k
    case X86_INS_LGDT:
87
5.12k
    case X86_INS_LIDT:
88
5.27k
    case X86_INS_FXRSTOR:
89
5.77k
    case X86_INS_FXSAVE:
90
6.95k
    case X86_INS_LJMP:
91
7.88k
    case X86_INS_LCALL:
92
      // do not print "ptr"
93
7.88k
      break;
94
11.3k
  }
95
96
11.3k
  switch(MI->csh->mode) {
97
3.45k
    case CS_MODE_16:
98
3.45k
      switch(MI->flat_insn->id) {
99
1.21k
        default:
100
1.21k
          MI->x86opsize = 2;
101
1.21k
          break;
102
604
        case X86_INS_LJMP:
103
925
        case X86_INS_LCALL:
104
925
          MI->x86opsize = 4;
105
925
          break;
106
534
        case X86_INS_SGDT:
107
787
        case X86_INS_SIDT:
108
949
        case X86_INS_LGDT:
109
1.31k
        case X86_INS_LIDT:
110
1.31k
          MI->x86opsize = 6;
111
1.31k
          break;
112
3.45k
      }
113
3.45k
      break;
114
3.82k
    case CS_MODE_32:
115
3.82k
      switch(MI->flat_insn->id) {
116
1.34k
        default:
117
1.34k
          MI->x86opsize = 4;
118
1.34k
          break;
119
194
        case X86_INS_LJMP:
120
606
        case X86_INS_JMP:
121
876
        case X86_INS_LCALL:
122
1.28k
        case X86_INS_SGDT:
123
1.83k
        case X86_INS_SIDT:
124
2.04k
        case X86_INS_LGDT:
125
2.48k
        case X86_INS_LIDT:
126
2.48k
          MI->x86opsize = 6;
127
2.48k
          break;
128
3.82k
      }
129
3.82k
      break;
130
4.06k
    case CS_MODE_64:
131
4.06k
      switch(MI->flat_insn->id) {
132
1.13k
        default:
133
1.13k
          MI->x86opsize = 8;
134
1.13k
          break;
135
380
        case X86_INS_LJMP:
136
727
        case X86_INS_LCALL:
137
1.02k
        case X86_INS_SGDT:
138
1.69k
        case X86_INS_SIDT:
139
2.13k
        case X86_INS_LGDT:
140
2.92k
        case X86_INS_LIDT:
141
2.92k
          MI->x86opsize = 10;
142
2.92k
          break;
143
4.06k
      }
144
4.06k
      break;
145
4.06k
    default:  // never reach
146
0
      break;
147
11.3k
  }
148
149
11.3k
  printMemReference(MI, OpNo, O);
150
11.3k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
95.0k
{
154
95.0k
  SStream_concat0(O, "byte ptr ");
155
95.0k
  MI->x86opsize = 1;
156
95.0k
  printMemReference(MI, OpNo, O);
157
95.0k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
25.2k
{
161
25.2k
  MI->x86opsize = 2;
162
25.2k
  SStream_concat0(O, "word ptr ");
163
25.2k
  printMemReference(MI, OpNo, O);
164
25.2k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
51.0k
{
168
51.0k
  MI->x86opsize = 4;
169
51.0k
  SStream_concat0(O, "dword ptr ");
170
51.0k
  printMemReference(MI, OpNo, O);
171
51.0k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
20.7k
{
175
20.7k
  SStream_concat0(O, "qword ptr ");
176
20.7k
  MI->x86opsize = 8;
177
20.7k
  printMemReference(MI, OpNo, O);
178
20.7k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
7.57k
{
182
7.57k
  SStream_concat0(O, "xmmword ptr ");
183
7.57k
  MI->x86opsize = 16;
184
7.57k
  printMemReference(MI, OpNo, O);
185
7.57k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
3.78k
{
189
3.78k
  SStream_concat0(O, "zmmword ptr ");
190
3.78k
  MI->x86opsize = 64;
191
3.78k
  printMemReference(MI, OpNo, O);
192
3.78k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
2.92k
{
197
2.92k
  SStream_concat0(O, "ymmword ptr ");
198
2.92k
  MI->x86opsize = 32;
199
2.92k
  printMemReference(MI, OpNo, O);
200
2.92k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
7.25k
{
204
7.25k
  switch(MCInst_getOpcode(MI)) {
205
5.19k
    default:
206
5.19k
      SStream_concat0(O, "dword ptr ");
207
5.19k
      MI->x86opsize = 4;
208
5.19k
      break;
209
794
    case X86_FSTENVm:
210
2.05k
    case X86_FLDENVm:
211
      // TODO: fix this in tablegen instead
212
2.05k
      switch(MI->csh->mode) {
213
0
        default:    // never reach
214
0
          break;
215
643
        case CS_MODE_16:
216
643
          MI->x86opsize = 14;
217
643
          break;
218
757
        case CS_MODE_32:
219
1.41k
        case CS_MODE_64:
220
1.41k
          MI->x86opsize = 28;
221
1.41k
          break;
222
2.05k
      }
223
2.05k
      break;
224
7.25k
  }
225
226
7.25k
  printMemReference(MI, OpNo, O);
227
7.25k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
4.12k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
4.12k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
2.18k
    switch(MCInst_getOpcode(MI)) {
235
1.97k
      default:
236
1.97k
        SStream_concat0(O, "qword ptr ");
237
1.97k
        MI->x86opsize = 8;
238
1.97k
        break;
239
0
      case X86_MOVPQI2QImr:
240
210
      case X86_COMISDrm:
241
210
        SStream_concat0(O, "xmmword ptr ");
242
210
        MI->x86opsize = 16;
243
210
        break;
244
2.18k
    }
245
2.18k
  } else {
246
1.94k
    SStream_concat0(O, "qword ptr ");
247
1.94k
    MI->x86opsize = 8;
248
1.94k
  }
249
250
4.12k
  printMemReference(MI, OpNo, O);
251
4.12k
}
252
253
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
254
591
{
255
591
  switch(MCInst_getOpcode(MI)) {
256
309
    default:
257
309
      SStream_concat0(O, "xword ptr ");
258
309
      break;
259
258
    case X86_FBLDm:
260
282
    case X86_FBSTPm:
261
282
      break;
262
591
  }
263
264
591
  MI->x86opsize = 10;
265
591
  printMemReference(MI, OpNo, O);
266
591
}
267
268
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
269
5.78k
{
270
5.78k
  SStream_concat0(O, "xmmword ptr ");
271
5.78k
  MI->x86opsize = 16;
272
5.78k
  printMemReference(MI, OpNo, O);
273
5.78k
}
274
275
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
276
3.56k
{
277
3.56k
  SStream_concat0(O, "ymmword ptr ");
278
3.56k
  MI->x86opsize = 32;
279
3.56k
  printMemReference(MI, OpNo, O);
280
3.56k
}
281
282
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
283
2.41k
{
284
2.41k
  SStream_concat0(O, "zmmword ptr ");
285
2.41k
  MI->x86opsize = 64;
286
2.41k
  printMemReference(MI, OpNo, O);
287
2.41k
}
288
#endif
289
290
static const char *getRegisterName(unsigned RegNo);
291
static void printRegName(SStream *OS, unsigned RegNo)
292
843k
{
293
843k
  SStream_concat0(OS, getRegisterName(RegNo));
294
843k
}
295
296
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
297
// this function tell us if we need to have prefix 0 in front of a number
298
static bool need_zero_prefix(uint64_t imm)
299
0
{
300
  // find the first hex letter representing imm
301
0
  while(imm >= 0x10)
302
0
    imm >>= 4;
303
304
0
  if (imm < 0xa)
305
0
    return false;
306
0
  else  // this need 0 prefix
307
0
    return true;
308
0
}
309
310
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
311
237k
{
312
237k
  if (positive) {
313
    // always print this number in positive form
314
199k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
315
0
      if (imm < 0) {
316
0
        if (MI->op1_size) {
317
0
          switch(MI->op1_size) {
318
0
            default:
319
0
              break;
320
0
            case 1:
321
0
              imm &= 0xff;
322
0
              break;
323
0
            case 2:
324
0
              imm &= 0xffff;
325
0
              break;
326
0
            case 4:
327
0
              imm &= 0xffffffff;
328
0
              break;
329
0
          }
330
0
        }
331
332
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
333
0
          SStream_concat0(O, "8000000000000000h");
334
0
        else if (need_zero_prefix(imm))
335
0
          SStream_concat(O, "0%"PRIx64"h", imm);
336
0
        else
337
0
          SStream_concat(O, "%"PRIx64"h", imm);
338
0
      } else {
339
0
        if (imm > HEX_THRESHOLD) {
340
0
          if (need_zero_prefix(imm))
341
0
            SStream_concat(O, "0%"PRIx64"h", imm);
342
0
          else
343
0
            SStream_concat(O, "%"PRIx64"h", imm);
344
0
        } else
345
0
          SStream_concat(O, "%"PRIu64, imm);
346
0
      }
347
199k
    } else { // Intel syntax
348
199k
      if (imm < 0) {
349
3.51k
        if (MI->op1_size) {
350
1.17k
          switch(MI->op1_size) {
351
1.17k
            default:
352
1.17k
              break;
353
1.17k
            case 1:
354
0
              imm &= 0xff;
355
0
              break;
356
0
            case 2:
357
0
              imm &= 0xffff;
358
0
              break;
359
0
            case 4:
360
0
              imm &= 0xffffffff;
361
0
              break;
362
1.17k
          }
363
1.17k
        }
364
365
3.51k
        SStream_concat(O, "0x%"PRIx64, imm);
366
195k
      } else {
367
195k
        if (imm > HEX_THRESHOLD)
368
183k
          SStream_concat(O, "0x%"PRIx64, imm);
369
12.5k
        else
370
12.5k
          SStream_concat(O, "%"PRIu64, imm);
371
195k
      }
372
199k
    }
373
199k
  } else {
374
38.0k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
375
0
      if (imm < 0) {
376
0
        if (imm == 0x8000000000000000LL)  // imm == -imm
377
0
          SStream_concat0(O, "8000000000000000h");
378
0
        else if (imm < -HEX_THRESHOLD) {
379
0
          if (need_zero_prefix(imm))
380
0
            SStream_concat(O, "-0%"PRIx64"h", -imm);
381
0
          else
382
0
            SStream_concat(O, "-%"PRIx64"h", -imm);
383
0
        } else
384
0
          SStream_concat(O, "-%"PRIu64, -imm);
385
0
      } else {
386
0
        if (imm > HEX_THRESHOLD) {
387
0
          if (need_zero_prefix(imm))
388
0
            SStream_concat(O, "0%"PRIx64"h", imm);
389
0
          else
390
0
            SStream_concat(O, "%"PRIx64"h", imm);
391
0
        } else
392
0
          SStream_concat(O, "%"PRIu64, imm);
393
0
      }
394
38.0k
    } else { // Intel syntax
395
38.0k
      if (imm < 0) {
396
5.18k
        if (imm == 0x8000000000000000LL)  // imm == -imm
397
0
          SStream_concat0(O, "0x8000000000000000");
398
5.18k
        else if (imm < -HEX_THRESHOLD)
399
4.51k
          SStream_concat(O, "-0x%"PRIx64, -imm);
400
673
        else
401
673
          SStream_concat(O, "-%"PRIu64, -imm);
402
403
32.8k
      } else {
404
32.8k
        if (imm > HEX_THRESHOLD)
405
26.5k
          SStream_concat(O, "0x%"PRIx64, imm);
406
6.31k
        else
407
6.31k
          SStream_concat(O, "%"PRIu64, imm);
408
32.8k
      }
409
38.0k
    }
410
38.0k
  }
411
237k
}
412
413
// local printOperand, without updating public operands
414
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
415
310k
{
416
310k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
417
310k
  if (MCOperand_isReg(Op)) {
418
310k
    printRegName(O, MCOperand_getReg(Op));
419
310k
  } else if (MCOperand_isImm(Op)) {
420
0
    int64_t imm = MCOperand_getImm(Op);
421
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
422
0
  }
423
310k
}
424
425
#ifndef CAPSTONE_DIET
426
// copy & normalize access info
427
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access, uint64_t *eflags)
428
1.54M
{
429
1.54M
#ifndef CAPSTONE_DIET
430
1.54M
  uint8_t i;
431
1.54M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
432
433
1.54M
  if (!arr) {
434
0
    access[0] = 0;
435
0
    return;
436
0
  }
437
438
  // copy to access but zero out CS_AC_IGNORE
439
4.50M
  for(i = 0; arr[i]; i++) {
440
2.95M
    if (arr[i] != CS_AC_IGNORE)
441
2.47M
      access[i] = arr[i];
442
486k
    else
443
486k
      access[i] = 0;
444
2.95M
  }
445
446
  // mark the end of array
447
1.54M
  access[i] = 0;
448
1.54M
#endif
449
1.54M
}
450
#endif
451
452
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
453
32.2k
{
454
32.2k
  MCOperand *SegReg;
455
32.2k
  int reg;
456
457
32.2k
  if (MI->csh->detail) {
458
32.2k
#ifndef CAPSTONE_DIET
459
32.2k
    uint8_t access[6];
460
32.2k
#endif
461
462
32.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
463
32.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
464
32.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
465
32.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
466
32.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
467
32.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
468
32.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
469
470
32.2k
#ifndef CAPSTONE_DIET
471
32.2k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
472
32.2k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
473
32.2k
#endif
474
32.2k
  }
475
476
32.2k
  SegReg = MCInst_getOperand(MI, Op + 1);
477
32.2k
  reg = MCOperand_getReg(SegReg);
478
479
  // If this has a segment register, print it.
480
32.2k
  if (reg) {
481
1.07k
    _printOperand(MI, Op + 1, O);
482
1.07k
    if (MI->csh->detail) {
483
1.07k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
484
1.07k
    }
485
1.07k
    SStream_concat0(O, ":");
486
1.07k
  }
487
488
32.2k
  SStream_concat0(O, "[");
489
32.2k
  set_mem_access(MI, true);
490
32.2k
  printOperand(MI, Op, O);
491
32.2k
  SStream_concat0(O, "]");
492
32.2k
  set_mem_access(MI, false);
493
32.2k
}
494
495
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
496
35.8k
{
497
35.8k
  if (MI->csh->detail) {
498
35.8k
#ifndef CAPSTONE_DIET
499
35.8k
    uint8_t access[6];
500
35.8k
#endif
501
502
35.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
503
35.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
504
35.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
505
35.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
506
35.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
507
35.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
508
35.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
509
510
35.8k
#ifndef CAPSTONE_DIET
511
35.8k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
512
35.8k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
513
35.8k
#endif
514
35.8k
  }
515
516
  // DI accesses are always ES-based on non-64bit mode
517
35.8k
  if (MI->csh->mode != CS_MODE_64) {
518
23.0k
    SStream_concat0(O, "es:[");
519
23.0k
    if (MI->csh->detail) {
520
23.0k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_ES;
521
23.0k
    }
522
23.0k
  } else
523
12.8k
    SStream_concat0(O, "[");
524
525
35.8k
  set_mem_access(MI, true);
526
35.8k
  printOperand(MI, Op, O);
527
35.8k
  SStream_concat0(O, "]");
528
35.8k
  set_mem_access(MI, false);
529
35.8k
}
530
531
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
532
10.8k
{
533
10.8k
  SStream_concat0(O, "byte ptr ");
534
10.8k
  MI->x86opsize = 1;
535
10.8k
  printSrcIdx(MI, OpNo, O);
536
10.8k
}
537
538
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
539
5.14k
{
540
5.14k
  SStream_concat0(O, "word ptr ");
541
5.14k
  MI->x86opsize = 2;
542
5.14k
  printSrcIdx(MI, OpNo, O);
543
5.14k
}
544
545
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
546
12.4k
{
547
12.4k
  SStream_concat0(O, "dword ptr ");
548
12.4k
  MI->x86opsize = 4;
549
12.4k
  printSrcIdx(MI, OpNo, O);
550
12.4k
}
551
552
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
553
3.69k
{
554
3.69k
  SStream_concat0(O, "qword ptr ");
555
3.69k
  MI->x86opsize = 8;
556
3.69k
  printSrcIdx(MI, OpNo, O);
557
3.69k
}
558
559
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
560
14.2k
{
561
14.2k
  SStream_concat0(O, "byte ptr ");
562
14.2k
  MI->x86opsize = 1;
563
14.2k
  printDstIdx(MI, OpNo, O);
564
14.2k
}
565
566
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
567
5.90k
{
568
5.90k
  SStream_concat0(O, "word ptr ");
569
5.90k
  MI->x86opsize = 2;
570
5.90k
  printDstIdx(MI, OpNo, O);
571
5.90k
}
572
573
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
574
12.3k
{
575
12.3k
  SStream_concat0(O, "dword ptr ");
576
12.3k
  MI->x86opsize = 4;
577
12.3k
  printDstIdx(MI, OpNo, O);
578
12.3k
}
579
580
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
581
3.28k
{
582
3.28k
  SStream_concat0(O, "qword ptr ");
583
3.28k
  MI->x86opsize = 8;
584
3.28k
  printDstIdx(MI, OpNo, O);
585
3.28k
}
586
587
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
588
6.28k
{
589
6.28k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
590
6.28k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
591
6.28k
  int reg;
592
593
6.28k
  if (MI->csh->detail) {
594
6.28k
#ifndef CAPSTONE_DIET
595
6.28k
    uint8_t access[6];
596
6.28k
#endif
597
598
6.28k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
599
6.28k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
600
6.28k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
601
6.28k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_REG_INVALID;
602
6.28k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_REG_INVALID;
603
6.28k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = 1;
604
6.28k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
605
606
6.28k
#ifndef CAPSTONE_DIET
607
6.28k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
608
6.28k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
609
6.28k
#endif
610
6.28k
  }
611
612
  // If this has a segment register, print it.
613
6.28k
  reg = MCOperand_getReg(SegReg);
614
6.28k
  if (reg) {
615
476
    _printOperand(MI, Op + 1, O);
616
476
    SStream_concat0(O, ":");
617
476
    if (MI->csh->detail) {
618
476
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
619
476
    }
620
476
  }
621
622
6.28k
  SStream_concat0(O, "[");
623
624
6.28k
  if (MCOperand_isImm(DispSpec)) {
625
6.28k
    int64_t imm = MCOperand_getImm(DispSpec);
626
6.28k
    if (MI->csh->detail)
627
6.28k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
628
629
6.28k
    if (imm < 0)
630
1.31k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
631
4.96k
    else
632
4.96k
      printImm(MI, O, imm, true);
633
6.28k
  }
634
635
6.28k
  SStream_concat0(O, "]");
636
637
6.28k
  if (MI->csh->detail)
638
6.28k
    MI->flat_insn->detail->x86.op_count++;
639
640
6.28k
  if (MI->op1_size == 0)
641
6.28k
    MI->op1_size = MI->x86opsize;
642
6.28k
}
643
644
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
645
37.4k
{
646
37.4k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
647
648
37.4k
  printImm(MI, O, val, true);
649
650
37.4k
  if (MI->csh->detail) {
651
37.4k
#ifndef CAPSTONE_DIET
652
37.4k
    uint8_t access[6];
653
37.4k
#endif
654
655
37.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
656
37.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = val;
657
37.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = 1;
658
659
37.4k
#ifndef CAPSTONE_DIET
660
37.4k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
661
37.4k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
662
37.4k
#endif
663
664
37.4k
    MI->flat_insn->detail->x86.op_count++;
665
37.4k
  }
666
37.4k
}
667
668
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
669
3.57k
{
670
3.57k
  SStream_concat0(O, "byte ptr ");
671
3.57k
  MI->x86opsize = 1;
672
3.57k
  printMemOffset(MI, OpNo, O);
673
3.57k
}
674
675
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
676
871
{
677
871
  SStream_concat0(O, "word ptr ");
678
871
  MI->x86opsize = 2;
679
871
  printMemOffset(MI, OpNo, O);
680
871
}
681
682
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
683
1.54k
{
684
1.54k
  SStream_concat0(O, "dword ptr ");
685
1.54k
  MI->x86opsize = 4;
686
1.54k
  printMemOffset(MI, OpNo, O);
687
1.54k
}
688
689
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
690
286
{
691
286
  SStream_concat0(O, "qword ptr ");
692
286
  MI->x86opsize = 8;
693
286
  printMemOffset(MI, OpNo, O);
694
286
}
695
696
static void printInstruction(MCInst *MI, SStream *O);
697
698
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
699
602k
{
700
602k
  x86_reg reg, reg2;
701
602k
  enum cs_ac_type access1, access2;
702
703
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
704
705
  // perhaps this instruction does not need printer
706
602k
  if (MI->assembly[0]) {
707
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
708
0
    return;
709
0
  }
710
711
602k
  X86_lockrep(MI, O);
712
602k
  printInstruction(MI, O);
713
714
602k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
715
602k
  if (MI->csh->detail) {
716
602k
#ifndef CAPSTONE_DIET
717
602k
    uint8_t access[6] = {0};
718
602k
#endif
719
720
    // first op can be embedded in the asm by llvm.
721
    // so we have to add the missing register as the first operand
722
602k
    if (reg) {
723
      // shift all the ops right to leave 1st slot for this new register op
724
64.5k
      memmove(&(MI->flat_insn->detail->x86.operands[1]), &(MI->flat_insn->detail->x86.operands[0]),
725
64.5k
          sizeof(MI->flat_insn->detail->x86.operands[0]) * (ARR_SIZE(MI->flat_insn->detail->x86.operands) - 1));
726
64.5k
      MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
727
64.5k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
728
64.5k
      MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
729
64.5k
      MI->flat_insn->detail->x86.operands[0].access = access1;
730
64.5k
      MI->flat_insn->detail->x86.op_count++;
731
537k
    } else {
732
537k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg, &access1, &reg2, &access2)) {
733
10.3k
        MI->flat_insn->detail->x86.operands[0].type = X86_OP_REG;
734
10.3k
        MI->flat_insn->detail->x86.operands[0].reg = reg;
735
10.3k
        MI->flat_insn->detail->x86.operands[0].size = MI->csh->regsize_map[reg];
736
10.3k
        MI->flat_insn->detail->x86.operands[0].access = access1;
737
10.3k
        MI->flat_insn->detail->x86.operands[1].type = X86_OP_REG;
738
10.3k
        MI->flat_insn->detail->x86.operands[1].reg = reg2;
739
10.3k
        MI->flat_insn->detail->x86.operands[1].size = MI->csh->regsize_map[reg2];
740
10.3k
        MI->flat_insn->detail->x86.operands[1].access = access2;
741
10.3k
        MI->flat_insn->detail->x86.op_count = 2;
742
10.3k
      }
743
537k
    }
744
745
602k
#ifndef CAPSTONE_DIET
746
602k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
747
602k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
748
602k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
749
602k
#endif
750
602k
  }
751
752
602k
  if (MI->op1_size == 0 && reg)
753
47.1k
    MI->op1_size = MI->csh->regsize_map[reg];
754
602k
}
755
756
/// printPCRelImm - This is used to print an immediate value that ends up
757
/// being encoded as a pc-relative value.
758
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
759
41.3k
{
760
41.3k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
761
41.3k
  if (MCOperand_isImm(Op)) {
762
41.3k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size + MI->address;
763
41.3k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
764
765
    // truncat imm for non-64bit
766
41.3k
    if (MI->csh->mode != CS_MODE_64) {
767
29.7k
      imm = imm & 0xffffffff;
768
29.7k
    }
769
770
41.3k
    printImm(MI, O, imm, true);
771
772
41.3k
    if (MI->csh->detail) {
773
41.3k
#ifndef CAPSTONE_DIET
774
41.3k
      uint8_t access[6];
775
41.3k
#endif
776
777
41.3k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
778
      // if op_count > 0, then this operand's size is taken from the destination op
779
41.3k
      if (MI->flat_insn->detail->x86.op_count > 0)
780
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->flat_insn->detail->x86.operands[0].size;
781
41.3k
      else if (opsize > 0)
782
1.98k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
783
39.3k
      else
784
39.3k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
785
41.3k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
786
787
41.3k
#ifndef CAPSTONE_DIET
788
41.3k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
789
41.3k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
790
41.3k
#endif
791
792
41.3k
      MI->flat_insn->detail->x86.op_count++;
793
41.3k
    }
794
795
41.3k
    if (MI->op1_size == 0)
796
41.3k
      MI->op1_size = MI->imm_size;
797
41.3k
  }
798
41.3k
}
799
800
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
801
611k
{
802
611k
  MCOperand *Op  = MCInst_getOperand(MI, OpNo);
803
804
611k
  if (MCOperand_isReg(Op)) {
805
533k
    unsigned int reg = MCOperand_getReg(Op);
806
807
533k
    printRegName(O, reg);
808
533k
    if (MI->csh->detail) {
809
533k
      if (MI->csh->doing_mem) {
810
68.0k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(reg);
811
465k
      } else {
812
465k
#ifndef CAPSTONE_DIET
813
465k
        uint8_t access[6];
814
465k
#endif
815
816
465k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_REG;
817
465k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].reg = X86_register_map(reg);
818
465k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->csh->regsize_map[X86_register_map(reg)];
819
820
465k
#ifndef CAPSTONE_DIET
821
465k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
822
465k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
823
465k
#endif
824
825
465k
        MI->flat_insn->detail->x86.op_count++;
826
465k
      }
827
533k
    }
828
829
533k
    if (MI->op1_size == 0)
830
276k
      MI->op1_size = MI->csh->regsize_map[X86_register_map(reg)];
831
533k
  } else if (MCOperand_isImm(Op)) {
832
78.1k
    uint8_t encsize;
833
78.1k
    int64_t imm = MCOperand_getImm(Op);
834
78.1k
    uint8_t opsize = X86_immediate_size(MCInst_getOpcode(MI), &encsize);
835
836
78.1k
    if (opsize == 1)    // print 1 byte immediate in positive form
837
34.0k
      imm = imm & 0xff;
838
839
    // printf(">>> id = %u\n", MI->flat_insn->id);
840
78.1k
    switch(MI->flat_insn->id) {
841
38.0k
      default:
842
38.0k
        printImm(MI, O, imm, MI->csh->imm_unsigned);
843
38.0k
        break;
844
845
461
      case X86_INS_MOVABS:
846
10.1k
      case X86_INS_MOV:
847
        // do not print number in negative form
848
10.1k
        printImm(MI, O, imm, true);
849
10.1k
        break;
850
851
0
      case X86_INS_IN:
852
0
      case X86_INS_OUT:
853
0
      case X86_INS_INT:
854
        // do not print number in negative form
855
0
        imm = imm & 0xff;
856
0
        printImm(MI, O, imm, true);
857
0
        break;
858
859
1.48k
      case X86_INS_LCALL:
860
2.83k
      case X86_INS_LJMP:
861
2.83k
      case X86_INS_JMP:
862
        // always print address in positive form
863
2.83k
        if (OpNo == 1) { // ptr16 part
864
1.41k
          imm = imm & 0xffff;
865
1.41k
          opsize = 2;
866
1.41k
        } else
867
1.41k
          opsize = 4;
868
2.83k
        printImm(MI, O, imm, true);
869
2.83k
        break;
870
871
5.39k
      case X86_INS_AND:
872
12.0k
      case X86_INS_OR:
873
18.9k
      case X86_INS_XOR:
874
        // do not print number in negative form
875
18.9k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
876
1.94k
          printImm(MI, O, imm, true);
877
16.9k
        else {
878
16.9k
          imm = arch_masks[opsize? opsize : MI->imm_size] & imm;
879
16.9k
          printImm(MI, O, imm, true);
880
16.9k
        }
881
18.9k
        break;
882
883
6.32k
      case X86_INS_RET:
884
8.22k
      case X86_INS_RETF:
885
        // RET imm16
886
8.22k
        if (imm >= 0 && imm <= HEX_THRESHOLD)
887
415
          printImm(MI, O, imm, true);
888
7.80k
        else {
889
7.80k
          imm = 0xffff & imm;
890
7.80k
          printImm(MI, O, imm, true);
891
7.80k
        }
892
8.22k
        break;
893
78.1k
    }
894
895
78.1k
    if (MI->csh->detail) {
896
78.1k
      if (MI->csh->doing_mem) {
897
0
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = imm;
898
78.1k
      } else {
899
78.1k
#ifndef CAPSTONE_DIET
900
78.1k
        uint8_t access[6];
901
78.1k
#endif
902
903
78.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_IMM;
904
78.1k
        if (opsize > 0) {
905
64.7k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = opsize;
906
64.7k
          MI->flat_insn->detail->x86.encoding.imm_size = encsize;
907
64.7k
        } else if (MI->flat_insn->detail->x86.op_count > 0) {
908
3.28k
          if (MI->flat_insn->id != X86_INS_LCALL && MI->flat_insn->id != X86_INS_LJMP) {
909
3.28k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size =
910
3.28k
              MI->flat_insn->detail->x86.operands[0].size;
911
3.28k
          } else
912
0
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
913
3.28k
        } else
914
10.0k
          MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->imm_size;
915
78.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].imm = imm;
916
917
78.1k
#ifndef CAPSTONE_DIET
918
78.1k
        get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
919
78.1k
        MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
920
78.1k
#endif
921
922
78.1k
        MI->flat_insn->detail->x86.op_count++;
923
78.1k
      }
924
78.1k
    }
925
78.1k
  }
926
611k
}
927
928
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
929
250k
{
930
250k
  bool NeedPlus = false;
931
250k
  MCOperand *BaseReg  = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
932
250k
  uint64_t ScaleVal = MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
933
250k
  MCOperand *IndexReg  = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
934
250k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
935
250k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
936
250k
  int reg;
937
938
250k
  if (MI->csh->detail) {
939
250k
#ifndef CAPSTONE_DIET
940
250k
    uint8_t access[6];
941
250k
#endif
942
943
250k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].type = X86_OP_MEM;
944
250k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].size = MI->x86opsize;
945
250k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_REG_INVALID;
946
250k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.base = X86_register_map(MCOperand_getReg(BaseReg));
947
250k
        if (MCOperand_getReg(IndexReg) != X86_EIZ) {
948
248k
            MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.index = X86_register_map(MCOperand_getReg(IndexReg));
949
248k
        }
950
250k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.scale = (int)ScaleVal;
951
250k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = 0;
952
953
250k
#ifndef CAPSTONE_DIET
954
250k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access, &MI->flat_insn->detail->x86.eflags);
955
250k
    MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].access = access[MI->flat_insn->detail->x86.op_count];
956
250k
#endif
957
250k
  }
958
959
  // If this has a segment register, print it.
960
250k
  reg = MCOperand_getReg(SegReg);
961
250k
  if (reg) {
962
8.07k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
963
8.07k
    if (MI->csh->detail) {
964
8.07k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.segment = X86_register_map(reg);
965
8.07k
    }
966
8.07k
    SStream_concat0(O, ":");
967
8.07k
  }
968
969
250k
  SStream_concat0(O, "[");
970
971
250k
  if (MCOperand_getReg(BaseReg)) {
972
245k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
973
245k
    NeedPlus = true;
974
245k
  }
975
976
250k
  if (MCOperand_getReg(IndexReg) && MCOperand_getReg(IndexReg) != X86_EIZ) {
977
54.8k
    if (NeedPlus) SStream_concat0(O, " + ");
978
54.8k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
979
54.8k
    if (ScaleVal != 1)
980
9.76k
      SStream_concat(O, "*%u", ScaleVal);
981
54.8k
    NeedPlus = true;
982
54.8k
  }
983
984
250k
  if (MCOperand_isImm(DispSpec)) {
985
250k
    int64_t DispVal = MCOperand_getImm(DispSpec);
986
250k
    if (MI->csh->detail)
987
250k
      MI->flat_insn->detail->x86.operands[MI->flat_insn->detail->x86.op_count].mem.disp = DispVal;
988
250k
    if (DispVal) {
989
73.9k
      if (NeedPlus) {
990
70.6k
        if (DispVal < 0) {
991
28.7k
          SStream_concat0(O, " - ");
992
28.7k
          printImm(MI, O, -DispVal, true);
993
41.8k
        } else {
994
41.8k
          SStream_concat0(O, " + ");
995
41.8k
          printImm(MI, O, DispVal, true);
996
41.8k
        }
997
70.6k
      } else {
998
        // memory reference to an immediate address
999
3.33k
        if (MI->csh->mode == CS_MODE_64)
1000
399
          MI->op1_size = 8;
1001
3.33k
        if (DispVal < 0) {
1002
1.08k
          printImm(MI, O, arch_masks[MI->csh->mode] & DispVal, true);
1003
2.24k
        } else {
1004
2.24k
          printImm(MI, O, DispVal, true);
1005
2.24k
        }
1006
3.33k
      }
1007
1008
176k
    } else {
1009
      // DispVal = 0
1010
176k
      if (!NeedPlus)  // [0]
1011
414
        SStream_concat0(O, "0");
1012
176k
    }
1013
250k
  }
1014
1015
250k
  SStream_concat0(O, "]");
1016
1017
250k
  if (MI->csh->detail)
1018
250k
    MI->flat_insn->detail->x86.op_count++;
1019
1020
250k
  if (MI->op1_size == 0)
1021
161k
    MI->op1_size = MI->x86opsize;
1022
250k
}
1023
1024
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1025
6.80k
{
1026
6.80k
  switch(MI->Opcode) {
1027
577
    default: break;
1028
810
    case X86_LEA16r:
1029
810
         MI->x86opsize = 2;
1030
810
         break;
1031
638
    case X86_LEA32r:
1032
1.22k
    case X86_LEA64_32r:
1033
1.22k
         MI->x86opsize = 4;
1034
1.22k
         break;
1035
286
    case X86_LEA64r:
1036
286
         MI->x86opsize = 8;
1037
286
         break;
1038
592
    case X86_BNDCL32rm:
1039
1.10k
    case X86_BNDCN32rm:
1040
1.39k
    case X86_BNDCU32rm:
1041
1.89k
    case X86_BNDSTXmr:
1042
2.45k
    case X86_BNDLDXrm:
1043
3.13k
    case X86_BNDCL64rm:
1044
3.53k
    case X86_BNDCN64rm:
1045
3.90k
    case X86_BNDCU64rm:
1046
3.90k
         MI->x86opsize = 16;
1047
3.90k
         break;
1048
6.80k
  }
1049
1050
6.80k
  printMemReference(MI, OpNo, O);
1051
6.80k
}
1052
1053
#ifdef CAPSTONE_X86_REDUCE
1054
#include "X86GenAsmWriter1_reduce.inc"
1055
#else
1056
#include "X86GenAsmWriter1.inc"
1057
#endif
1058
1059
#include "X86GenRegisterName1.inc"
1060
1061
#endif