/src/capstonenext/arch/AArch64/AArch64InstPrinter.c
Line | Count | Source |
1 | | /* Capstone Disassembly Engine, http://www.capstone-engine.org */ |
2 | | /* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */ |
3 | | /* Rot127 <unisono@quyllur.org> 2022-2023 */ |
4 | | /* Automatically translated source file from LLVM. */ |
5 | | |
6 | | /* LLVM-commit: <commit> */ |
7 | | /* LLVM-tag: <tag> */ |
8 | | |
9 | | /* Only small edits allowed. */ |
10 | | /* For multiple similar edits, please create a Patch for the translator. */ |
11 | | |
12 | | /* Capstone's C++ file translator: */ |
13 | | /* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */ |
14 | | |
15 | | //==-- AArch64InstPrinter.cpp - Convert AArch64 MCInst to assembly syntax --==// |
16 | | // |
17 | | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
18 | | // See https://llvm.org/LICENSE.txt for license information. |
19 | | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
20 | | // |
21 | | //===----------------------------------------------------------------------===// |
22 | | // |
23 | | // This class prints an AArch64 MCInst to a .s file. |
24 | | // |
25 | | //===----------------------------------------------------------------------===// |
26 | | |
27 | | #include <stdio.h> |
28 | | #include <string.h> |
29 | | #include <stdlib.h> |
30 | | #include <capstone/platform.h> |
31 | | |
32 | | #include "../../Mapping.h" |
33 | | #include "../../MCInst.h" |
34 | | #include "../../MCInstPrinter.h" |
35 | | #include "../../MCRegisterInfo.h" |
36 | | #include "../../SStream.h" |
37 | | #include "../../utils.h" |
38 | | #include "AArch64AddressingModes.h" |
39 | | #include "AArch64BaseInfo.h" |
40 | | #include "AArch64DisassemblerExtension.h" |
41 | | #include "AArch64InstPrinter.h" |
42 | | #include "AArch64Linkage.h" |
43 | | #include "AArch64Mapping.h" |
44 | | |
45 | | #define GET_BANKEDREG_IMPL |
46 | | #include "AArch64GenSystemOperands.inc" |
47 | | |
48 | 374k | #define CONCAT(a, b) CONCAT_(a, b) |
49 | 374k | #define CONCAT_(a, b) a##_##b |
50 | | |
51 | | #define CONCATs(a, b) CONCATS(a, b) |
52 | | #define CONCATS(a, b) a##b |
53 | | |
54 | | #define DEBUG_TYPE "asm-printer" |
55 | | |
56 | | // BEGIN Static declarations. |
57 | | // These functions must be declared statically here, because they |
58 | | // are also defined in the ARM module. |
59 | | // If they are not static, we fail during linking. |
60 | | |
61 | | static void printCustomAliasOperand(MCInst *MI, uint64_t Address, |
62 | | unsigned OpIdx, unsigned PrintMethodIdx, |
63 | | SStream *OS); |
64 | | |
65 | | static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O); |
66 | | |
67 | | #define DECLARE_printComplexRotationOp(Angle, Remainder) \ |
68 | | static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \ |
69 | | MCInst * MI, unsigned OpNo, SStream *O); |
70 | | DECLARE_printComplexRotationOp(180, 90); |
71 | | DECLARE_printComplexRotationOp(90, 0); |
72 | | |
73 | | // END Static declarations. |
74 | | |
75 | | #define GET_INSTRUCTION_NAME |
76 | | #define PRINT_ALIAS_INSTR |
77 | | #include "AArch64GenAsmWriter.inc" |
78 | | |
79 | | void printRegName(SStream *OS, unsigned Reg) |
80 | 597k | { |
81 | 597k | SStream_concat(OS, "%s%s", markup("<reg:"), |
82 | 597k | getRegisterName(Reg, AArch64_NoRegAltName)); |
83 | 597k | SStream_concat0(OS, markup(">")); |
84 | 597k | } |
85 | | |
86 | | void printRegNameAlt(SStream *OS, unsigned Reg, unsigned AltIdx) |
87 | 133k | { |
88 | 133k | SStream_concat(OS, "%s%s", markup("<reg:"), |
89 | 133k | getRegisterName(Reg, AltIdx)); |
90 | 133k | SStream_concat0(OS, markup(">")); |
91 | 133k | } |
92 | | |
93 | | const char *getRegName(unsigned Reg) |
94 | 0 | { |
95 | 0 | return getRegisterName(Reg, AArch64_NoRegAltName); |
96 | 0 | } |
97 | | |
98 | | void printInst(MCInst *MI, uint64_t Address, const char *Annot, SStream *O) |
99 | 293k | { |
100 | 293k | bool isAlias = false; |
101 | 293k | bool useAliasDetails = map_use_alias_details(MI); |
102 | 293k | map_set_fill_detail_ops(MI, useAliasDetails); |
103 | | |
104 | 293k | unsigned Opcode = MCInst_getOpcode(MI); |
105 | | |
106 | 293k | if (Opcode == AArch64_SYSxt) { |
107 | 2.71k | if (printSysAlias(MI, O)) { |
108 | 842 | isAlias = true; |
109 | 842 | MCInst_setIsAlias(MI, isAlias); |
110 | 842 | if (useAliasDetails) |
111 | 842 | return; |
112 | 842 | } |
113 | 2.71k | } |
114 | | |
115 | 292k | if (Opcode == AArch64_SYSPxt || Opcode == AArch64_SYSPxt_XZR) { |
116 | 3.32k | if (printSyspAlias(MI, O)) { |
117 | 1.53k | isAlias = true; |
118 | 1.53k | MCInst_setIsAlias(MI, isAlias); |
119 | 1.53k | if (useAliasDetails) |
120 | 1.53k | return; |
121 | 1.53k | } |
122 | 3.32k | } |
123 | | |
124 | | // RPRFM overlaps PRFM (reg), so try to print it as RPRFM here. |
125 | 290k | if ((Opcode == AArch64_PRFMroX) || (Opcode == AArch64_PRFMroW)) { |
126 | 147 | if (printRangePrefetchAlias(MI, O, Annot)) { |
127 | 0 | isAlias = true; |
128 | 0 | MCInst_setIsAlias(MI, isAlias); |
129 | 0 | if (useAliasDetails) |
130 | 0 | return; |
131 | 0 | } |
132 | 147 | } |
133 | | |
134 | | // SBFM/UBFM should print to a nicer aliased form if possible. |
135 | 290k | if (Opcode == AArch64_SBFMXri || Opcode == AArch64_SBFMWri || |
136 | 288k | Opcode == AArch64_UBFMXri || Opcode == AArch64_UBFMWri) { |
137 | 3.72k | MCOperand *Op0 = MCInst_getOperand(MI, (0)); |
138 | 3.72k | MCOperand *Op1 = MCInst_getOperand(MI, (1)); |
139 | 3.72k | MCOperand *Op2 = MCInst_getOperand(MI, (2)); |
140 | 3.72k | MCOperand *Op3 = MCInst_getOperand(MI, (3)); |
141 | | |
142 | 3.72k | bool IsSigned = (Opcode == AArch64_SBFMXri || |
143 | 2.18k | Opcode == AArch64_SBFMWri); |
144 | 3.72k | bool Is64Bit = (Opcode == AArch64_SBFMXri || |
145 | 2.18k | Opcode == AArch64_UBFMXri); |
146 | 3.72k | if (MCOperand_isImm(Op2) && MCOperand_getImm(Op2) == 0 && |
147 | 2.29k | MCOperand_isImm(Op3)) { |
148 | 2.29k | const char *AsmMnemonic = NULL; |
149 | | |
150 | 2.29k | switch (MCOperand_getImm(Op3)) { |
151 | 451 | default: |
152 | 451 | break; |
153 | 623 | case 7: |
154 | 623 | if (IsSigned) |
155 | 415 | AsmMnemonic = "sxtb"; |
156 | 208 | else if (!Is64Bit) |
157 | 77 | AsmMnemonic = "uxtb"; |
158 | 623 | break; |
159 | 859 | case 15: |
160 | 859 | if (IsSigned) |
161 | 248 | AsmMnemonic = "sxth"; |
162 | 611 | else if (!Is64Bit) |
163 | 370 | AsmMnemonic = "uxth"; |
164 | 859 | break; |
165 | 358 | case 31: |
166 | | // *xtw is only valid for signed 64-bit operations. |
167 | 358 | if (Is64Bit && IsSigned) |
168 | 164 | AsmMnemonic = "sxtw"; |
169 | 358 | break; |
170 | 2.29k | } |
171 | | |
172 | 2.29k | if (AsmMnemonic) { |
173 | 1.27k | SStream_concat(O, "%s", AsmMnemonic); |
174 | 1.27k | SStream_concat0(O, " "); |
175 | | |
176 | 1.27k | printRegName(O, MCOperand_getReg(Op0)); |
177 | 1.27k | SStream_concat0(O, ", "); |
178 | 1.27k | printRegName(O, getWRegFromXReg( |
179 | 1.27k | MCOperand_getReg(Op1))); |
180 | 1.27k | if (detail_is_set(MI) && useAliasDetails) { |
181 | 1.27k | AArch64_set_detail_op_reg( |
182 | 1.27k | MI, 0, MCOperand_getReg(Op0)); |
183 | 1.27k | AArch64_set_detail_op_reg( |
184 | 1.27k | MI, 1, |
185 | 1.27k | getWRegFromXReg( |
186 | 1.27k | MCOperand_getReg(Op1))); |
187 | 1.27k | if (strings_match(AsmMnemonic, "uxtb")) |
188 | 77 | AArch64_get_detail_op(MI, -1) |
189 | 77 | ->ext = |
190 | 77 | AARCH64_EXT_UXTB; |
191 | 1.19k | else if (strings_match(AsmMnemonic, |
192 | 1.19k | "sxtb")) |
193 | 415 | AArch64_get_detail_op(MI, -1) |
194 | 415 | ->ext = |
195 | 415 | AARCH64_EXT_SXTB; |
196 | 782 | else if (strings_match(AsmMnemonic, |
197 | 782 | "uxth")) |
198 | 370 | AArch64_get_detail_op(MI, -1) |
199 | 370 | ->ext = |
200 | 370 | AARCH64_EXT_UXTH; |
201 | 412 | else if (strings_match(AsmMnemonic, |
202 | 412 | "sxth")) |
203 | 248 | AArch64_get_detail_op(MI, -1) |
204 | 248 | ->ext = |
205 | 248 | AARCH64_EXT_SXTH; |
206 | 164 | else if (strings_match(AsmMnemonic, |
207 | 164 | "sxtw")) |
208 | 164 | AArch64_get_detail_op(MI, -1) |
209 | 164 | ->ext = |
210 | 164 | AARCH64_EXT_SXTW; |
211 | 0 | else |
212 | 0 | AArch64_get_detail_op(MI, -1) |
213 | 0 | ->ext = |
214 | 0 | AARCH64_EXT_INVALID; |
215 | 1.27k | } |
216 | 1.27k | isAlias = true; |
217 | 1.27k | MCInst_setIsAlias(MI, isAlias); |
218 | 1.27k | if (useAliasDetails) |
219 | 1.27k | return; |
220 | 0 | else |
221 | 0 | goto add_real_detail; |
222 | 1.27k | } |
223 | 2.29k | } |
224 | | |
225 | | // All immediate shifts are aliases, implemented using the Bitfield |
226 | | // instruction. In all cases the immediate shift amount shift must be in |
227 | | // the range 0 to (reg.size -1). |
228 | 2.45k | if (MCOperand_isImm(Op2) && MCOperand_isImm(Op3)) { |
229 | 2.45k | const char *AsmMnemonic = NULL; |
230 | 2.45k | int shift = 0; |
231 | 2.45k | int64_t immr = MCOperand_getImm(Op2); |
232 | 2.45k | int64_t imms = MCOperand_getImm(Op3); |
233 | 2.45k | if (Opcode == AArch64_UBFMWri && imms != 0x1F && |
234 | 147 | ((imms + 1) == immr)) { |
235 | 52 | AsmMnemonic = "lsl"; |
236 | 52 | shift = 31 - imms; |
237 | 2.40k | } else if (Opcode == AArch64_UBFMXri && imms != 0x3f && |
238 | 840 | ((imms + 1 == immr))) { |
239 | 116 | AsmMnemonic = "lsl"; |
240 | 116 | shift = 63 - imms; |
241 | 2.28k | } else if (Opcode == AArch64_UBFMWri && imms == 0x1f) { |
242 | 50 | AsmMnemonic = "lsr"; |
243 | 50 | shift = immr; |
244 | 2.23k | } else if (Opcode == AArch64_UBFMXri && imms == 0x3f) { |
245 | 74 | AsmMnemonic = "lsr"; |
246 | 74 | shift = immr; |
247 | 2.16k | } else if (Opcode == AArch64_SBFMWri && imms == 0x1f) { |
248 | 103 | AsmMnemonic = "asr"; |
249 | 103 | shift = immr; |
250 | 2.05k | } else if (Opcode == AArch64_SBFMXri && imms == 0x3f) { |
251 | 274 | AsmMnemonic = "asr"; |
252 | 274 | shift = immr; |
253 | 274 | } |
254 | 2.45k | if (AsmMnemonic) { |
255 | 669 | SStream_concat(O, "%s", AsmMnemonic); |
256 | 669 | SStream_concat0(O, " "); |
257 | | |
258 | 669 | printRegName(O, MCOperand_getReg(Op0)); |
259 | 669 | SStream_concat0(O, ", "); |
260 | 669 | printRegName(O, MCOperand_getReg(Op1)); |
261 | 669 | SStream_concat(O, "%s%s#%d", ", ", |
262 | 669 | markup("<imm:"), shift); |
263 | 669 | SStream_concat0(O, markup(">")); |
264 | 669 | if (detail_is_set(MI) && useAliasDetails) { |
265 | 669 | AArch64_set_detail_op_reg( |
266 | 669 | MI, 0, MCOperand_getReg(Op0)); |
267 | 669 | AArch64_set_detail_op_reg( |
268 | 669 | MI, 1, MCOperand_getReg(Op1)); |
269 | 669 | if (strings_match(AsmMnemonic, "lsl")) |
270 | 168 | AArch64_get_detail_op(MI, -1) |
271 | 168 | ->shift.type = |
272 | 168 | AARCH64_SFT_LSL; |
273 | 501 | else if (strings_match(AsmMnemonic, |
274 | 501 | "lsr")) |
275 | 124 | AArch64_get_detail_op(MI, -1) |
276 | 124 | ->shift.type = |
277 | 124 | AARCH64_SFT_LSR; |
278 | 377 | else if (strings_match(AsmMnemonic, |
279 | 377 | "asr")) |
280 | 377 | AArch64_get_detail_op(MI, -1) |
281 | 377 | ->shift.type = |
282 | 377 | AARCH64_SFT_ASR; |
283 | 0 | else |
284 | 0 | AArch64_get_detail_op(MI, -1) |
285 | 0 | ->shift.type = |
286 | 0 | AARCH64_SFT_INVALID; |
287 | 669 | AArch64_get_detail_op(MI, -1) |
288 | 669 | ->shift.value = shift; |
289 | 669 | } |
290 | 669 | isAlias = true; |
291 | 669 | MCInst_setIsAlias(MI, isAlias); |
292 | 669 | if (useAliasDetails) |
293 | 669 | return; |
294 | 0 | else |
295 | 0 | goto add_real_detail; |
296 | 669 | } |
297 | 2.45k | } |
298 | | |
299 | | // SBFIZ/UBFIZ aliases |
300 | 1.78k | if (MCOperand_getImm(Op2) > MCOperand_getImm(Op3)) { |
301 | 760 | SStream_concat(O, "%s", (IsSigned ? "sbfiz" : "ubfiz")); |
302 | 760 | SStream_concat0(O, " "); |
303 | | |
304 | 760 | printRegName(O, MCOperand_getReg(Op0)); |
305 | 760 | SStream_concat0(O, ", "); |
306 | 760 | printRegName(O, MCOperand_getReg(Op1)); |
307 | 760 | SStream_concat(O, "%s%s", ", ", markup("<imm:")); |
308 | 760 | printUInt32Bang(O, (Is64Bit ? 64 : 32) - |
309 | 760 | MCOperand_getImm(Op2)); |
310 | 760 | SStream_concat(O, "%s%s%s", markup(">"), ", ", |
311 | 760 | markup("<imm:")); |
312 | 760 | printInt64Bang(O, MCOperand_getImm(Op3) + 1); |
313 | 760 | SStream_concat0(O, markup(">")); |
314 | 760 | if (detail_is_set(MI) && useAliasDetails) { |
315 | 760 | AArch64_set_detail_op_reg( |
316 | 760 | MI, 0, MCOperand_getReg(Op0)); |
317 | 760 | AArch64_set_detail_op_reg( |
318 | 760 | MI, 1, MCOperand_getReg(Op1)); |
319 | 760 | AArch64_set_detail_op_imm( |
320 | 760 | MI, 2, AARCH64_OP_IMM, |
321 | 760 | (Is64Bit ? 64 : 32) - |
322 | 760 | MCOperand_getImm(Op2)); |
323 | 760 | AArch64_set_detail_op_imm( |
324 | 760 | MI, 3, AARCH64_OP_IMM, |
325 | 760 | MCOperand_getImm(Op3) + 1); |
326 | 760 | } |
327 | 760 | isAlias = true; |
328 | 760 | MCInst_setIsAlias(MI, isAlias); |
329 | 760 | if (useAliasDetails) |
330 | 760 | return; |
331 | 0 | else |
332 | 0 | goto add_real_detail; |
333 | 760 | } |
334 | | |
335 | | // Otherwise SBFX/UBFX is the preferred form |
336 | 1.02k | SStream_concat(O, "%s", (IsSigned ? "sbfx" : "ubfx")); |
337 | 1.02k | SStream_concat0(O, " "); |
338 | | |
339 | 1.02k | printRegName(O, MCOperand_getReg(Op0)); |
340 | 1.02k | SStream_concat0(O, ", "); |
341 | 1.02k | printRegName(O, MCOperand_getReg(Op1)); |
342 | 1.02k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); |
343 | 1.02k | printInt64Bang(O, MCOperand_getImm(Op2)); |
344 | 1.02k | SStream_concat(O, "%s%s%s", markup(">"), ", ", markup("<imm:")); |
345 | 1.02k | printInt64Bang(O, MCOperand_getImm(Op3) - |
346 | 1.02k | MCOperand_getImm(Op2) + 1); |
347 | 1.02k | SStream_concat0(O, markup(">")); |
348 | 1.02k | if (detail_is_set(MI) && useAliasDetails) { |
349 | 1.02k | AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0)); |
350 | 1.02k | AArch64_set_detail_op_reg(MI, 1, MCOperand_getReg(Op1)); |
351 | 1.02k | AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM, |
352 | 1.02k | MCOperand_getImm(Op2)); |
353 | 1.02k | AArch64_set_detail_op_imm( |
354 | 1.02k | MI, 3, AARCH64_OP_IMM, |
355 | 1.02k | MCOperand_getImm(Op3) - MCOperand_getImm(Op2) + |
356 | 1.02k | 1); |
357 | 1.02k | } |
358 | 1.02k | isAlias = true; |
359 | 1.02k | MCInst_setIsAlias(MI, isAlias); |
360 | 1.02k | if (useAliasDetails) |
361 | 1.02k | return; |
362 | 0 | else |
363 | 0 | goto add_real_detail; |
364 | 1.02k | } |
365 | | |
366 | 286k | if (Opcode == AArch64_BFMXri || Opcode == AArch64_BFMWri) { |
367 | 576 | isAlias = true; |
368 | 576 | MCInst_setIsAlias(MI, isAlias); |
369 | 576 | MCOperand *Op0 = MCInst_getOperand(MI, (0)); // Op1 == Op0 |
370 | 576 | MCOperand *Op2 = MCInst_getOperand(MI, (2)); |
371 | 576 | int ImmR = MCOperand_getImm(MCInst_getOperand(MI, (3))); |
372 | 576 | int ImmS = MCOperand_getImm(MCInst_getOperand(MI, (4))); |
373 | | |
374 | 576 | if ((MCOperand_getReg(Op2) == AArch64_WZR || |
375 | 500 | MCOperand_getReg(Op2) == AArch64_XZR) && |
376 | 200 | (ImmR == 0 || ImmS < ImmR) && |
377 | 146 | (AArch64_getFeatureBits(MI->csh->mode, |
378 | 146 | AArch64_FeatureAll) || |
379 | 0 | AArch64_getFeatureBits(MI->csh->mode, |
380 | 146 | AArch64_HasV8_2aOps))) { |
381 | | // BFC takes precedence over its entire range, sligtly differently |
382 | | // to BFI. |
383 | 146 | int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32; |
384 | 146 | int LSB = (BitWidth - ImmR) % BitWidth; |
385 | 146 | int Width = ImmS + 1; |
386 | | |
387 | 146 | SStream_concat0(O, "bfc "); |
388 | 146 | printRegName(O, MCOperand_getReg(Op0)); |
389 | 146 | SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"), |
390 | 146 | LSB); |
391 | 146 | SStream_concat(O, "%s%s%s#%d", markup(">"), ", ", |
392 | 146 | markup("<imm:"), Width); |
393 | 146 | SStream_concat0(O, markup(">")); |
394 | 146 | if (detail_is_set(MI) && useAliasDetails) { |
395 | 146 | AArch64_set_detail_op_reg( |
396 | 146 | MI, 0, MCOperand_getReg(Op0)); |
397 | 146 | AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM, |
398 | 146 | LSB); |
399 | 146 | AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM, |
400 | 146 | Width); |
401 | 146 | } |
402 | | |
403 | 146 | if (useAliasDetails) |
404 | 146 | return; |
405 | 0 | else |
406 | 0 | goto add_real_detail; |
407 | 430 | } else if (ImmS < ImmR) { |
408 | | // BFI alias |
409 | 291 | int BitWidth = Opcode == AArch64_BFMXri ? 64 : 32; |
410 | 291 | int LSB = (BitWidth - ImmR) % BitWidth; |
411 | 291 | int Width = ImmS + 1; |
412 | | |
413 | 291 | SStream_concat0(O, "bfi "); |
414 | 291 | printRegName(O, MCOperand_getReg(Op0)); |
415 | 291 | SStream_concat0(O, ", "); |
416 | 291 | printRegName(O, MCOperand_getReg(Op2)); |
417 | 291 | SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"), |
418 | 291 | LSB); |
419 | 291 | SStream_concat(O, "%s%s%s#%d", markup(">"), ", ", |
420 | 291 | markup("<imm:"), Width); |
421 | 291 | SStream_concat0(O, markup(">")); |
422 | 291 | if (detail_is_set(MI) && useAliasDetails) { |
423 | 291 | AArch64_set_detail_op_reg( |
424 | 291 | MI, 0, MCOperand_getReg(Op0)); |
425 | 291 | AArch64_set_detail_op_reg( |
426 | 291 | MI, 2, MCOperand_getReg(Op2)); |
427 | 291 | AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM, |
428 | 291 | LSB); |
429 | 291 | AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM, |
430 | 291 | Width); |
431 | 291 | } |
432 | 291 | if (useAliasDetails) |
433 | 291 | return; |
434 | 0 | else |
435 | 0 | goto add_real_detail; |
436 | 291 | } |
437 | | |
438 | 139 | int LSB = ImmR; |
439 | 139 | int Width = ImmS - ImmR + 1; |
440 | | // Otherwise BFXIL the preferred form |
441 | 139 | SStream_concat0(O, "bfxil "); |
442 | 139 | printRegName(O, MCOperand_getReg(Op0)); |
443 | 139 | SStream_concat0(O, ", "); |
444 | 139 | printRegName(O, MCOperand_getReg(Op2)); |
445 | 139 | SStream_concat(O, "%s%s#%d", ", ", markup("<imm:"), LSB); |
446 | 139 | SStream_concat(O, "%s%s%s#%d", markup(">"), ", ", |
447 | 139 | markup("<imm:"), Width); |
448 | 139 | SStream_concat0(O, markup(">")); |
449 | 139 | if (detail_is_set(MI) && useAliasDetails) { |
450 | 139 | AArch64_set_detail_op_reg(MI, 0, MCOperand_getReg(Op0)); |
451 | 139 | AArch64_set_detail_op_reg(MI, 2, MCOperand_getReg(Op2)); |
452 | 139 | AArch64_set_detail_op_imm(MI, 3, AARCH64_OP_IMM, LSB); |
453 | 139 | AArch64_set_detail_op_imm(MI, 4, AARCH64_OP_IMM, Width); |
454 | 139 | } |
455 | 139 | if (useAliasDetails) |
456 | 139 | return; |
457 | 139 | } |
458 | | |
459 | | // Symbolic operands for MOVZ, MOVN and MOVK already imply a shift |
460 | | // (e.g. :gottprel_g1: is always going to be "lsl #16") so it should not be |
461 | | // printed. |
462 | 286k | if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi || |
463 | 285k | Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) && |
464 | 1.89k | MCOperand_isExpr(MCInst_getOperand(MI, (1)))) { |
465 | 0 | printUInt64Bang(O, MCInst_getOpVal(MI, 1)); |
466 | 0 | if (detail_is_set(MI) && useAliasDetails) { |
467 | 0 | AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM, |
468 | 0 | MCInst_getOpVal(MI, 1)); |
469 | 0 | } |
470 | 0 | } |
471 | | |
472 | 286k | if ((Opcode == AArch64_MOVKXi || Opcode == AArch64_MOVKWi) && |
473 | 1.27k | MCOperand_isExpr(MCInst_getOperand(MI, (2)))) { |
474 | 0 | printUInt64Bang(O, MCInst_getOpVal(MI, 2)); |
475 | 0 | if (detail_is_set(MI) && useAliasDetails) { |
476 | 0 | AArch64_set_detail_op_imm(MI, 2, AARCH64_OP_IMM, |
477 | 0 | MCInst_getOpVal(MI, 2)); |
478 | 0 | } |
479 | 0 | } |
480 | | |
481 | | // MOVZ, MOVN and "ORR wzr, #imm" instructions are aliases for MOV, but |
482 | | // their domains overlap so they need to be prioritized. The chain is "MOVZ |
483 | | // lsl #0 > MOVZ lsl #N > MOVN lsl #0 > MOVN lsl #N > ORR". The highest |
484 | | // instruction that can represent the move is the MOV alias, and the rest |
485 | | // get printed normally. |
486 | 286k | if ((Opcode == AArch64_MOVZXi || Opcode == AArch64_MOVZWi) && |
487 | 1.28k | MCOperand_isImm(MCInst_getOperand(MI, (1))) && |
488 | 1.28k | MCOperand_isImm(MCInst_getOperand(MI, (2)))) { |
489 | 1.28k | int RegWidth = Opcode == AArch64_MOVZXi ? 64 : 32; |
490 | 1.28k | int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2))); |
491 | 1.28k | uint64_t Value = |
492 | 1.28k | (uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1))) |
493 | 1.28k | << Shift; |
494 | | |
495 | 1.28k | if (AArch64_AM_isMOVZMovAlias( |
496 | 1.28k | Value, Shift, Opcode == AArch64_MOVZXi ? 64 : 32)) { |
497 | 979 | isAlias = true; |
498 | 979 | MCInst_setIsAlias(MI, isAlias); |
499 | 979 | SStream_concat0(O, "mov "); |
500 | 979 | printRegName(O, MCOperand_getReg( |
501 | 979 | MCInst_getOperand(MI, (0)))); |
502 | 979 | SStream_concat(O, "%s%s", ", ", markup("<imm:")); |
503 | 979 | printInt64Bang(O, SignExtend64(Value, RegWidth)); |
504 | 979 | SStream_concat0(O, markup(">")); |
505 | 979 | if (detail_is_set(MI) && useAliasDetails) { |
506 | 979 | AArch64_set_detail_op_reg( |
507 | 979 | MI, 0, MCInst_getOpVal(MI, 0)); |
508 | 979 | AArch64_set_detail_op_imm( |
509 | 979 | MI, 1, AARCH64_OP_IMM, |
510 | 979 | SignExtend64(Value, RegWidth)); |
511 | 979 | } |
512 | 979 | if (useAliasDetails) |
513 | 979 | return; |
514 | 979 | } |
515 | 1.28k | } |
516 | | |
517 | 285k | if ((Opcode == AArch64_MOVNXi || Opcode == AArch64_MOVNWi) && |
518 | 610 | MCOperand_isImm(MCInst_getOperand(MI, (1))) && |
519 | 610 | MCOperand_isImm(MCInst_getOperand(MI, (2)))) { |
520 | 610 | int RegWidth = Opcode == AArch64_MOVNXi ? 64 : 32; |
521 | 610 | int Shift = MCOperand_getImm(MCInst_getOperand(MI, (2))); |
522 | 610 | uint64_t Value = |
523 | 610 | ~((uint64_t)MCOperand_getImm(MCInst_getOperand(MI, (1))) |
524 | 610 | << Shift); |
525 | 610 | if (RegWidth == 32) |
526 | 205 | Value = Value & 0xffffffff; |
527 | | |
528 | 610 | if (AArch64_AM_isMOVNMovAlias(Value, Shift, RegWidth)) { |
529 | 467 | isAlias = true; |
530 | 467 | MCInst_setIsAlias(MI, isAlias); |
531 | 467 | SStream_concat0(O, "mov "); |
532 | 467 | printRegName(O, MCOperand_getReg( |
533 | 467 | MCInst_getOperand(MI, (0)))); |
534 | 467 | SStream_concat(O, "%s%s", ", ", markup("<imm:")); |
535 | 467 | printInt64Bang(O, SignExtend64(Value, RegWidth)); |
536 | 467 | SStream_concat0(O, markup(">")); |
537 | 467 | if (detail_is_set(MI) && useAliasDetails) { |
538 | 467 | AArch64_set_detail_op_reg( |
539 | 467 | MI, 0, MCInst_getOpVal(MI, 0)); |
540 | 467 | AArch64_set_detail_op_imm( |
541 | 467 | MI, 1, AARCH64_OP_IMM, |
542 | 467 | SignExtend64(Value, RegWidth)); |
543 | 467 | } |
544 | 467 | if (useAliasDetails) |
545 | 467 | return; |
546 | 467 | } |
547 | 610 | } |
548 | | |
549 | 284k | if ((Opcode == AArch64_ORRXri || Opcode == AArch64_ORRWri) && |
550 | 4.09k | (MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_XZR || |
551 | 2.19k | MCOperand_getReg(MCInst_getOperand(MI, (1))) == AArch64_WZR) && |
552 | 2.30k | MCOperand_isImm(MCInst_getOperand(MI, (2)))) { |
553 | 2.30k | int RegWidth = Opcode == AArch64_ORRXri ? 64 : 32; |
554 | 2.30k | uint64_t Value = AArch64_AM_decodeLogicalImmediate( |
555 | 2.30k | MCOperand_getImm(MCInst_getOperand(MI, (2))), RegWidth); |
556 | 2.30k | if (!AArch64_AM_isAnyMOVWMovAlias(Value, RegWidth)) { |
557 | 1.41k | isAlias = true; |
558 | 1.41k | MCInst_setIsAlias(MI, isAlias); |
559 | 1.41k | SStream_concat0(O, "mov "); |
560 | 1.41k | printRegName(O, MCOperand_getReg( |
561 | 1.41k | MCInst_getOperand(MI, (0)))); |
562 | 1.41k | SStream_concat(O, "%s%s", ", ", markup("<imm:")); |
563 | 1.41k | printInt64Bang(O, SignExtend64(Value, RegWidth)); |
564 | 1.41k | SStream_concat0(O, markup(">")); |
565 | 1.41k | if (detail_is_set(MI) && useAliasDetails) { |
566 | 1.41k | AArch64_set_detail_op_reg( |
567 | 1.41k | MI, 0, MCInst_getOpVal(MI, 0)); |
568 | 1.41k | AArch64_set_detail_op_imm( |
569 | 1.41k | MI, 2, AARCH64_OP_IMM, |
570 | 1.41k | SignExtend64(Value, RegWidth)); |
571 | 1.41k | } |
572 | 1.41k | if (useAliasDetails) |
573 | 1.41k | return; |
574 | 1.41k | } |
575 | 2.30k | } |
576 | | |
577 | 283k | if (Opcode == AArch64_SPACE) { |
578 | 0 | isAlias = true; |
579 | 0 | MCInst_setIsAlias(MI, isAlias); |
580 | 0 | SStream_concat1(O, ' '); |
581 | 0 | SStream_concat(O, "%s", " SPACE "); |
582 | 0 | printInt64(O, MCOperand_getImm(MCInst_getOperand(MI, (1)))); |
583 | 0 | if (detail_is_set(MI) && useAliasDetails) { |
584 | 0 | AArch64_set_detail_op_imm(MI, 1, AARCH64_OP_IMM, |
585 | 0 | MCInst_getOpVal(MI, 1)); |
586 | 0 | } |
587 | 0 | if (useAliasDetails) |
588 | 0 | return; |
589 | 0 | } |
590 | | |
591 | 283k | if (!isAlias) |
592 | 283k | isAlias |= printAliasInstr(MI, Address, O); |
593 | | |
594 | 283k | add_real_detail: |
595 | 283k | MCInst_setIsAlias(MI, isAlias); |
596 | | |
597 | 283k | if (!isAlias || !useAliasDetails) { |
598 | 255k | map_set_fill_detail_ops(MI, !(isAlias && useAliasDetails)); |
599 | 255k | if (isAlias) |
600 | 0 | SStream_Close(O); |
601 | 255k | printInstruction(MI, Address, O); |
602 | 255k | if (isAlias) |
603 | 0 | SStream_Open(O); |
604 | 255k | } |
605 | 283k | } |
606 | | |
607 | | bool printRangePrefetchAlias(MCInst *MI, SStream *O, const char *Annot) |
608 | 147 | { |
609 | 147 | unsigned Opcode = MCInst_getOpcode(MI); |
610 | | |
611 | 147 | #ifndef NDEBUG |
612 | | |
613 | 147 | #endif |
614 | | |
615 | 147 | unsigned PRFOp = MCOperand_getImm(MCInst_getOperand(MI, (0))); |
616 | 147 | unsigned Mask = 0x18; // 0b11000 |
617 | 147 | if ((PRFOp & Mask) != Mask) |
618 | 147 | return false; // Rt != '11xxx', it's a PRFM instruction. |
619 | | |
620 | 0 | unsigned Rm = MCOperand_getReg(MCInst_getOperand(MI, (2))); |
621 | | |
622 | | // "Rm" must be a 64-bit GPR for RPRFM. |
623 | 0 | if (MCRegisterInfo_getRegClass(MI->MRI, Rm)) |
624 | 0 | Rm = MCRegisterInfo_getMatchingSuperReg( |
625 | 0 | MI->MRI, Rm, AArch64_sub_32, |
626 | 0 | MCRegisterInfo_getRegClass(MI->MRI, Rm)); |
627 | |
|
628 | 0 | unsigned SignExtend = MCOperand_getImm( |
629 | 0 | MCInst_getOperand(MI, (3))); // encoded in "option<2>". |
630 | 0 | unsigned Shift = |
631 | 0 | MCOperand_getImm(MCInst_getOperand(MI, (4))); // encoded in "S". |
632 | |
|
633 | 0 | unsigned Option0 = (Opcode == AArch64_PRFMroX) ? 1 : 0; |
634 | | |
635 | | // encoded in "option<2>:option<0>:S:Rt<2:0>". |
636 | 0 | unsigned RPRFOp = (SignExtend << 5) | (Option0 << 4) | (Shift << 3) | |
637 | 0 | (PRFOp & 0x7); |
638 | |
|
639 | 0 | SStream_concat0(O, "rprfm "); |
640 | 0 | const AArch64RPRFM_RPRFM *RPRFM = |
641 | 0 | AArch64RPRFM_lookupRPRFMByEncoding(RPRFOp); |
642 | 0 | if (RPRFM) { |
643 | 0 | SStream_concat0(O, RPRFM->Name); |
644 | 0 | } else { |
645 | 0 | printUInt32Bang(O, RPRFOp); |
646 | 0 | SStream_concat(O, ", "); |
647 | 0 | } |
648 | 0 | SStream_concat0(O, getRegisterName(Rm, AArch64_NoRegAltName)); |
649 | 0 | SStream_concat0(O, ", ["); |
650 | 0 | printOperand(MI, 1, O); // "Rn". |
651 | 0 | SStream_concat0(O, "]"); |
652 | |
|
653 | 0 | return true; |
654 | 147 | } |
655 | | |
656 | | bool printSysAlias(MCInst *MI, SStream *O) |
657 | 2.71k | { |
658 | 2.71k | MCOperand *Op1 = MCInst_getOperand(MI, (0)); |
659 | 2.71k | MCOperand *Cn = MCInst_getOperand(MI, (1)); |
660 | 2.71k | MCOperand *Cm = MCInst_getOperand(MI, (2)); |
661 | 2.71k | MCOperand *Op2 = MCInst_getOperand(MI, (3)); |
662 | | |
663 | 2.71k | unsigned Op1Val = MCOperand_getImm(Op1); |
664 | 2.71k | unsigned CnVal = MCOperand_getImm(Cn); |
665 | 2.71k | unsigned CmVal = MCOperand_getImm(Cm); |
666 | 2.71k | unsigned Op2Val = MCOperand_getImm(Op2); |
667 | | |
668 | 2.71k | uint16_t Encoding = Op2Val; |
669 | 2.71k | Encoding |= CmVal << 3; |
670 | 2.71k | Encoding |= CnVal << 7; |
671 | 2.71k | Encoding |= Op1Val << 11; |
672 | | |
673 | 2.71k | bool NeedsReg; |
674 | 2.71k | const char *Ins; |
675 | 2.71k | const char *Name; |
676 | | |
677 | 2.71k | if (CnVal == 7) { |
678 | 1.65k | switch (CmVal) { |
679 | 98 | default: |
680 | 98 | return false; |
681 | | // Maybe IC, maybe Prediction Restriction |
682 | 143 | case 1: |
683 | 143 | switch (Op1Val) { |
684 | 13 | default: |
685 | 13 | return false; |
686 | 98 | case 0: |
687 | 98 | goto Search_IC; |
688 | 32 | case 3: |
689 | 32 | goto Search_PRCTX; |
690 | 143 | } |
691 | | // Prediction Restriction aliases |
692 | 708 | case 3: { |
693 | 740 | Search_PRCTX: |
694 | 740 | if (Op1Val != 3 || CnVal != 7 || CmVal != 3) |
695 | 120 | return false; |
696 | | |
697 | 620 | unsigned int Requires = |
698 | 620 | Op2Val == 6 ? AArch64_FeatureSPECRES2 : |
699 | 620 | AArch64_FeaturePredRes; |
700 | 620 | if (!(AArch64_getFeatureBits(MI->csh->mode, |
701 | 620 | AArch64_FeatureAll) || |
702 | 0 | AArch64_getFeatureBits(MI->csh->mode, Requires))) |
703 | 0 | return false; |
704 | | |
705 | 620 | NeedsReg = true; |
706 | 620 | switch (Op2Val) { |
707 | 89 | default: |
708 | 89 | return false; |
709 | 86 | case 4: |
710 | 86 | Ins = "cfp "; |
711 | 86 | break; |
712 | 193 | case 5: |
713 | 193 | Ins = "dvp "; |
714 | 193 | break; |
715 | 243 | case 6: |
716 | 243 | Ins = "cosp "; |
717 | 243 | break; |
718 | 9 | case 7: |
719 | 9 | Ins = "cpp "; |
720 | 9 | break; |
721 | 620 | } |
722 | 531 | Name = "RCTX"; |
723 | 531 | } break; |
724 | | // IC aliases |
725 | 132 | case 5: { |
726 | 230 | Search_IC: { |
727 | 230 | const AArch64IC_IC *IC = AArch64IC_lookupICByEncoding(Encoding); |
728 | 230 | if (!IC || |
729 | 88 | !AArch64_testFeatureList(MI->csh->mode, IC->FeaturesRequired)) |
730 | 142 | return false; |
731 | 88 | if (detail_is_set(MI)) { |
732 | 88 | aarch64_sysop sysop = { 0 }; |
733 | 88 | sysop.reg = IC->SysReg; |
734 | 88 | sysop.sub_type = AARCH64_OP_IC; |
735 | 88 | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG; |
736 | 88 | AArch64_get_detail_op(MI, 0)->sysop = sysop; |
737 | 88 | AArch64_inc_op_count(MI); |
738 | 88 | } |
739 | | |
740 | 88 | NeedsReg = IC->NeedsReg; |
741 | 88 | Ins = "ic "; |
742 | 88 | Name = IC->Name; |
743 | 88 | } |
744 | 88 | } break; |
745 | | // DC aliases |
746 | 43 | case 4: |
747 | 205 | case 6: |
748 | 220 | case 10: |
749 | 226 | case 11: |
750 | 246 | case 12: |
751 | 264 | case 13: |
752 | 378 | case 14: { |
753 | 378 | const AArch64DC_DC *DC = |
754 | 378 | AArch64DC_lookupDCByEncoding(Encoding); |
755 | 378 | if (!DC || !AArch64_testFeatureList( |
756 | 72 | MI->csh->mode, DC->FeaturesRequired)) |
757 | 306 | return false; |
758 | 72 | if (detail_is_set(MI)) { |
759 | 72 | aarch64_sysop sysop = { 0 }; |
760 | 72 | sysop.alias = DC->SysAlias; |
761 | 72 | sysop.sub_type = AARCH64_OP_DC; |
762 | 72 | AArch64_get_detail_op(MI, 0)->type = |
763 | 72 | AARCH64_OP_SYSALIAS; |
764 | 72 | AArch64_get_detail_op(MI, 0)->sysop = sysop; |
765 | 72 | AArch64_inc_op_count(MI); |
766 | 72 | } |
767 | | |
768 | 72 | NeedsReg = true; |
769 | 72 | Ins = "dc "; |
770 | 72 | Name = DC->Name; |
771 | 72 | } break; |
772 | | // AT aliases |
773 | 79 | case 8: |
774 | 193 | case 9: { |
775 | 193 | const AArch64AT_AT *AT = |
776 | 193 | AArch64AT_lookupATByEncoding(Encoding); |
777 | 193 | if (!AT || !AArch64_testFeatureList( |
778 | 80 | MI->csh->mode, AT->FeaturesRequired)) |
779 | 113 | return false; |
780 | | |
781 | 80 | if (detail_is_set(MI)) { |
782 | 80 | aarch64_sysop sysop = { 0 }; |
783 | 80 | sysop.alias = AT->SysAlias; |
784 | 80 | sysop.sub_type = AARCH64_OP_AT; |
785 | 80 | AArch64_get_detail_op(MI, 0)->type = |
786 | 80 | AARCH64_OP_SYSALIAS; |
787 | 80 | AArch64_get_detail_op(MI, 0)->sysop = sysop; |
788 | 80 | AArch64_inc_op_count(MI); |
789 | 80 | } |
790 | 80 | NeedsReg = true; |
791 | 80 | Ins = "at "; |
792 | 80 | Name = AT->Name; |
793 | 80 | } break; |
794 | 1.65k | } |
795 | 1.65k | } else if (CnVal == 8 || CnVal == 9) { |
796 | | // TLBI aliases |
797 | 290 | const AArch64TLBI_TLBI *TLBI = |
798 | 290 | AArch64TLBI_lookupTLBIByEncoding(Encoding); |
799 | 290 | if (!TLBI || !AArch64_testFeatureList(MI->csh->mode, |
800 | 71 | TLBI->FeaturesRequired)) |
801 | 219 | return false; |
802 | | |
803 | 71 | if (detail_is_set(MI)) { |
804 | 71 | aarch64_sysop sysop = { 0 }; |
805 | 71 | sysop.reg = TLBI->SysReg; |
806 | 71 | sysop.sub_type = AARCH64_OP_TLBI; |
807 | 71 | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG; |
808 | 71 | AArch64_get_detail_op(MI, 0)->sysop = sysop; |
809 | 71 | AArch64_inc_op_count(MI); |
810 | 71 | } |
811 | 71 | NeedsReg = TLBI->NeedsReg; |
812 | 71 | Ins = "tlbi "; |
813 | 71 | Name = TLBI->Name; |
814 | 71 | } else |
815 | 769 | return false; |
816 | | |
817 | 1.68k | #define TMP_STR_LEN 32 |
818 | 842 | char Str[TMP_STR_LEN] = { 0 }; |
819 | 842 | append_to_str_lower(Str, TMP_STR_LEN, Ins); |
820 | 842 | append_to_str_lower(Str, TMP_STR_LEN, Name); |
821 | 842 | #undef TMP_STR_LEN |
822 | | |
823 | 842 | SStream_concat1(O, ' '); |
824 | 842 | SStream_concat0(O, Str); |
825 | 842 | if (NeedsReg) { |
826 | 744 | SStream_concat0(O, ", "); |
827 | 744 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (4)))); |
828 | 744 | AArch64_set_detail_op_reg(MI, 4, MCInst_getOpVal(MI, 4)); |
829 | 744 | } |
830 | | |
831 | 842 | return true; |
832 | 2.71k | } |
833 | | |
834 | | bool printSyspAlias(MCInst *MI, SStream *O) |
835 | 3.32k | { |
836 | 3.32k | MCOperand *Op1 = MCInst_getOperand(MI, (0)); |
837 | 3.32k | MCOperand *Cn = MCInst_getOperand(MI, (1)); |
838 | 3.32k | MCOperand *Cm = MCInst_getOperand(MI, (2)); |
839 | 3.32k | MCOperand *Op2 = MCInst_getOperand(MI, (3)); |
840 | | |
841 | 3.32k | unsigned Op1Val = MCOperand_getImm(Op1); |
842 | 3.32k | unsigned CnVal = MCOperand_getImm(Cn); |
843 | 3.32k | unsigned CmVal = MCOperand_getImm(Cm); |
844 | 3.32k | unsigned Op2Val = MCOperand_getImm(Op2); |
845 | | |
846 | 3.32k | uint16_t Encoding = Op2Val; |
847 | 3.32k | Encoding |= CmVal << 3; |
848 | 3.32k | Encoding |= CnVal << 7; |
849 | 3.32k | Encoding |= Op1Val << 11; |
850 | | |
851 | 3.32k | const char *Ins; |
852 | 3.32k | const char *Name; |
853 | | |
854 | 3.32k | if (CnVal == 8 || CnVal == 9) { |
855 | | // TLBIP aliases |
856 | | |
857 | 2.12k | if (CnVal == 9) { |
858 | 400 | if (!AArch64_getFeatureBits(MI->csh->mode, |
859 | 400 | AArch64_FeatureAll) || |
860 | 400 | !AArch64_getFeatureBits(MI->csh->mode, |
861 | 400 | AArch64_FeatureXS)) |
862 | 0 | return false; |
863 | 400 | Encoding &= ~(1 << 7); |
864 | 400 | } |
865 | | |
866 | 2.12k | const AArch64TLBI_TLBI *TLBI = |
867 | 2.12k | AArch64TLBI_lookupTLBIByEncoding(Encoding); |
868 | 2.12k | if (!TLBI || !AArch64_testFeatureList(MI->csh->mode, |
869 | 1.53k | TLBI->FeaturesRequired)) |
870 | 592 | return false; |
871 | | |
872 | 1.53k | if (detail_is_set(MI)) { |
873 | 1.53k | aarch64_sysop sysop = { 0 }; |
874 | 1.53k | sysop.reg = TLBI->SysReg; |
875 | 1.53k | sysop.sub_type = AARCH64_OP_TLBI; |
876 | 1.53k | AArch64_get_detail_op(MI, 0)->type = AARCH64_OP_SYSREG; |
877 | 1.53k | AArch64_get_detail_op(MI, 0)->sysop = sysop; |
878 | 1.53k | AArch64_inc_op_count(MI); |
879 | 1.53k | } |
880 | 1.53k | Ins = "tlbip "; |
881 | 1.53k | Name = TLBI->Name; |
882 | 1.53k | } else |
883 | 1.19k | return false; |
884 | | |
885 | 3.35k | #define TMP_STR_LEN 32 |
886 | 1.53k | char Str[TMP_STR_LEN] = { 0 }; |
887 | 1.53k | append_to_str_lower(Str, TMP_STR_LEN, Ins); |
888 | 1.53k | append_to_str_lower(Str, TMP_STR_LEN, Name); |
889 | | |
890 | 1.53k | if (CnVal == 9) { |
891 | 290 | append_to_str_lower(Str, TMP_STR_LEN, "nxs"); |
892 | 290 | } |
893 | 1.53k | #undef TMP_STR_LEN |
894 | | |
895 | 1.53k | SStream_concat1(O, ' '); |
896 | 1.53k | SStream_concat0(O, Str); |
897 | 1.53k | SStream_concat0(O, ", "); |
898 | 1.53k | if (MCOperand_getReg(MCInst_getOperand(MI, (4))) == AArch64_XZR) |
899 | 1.15k | printSyspXzrPair(MI, 4, O); |
900 | 374 | else |
901 | 374 | CONCAT(printGPRSeqPairsClassOperand, 64)(MI, 4, O); |
902 | | |
903 | 1.53k | return true; |
904 | 3.32k | } |
905 | | |
906 | | #define DEFINE_printMatrix(EltSize) \ |
907 | | void CONCAT(printMatrix, EltSize)(MCInst * MI, unsigned OpNum, \ |
908 | | SStream *O) \ |
909 | 4.97k | { \ |
910 | 4.97k | AArch64_add_cs_detail_1( \ |
911 | 4.97k | MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \ |
912 | 4.97k | EltSize); \ |
913 | 4.97k | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \ |
914 | 4.97k | \ |
915 | 4.97k | printRegName(O, MCOperand_getReg(RegOp)); \ |
916 | 4.97k | switch (EltSize) { \ |
917 | 433 | case 0: \ |
918 | 433 | break; \ |
919 | 0 | case 8: \ |
920 | 0 | SStream_concat0(O, ".b"); \ |
921 | 0 | break; \ |
922 | 800 | case 16: \ |
923 | 800 | SStream_concat0(O, ".h"); \ |
924 | 800 | break; \ |
925 | 2.61k | case 32: \ |
926 | 2.61k | SStream_concat0(O, ".s"); \ |
927 | 2.61k | break; \ |
928 | 1.12k | case 64: \ |
929 | 1.12k | SStream_concat0(O, ".d"); \ |
930 | 1.12k | break; \ |
931 | 0 | case 128: \ |
932 | 0 | SStream_concat0(O, ".q"); \ |
933 | 0 | break; \ |
934 | 0 | default: \ |
935 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ |
936 | 4.97k | } \ |
937 | 4.97k | } Line | Count | Source | 909 | 1.12k | { \ | 910 | 1.12k | AArch64_add_cs_detail_1( \ | 911 | 1.12k | MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \ | 912 | 1.12k | EltSize); \ | 913 | 1.12k | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \ | 914 | 1.12k | \ | 915 | 1.12k | printRegName(O, MCOperand_getReg(RegOp)); \ | 916 | 1.12k | switch (EltSize) { \ | 917 | 0 | case 0: \ | 918 | 0 | break; \ | 919 | 0 | case 8: \ | 920 | 0 | SStream_concat0(O, ".b"); \ | 921 | 0 | break; \ | 922 | 0 | case 16: \ | 923 | 0 | SStream_concat0(O, ".h"); \ | 924 | 0 | break; \ | 925 | 0 | case 32: \ | 926 | 0 | SStream_concat0(O, ".s"); \ | 927 | 0 | break; \ | 928 | 1.12k | case 64: \ | 929 | 1.12k | SStream_concat0(O, ".d"); \ | 930 | 1.12k | break; \ | 931 | 0 | case 128: \ | 932 | 0 | SStream_concat0(O, ".q"); \ | 933 | 0 | break; \ | 934 | 0 | default: \ | 935 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 936 | 1.12k | } \ | 937 | 1.12k | } |
Line | Count | Source | 909 | 2.61k | { \ | 910 | 2.61k | AArch64_add_cs_detail_1( \ | 911 | 2.61k | MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \ | 912 | 2.61k | EltSize); \ | 913 | 2.61k | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \ | 914 | 2.61k | \ | 915 | 2.61k | printRegName(O, MCOperand_getReg(RegOp)); \ | 916 | 2.61k | switch (EltSize) { \ | 917 | 0 | case 0: \ | 918 | 0 | break; \ | 919 | 0 | case 8: \ | 920 | 0 | SStream_concat0(O, ".b"); \ | 921 | 0 | break; \ | 922 | 0 | case 16: \ | 923 | 0 | SStream_concat0(O, ".h"); \ | 924 | 0 | break; \ | 925 | 2.61k | case 32: \ | 926 | 2.61k | SStream_concat0(O, ".s"); \ | 927 | 2.61k | break; \ | 928 | 0 | case 64: \ | 929 | 0 | SStream_concat0(O, ".d"); \ | 930 | 0 | break; \ | 931 | 0 | case 128: \ | 932 | 0 | SStream_concat0(O, ".q"); \ | 933 | 0 | break; \ | 934 | 0 | default: \ | 935 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 936 | 2.61k | } \ | 937 | 2.61k | } |
Line | Count | Source | 909 | 800 | { \ | 910 | 800 | AArch64_add_cs_detail_1( \ | 911 | 800 | MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \ | 912 | 800 | EltSize); \ | 913 | 800 | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \ | 914 | 800 | \ | 915 | 800 | printRegName(O, MCOperand_getReg(RegOp)); \ | 916 | 800 | switch (EltSize) { \ | 917 | 0 | case 0: \ | 918 | 0 | break; \ | 919 | 0 | case 8: \ | 920 | 0 | SStream_concat0(O, ".b"); \ | 921 | 0 | break; \ | 922 | 800 | case 16: \ | 923 | 800 | SStream_concat0(O, ".h"); \ | 924 | 800 | break; \ | 925 | 0 | case 32: \ | 926 | 0 | SStream_concat0(O, ".s"); \ | 927 | 0 | break; \ | 928 | 0 | case 64: \ | 929 | 0 | SStream_concat0(O, ".d"); \ | 930 | 0 | break; \ | 931 | 0 | case 128: \ | 932 | 0 | SStream_concat0(O, ".q"); \ | 933 | 0 | break; \ | 934 | 0 | default: \ | 935 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 936 | 800 | } \ | 937 | 800 | } |
Line | Count | Source | 909 | 433 | { \ | 910 | 433 | AArch64_add_cs_detail_1( \ | 911 | 433 | MI, CONCAT(AArch64_OP_GROUP_Matrix, EltSize), OpNum, \ | 912 | 433 | EltSize); \ | 913 | 433 | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \ | 914 | 433 | \ | 915 | 433 | printRegName(O, MCOperand_getReg(RegOp)); \ | 916 | 433 | switch (EltSize) { \ | 917 | 433 | case 0: \ | 918 | 433 | break; \ | 919 | 0 | case 8: \ | 920 | 0 | SStream_concat0(O, ".b"); \ | 921 | 0 | break; \ | 922 | 0 | case 16: \ | 923 | 0 | SStream_concat0(O, ".h"); \ | 924 | 0 | break; \ | 925 | 0 | case 32: \ | 926 | 0 | SStream_concat0(O, ".s"); \ | 927 | 0 | break; \ | 928 | 0 | case 64: \ | 929 | 0 | SStream_concat0(O, ".d"); \ | 930 | 0 | break; \ | 931 | 0 | case 128: \ | 932 | 0 | SStream_concat0(O, ".q"); \ | 933 | 0 | break; \ | 934 | 0 | default: \ | 935 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 936 | 433 | } \ | 937 | 433 | } |
|
938 | | DEFINE_printMatrix(64); |
939 | | DEFINE_printMatrix(32); |
940 | | DEFINE_printMatrix(16); |
941 | | DEFINE_printMatrix(0); |
942 | | |
943 | | #define DEFINE_printMatrixTileVector(IsVertical) \ |
944 | | void CONCAT(printMatrixTileVector, \ |
945 | | IsVertical)(MCInst * MI, unsigned OpNum, SStream *O) \ |
946 | 6.02k | { \ |
947 | 6.02k | AArch64_add_cs_detail_1( \ |
948 | 6.02k | MI, \ |
949 | 6.02k | CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \ |
950 | 6.02k | OpNum, IsVertical); \ |
951 | 6.02k | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \ |
952 | 6.02k | \ |
953 | 6.02k | const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \ |
954 | 6.02k | AArch64_NoRegAltName); \ |
955 | 6.02k | \ |
956 | 6.02k | unsigned buf_len = strlen(RegName) + 1; \ |
957 | 6.02k | char *Base = cs_mem_calloc(1, buf_len); \ |
958 | 6.02k | memcpy(Base, RegName, buf_len); \ |
959 | 6.02k | char *Dot = strchr(Base, '.'); \ |
960 | 6.02k | if (!Dot) { \ |
961 | 0 | SStream_concat0(O, RegName); \ |
962 | 0 | return; \ |
963 | 0 | } \ |
964 | 6.02k | *Dot = '\0'; /* Split string */ \ |
965 | 6.02k | char *Suffix = Dot + 1; \ |
966 | 6.02k | SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \ |
967 | 6.02k | SStream_concat1(O, '.'); \ |
968 | 6.02k | SStream_concat0(O, Suffix); \ |
969 | 6.02k | cs_mem_free(Base); \ |
970 | 6.02k | } Line | Count | Source | 946 | 3.09k | { \ | 947 | 3.09k | AArch64_add_cs_detail_1( \ | 948 | 3.09k | MI, \ | 949 | 3.09k | CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \ | 950 | 3.09k | OpNum, IsVertical); \ | 951 | 3.09k | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \ | 952 | 3.09k | \ | 953 | 3.09k | const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \ | 954 | 3.09k | AArch64_NoRegAltName); \ | 955 | 3.09k | \ | 956 | 3.09k | unsigned buf_len = strlen(RegName) + 1; \ | 957 | 3.09k | char *Base = cs_mem_calloc(1, buf_len); \ | 958 | 3.09k | memcpy(Base, RegName, buf_len); \ | 959 | 3.09k | char *Dot = strchr(Base, '.'); \ | 960 | 3.09k | if (!Dot) { \ | 961 | 0 | SStream_concat0(O, RegName); \ | 962 | 0 | return; \ | 963 | 0 | } \ | 964 | 3.09k | *Dot = '\0'; /* Split string */ \ | 965 | 3.09k | char *Suffix = Dot + 1; \ | 966 | 3.09k | SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \ | 967 | 3.09k | SStream_concat1(O, '.'); \ | 968 | 3.09k | SStream_concat0(O, Suffix); \ | 969 | 3.09k | cs_mem_free(Base); \ | 970 | 3.09k | } |
Line | Count | Source | 946 | 2.92k | { \ | 947 | 2.92k | AArch64_add_cs_detail_1( \ | 948 | 2.92k | MI, \ | 949 | 2.92k | CONCAT(AArch64_OP_GROUP_MatrixTileVector, IsVertical), \ | 950 | 2.92k | OpNum, IsVertical); \ | 951 | 2.92k | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); \ | 952 | 2.92k | \ | 953 | 2.92k | const char *RegName = getRegisterName(MCOperand_getReg(RegOp), \ | 954 | 2.92k | AArch64_NoRegAltName); \ | 955 | 2.92k | \ | 956 | 2.92k | unsigned buf_len = strlen(RegName) + 1; \ | 957 | 2.92k | char *Base = cs_mem_calloc(1, buf_len); \ | 958 | 2.92k | memcpy(Base, RegName, buf_len); \ | 959 | 2.92k | char *Dot = strchr(Base, '.'); \ | 960 | 2.92k | if (!Dot) { \ | 961 | 0 | SStream_concat0(O, RegName); \ | 962 | 0 | return; \ | 963 | 0 | } \ | 964 | 2.92k | *Dot = '\0'; /* Split string */ \ | 965 | 2.92k | char *Suffix = Dot + 1; \ | 966 | 2.92k | SStream_concat(O, "%s%s", Base, (IsVertical ? "v" : "h")); \ | 967 | 2.92k | SStream_concat1(O, '.'); \ | 968 | 2.92k | SStream_concat0(O, Suffix); \ | 969 | 2.92k | cs_mem_free(Base); \ | 970 | 2.92k | } |
|
971 | | DEFINE_printMatrixTileVector(0); |
972 | | DEFINE_printMatrixTileVector(1); |
973 | | |
974 | | void printMatrixTile(MCInst *MI, unsigned OpNum, SStream *O) |
975 | 2.10k | { |
976 | 2.10k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTile, OpNum); |
977 | 2.10k | MCOperand *RegOp = MCInst_getOperand(MI, (OpNum)); |
978 | | |
979 | 2.10k | printRegName(O, MCOperand_getReg(RegOp)); |
980 | 2.10k | } |
981 | | |
982 | | void printSVCROp(MCInst *MI, unsigned OpNum, SStream *O) |
983 | 0 | { |
984 | 0 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVCROp, OpNum); |
985 | 0 | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
986 | |
|
987 | 0 | unsigned svcrop = MCOperand_getImm(MO); |
988 | 0 | const AArch64SVCR_SVCR *SVCR = AArch64SVCR_lookupSVCRByEncoding(svcrop); |
989 | |
|
990 | 0 | SStream_concat0(O, SVCR->Name); |
991 | 0 | } |
992 | | |
993 | | void printOperand(MCInst *MI, unsigned OpNo, SStream *O) |
994 | 369k | { |
995 | 369k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Operand, OpNo); |
996 | 369k | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); |
997 | 369k | if (MCOperand_isReg(Op)) { |
998 | 316k | unsigned Reg = MCOperand_getReg(Op); |
999 | 316k | printRegName(O, Reg); |
1000 | 316k | } else if (MCOperand_isImm(Op)) { |
1001 | 53.4k | Op = MCInst_getOperand(MI, (OpNo)); |
1002 | 53.4k | SStream_concat(O, "%s", markup("<imm:")); |
1003 | 53.4k | printInt64Bang(O, MCOperand_getImm(Op)); |
1004 | 53.4k | SStream_concat0(O, markup(">")); |
1005 | 53.4k | } else { |
1006 | 0 | printUInt64Bang(O, MCInst_getOpVal(MI, OpNo)); |
1007 | 0 | } |
1008 | 369k | } |
1009 | | |
1010 | | void printImm(MCInst *MI, unsigned OpNo, SStream *O) |
1011 | 4.84k | { |
1012 | 4.84k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Imm, OpNo); |
1013 | 4.84k | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); |
1014 | 4.84k | SStream_concat(O, "%s", markup("<imm:")); |
1015 | 4.84k | printInt64Bang(O, MCOperand_getImm(Op)); |
1016 | 4.84k | SStream_concat0(O, markup(">")); |
1017 | 4.84k | } |
1018 | | |
1019 | | void printImmHex(MCInst *MI, unsigned OpNo, SStream *O) |
1020 | 420 | { |
1021 | 420 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImmHex, OpNo); |
1022 | 420 | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); |
1023 | 420 | SStream_concat(O, "%s", markup("<imm:")); |
1024 | 420 | printInt64Bang(O, MCOperand_getImm(Op)); |
1025 | 420 | SStream_concat0(O, markup(">")); |
1026 | 420 | } |
1027 | | |
1028 | | #define DEFINE_printSImm(Size) \ |
1029 | | void CONCAT(printSImm, Size)(MCInst * MI, unsigned OpNo, SStream *O) \ |
1030 | 1.17k | { \ |
1031 | 1.17k | AArch64_add_cs_detail_1( \ |
1032 | 1.17k | MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \ |
1033 | 1.17k | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \ |
1034 | 1.17k | if (Size == 8) { \ |
1035 | 165 | SStream_concat(O, "%s", markup("<imm:")); \ |
1036 | 165 | printInt32Bang(O, MCOperand_getImm(Op)); \ |
1037 | 165 | SStream_concat0(O, markup(">")); \ |
1038 | 1.00k | } else if (Size == 16) { \ |
1039 | 1.00k | SStream_concat(O, "%s", markup("<imm:")); \ |
1040 | 1.00k | printInt32Bang(O, MCOperand_getImm(Op)); \ |
1041 | 1.00k | SStream_concat0(O, markup(">")); \ |
1042 | 1.00k | } else { \ |
1043 | 0 | SStream_concat(O, "%s", markup("<imm:")); \ |
1044 | 0 | printInt64Bang(O, MCOperand_getImm(Op)); \ |
1045 | 0 | SStream_concat0(O, markup(">")); \ |
1046 | 0 | } \ |
1047 | 1.17k | } Line | Count | Source | 1030 | 1.00k | { \ | 1031 | 1.00k | AArch64_add_cs_detail_1( \ | 1032 | 1.00k | MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \ | 1033 | 1.00k | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \ | 1034 | 1.00k | if (Size == 8) { \ | 1035 | 0 | SStream_concat(O, "%s", markup("<imm:")); \ | 1036 | 0 | printInt32Bang(O, MCOperand_getImm(Op)); \ | 1037 | 0 | SStream_concat0(O, markup(">")); \ | 1038 | 1.00k | } else if (Size == 16) { \ | 1039 | 1.00k | SStream_concat(O, "%s", markup("<imm:")); \ | 1040 | 1.00k | printInt32Bang(O, MCOperand_getImm(Op)); \ | 1041 | 1.00k | SStream_concat0(O, markup(">")); \ | 1042 | 1.00k | } else { \ | 1043 | 0 | SStream_concat(O, "%s", markup("<imm:")); \ | 1044 | 0 | printInt64Bang(O, MCOperand_getImm(Op)); \ | 1045 | 0 | SStream_concat0(O, markup(">")); \ | 1046 | 0 | } \ | 1047 | 1.00k | } |
Line | Count | Source | 1030 | 165 | { \ | 1031 | 165 | AArch64_add_cs_detail_1( \ | 1032 | 165 | MI, CONCAT(AArch64_OP_GROUP_SImm, Size), OpNo, Size); \ | 1033 | 165 | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); \ | 1034 | 165 | if (Size == 8) { \ | 1035 | 165 | SStream_concat(O, "%s", markup("<imm:")); \ | 1036 | 165 | printInt32Bang(O, MCOperand_getImm(Op)); \ | 1037 | 165 | SStream_concat0(O, markup(">")); \ | 1038 | 165 | } else if (Size == 16) { \ | 1039 | 0 | SStream_concat(O, "%s", markup("<imm:")); \ | 1040 | 0 | printInt32Bang(O, MCOperand_getImm(Op)); \ | 1041 | 0 | SStream_concat0(O, markup(">")); \ | 1042 | 0 | } else { \ | 1043 | 0 | SStream_concat(O, "%s", markup("<imm:")); \ | 1044 | 0 | printInt64Bang(O, MCOperand_getImm(Op)); \ | 1045 | 0 | SStream_concat0(O, markup(">")); \ | 1046 | 0 | } \ | 1047 | 165 | } |
|
1048 | | DEFINE_printSImm(16); |
1049 | | DEFINE_printSImm(8); |
1050 | | |
1051 | | void printPostIncOperand(MCInst *MI, unsigned OpNo, unsigned Imm, SStream *O) |
1052 | 9.52k | { |
1053 | 9.52k | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); |
1054 | 9.52k | if (MCOperand_isReg(Op)) { |
1055 | 9.52k | unsigned Reg = MCOperand_getReg(Op); |
1056 | 9.52k | if (Reg == AArch64_XZR) { |
1057 | 0 | SStream_concat(O, "%s", markup("<imm:")); |
1058 | 0 | printUInt64Bang(O, Imm); |
1059 | 0 | SStream_concat0(O, markup(">")); |
1060 | 0 | } else |
1061 | 9.52k | printRegName(O, Reg); |
1062 | 9.52k | } else |
1063 | 0 | CS_ASSERT_RET(0 && |
1064 | 9.52k | "unknown operand kind in printPostIncOperand64"); |
1065 | 9.52k | } |
1066 | | |
1067 | | void printVRegOperand(MCInst *MI, unsigned OpNo, SStream *O) |
1068 | 64.2k | { |
1069 | 64.2k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_VRegOperand, OpNo); |
1070 | 64.2k | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); |
1071 | | |
1072 | 64.2k | unsigned Reg = MCOperand_getReg(Op); |
1073 | 64.2k | printRegNameAlt(O, Reg, AArch64_vreg); |
1074 | 64.2k | } |
1075 | | |
1076 | | void printSysCROperand(MCInst *MI, unsigned OpNo, SStream *O) |
1077 | 7.51k | { |
1078 | 7.51k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SysCROperand, OpNo); |
1079 | 7.51k | MCOperand *Op = MCInst_getOperand(MI, (OpNo)); |
1080 | | |
1081 | 7.51k | SStream_concat(O, "%s", "c"); |
1082 | 7.51k | printUInt32(O, MCOperand_getImm(Op)); |
1083 | 7.51k | SStream_concat1(O, '\0'); |
1084 | 7.51k | } |
1085 | | |
1086 | | void printAddSubImm(MCInst *MI, unsigned OpNum, SStream *O) |
1087 | 2.42k | { |
1088 | 2.42k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AddSubImm, OpNum); |
1089 | 2.42k | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
1090 | 2.42k | if (MCOperand_isImm(MO)) { |
1091 | 2.42k | unsigned Val = (MCOperand_getImm(MO) & 0xfff); |
1092 | | |
1093 | 2.42k | unsigned Shift = AArch64_AM_getShiftValue( |
1094 | 2.42k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1)))); |
1095 | 2.42k | SStream_concat(O, "%s", markup("<imm:")); |
1096 | 2.42k | printUInt32Bang(O, (Val)); |
1097 | 2.42k | SStream_concat0(O, markup(">")); |
1098 | 2.42k | if (Shift != 0) { |
1099 | 1.17k | printShifter(MI, OpNum + 1, O); |
1100 | 1.17k | } |
1101 | 2.42k | } else { |
1102 | 0 | printShifter(MI, OpNum + 1, O); |
1103 | 0 | } |
1104 | 2.42k | } |
1105 | | |
1106 | | #define DEFINE_printLogicalImm(T) \ |
1107 | | void CONCAT(printLogicalImm, T)(MCInst * MI, unsigned OpNum, \ |
1108 | | SStream *O) \ |
1109 | 7.81k | { \ |
1110 | 7.81k | AArch64_add_cs_detail_1( \ |
1111 | 7.81k | MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \ |
1112 | 7.81k | sizeof(T)); \ |
1113 | 7.81k | uint64_t Val = \ |
1114 | 7.81k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ |
1115 | 7.81k | SStream_concat(O, "%s", markup("<imm:")); \ |
1116 | 7.81k | printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \ |
1117 | 7.81k | Val, 8 * sizeof(T)))); \ |
1118 | 7.81k | SStream_concat0(O, markup(">")); \ |
1119 | 7.81k | } Line | Count | Source | 1109 | 3.03k | { \ | 1110 | 3.03k | AArch64_add_cs_detail_1( \ | 1111 | 3.03k | MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \ | 1112 | 3.03k | sizeof(T)); \ | 1113 | 3.03k | uint64_t Val = \ | 1114 | 3.03k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 1115 | 3.03k | SStream_concat(O, "%s", markup("<imm:")); \ | 1116 | 3.03k | printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \ | 1117 | 3.03k | Val, 8 * sizeof(T)))); \ | 1118 | 3.03k | SStream_concat0(O, markup(">")); \ | 1119 | 3.03k | } |
Line | Count | Source | 1109 | 2.59k | { \ | 1110 | 2.59k | AArch64_add_cs_detail_1( \ | 1111 | 2.59k | MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \ | 1112 | 2.59k | sizeof(T)); \ | 1113 | 2.59k | uint64_t Val = \ | 1114 | 2.59k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 1115 | 2.59k | SStream_concat(O, "%s", markup("<imm:")); \ | 1116 | 2.59k | printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \ | 1117 | 2.59k | Val, 8 * sizeof(T)))); \ | 1118 | 2.59k | SStream_concat0(O, markup(">")); \ | 1119 | 2.59k | } |
Line | Count | Source | 1109 | 857 | { \ | 1110 | 857 | AArch64_add_cs_detail_1( \ | 1111 | 857 | MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \ | 1112 | 857 | sizeof(T)); \ | 1113 | 857 | uint64_t Val = \ | 1114 | 857 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 1115 | 857 | SStream_concat(O, "%s", markup("<imm:")); \ | 1116 | 857 | printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \ | 1117 | 857 | Val, 8 * sizeof(T)))); \ | 1118 | 857 | SStream_concat0(O, markup(">")); \ | 1119 | 857 | } |
Line | Count | Source | 1109 | 1.32k | { \ | 1110 | 1.32k | AArch64_add_cs_detail_1( \ | 1111 | 1.32k | MI, CONCAT(AArch64_OP_GROUP_LogicalImm, T), OpNum, \ | 1112 | 1.32k | sizeof(T)); \ | 1113 | 1.32k | uint64_t Val = \ | 1114 | 1.32k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 1115 | 1.32k | SStream_concat(O, "%s", markup("<imm:")); \ | 1116 | 1.32k | printUInt64Bang(O, (AArch64_AM_decodeLogicalImmediate( \ | 1117 | 1.32k | Val, 8 * sizeof(T)))); \ | 1118 | 1.32k | SStream_concat0(O, markup(">")); \ | 1119 | 1.32k | } |
|
1120 | | DEFINE_printLogicalImm(int64_t); |
1121 | | DEFINE_printLogicalImm(int32_t); |
1122 | | DEFINE_printLogicalImm(int8_t); |
1123 | | DEFINE_printLogicalImm(int16_t); |
1124 | | |
1125 | | void printShifter(MCInst *MI, unsigned OpNum, SStream *O) |
1126 | 11.0k | { |
1127 | 11.0k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_Shifter, OpNum); |
1128 | 11.0k | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1129 | | // LSL #0 should not be printed. |
1130 | 11.0k | if (AArch64_AM_getShiftType(Val) == AArch64_AM_LSL && |
1131 | 7.01k | AArch64_AM_getShiftValue(Val) == 0) |
1132 | 979 | return; |
1133 | 10.0k | SStream_concat( |
1134 | 10.0k | O, "%s%s%s%s#%u", ", ", |
1135 | 10.0k | AArch64_AM_getShiftExtendName(AArch64_AM_getShiftType(Val)), |
1136 | 10.0k | " ", markup("<imm:"), AArch64_AM_getShiftValue(Val)); |
1137 | 10.0k | SStream_concat0(O, markup(">")); |
1138 | 10.0k | } |
1139 | | |
1140 | | void printShiftedRegister(MCInst *MI, unsigned OpNum, SStream *O) |
1141 | 5.24k | { |
1142 | 5.24k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ShiftedRegister, OpNum); |
1143 | 5.24k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1144 | 5.24k | printShifter(MI, OpNum + 1, O); |
1145 | 5.24k | } |
1146 | | |
1147 | | void printExtendedRegister(MCInst *MI, unsigned OpNum, SStream *O) |
1148 | 1.30k | { |
1149 | 1.30k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ExtendedRegister, OpNum); |
1150 | 1.30k | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1151 | 1.30k | printArithExtend(MI, OpNum + 1, O); |
1152 | 1.30k | } |
1153 | | |
1154 | | void printArithExtend(MCInst *MI, unsigned OpNum, SStream *O) |
1155 | 2.05k | { |
1156 | 2.05k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ArithExtend, OpNum); |
1157 | 2.05k | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1158 | 2.05k | AArch64_AM_ShiftExtendType ExtType = AArch64_AM_getArithExtendType(Val); |
1159 | 2.05k | unsigned ShiftVal = AArch64_AM_getArithShiftValue(Val); |
1160 | | |
1161 | | // If the destination or first source register operand is [W]SP, print |
1162 | | // UXTW/UXTX as LSL, and if the shift amount is also zero, print nothing at |
1163 | | // all. |
1164 | 2.05k | if (ExtType == AArch64_AM_UXTW || ExtType == AArch64_AM_UXTX) { |
1165 | 945 | unsigned Dest = MCOperand_getReg(MCInst_getOperand(MI, (0))); |
1166 | 945 | unsigned Src1 = MCOperand_getReg(MCInst_getOperand(MI, (1))); |
1167 | 945 | if (((Dest == AArch64_SP || Src1 == AArch64_SP) && |
1168 | 442 | ExtType == AArch64_AM_UXTX) || |
1169 | 513 | ((Dest == AArch64_WSP || Src1 == AArch64_WSP) && |
1170 | 505 | ExtType == AArch64_AM_UXTW)) { |
1171 | 505 | if (ShiftVal != 0) { |
1172 | 505 | SStream_concat(O, "%s%s", ", lsl ", |
1173 | 505 | markup("<imm:")); |
1174 | 505 | printUInt32Bang(O, ShiftVal); |
1175 | 505 | SStream_concat0(O, markup(">")); |
1176 | 505 | } |
1177 | 505 | return; |
1178 | 505 | } |
1179 | 945 | } |
1180 | 1.55k | SStream_concat(O, "%s", ", "); |
1181 | 1.55k | SStream_concat0(O, AArch64_AM_getShiftExtendName(ExtType)); |
1182 | 1.55k | if (ShiftVal != 0) { |
1183 | 1.44k | SStream_concat(O, "%s%s#%d", " ", markup("<imm:"), ShiftVal); |
1184 | 1.44k | SStream_concat0(O, markup(">")); |
1185 | 1.44k | } |
1186 | 1.55k | } |
1187 | | |
1188 | | static void printMemExtendImpl(bool SignExtend, bool DoShift, unsigned Width, |
1189 | | char SrcRegKind, SStream *O, bool getUseMarkup) |
1190 | 16.0k | { |
1191 | | // sxtw, sxtx, uxtw or lsl (== uxtx) |
1192 | 16.0k | bool IsLSL = !SignExtend && SrcRegKind == 'x'; |
1193 | 16.0k | if (IsLSL) |
1194 | 6.98k | SStream_concat0(O, "lsl"); |
1195 | 9.07k | else { |
1196 | 9.07k | SStream_concat(O, "%c%s", (SignExtend ? 's' : 'u'), "xt"); |
1197 | 9.07k | SStream_concat1(O, SrcRegKind); |
1198 | 9.07k | } |
1199 | | |
1200 | 16.0k | if (DoShift || IsLSL) { |
1201 | 12.6k | SStream_concat0(O, " "); |
1202 | 12.6k | if (getUseMarkup) |
1203 | 0 | SStream_concat0(O, "<imm:"); |
1204 | 12.6k | unsigned ShiftAmount = DoShift ? Log2_32(Width / 8) : 0; |
1205 | 12.6k | SStream_concat(O, "%s%u", "#", ShiftAmount); |
1206 | 12.6k | if (getUseMarkup) |
1207 | 0 | SStream_concat0(O, ">"); |
1208 | 12.6k | } |
1209 | 16.0k | } |
1210 | | |
1211 | | void printMemExtend(MCInst *MI, unsigned OpNum, SStream *O, char SrcRegKind, |
1212 | | unsigned Width) |
1213 | 1.79k | { |
1214 | 1.79k | bool SignExtend = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1215 | 1.79k | bool DoShift = MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); |
1216 | 1.79k | printMemExtendImpl(SignExtend, DoShift, Width, SrcRegKind, O, |
1217 | 1.79k | getUseMarkup()); |
1218 | 1.79k | } |
1219 | | |
1220 | | #define DEFINE_printRegWithShiftExtend(SignExtend, ExtWidth, SrcRegKind, \ |
1221 | | Suffix) \ |
1222 | | void CONCAT(printRegWithShiftExtend, \ |
1223 | | CONCAT(SignExtend, \ |
1224 | | CONCAT(ExtWidth, CONCAT(SrcRegKind, Suffix))))( \ |
1225 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
1226 | 18.9k | { \ |
1227 | 18.9k | AArch64_add_cs_detail_4( \ |
1228 | 18.9k | MI, \ |
1229 | 18.9k | CONCAT(CONCAT(CONCAT(CONCAT(AArch64_OP_GROUP_RegWithShiftExtend, \ |
1230 | 18.9k | SignExtend), \ |
1231 | 18.9k | ExtWidth), \ |
1232 | 18.9k | SrcRegKind), \ |
1233 | 18.9k | Suffix), \ |
1234 | 18.9k | OpNum, SignExtend, ExtWidth, CHAR(SrcRegKind), \ |
1235 | 18.9k | CHAR(Suffix)); \ |
1236 | 18.9k | printOperand(MI, OpNum, O); \ |
1237 | 18.9k | if (CHAR(Suffix) == 's' || CHAR(Suffix) == 'd') { \ |
1238 | 11.4k | SStream_concat1(O, '.'); \ |
1239 | 11.4k | SStream_concat1(O, CHAR(Suffix)); \ |
1240 | 11.4k | SStream_concat1(O, '\0'); \ |
1241 | 11.4k | } else \ |
1242 | 18.9k | CS_ASSERT_RET((CHAR(Suffix) == '0') && \ |
1243 | 18.9k | "Unsupported suffix size"); \ |
1244 | 18.9k | bool DoShift = ExtWidth != 8; \ |
1245 | 18.9k | if (SignExtend || DoShift || CHAR(SrcRegKind) == 'w') { \ |
1246 | 14.2k | SStream_concat0(O, ", "); \ |
1247 | 14.2k | printMemExtendImpl(SignExtend, DoShift, ExtWidth, \ |
1248 | 14.2k | CHAR(SrcRegKind), O, \ |
1249 | 14.2k | getUseMarkup()); \ |
1250 | 14.2k | } \ |
1251 | 18.9k | } |
1252 | 1.22k | DEFINE_printRegWithShiftExtend(false, 8, x, d); |
1253 | 730 | DEFINE_printRegWithShiftExtend(true, 8, w, d); |
1254 | 1.27k | DEFINE_printRegWithShiftExtend(false, 8, w, d); |
1255 | 3.23k | DEFINE_printRegWithShiftExtend(false, 8, x, 0); |
1256 | 498 | DEFINE_printRegWithShiftExtend(true, 8, w, s); |
1257 | 566 | DEFINE_printRegWithShiftExtend(false, 8, w, s); |
1258 | 684 | DEFINE_printRegWithShiftExtend(false, 64, x, d); |
1259 | 990 | DEFINE_printRegWithShiftExtend(true, 64, w, d); |
1260 | 575 | DEFINE_printRegWithShiftExtend(false, 64, w, d); |
1261 | 880 | DEFINE_printRegWithShiftExtend(false, 64, x, 0); |
1262 | 150 | DEFINE_printRegWithShiftExtend(true, 64, w, s); |
1263 | 29 | DEFINE_printRegWithShiftExtend(false, 64, w, s); |
1264 | 373 | DEFINE_printRegWithShiftExtend(false, 16, x, d); |
1265 | 633 | DEFINE_printRegWithShiftExtend(true, 16, w, d); |
1266 | 694 | DEFINE_printRegWithShiftExtend(false, 16, w, d); |
1267 | 2.09k | DEFINE_printRegWithShiftExtend(false, 16, x, 0); |
1268 | 263 | DEFINE_printRegWithShiftExtend(true, 16, w, s); |
1269 | 275 | DEFINE_printRegWithShiftExtend(false, 16, w, s); |
1270 | 404 | DEFINE_printRegWithShiftExtend(false, 32, x, d); |
1271 | 424 | DEFINE_printRegWithShiftExtend(true, 32, w, d); |
1272 | 269 | DEFINE_printRegWithShiftExtend(false, 32, w, d); |
1273 | 892 | DEFINE_printRegWithShiftExtend(false, 32, x, 0); |
1274 | 341 | DEFINE_printRegWithShiftExtend(true, 32, w, s); |
1275 | 480 | DEFINE_printRegWithShiftExtend(false, 32, w, s); |
1276 | 189 | DEFINE_printRegWithShiftExtend(false, 8, x, s); |
1277 | 19 | DEFINE_printRegWithShiftExtend(false, 16, x, s); |
1278 | 109 | DEFINE_printRegWithShiftExtend(false, 32, x, s); |
1279 | 283 | DEFINE_printRegWithShiftExtend(false, 64, x, s); |
1280 | 346 | DEFINE_printRegWithShiftExtend(false, 128, x, 0); |
1281 | | |
1282 | | #define DEFINE_printPredicateAsCounter(EltSize) \ |
1283 | | void CONCAT(printPredicateAsCounter, \ |
1284 | | EltSize)(MCInst * MI, unsigned OpNum, SStream *O) \ |
1285 | 9.18k | { \ |
1286 | 9.18k | AArch64_add_cs_detail_1( \ |
1287 | 9.18k | MI, \ |
1288 | 9.18k | CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \ |
1289 | 9.18k | OpNum, EltSize); \ |
1290 | 9.18k | unsigned Reg = \ |
1291 | 9.18k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ |
1292 | 9.18k | if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \ |
1293 | 9.18k | CS_ASSERT_RET( \ |
1294 | 9.18k | 0 && \ |
1295 | 9.18k | "Unsupported predicate-as-counter register"); \ |
1296 | 9.18k | SStream_concat(O, "%s", "pn"); \ |
1297 | 9.18k | printUInt32(O, (Reg - AArch64_PN0)); \ |
1298 | 9.18k | switch (EltSize) { \ |
1299 | 8.34k | case 0: \ |
1300 | 8.34k | break; \ |
1301 | 87 | case 8: \ |
1302 | 87 | SStream_concat0(O, ".b"); \ |
1303 | 87 | break; \ |
1304 | 126 | case 16: \ |
1305 | 126 | SStream_concat0(O, ".h"); \ |
1306 | 126 | break; \ |
1307 | 162 | case 32: \ |
1308 | 162 | SStream_concat0(O, ".s"); \ |
1309 | 162 | break; \ |
1310 | 466 | case 64: \ |
1311 | 466 | SStream_concat0(O, ".d"); \ |
1312 | 466 | break; \ |
1313 | 0 | default: \ |
1314 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ |
1315 | 9.18k | } \ |
1316 | 9.18k | } printPredicateAsCounter_8 Line | Count | Source | 1285 | 87 | { \ | 1286 | 87 | AArch64_add_cs_detail_1( \ | 1287 | 87 | MI, \ | 1288 | 87 | CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \ | 1289 | 87 | OpNum, EltSize); \ | 1290 | 87 | unsigned Reg = \ | 1291 | 87 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1292 | 87 | if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \ | 1293 | 87 | CS_ASSERT_RET( \ | 1294 | 87 | 0 && \ | 1295 | 87 | "Unsupported predicate-as-counter register"); \ | 1296 | 87 | SStream_concat(O, "%s", "pn"); \ | 1297 | 87 | printUInt32(O, (Reg - AArch64_PN0)); \ | 1298 | 87 | switch (EltSize) { \ | 1299 | 0 | case 0: \ | 1300 | 0 | break; \ | 1301 | 87 | case 8: \ | 1302 | 87 | SStream_concat0(O, ".b"); \ | 1303 | 87 | break; \ | 1304 | 0 | case 16: \ | 1305 | 0 | SStream_concat0(O, ".h"); \ | 1306 | 0 | break; \ | 1307 | 0 | case 32: \ | 1308 | 0 | SStream_concat0(O, ".s"); \ | 1309 | 0 | break; \ | 1310 | 0 | case 64: \ | 1311 | 0 | SStream_concat0(O, ".d"); \ | 1312 | 0 | break; \ | 1313 | 0 | default: \ | 1314 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 1315 | 87 | } \ | 1316 | 87 | } |
printPredicateAsCounter_64 Line | Count | Source | 1285 | 466 | { \ | 1286 | 466 | AArch64_add_cs_detail_1( \ | 1287 | 466 | MI, \ | 1288 | 466 | CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \ | 1289 | 466 | OpNum, EltSize); \ | 1290 | 466 | unsigned Reg = \ | 1291 | 466 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1292 | 466 | if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \ | 1293 | 466 | CS_ASSERT_RET( \ | 1294 | 466 | 0 && \ | 1295 | 466 | "Unsupported predicate-as-counter register"); \ | 1296 | 466 | SStream_concat(O, "%s", "pn"); \ | 1297 | 466 | printUInt32(O, (Reg - AArch64_PN0)); \ | 1298 | 466 | switch (EltSize) { \ | 1299 | 0 | case 0: \ | 1300 | 0 | break; \ | 1301 | 0 | case 8: \ | 1302 | 0 | SStream_concat0(O, ".b"); \ | 1303 | 0 | break; \ | 1304 | 0 | case 16: \ | 1305 | 0 | SStream_concat0(O, ".h"); \ | 1306 | 0 | break; \ | 1307 | 0 | case 32: \ | 1308 | 0 | SStream_concat0(O, ".s"); \ | 1309 | 0 | break; \ | 1310 | 466 | case 64: \ | 1311 | 466 | SStream_concat0(O, ".d"); \ | 1312 | 466 | break; \ | 1313 | 0 | default: \ | 1314 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 1315 | 466 | } \ | 1316 | 466 | } |
printPredicateAsCounter_16 Line | Count | Source | 1285 | 126 | { \ | 1286 | 126 | AArch64_add_cs_detail_1( \ | 1287 | 126 | MI, \ | 1288 | 126 | CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \ | 1289 | 126 | OpNum, EltSize); \ | 1290 | 126 | unsigned Reg = \ | 1291 | 126 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1292 | 126 | if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \ | 1293 | 126 | CS_ASSERT_RET( \ | 1294 | 126 | 0 && \ | 1295 | 126 | "Unsupported predicate-as-counter register"); \ | 1296 | 126 | SStream_concat(O, "%s", "pn"); \ | 1297 | 126 | printUInt32(O, (Reg - AArch64_PN0)); \ | 1298 | 126 | switch (EltSize) { \ | 1299 | 0 | case 0: \ | 1300 | 0 | break; \ | 1301 | 0 | case 8: \ | 1302 | 0 | SStream_concat0(O, ".b"); \ | 1303 | 0 | break; \ | 1304 | 126 | case 16: \ | 1305 | 126 | SStream_concat0(O, ".h"); \ | 1306 | 126 | break; \ | 1307 | 0 | case 32: \ | 1308 | 0 | SStream_concat0(O, ".s"); \ | 1309 | 0 | break; \ | 1310 | 0 | case 64: \ | 1311 | 0 | SStream_concat0(O, ".d"); \ | 1312 | 0 | break; \ | 1313 | 0 | default: \ | 1314 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 1315 | 126 | } \ | 1316 | 126 | } |
printPredicateAsCounter_32 Line | Count | Source | 1285 | 162 | { \ | 1286 | 162 | AArch64_add_cs_detail_1( \ | 1287 | 162 | MI, \ | 1288 | 162 | CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \ | 1289 | 162 | OpNum, EltSize); \ | 1290 | 162 | unsigned Reg = \ | 1291 | 162 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1292 | 162 | if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \ | 1293 | 162 | CS_ASSERT_RET( \ | 1294 | 162 | 0 && \ | 1295 | 162 | "Unsupported predicate-as-counter register"); \ | 1296 | 162 | SStream_concat(O, "%s", "pn"); \ | 1297 | 162 | printUInt32(O, (Reg - AArch64_PN0)); \ | 1298 | 162 | switch (EltSize) { \ | 1299 | 0 | case 0: \ | 1300 | 0 | break; \ | 1301 | 0 | case 8: \ | 1302 | 0 | SStream_concat0(O, ".b"); \ | 1303 | 0 | break; \ | 1304 | 0 | case 16: \ | 1305 | 0 | SStream_concat0(O, ".h"); \ | 1306 | 0 | break; \ | 1307 | 162 | case 32: \ | 1308 | 162 | SStream_concat0(O, ".s"); \ | 1309 | 162 | break; \ | 1310 | 0 | case 64: \ | 1311 | 0 | SStream_concat0(O, ".d"); \ | 1312 | 0 | break; \ | 1313 | 0 | default: \ | 1314 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 1315 | 162 | } \ | 1316 | 162 | } |
printPredicateAsCounter_0 Line | Count | Source | 1285 | 8.34k | { \ | 1286 | 8.34k | AArch64_add_cs_detail_1( \ | 1287 | 8.34k | MI, \ | 1288 | 8.34k | CONCAT(AArch64_OP_GROUP_PredicateAsCounter, EltSize), \ | 1289 | 8.34k | OpNum, EltSize); \ | 1290 | 8.34k | unsigned Reg = \ | 1291 | 8.34k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1292 | 8.34k | if (Reg < AArch64_PN0 || Reg > AArch64_PN15) \ | 1293 | 8.34k | CS_ASSERT_RET( \ | 1294 | 8.34k | 0 && \ | 1295 | 8.34k | "Unsupported predicate-as-counter register"); \ | 1296 | 8.34k | SStream_concat(O, "%s", "pn"); \ | 1297 | 8.34k | printUInt32(O, (Reg - AArch64_PN0)); \ | 1298 | 8.34k | switch (EltSize) { \ | 1299 | 8.34k | case 0: \ | 1300 | 8.34k | break; \ | 1301 | 0 | case 8: \ | 1302 | 0 | SStream_concat0(O, ".b"); \ | 1303 | 0 | break; \ | 1304 | 0 | case 16: \ | 1305 | 0 | SStream_concat0(O, ".h"); \ | 1306 | 0 | break; \ | 1307 | 0 | case 32: \ | 1308 | 0 | SStream_concat0(O, ".s"); \ | 1309 | 0 | break; \ | 1310 | 0 | case 64: \ | 1311 | 0 | SStream_concat0(O, ".d"); \ | 1312 | 0 | break; \ | 1313 | 0 | default: \ | 1314 | 0 | CS_ASSERT_RET(0 && "Unsupported element size"); \ | 1315 | 8.34k | } \ | 1316 | 8.34k | } |
|
1317 | | DEFINE_printPredicateAsCounter(8); |
1318 | | DEFINE_printPredicateAsCounter(64); |
1319 | | DEFINE_printPredicateAsCounter(16); |
1320 | | DEFINE_printPredicateAsCounter(32); |
1321 | | DEFINE_printPredicateAsCounter(0); |
1322 | | |
1323 | | void printCondCode(MCInst *MI, unsigned OpNum, SStream *O) |
1324 | 2.92k | { |
1325 | 2.92k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_CondCode, OpNum); |
1326 | 2.92k | AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm( |
1327 | 2.92k | MCInst_getOperand(MI, (OpNum))); |
1328 | 2.92k | SStream_concat0(O, AArch64CC_getCondCodeName(CC)); |
1329 | 2.92k | } |
1330 | | |
1331 | | void printInverseCondCode(MCInst *MI, unsigned OpNum, SStream *O) |
1332 | 176 | { |
1333 | 176 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_InverseCondCode, OpNum); |
1334 | 176 | AArch64CC_CondCode CC = (AArch64CC_CondCode)MCOperand_getImm( |
1335 | 176 | MCInst_getOperand(MI, (OpNum))); |
1336 | 176 | SStream_concat0(O, AArch64CC_getCondCodeName( |
1337 | 176 | AArch64CC_getInvertedCondCode(CC))); |
1338 | 176 | } |
1339 | | |
1340 | | void printAMNoIndex(MCInst *MI, unsigned OpNum, SStream *O) |
1341 | 0 | { |
1342 | 0 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AMNoIndex, OpNum); |
1343 | 0 | SStream_concat0(O, "["); |
1344 | |
|
1345 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1346 | 0 | SStream_concat0(O, "]"); |
1347 | 0 | } |
1348 | | |
1349 | | #define DEFINE_printImmScale(Scale) \ |
1350 | | void CONCAT(printImmScale, Scale)(MCInst * MI, unsigned OpNum, \ |
1351 | | SStream *O) \ |
1352 | 21.7k | { \ |
1353 | 21.7k | AArch64_add_cs_detail_1( \ |
1354 | 21.7k | MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \ |
1355 | 21.7k | Scale); \ |
1356 | 21.7k | SStream_concat(O, "%s", markup("<imm:")); \ |
1357 | 21.7k | printInt32Bang(O, Scale * MCOperand_getImm(MCInst_getOperand( \ |
1358 | 21.7k | MI, (OpNum)))); \ |
1359 | 21.7k | SStream_concat0(O, markup(">")); \ |
1360 | 21.7k | } Line | Count | Source | 1352 | 4.94k | { \ | 1353 | 4.94k | AArch64_add_cs_detail_1( \ | 1354 | 4.94k | MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \ | 1355 | 4.94k | Scale); \ | 1356 | 4.94k | SStream_concat(O, "%s", markup("<imm:")); \ | 1357 | 4.94k | printInt32Bang(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 1358 | 4.94k | MI, (OpNum)))); \ | 1359 | 4.94k | SStream_concat0(O, markup(">")); \ | 1360 | 4.94k | } |
Line | Count | Source | 1352 | 1.65k | { \ | 1353 | 1.65k | AArch64_add_cs_detail_1( \ | 1354 | 1.65k | MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \ | 1355 | 1.65k | Scale); \ | 1356 | 1.65k | SStream_concat(O, "%s", markup("<imm:")); \ | 1357 | 1.65k | printInt32Bang(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 1358 | 1.65k | MI, (OpNum)))); \ | 1359 | 1.65k | SStream_concat0(O, markup(">")); \ | 1360 | 1.65k | } |
Line | Count | Source | 1352 | 8.79k | { \ | 1353 | 8.79k | AArch64_add_cs_detail_1( \ | 1354 | 8.79k | MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \ | 1355 | 8.79k | Scale); \ | 1356 | 8.79k | SStream_concat(O, "%s", markup("<imm:")); \ | 1357 | 8.79k | printInt32Bang(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 1358 | 8.79k | MI, (OpNum)))); \ | 1359 | 8.79k | SStream_concat0(O, markup(">")); \ | 1360 | 8.79k | } |
Line | Count | Source | 1352 | 5.50k | { \ | 1353 | 5.50k | AArch64_add_cs_detail_1( \ | 1354 | 5.50k | MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \ | 1355 | 5.50k | Scale); \ | 1356 | 5.50k | SStream_concat(O, "%s", markup("<imm:")); \ | 1357 | 5.50k | printInt32Bang(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 1358 | 5.50k | MI, (OpNum)))); \ | 1359 | 5.50k | SStream_concat0(O, markup(">")); \ | 1360 | 5.50k | } |
Line | Count | Source | 1352 | 106 | { \ | 1353 | 106 | AArch64_add_cs_detail_1( \ | 1354 | 106 | MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \ | 1355 | 106 | Scale); \ | 1356 | 106 | SStream_concat(O, "%s", markup("<imm:")); \ | 1357 | 106 | printInt32Bang(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 1358 | 106 | MI, (OpNum)))); \ | 1359 | 106 | SStream_concat0(O, markup(">")); \ | 1360 | 106 | } |
Line | Count | Source | 1352 | 720 | { \ | 1353 | 720 | AArch64_add_cs_detail_1( \ | 1354 | 720 | MI, CONCAT(AArch64_OP_GROUP_ImmScale, Scale), OpNum, \ | 1355 | 720 | Scale); \ | 1356 | 720 | SStream_concat(O, "%s", markup("<imm:")); \ | 1357 | 720 | printInt32Bang(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 1358 | 720 | MI, (OpNum)))); \ | 1359 | 720 | SStream_concat0(O, markup(">")); \ | 1360 | 720 | } |
|
1361 | | DEFINE_printImmScale(8); |
1362 | | DEFINE_printImmScale(2); |
1363 | | DEFINE_printImmScale(4); |
1364 | | DEFINE_printImmScale(16); |
1365 | | DEFINE_printImmScale(32); |
1366 | | DEFINE_printImmScale(3); |
1367 | | |
1368 | | #define DEFINE_printImmRangeScale(Scale, Offset) \ |
1369 | | void CONCAT(printImmRangeScale, CONCAT(Scale, Offset))( \ |
1370 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
1371 | 5.22k | { \ |
1372 | 5.22k | AArch64_add_cs_detail_2( \ |
1373 | 5.22k | MI, \ |
1374 | 5.22k | CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \ |
1375 | 5.22k | Offset), \ |
1376 | 5.22k | OpNum, Scale, Offset); \ |
1377 | 5.22k | unsigned FirstImm = \ |
1378 | 5.22k | Scale * \ |
1379 | 5.22k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ |
1380 | 5.22k | printUInt32(O, (FirstImm)); \ |
1381 | 5.22k | SStream_concat(O, "%s", ":"); \ |
1382 | 5.22k | printUInt32(O, (FirstImm + Offset)); \ |
1383 | 5.22k | SStream_concat1(O, '\0'); \ |
1384 | 5.22k | } Line | Count | Source | 1371 | 2.45k | { \ | 1372 | 2.45k | AArch64_add_cs_detail_2( \ | 1373 | 2.45k | MI, \ | 1374 | 2.45k | CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \ | 1375 | 2.45k | Offset), \ | 1376 | 2.45k | OpNum, Scale, Offset); \ | 1377 | 2.45k | unsigned FirstImm = \ | 1378 | 2.45k | Scale * \ | 1379 | 2.45k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 1380 | 2.45k | printUInt32(O, (FirstImm)); \ | 1381 | 2.45k | SStream_concat(O, "%s", ":"); \ | 1382 | 2.45k | printUInt32(O, (FirstImm + Offset)); \ | 1383 | 2.45k | SStream_concat1(O, '\0'); \ | 1384 | 2.45k | } |
Line | Count | Source | 1371 | 2.76k | { \ | 1372 | 2.76k | AArch64_add_cs_detail_2( \ | 1373 | 2.76k | MI, \ | 1374 | 2.76k | CONCAT(CONCAT(AArch64_OP_GROUP_ImmRangeScale, Scale), \ | 1375 | 2.76k | Offset), \ | 1376 | 2.76k | OpNum, Scale, Offset); \ | 1377 | 2.76k | unsigned FirstImm = \ | 1378 | 2.76k | Scale * \ | 1379 | 2.76k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 1380 | 2.76k | printUInt32(O, (FirstImm)); \ | 1381 | 2.76k | SStream_concat(O, "%s", ":"); \ | 1382 | 2.76k | printUInt32(O, (FirstImm + Offset)); \ | 1383 | 2.76k | SStream_concat1(O, '\0'); \ | 1384 | 2.76k | } |
|
1385 | | DEFINE_printImmRangeScale(2, 1); |
1386 | | DEFINE_printImmRangeScale(4, 3); |
1387 | | |
1388 | | void printUImm12Offset(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O) |
1389 | 7.86k | { |
1390 | 7.86k | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
1391 | 7.86k | if (MCOperand_isImm(MO)) { |
1392 | 7.86k | SStream_concat(O, "%s", markup("<imm:")); |
1393 | 7.86k | printUInt32Bang(O, (MCOperand_getImm(MO) * Scale)); |
1394 | 7.86k | SStream_concat0(O, markup(">")); |
1395 | 7.86k | } else { |
1396 | 0 | printUInt64Bang(O, MCOperand_getImm(MO)); |
1397 | 0 | } |
1398 | 7.86k | } |
1399 | | |
1400 | | void printAMIndexedWB(MCInst *MI, unsigned OpNum, unsigned Scale, SStream *O) |
1401 | 0 | { |
1402 | 0 | MCOperand *MO1 = MCInst_getOperand(MI, (OpNum + 1)); |
1403 | 0 | SStream_concat0(O, "["); |
1404 | |
|
1405 | 0 | printRegName(O, MCOperand_getReg(MCInst_getOperand(MI, (OpNum)))); |
1406 | 0 | if (MCOperand_isImm(MO1)) { |
1407 | 0 | SStream_concat(O, "%s%s", ", ", markup("<imm:")); |
1408 | 0 | printUInt32Bang(O, MCOperand_getImm(MO1) * Scale); |
1409 | 0 | SStream_concat0(O, markup(">")); |
1410 | 0 | } else { |
1411 | 0 | printUInt64Bang(O, MCOperand_getImm(MO1)); |
1412 | 0 | } |
1413 | 0 | SStream_concat0(O, "]"); |
1414 | 0 | } |
1415 | | |
1416 | | void printRPRFMOperand(MCInst *MI, unsigned OpNum, SStream *O) |
1417 | 581 | { |
1418 | 581 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_RPRFMOperand, OpNum); |
1419 | 581 | unsigned prfop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1420 | 581 | const AArch64PRFM_PRFM *PRFM = |
1421 | 581 | AArch64RPRFM_lookupRPRFMByEncoding(prfop); |
1422 | 581 | if (PRFM) { |
1423 | 383 | SStream_concat0(O, PRFM->Name); |
1424 | 383 | return; |
1425 | 383 | } |
1426 | | |
1427 | 198 | printUInt32Bang(O, (prfop)); |
1428 | 198 | SStream_concat1(O, '\0'); |
1429 | 198 | } |
1430 | | |
1431 | | #define DEFINE_printPrefetchOp(IsSVEPrefetch) \ |
1432 | | void CONCAT(printPrefetchOp, \ |
1433 | | IsSVEPrefetch)(MCInst * MI, unsigned OpNum, SStream *O) \ |
1434 | 6.71k | { \ |
1435 | 6.71k | AArch64_add_cs_detail_1(MI, \ |
1436 | 6.71k | CONCAT(AArch64_OP_GROUP_PrefetchOp, \ |
1437 | 6.71k | IsSVEPrefetch), \ |
1438 | 6.71k | OpNum, IsSVEPrefetch); \ |
1439 | 6.71k | unsigned prfop = \ |
1440 | 6.71k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ |
1441 | 6.71k | if (IsSVEPrefetch) { \ |
1442 | 5.43k | const AArch64SVEPRFM_SVEPRFM *PRFM = \ |
1443 | 5.43k | AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \ |
1444 | 5.43k | if (PRFM) { \ |
1445 | 4.72k | SStream_concat0(O, PRFM->Name); \ |
1446 | 4.72k | return; \ |
1447 | 4.72k | } \ |
1448 | 5.43k | } else { \ |
1449 | 1.27k | const AArch64PRFM_PRFM *PRFM = \ |
1450 | 1.27k | AArch64PRFM_lookupPRFMByEncoding(prfop); \ |
1451 | 1.27k | if (PRFM && \ |
1452 | 1.27k | AArch64_testFeatureList(MI->csh->mode, \ |
1453 | 805 | PRFM->FeaturesRequired)) { \ |
1454 | 805 | SStream_concat0(O, PRFM->Name); \ |
1455 | 805 | return; \ |
1456 | 805 | } \ |
1457 | 1.27k | } \ |
1458 | 6.71k | \ |
1459 | 6.71k | SStream_concat(O, "%s", markup("<imm:")); \ |
1460 | 1.18k | printUInt32Bang(O, (prfop)); \ |
1461 | 1.18k | SStream_concat0(O, markup(">")); \ |
1462 | 1.18k | } Line | Count | Source | 1434 | 1.27k | { \ | 1435 | 1.27k | AArch64_add_cs_detail_1(MI, \ | 1436 | 1.27k | CONCAT(AArch64_OP_GROUP_PrefetchOp, \ | 1437 | 1.27k | IsSVEPrefetch), \ | 1438 | 1.27k | OpNum, IsSVEPrefetch); \ | 1439 | 1.27k | unsigned prfop = \ | 1440 | 1.27k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 1441 | 1.27k | if (IsSVEPrefetch) { \ | 1442 | 0 | const AArch64SVEPRFM_SVEPRFM *PRFM = \ | 1443 | 0 | AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \ | 1444 | 0 | if (PRFM) { \ | 1445 | 0 | SStream_concat0(O, PRFM->Name); \ | 1446 | 0 | return; \ | 1447 | 0 | } \ | 1448 | 1.27k | } else { \ | 1449 | 1.27k | const AArch64PRFM_PRFM *PRFM = \ | 1450 | 1.27k | AArch64PRFM_lookupPRFMByEncoding(prfop); \ | 1451 | 1.27k | if (PRFM && \ | 1452 | 1.27k | AArch64_testFeatureList(MI->csh->mode, \ | 1453 | 805 | PRFM->FeaturesRequired)) { \ | 1454 | 805 | SStream_concat0(O, PRFM->Name); \ | 1455 | 805 | return; \ | 1456 | 805 | } \ | 1457 | 1.27k | } \ | 1458 | 1.27k | \ | 1459 | 1.27k | SStream_concat(O, "%s", markup("<imm:")); \ | 1460 | 472 | printUInt32Bang(O, (prfop)); \ | 1461 | 472 | SStream_concat0(O, markup(">")); \ | 1462 | 472 | } |
Line | Count | Source | 1434 | 5.43k | { \ | 1435 | 5.43k | AArch64_add_cs_detail_1(MI, \ | 1436 | 5.43k | CONCAT(AArch64_OP_GROUP_PrefetchOp, \ | 1437 | 5.43k | IsSVEPrefetch), \ | 1438 | 5.43k | OpNum, IsSVEPrefetch); \ | 1439 | 5.43k | unsigned prfop = \ | 1440 | 5.43k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 1441 | 5.43k | if (IsSVEPrefetch) { \ | 1442 | 5.43k | const AArch64SVEPRFM_SVEPRFM *PRFM = \ | 1443 | 5.43k | AArch64SVEPRFM_lookupSVEPRFMByEncoding(prfop); \ | 1444 | 5.43k | if (PRFM) { \ | 1445 | 4.72k | SStream_concat0(O, PRFM->Name); \ | 1446 | 4.72k | return; \ | 1447 | 4.72k | } \ | 1448 | 5.43k | } else { \ | 1449 | 0 | const AArch64PRFM_PRFM *PRFM = \ | 1450 | 0 | AArch64PRFM_lookupPRFMByEncoding(prfop); \ | 1451 | 0 | if (PRFM && \ | 1452 | 0 | AArch64_testFeatureList(MI->csh->mode, \ | 1453 | 0 | PRFM->FeaturesRequired)) { \ | 1454 | 0 | SStream_concat0(O, PRFM->Name); \ | 1455 | 0 | return; \ | 1456 | 0 | } \ | 1457 | 0 | } \ | 1458 | 5.43k | \ | 1459 | 5.43k | SStream_concat(O, "%s", markup("<imm:")); \ | 1460 | 712 | printUInt32Bang(O, (prfop)); \ | 1461 | 712 | SStream_concat0(O, markup(">")); \ | 1462 | 712 | } |
|
1463 | | DEFINE_printPrefetchOp(false); |
1464 | | DEFINE_printPrefetchOp(true); |
1465 | | |
1466 | | void printPSBHintOp(MCInst *MI, unsigned OpNum, SStream *O) |
1467 | 481 | { |
1468 | 481 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_PSBHintOp, OpNum); |
1469 | 481 | unsigned psbhintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1470 | 481 | const AArch64PSBHint_PSB *PSB = |
1471 | 481 | AArch64PSBHint_lookupPSBByEncoding(psbhintop); |
1472 | 481 | if (PSB) |
1473 | 481 | SStream_concat0(O, PSB->Name); |
1474 | 0 | else { |
1475 | 0 | SStream_concat(O, "%s", markup("<imm:")); |
1476 | 0 | SStream_concat1(O, '#'); |
1477 | 0 | printUInt32Bang(O, (psbhintop)); |
1478 | 0 | SStream_concat0(O, markup(">")); |
1479 | 0 | } |
1480 | 481 | } |
1481 | | |
1482 | | void printBTIHintOp(MCInst *MI, unsigned OpNum, SStream *O) |
1483 | 51 | { |
1484 | 51 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BTIHintOp, OpNum); |
1485 | 51 | unsigned btihintop = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))) ^ |
1486 | 51 | 32; |
1487 | 51 | const AArch64BTIHint_BTI *BTI = |
1488 | 51 | AArch64BTIHint_lookupBTIByEncoding(btihintop); |
1489 | 51 | if (BTI) |
1490 | 51 | SStream_concat0(O, BTI->Name); |
1491 | 0 | else { |
1492 | 0 | SStream_concat(O, "%s", markup("<imm:")); |
1493 | 0 | printUInt32Bang(O, (btihintop)); |
1494 | 0 | SStream_concat0(O, markup(">")); |
1495 | 0 | } |
1496 | 51 | } |
1497 | | |
1498 | | static void printFPImmOperand(MCInst *MI, unsigned OpNum, SStream *O) |
1499 | 708 | { |
1500 | 708 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_FPImmOperand, OpNum); |
1501 | 708 | MCOperand *MO = MCInst_getOperand(MI, (OpNum)); |
1502 | 708 | float FPImm = MCOperand_isDFPImm(MO) ? |
1503 | 0 | BitsToDouble(MCOperand_getImm(MO)) : |
1504 | 708 | AArch64_AM_getFPImmFloat(MCOperand_getImm(MO)); |
1505 | | |
1506 | | // 8 decimal places are enough to perfectly represent permitted floats. |
1507 | 708 | SStream_concat(O, "%s", markup("<imm:")); |
1508 | 708 | SStream_concat(O, "#%.8f", FPImm); |
1509 | 708 | SStream_concat0(O, markup(">")); |
1510 | 708 | } |
1511 | | |
1512 | | static unsigned getNextVectorRegister(unsigned Reg, unsigned Stride /* = 1 */) |
1513 | 140k | { |
1514 | 371k | while (Stride--) { |
1515 | 230k | switch (Reg) { |
1516 | 0 | default: |
1517 | 0 | CS_ASSERT_RET_VAL(0 && "Vector register expected!", 0); |
1518 | 6.80k | case AArch64_Q0: |
1519 | 6.80k | Reg = AArch64_Q1; |
1520 | 6.80k | break; |
1521 | 5.14k | case AArch64_Q1: |
1522 | 5.14k | Reg = AArch64_Q2; |
1523 | 5.14k | break; |
1524 | 2.76k | case AArch64_Q2: |
1525 | 2.76k | Reg = AArch64_Q3; |
1526 | 2.76k | break; |
1527 | 1.44k | case AArch64_Q3: |
1528 | 1.44k | Reg = AArch64_Q4; |
1529 | 1.44k | break; |
1530 | 1.75k | case AArch64_Q4: |
1531 | 1.75k | Reg = AArch64_Q5; |
1532 | 1.75k | break; |
1533 | 1.71k | case AArch64_Q5: |
1534 | 1.71k | Reg = AArch64_Q6; |
1535 | 1.71k | break; |
1536 | 650 | case AArch64_Q6: |
1537 | 650 | Reg = AArch64_Q7; |
1538 | 650 | break; |
1539 | 767 | case AArch64_Q7: |
1540 | 767 | Reg = AArch64_Q8; |
1541 | 767 | break; |
1542 | 732 | case AArch64_Q8: |
1543 | 732 | Reg = AArch64_Q9; |
1544 | 732 | break; |
1545 | 1.10k | case AArch64_Q9: |
1546 | 1.10k | Reg = AArch64_Q10; |
1547 | 1.10k | break; |
1548 | 2.61k | case AArch64_Q10: |
1549 | 2.61k | Reg = AArch64_Q11; |
1550 | 2.61k | break; |
1551 | 3.15k | case AArch64_Q11: |
1552 | 3.15k | Reg = AArch64_Q12; |
1553 | 3.15k | break; |
1554 | 3.79k | case AArch64_Q12: |
1555 | 3.79k | Reg = AArch64_Q13; |
1556 | 3.79k | break; |
1557 | 2.49k | case AArch64_Q13: |
1558 | 2.49k | Reg = AArch64_Q14; |
1559 | 2.49k | break; |
1560 | 1.85k | case AArch64_Q14: |
1561 | 1.85k | Reg = AArch64_Q15; |
1562 | 1.85k | break; |
1563 | 1.11k | case AArch64_Q15: |
1564 | 1.11k | Reg = AArch64_Q16; |
1565 | 1.11k | break; |
1566 | 1.28k | case AArch64_Q16: |
1567 | 1.28k | Reg = AArch64_Q17; |
1568 | 1.28k | break; |
1569 | 1.36k | case AArch64_Q17: |
1570 | 1.36k | Reg = AArch64_Q18; |
1571 | 1.36k | break; |
1572 | 1.66k | case AArch64_Q18: |
1573 | 1.66k | Reg = AArch64_Q19; |
1574 | 1.66k | break; |
1575 | 1.81k | case AArch64_Q19: |
1576 | 1.81k | Reg = AArch64_Q20; |
1577 | 1.81k | break; |
1578 | 4.79k | case AArch64_Q20: |
1579 | 4.79k | Reg = AArch64_Q21; |
1580 | 4.79k | break; |
1581 | 2.97k | case AArch64_Q21: |
1582 | 2.97k | Reg = AArch64_Q22; |
1583 | 2.97k | break; |
1584 | 2.96k | case AArch64_Q22: |
1585 | 2.96k | Reg = AArch64_Q23; |
1586 | 2.96k | break; |
1587 | 2.45k | case AArch64_Q23: |
1588 | 2.45k | Reg = AArch64_Q24; |
1589 | 2.45k | break; |
1590 | 2.24k | case AArch64_Q24: |
1591 | 2.24k | Reg = AArch64_Q25; |
1592 | 2.24k | break; |
1593 | 1.81k | case AArch64_Q25: |
1594 | 1.81k | Reg = AArch64_Q26; |
1595 | 1.81k | break; |
1596 | 1.44k | case AArch64_Q26: |
1597 | 1.44k | Reg = AArch64_Q27; |
1598 | 1.44k | break; |
1599 | 1.28k | case AArch64_Q27: |
1600 | 1.28k | Reg = AArch64_Q28; |
1601 | 1.28k | break; |
1602 | 1.22k | case AArch64_Q28: |
1603 | 1.22k | Reg = AArch64_Q29; |
1604 | 1.22k | break; |
1605 | 929 | case AArch64_Q29: |
1606 | 929 | Reg = AArch64_Q30; |
1607 | 929 | break; |
1608 | 661 | case AArch64_Q30: |
1609 | 661 | Reg = AArch64_Q31; |
1610 | 661 | break; |
1611 | | // Vector lists can wrap around. |
1612 | 2.36k | case AArch64_Q31: |
1613 | 2.36k | Reg = AArch64_Q0; |
1614 | 2.36k | break; |
1615 | 17.0k | case AArch64_Z0: |
1616 | 17.0k | Reg = AArch64_Z1; |
1617 | 17.0k | break; |
1618 | 9.43k | case AArch64_Z1: |
1619 | 9.43k | Reg = AArch64_Z2; |
1620 | 9.43k | break; |
1621 | 9.48k | case AArch64_Z2: |
1622 | 9.48k | Reg = AArch64_Z3; |
1623 | 9.48k | break; |
1624 | 3.49k | case AArch64_Z3: |
1625 | 3.49k | Reg = AArch64_Z4; |
1626 | 3.49k | break; |
1627 | 13.1k | case AArch64_Z4: |
1628 | 13.1k | Reg = AArch64_Z5; |
1629 | 13.1k | break; |
1630 | 9.24k | case AArch64_Z5: |
1631 | 9.24k | Reg = AArch64_Z6; |
1632 | 9.24k | break; |
1633 | 11.5k | case AArch64_Z6: |
1634 | 11.5k | Reg = AArch64_Z7; |
1635 | 11.5k | break; |
1636 | 3.58k | case AArch64_Z7: |
1637 | 3.58k | Reg = AArch64_Z8; |
1638 | 3.58k | break; |
1639 | 6.89k | case AArch64_Z8: |
1640 | 6.89k | Reg = AArch64_Z9; |
1641 | 6.89k | break; |
1642 | 4.94k | case AArch64_Z9: |
1643 | 4.94k | Reg = AArch64_Z10; |
1644 | 4.94k | break; |
1645 | 5.00k | case AArch64_Z10: |
1646 | 5.00k | Reg = AArch64_Z11; |
1647 | 5.00k | break; |
1648 | 2.79k | case AArch64_Z11: |
1649 | 2.79k | Reg = AArch64_Z12; |
1650 | 2.79k | break; |
1651 | 3.31k | case AArch64_Z12: |
1652 | 3.31k | Reg = AArch64_Z13; |
1653 | 3.31k | break; |
1654 | 3.32k | case AArch64_Z13: |
1655 | 3.32k | Reg = AArch64_Z14; |
1656 | 3.32k | break; |
1657 | 8.99k | case AArch64_Z14: |
1658 | 8.99k | Reg = AArch64_Z15; |
1659 | 8.99k | break; |
1660 | 3.21k | case AArch64_Z15: |
1661 | 3.21k | Reg = AArch64_Z16; |
1662 | 3.21k | break; |
1663 | 1.78k | case AArch64_Z16: |
1664 | 1.78k | Reg = AArch64_Z17; |
1665 | 1.78k | break; |
1666 | 910 | case AArch64_Z17: |
1667 | 910 | Reg = AArch64_Z18; |
1668 | 910 | break; |
1669 | 1.12k | case AArch64_Z18: |
1670 | 1.12k | Reg = AArch64_Z19; |
1671 | 1.12k | break; |
1672 | 1.84k | case AArch64_Z19: |
1673 | 1.84k | Reg = AArch64_Z20; |
1674 | 1.84k | break; |
1675 | 3.89k | case AArch64_Z20: |
1676 | 3.89k | Reg = AArch64_Z21; |
1677 | 3.89k | break; |
1678 | 3.46k | case AArch64_Z21: |
1679 | 3.46k | Reg = AArch64_Z22; |
1680 | 3.46k | break; |
1681 | 4.13k | case AArch64_Z22: |
1682 | 4.13k | Reg = AArch64_Z23; |
1683 | 4.13k | break; |
1684 | 2.10k | case AArch64_Z23: |
1685 | 2.10k | Reg = AArch64_Z24; |
1686 | 2.10k | break; |
1687 | 3.84k | case AArch64_Z24: |
1688 | 3.84k | Reg = AArch64_Z25; |
1689 | 3.84k | break; |
1690 | 3.59k | case AArch64_Z25: |
1691 | 3.59k | Reg = AArch64_Z26; |
1692 | 3.59k | break; |
1693 | 3.86k | case AArch64_Z26: |
1694 | 3.86k | Reg = AArch64_Z27; |
1695 | 3.86k | break; |
1696 | 2.44k | case AArch64_Z27: |
1697 | 2.44k | Reg = AArch64_Z28; |
1698 | 2.44k | break; |
1699 | 2.80k | case AArch64_Z28: |
1700 | 2.80k | Reg = AArch64_Z29; |
1701 | 2.80k | break; |
1702 | 2.51k | case AArch64_Z29: |
1703 | 2.51k | Reg = AArch64_Z30; |
1704 | 2.51k | break; |
1705 | 2.56k | case AArch64_Z30: |
1706 | 2.56k | Reg = AArch64_Z31; |
1707 | 2.56k | break; |
1708 | | // Vector lists can wrap around. |
1709 | 2.55k | case AArch64_Z31: |
1710 | 2.55k | Reg = AArch64_Z0; |
1711 | 2.55k | break; |
1712 | 116 | case AArch64_P0: |
1713 | 116 | Reg = AArch64_P1; |
1714 | 116 | break; |
1715 | 96 | case AArch64_P1: |
1716 | 96 | Reg = AArch64_P2; |
1717 | 96 | break; |
1718 | 308 | case AArch64_P2: |
1719 | 308 | Reg = AArch64_P3; |
1720 | 308 | break; |
1721 | 264 | case AArch64_P3: |
1722 | 264 | Reg = AArch64_P4; |
1723 | 264 | break; |
1724 | 36 | case AArch64_P4: |
1725 | 36 | Reg = AArch64_P5; |
1726 | 36 | break; |
1727 | 306 | case AArch64_P5: |
1728 | 306 | Reg = AArch64_P6; |
1729 | 306 | break; |
1730 | 176 | case AArch64_P6: |
1731 | 176 | Reg = AArch64_P7; |
1732 | 176 | break; |
1733 | 42 | case AArch64_P7: |
1734 | 42 | Reg = AArch64_P8; |
1735 | 42 | break; |
1736 | 42 | case AArch64_P8: |
1737 | 42 | Reg = AArch64_P9; |
1738 | 42 | break; |
1739 | 10 | case AArch64_P9: |
1740 | 10 | Reg = AArch64_P10; |
1741 | 10 | break; |
1742 | 104 | case AArch64_P10: |
1743 | 104 | Reg = AArch64_P11; |
1744 | 104 | break; |
1745 | 46 | case AArch64_P11: |
1746 | 46 | Reg = AArch64_P12; |
1747 | 46 | break; |
1748 | 78 | case AArch64_P12: |
1749 | 78 | Reg = AArch64_P13; |
1750 | 78 | break; |
1751 | 686 | case AArch64_P13: |
1752 | 686 | Reg = AArch64_P14; |
1753 | 686 | break; |
1754 | 60 | case AArch64_P14: |
1755 | 60 | Reg = AArch64_P15; |
1756 | 60 | break; |
1757 | | // Vector lists can wrap around. |
1758 | 136 | case AArch64_P15: |
1759 | 136 | Reg = AArch64_P0; |
1760 | 136 | break; |
1761 | 230k | } |
1762 | 230k | } |
1763 | 140k | return Reg; |
1764 | 140k | } |
1765 | | |
1766 | | #define DEFINE_printGPRSeqPairsClassOperand(size) \ |
1767 | | void CONCAT(printGPRSeqPairsClassOperand, \ |
1768 | | size)(MCInst * MI, unsigned OpNum, SStream *O) \ |
1769 | 2.24k | { \ |
1770 | 2.24k | AArch64_add_cs_detail_1( \ |
1771 | 2.24k | MI, \ |
1772 | 2.24k | CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \ |
1773 | 2.24k | size), \ |
1774 | 2.24k | OpNum, size); \ |
1775 | 2.24k | CS_ASSERT_RET((size == 64 || size == 32) && \ |
1776 | 2.24k | "Template parameter must be either 32 or 64"); \ |
1777 | 2.24k | unsigned Reg = \ |
1778 | 2.24k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ |
1779 | 2.24k | \ |
1780 | 2.24k | unsigned Sube = (size == 32) ? AArch64_sube32 : \ |
1781 | 2.24k | AArch64_sube64; \ |
1782 | 2.24k | unsigned Subo = (size == 32) ? AArch64_subo32 : \ |
1783 | 2.24k | AArch64_subo64; \ |
1784 | 2.24k | \ |
1785 | 2.24k | unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \ |
1786 | 2.24k | unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \ |
1787 | 2.24k | printRegName(O, Even); \ |
1788 | 2.24k | SStream_concat0(O, ", "); \ |
1789 | 2.24k | printRegName(O, Odd); \ |
1790 | 2.24k | } printGPRSeqPairsClassOperand_32 Line | Count | Source | 1769 | 186 | { \ | 1770 | 186 | AArch64_add_cs_detail_1( \ | 1771 | 186 | MI, \ | 1772 | 186 | CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \ | 1773 | 186 | size), \ | 1774 | 186 | OpNum, size); \ | 1775 | 186 | CS_ASSERT_RET((size == 64 || size == 32) && \ | 1776 | 186 | "Template parameter must be either 32 or 64"); \ | 1777 | 186 | unsigned Reg = \ | 1778 | 186 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1779 | 186 | \ | 1780 | 186 | unsigned Sube = (size == 32) ? AArch64_sube32 : \ | 1781 | 186 | AArch64_sube64; \ | 1782 | 186 | unsigned Subo = (size == 32) ? AArch64_subo32 : \ | 1783 | 186 | AArch64_subo64; \ | 1784 | 186 | \ | 1785 | 186 | unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \ | 1786 | 186 | unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \ | 1787 | 186 | printRegName(O, Even); \ | 1788 | 186 | SStream_concat0(O, ", "); \ | 1789 | 186 | printRegName(O, Odd); \ | 1790 | 186 | } |
printGPRSeqPairsClassOperand_64 Line | Count | Source | 1769 | 2.05k | { \ | 1770 | 2.05k | AArch64_add_cs_detail_1( \ | 1771 | 2.05k | MI, \ | 1772 | 2.05k | CONCAT(AArch64_OP_GROUP_GPRSeqPairsClassOperand, \ | 1773 | 2.05k | size), \ | 1774 | 2.05k | OpNum, size); \ | 1775 | 2.05k | CS_ASSERT_RET((size == 64 || size == 32) && \ | 1776 | 2.05k | "Template parameter must be either 32 or 64"); \ | 1777 | 2.05k | unsigned Reg = \ | 1778 | 2.05k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 1779 | 2.05k | \ | 1780 | 2.05k | unsigned Sube = (size == 32) ? AArch64_sube32 : \ | 1781 | 2.05k | AArch64_sube64; \ | 1782 | 2.05k | unsigned Subo = (size == 32) ? AArch64_subo32 : \ | 1783 | 2.05k | AArch64_subo64; \ | 1784 | 2.05k | \ | 1785 | 2.05k | unsigned Even = MCRegisterInfo_getSubReg(MI->MRI, Reg, Sube); \ | 1786 | 2.05k | unsigned Odd = MCRegisterInfo_getSubReg(MI->MRI, Reg, Subo); \ | 1787 | 2.05k | printRegName(O, Even); \ | 1788 | 2.05k | SStream_concat0(O, ", "); \ | 1789 | 2.05k | printRegName(O, Odd); \ | 1790 | 2.05k | } |
|
1791 | | DEFINE_printGPRSeqPairsClassOperand(32); |
1792 | | DEFINE_printGPRSeqPairsClassOperand(64); |
1793 | | |
1794 | | #define DEFINE_printMatrixIndex(Scale) \ |
1795 | | void CONCAT(printMatrixIndex, Scale)(MCInst * MI, unsigned OpNum, \ |
1796 | | SStream *O) \ |
1797 | 7.02k | { \ |
1798 | 7.02k | AArch64_add_cs_detail_1( \ |
1799 | 7.02k | MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \ |
1800 | 7.02k | OpNum, Scale); \ |
1801 | 7.02k | printInt64(O, Scale * MCOperand_getImm(MCInst_getOperand( \ |
1802 | 7.02k | MI, (OpNum)))); \ |
1803 | 7.02k | } Line | Count | Source | 1797 | 560 | { \ | 1798 | 560 | AArch64_add_cs_detail_1( \ | 1799 | 560 | MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \ | 1800 | 560 | OpNum, Scale); \ | 1801 | 560 | printInt64(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 1802 | 560 | MI, (OpNum)))); \ | 1803 | 560 | } |
Unexecuted instantiation: printMatrixIndex_0 Line | Count | Source | 1797 | 6.46k | { \ | 1798 | 6.46k | AArch64_add_cs_detail_1( \ | 1799 | 6.46k | MI, CONCAT(AArch64_OP_GROUP_MatrixIndex, Scale), \ | 1800 | 6.46k | OpNum, Scale); \ | 1801 | 6.46k | printInt64(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 1802 | 6.46k | MI, (OpNum)))); \ | 1803 | 6.46k | } |
|
1804 | | DEFINE_printMatrixIndex(8); |
1805 | | DEFINE_printMatrixIndex(0); |
1806 | | DEFINE_printMatrixIndex(1); |
1807 | | |
1808 | | void printMatrixTileList(MCInst *MI, unsigned OpNum, SStream *O) |
1809 | 414 | { |
1810 | 414 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MatrixTileList, OpNum); |
1811 | 414 | unsigned MaxRegs = 8; |
1812 | 414 | unsigned RegMask = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
1813 | | |
1814 | 414 | unsigned NumRegs = 0; |
1815 | 3.72k | for (unsigned I = 0; I < MaxRegs; ++I) |
1816 | 3.31k | if ((RegMask & (1 << I)) != 0) |
1817 | 1.32k | ++NumRegs; |
1818 | | |
1819 | 414 | SStream_concat0(O, "{"); |
1820 | 414 | unsigned Printed = 0; |
1821 | 3.72k | for (unsigned I = 0; I < MaxRegs; ++I) { |
1822 | 3.31k | unsigned Reg = RegMask & (1 << I); |
1823 | 3.31k | if (Reg == 0) |
1824 | 1.98k | continue; |
1825 | 1.32k | printRegName(O, AArch64_ZAD0 + I); |
1826 | 1.32k | if (Printed + 1 != NumRegs) |
1827 | 921 | SStream_concat0(O, ", "); |
1828 | 1.32k | ++Printed; |
1829 | 1.32k | } |
1830 | 414 | SStream_concat0(O, "}"); |
1831 | 414 | } |
1832 | | |
1833 | | void printVectorList(MCInst *MI, unsigned OpNum, SStream *O, |
1834 | | const char *LayoutSuffix) |
1835 | 68.2k | { |
1836 | 68.2k | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
1837 | | |
1838 | 68.2k | SStream_concat0(O, "{ "); |
1839 | | |
1840 | | // Work out how many registers there are in the list (if there is an actual |
1841 | | // list). |
1842 | 68.2k | unsigned NumRegs = 1; |
1843 | 68.2k | if (MCRegisterClass_contains( |
1844 | 68.2k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_DDRegClassID), |
1845 | 68.2k | Reg) || |
1846 | 66.6k | MCRegisterClass_contains( |
1847 | 66.6k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPR2RegClassID), |
1848 | 66.6k | Reg) || |
1849 | 51.6k | MCRegisterClass_contains( |
1850 | 51.6k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_QQRegClassID), |
1851 | 51.6k | Reg) || |
1852 | 46.0k | MCRegisterClass_contains( |
1853 | 46.0k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPR2RegClassID), |
1854 | 46.0k | Reg) || |
1855 | 44.8k | MCRegisterClass_contains( |
1856 | 44.8k | MCRegisterInfo_getRegClass(MI->MRI, |
1857 | 44.8k | AArch64_ZPR2StridedRegClassID), |
1858 | 44.8k | Reg)) |
1859 | 26.7k | NumRegs = 2; |
1860 | 41.5k | else if (MCRegisterClass_contains( |
1861 | 41.5k | MCRegisterInfo_getRegClass(MI->MRI, |
1862 | 41.5k | AArch64_DDDRegClassID), |
1863 | 41.5k | Reg) || |
1864 | 40.7k | MCRegisterClass_contains( |
1865 | 40.7k | MCRegisterInfo_getRegClass(MI->MRI, |
1866 | 40.7k | AArch64_ZPR3RegClassID), |
1867 | 40.7k | Reg) || |
1868 | 39.8k | MCRegisterClass_contains( |
1869 | 39.8k | MCRegisterInfo_getRegClass(MI->MRI, |
1870 | 39.8k | AArch64_QQQRegClassID), |
1871 | 39.8k | Reg)) |
1872 | 9.36k | NumRegs = 3; |
1873 | 32.1k | else if (MCRegisterClass_contains( |
1874 | 32.1k | MCRegisterInfo_getRegClass(MI->MRI, |
1875 | 32.1k | AArch64_DDDDRegClassID), |
1876 | 32.1k | Reg) || |
1877 | 31.4k | MCRegisterClass_contains( |
1878 | 31.4k | MCRegisterInfo_getRegClass(MI->MRI, |
1879 | 31.4k | AArch64_ZPR4RegClassID), |
1880 | 31.4k | Reg) || |
1881 | 25.3k | MCRegisterClass_contains( |
1882 | 25.3k | MCRegisterInfo_getRegClass(MI->MRI, |
1883 | 25.3k | AArch64_QQQQRegClassID), |
1884 | 25.3k | Reg) || |
1885 | 20.3k | MCRegisterClass_contains( |
1886 | 20.3k | MCRegisterInfo_getRegClass( |
1887 | 20.3k | MI->MRI, AArch64_ZPR4StridedRegClassID), |
1888 | 20.3k | Reg)) |
1889 | 13.3k | NumRegs = 4; |
1890 | | |
1891 | 68.2k | unsigned Stride = 1; |
1892 | 68.2k | if (MCRegisterClass_contains( |
1893 | 68.2k | MCRegisterInfo_getRegClass(MI->MRI, |
1894 | 68.2k | AArch64_ZPR2StridedRegClassID), |
1895 | 68.2k | Reg)) |
1896 | 3.30k | Stride = 8; |
1897 | 64.9k | else if (MCRegisterClass_contains( |
1898 | 64.9k | MCRegisterInfo_getRegClass( |
1899 | 64.9k | MI->MRI, AArch64_ZPR4StridedRegClassID), |
1900 | 64.9k | Reg)) |
1901 | 1.45k | Stride = 4; |
1902 | | |
1903 | | // Now forget about the list and find out what the first register is. |
1904 | 68.2k | if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0)) |
1905 | 3.10k | Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_dsub0); |
1906 | 65.1k | else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0)) |
1907 | 18.2k | Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_qsub0); |
1908 | 46.9k | else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0)) |
1909 | 26.8k | Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_zsub0); |
1910 | 20.0k | else if (MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0)) |
1911 | 1.21k | Reg = MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_psub0); |
1912 | | |
1913 | | // If it's a D-reg, we need to promote it to the equivalent Q-reg before |
1914 | | // printing (otherwise getRegisterName fails). |
1915 | 68.2k | if (MCRegisterClass_contains(MCRegisterInfo_getRegClass( |
1916 | 68.2k | MI->MRI, AArch64_FPR64RegClassID), |
1917 | 68.2k | Reg)) { |
1918 | 3.36k | const MCRegisterClass *FPR128RC = MCRegisterInfo_getRegClass( |
1919 | 3.36k | MI->MRI, AArch64_FPR128RegClassID); |
1920 | 3.36k | Reg = MCRegisterInfo_getMatchingSuperReg( |
1921 | 3.36k | MI->MRI, Reg, AArch64_dsub, FPR128RC); |
1922 | 3.36k | } |
1923 | | |
1924 | 68.2k | if ((MCRegisterClass_contains( |
1925 | 68.2k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_ZPRRegClassID), |
1926 | 68.2k | Reg) || |
1927 | 29.1k | MCRegisterClass_contains( |
1928 | 29.1k | MCRegisterInfo_getRegClass(MI->MRI, AArch64_PPRRegClassID), |
1929 | 29.1k | Reg)) && |
1930 | 40.3k | NumRegs > 1 && Stride == 1 && |
1931 | | // Do not print the range when the last register is lower than the |
1932 | | // first. Because it is a wrap-around register. |
1933 | 23.3k | Reg < getNextVectorRegister(Reg, NumRegs - 1)) { |
1934 | 23.1k | printRegName(O, Reg); |
1935 | 23.1k | SStream_concat0(O, LayoutSuffix); |
1936 | 23.1k | if (NumRegs > 1) { |
1937 | | // Set of two sve registers should be separated by ',' |
1938 | 23.1k | const char *split_char = NumRegs == 2 ? ", " : " - "; |
1939 | 23.1k | SStream_concat0(O, split_char); |
1940 | 23.1k | printRegName(O, |
1941 | 23.1k | (getNextVectorRegister(Reg, NumRegs - 1))); |
1942 | 23.1k | SStream_concat0(O, LayoutSuffix); |
1943 | 23.1k | } |
1944 | 45.1k | } else { |
1945 | 139k | for (unsigned i = 0; i < NumRegs; |
1946 | 94.3k | ++i, Reg = getNextVectorRegister(Reg, Stride)) { |
1947 | | // wrap-around sve register |
1948 | 94.3k | if (MCRegisterClass_contains( |
1949 | 94.3k | MCRegisterInfo_getRegClass( |
1950 | 94.3k | MI->MRI, AArch64_ZPRRegClassID), |
1951 | 94.3k | Reg) || |
1952 | 69.3k | MCRegisterClass_contains( |
1953 | 69.3k | MCRegisterInfo_getRegClass( |
1954 | 69.3k | MI->MRI, AArch64_PPRRegClassID), |
1955 | 69.3k | Reg)) |
1956 | 25.2k | printRegName(O, Reg); |
1957 | 69.1k | else |
1958 | 69.1k | printRegNameAlt(O, Reg, AArch64_vreg); |
1959 | 94.3k | SStream_concat0(O, LayoutSuffix); |
1960 | 94.3k | if (i + 1 != NumRegs) |
1961 | 49.2k | SStream_concat0(O, ", "); |
1962 | 94.3k | } |
1963 | 45.1k | } |
1964 | 68.2k | SStream_concat0(O, " }"); |
1965 | 68.2k | } |
1966 | | |
1967 | | void printImplicitlyTypedVectorList(MCInst *MI, unsigned OpNum, SStream *O) |
1968 | 0 | { |
1969 | 0 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_ImplicitlyTypedVectorList, |
1970 | 0 | OpNum); |
1971 | 0 | printVectorList(MI, OpNum, O, ""); |
1972 | 0 | } |
1973 | | |
1974 | | #define DEFINE_printTypedVectorList(NumLanes, LaneKind) \ |
1975 | | void CONCAT(printTypedVectorList, CONCAT(NumLanes, LaneKind))( \ |
1976 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
1977 | 68.2k | { \ |
1978 | 68.2k | AArch64_add_cs_detail_2( \ |
1979 | 68.2k | MI, \ |
1980 | 68.2k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ |
1981 | 68.2k | NumLanes), \ |
1982 | 68.2k | LaneKind), \ |
1983 | 68.2k | OpNum, NumLanes, CHAR(LaneKind)); \ |
1984 | 68.2k | if (CHAR(LaneKind) == '0') { \ |
1985 | 388 | printVectorList(MI, OpNum, O, ""); \ |
1986 | 388 | return; \ |
1987 | 388 | } \ |
1988 | 68.2k | char Suffix[32]; \ |
1989 | 67.8k | if (NumLanes) \ |
1990 | 67.8k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ |
1991 | 10.6k | CHAR(LaneKind)); \ |
1992 | 67.8k | else \ |
1993 | 67.8k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ |
1994 | 57.2k | CHAR(LaneKind)); \ |
1995 | 67.8k | \ |
1996 | 67.8k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ |
1997 | 67.8k | } Line | Count | Source | 1977 | 13.8k | { \ | 1978 | 13.8k | AArch64_add_cs_detail_2( \ | 1979 | 13.8k | MI, \ | 1980 | 13.8k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 13.8k | NumLanes), \ | 1982 | 13.8k | LaneKind), \ | 1983 | 13.8k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 13.8k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 13.8k | char Suffix[32]; \ | 1989 | 13.8k | if (NumLanes) \ | 1990 | 13.8k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 0 | CHAR(LaneKind)); \ | 1992 | 13.8k | else \ | 1993 | 13.8k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 13.8k | CHAR(LaneKind)); \ | 1995 | 13.8k | \ | 1996 | 13.8k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 13.8k | } |
Line | Count | Source | 1977 | 12.7k | { \ | 1978 | 12.7k | AArch64_add_cs_detail_2( \ | 1979 | 12.7k | MI, \ | 1980 | 12.7k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 12.7k | NumLanes), \ | 1982 | 12.7k | LaneKind), \ | 1983 | 12.7k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 12.7k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 12.7k | char Suffix[32]; \ | 1989 | 12.7k | if (NumLanes) \ | 1990 | 12.7k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 0 | CHAR(LaneKind)); \ | 1992 | 12.7k | else \ | 1993 | 12.7k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 12.7k | CHAR(LaneKind)); \ | 1995 | 12.7k | \ | 1996 | 12.7k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 12.7k | } |
Line | Count | Source | 1977 | 12.4k | { \ | 1978 | 12.4k | AArch64_add_cs_detail_2( \ | 1979 | 12.4k | MI, \ | 1980 | 12.4k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 12.4k | NumLanes), \ | 1982 | 12.4k | LaneKind), \ | 1983 | 12.4k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 12.4k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 12.4k | char Suffix[32]; \ | 1989 | 12.4k | if (NumLanes) \ | 1990 | 12.4k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 0 | CHAR(LaneKind)); \ | 1992 | 12.4k | else \ | 1993 | 12.4k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 12.4k | CHAR(LaneKind)); \ | 1995 | 12.4k | \ | 1996 | 12.4k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 12.4k | } |
Line | Count | Source | 1977 | 17.5k | { \ | 1978 | 17.5k | AArch64_add_cs_detail_2( \ | 1979 | 17.5k | MI, \ | 1980 | 17.5k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 17.5k | NumLanes), \ | 1982 | 17.5k | LaneKind), \ | 1983 | 17.5k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 17.5k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 17.5k | char Suffix[32]; \ | 1989 | 17.5k | if (NumLanes) \ | 1990 | 17.5k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 0 | CHAR(LaneKind)); \ | 1992 | 17.5k | else \ | 1993 | 17.5k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 17.5k | CHAR(LaneKind)); \ | 1995 | 17.5k | \ | 1996 | 17.5k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 17.5k | } |
Line | Count | Source | 1977 | 641 | { \ | 1978 | 641 | AArch64_add_cs_detail_2( \ | 1979 | 641 | MI, \ | 1980 | 641 | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 641 | NumLanes), \ | 1982 | 641 | LaneKind), \ | 1983 | 641 | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 641 | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 641 | char Suffix[32]; \ | 1989 | 641 | if (NumLanes) \ | 1990 | 641 | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 0 | CHAR(LaneKind)); \ | 1992 | 641 | else \ | 1993 | 641 | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 641 | CHAR(LaneKind)); \ | 1995 | 641 | \ | 1996 | 641 | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 641 | } |
printTypedVectorList_16_b Line | Count | Source | 1977 | 2.75k | { \ | 1978 | 2.75k | AArch64_add_cs_detail_2( \ | 1979 | 2.75k | MI, \ | 1980 | 2.75k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 2.75k | NumLanes), \ | 1982 | 2.75k | LaneKind), \ | 1983 | 2.75k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 2.75k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 2.75k | char Suffix[32]; \ | 1989 | 2.75k | if (NumLanes) \ | 1990 | 2.75k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 2.75k | CHAR(LaneKind)); \ | 1992 | 2.75k | else \ | 1993 | 2.75k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 2.75k | \ | 1996 | 2.75k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 2.75k | } |
Line | Count | Source | 1977 | 147 | { \ | 1978 | 147 | AArch64_add_cs_detail_2( \ | 1979 | 147 | MI, \ | 1980 | 147 | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 147 | NumLanes), \ | 1982 | 147 | LaneKind), \ | 1983 | 147 | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 147 | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 147 | char Suffix[32]; \ | 1989 | 147 | if (NumLanes) \ | 1990 | 147 | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 147 | CHAR(LaneKind)); \ | 1992 | 147 | else \ | 1993 | 147 | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 147 | \ | 1996 | 147 | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 147 | } |
Line | Count | Source | 1977 | 1.27k | { \ | 1978 | 1.27k | AArch64_add_cs_detail_2( \ | 1979 | 1.27k | MI, \ | 1980 | 1.27k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 1.27k | NumLanes), \ | 1982 | 1.27k | LaneKind), \ | 1983 | 1.27k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 1.27k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 1.27k | char Suffix[32]; \ | 1989 | 1.27k | if (NumLanes) \ | 1990 | 1.27k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 1.27k | CHAR(LaneKind)); \ | 1992 | 1.27k | else \ | 1993 | 1.27k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 1.27k | \ | 1996 | 1.27k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 1.27k | } |
Line | Count | Source | 1977 | 729 | { \ | 1978 | 729 | AArch64_add_cs_detail_2( \ | 1979 | 729 | MI, \ | 1980 | 729 | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 729 | NumLanes), \ | 1982 | 729 | LaneKind), \ | 1983 | 729 | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 729 | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 729 | char Suffix[32]; \ | 1989 | 729 | if (NumLanes) \ | 1990 | 729 | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 729 | CHAR(LaneKind)); \ | 1992 | 729 | else \ | 1993 | 729 | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 729 | \ | 1996 | 729 | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 729 | } |
Line | Count | Source | 1977 | 1.34k | { \ | 1978 | 1.34k | AArch64_add_cs_detail_2( \ | 1979 | 1.34k | MI, \ | 1980 | 1.34k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 1.34k | NumLanes), \ | 1982 | 1.34k | LaneKind), \ | 1983 | 1.34k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 1.34k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 1.34k | char Suffix[32]; \ | 1989 | 1.34k | if (NumLanes) \ | 1990 | 1.34k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 1.34k | CHAR(LaneKind)); \ | 1992 | 1.34k | else \ | 1993 | 1.34k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 1.34k | \ | 1996 | 1.34k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 1.34k | } |
Line | Count | Source | 1977 | 1.18k | { \ | 1978 | 1.18k | AArch64_add_cs_detail_2( \ | 1979 | 1.18k | MI, \ | 1980 | 1.18k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 1.18k | NumLanes), \ | 1982 | 1.18k | LaneKind), \ | 1983 | 1.18k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 1.18k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 1.18k | char Suffix[32]; \ | 1989 | 1.18k | if (NumLanes) \ | 1990 | 1.18k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 1.18k | CHAR(LaneKind)); \ | 1992 | 1.18k | else \ | 1993 | 1.18k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 1.18k | \ | 1996 | 1.18k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 1.18k | } |
Line | Count | Source | 1977 | 1.15k | { \ | 1978 | 1.15k | AArch64_add_cs_detail_2( \ | 1979 | 1.15k | MI, \ | 1980 | 1.15k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 1.15k | NumLanes), \ | 1982 | 1.15k | LaneKind), \ | 1983 | 1.15k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 1.15k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 1.15k | char Suffix[32]; \ | 1989 | 1.15k | if (NumLanes) \ | 1990 | 1.15k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 1.15k | CHAR(LaneKind)); \ | 1992 | 1.15k | else \ | 1993 | 1.15k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 1.15k | \ | 1996 | 1.15k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 1.15k | } |
Line | Count | Source | 1977 | 2.01k | { \ | 1978 | 2.01k | AArch64_add_cs_detail_2( \ | 1979 | 2.01k | MI, \ | 1980 | 2.01k | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 2.01k | NumLanes), \ | 1982 | 2.01k | LaneKind), \ | 1983 | 2.01k | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 2.01k | if (CHAR(LaneKind) == '0') { \ | 1985 | 0 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 0 | return; \ | 1987 | 0 | } \ | 1988 | 2.01k | char Suffix[32]; \ | 1989 | 2.01k | if (NumLanes) \ | 1990 | 2.01k | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 2.01k | CHAR(LaneKind)); \ | 1992 | 2.01k | else \ | 1993 | 2.01k | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 2.01k | \ | 1996 | 2.01k | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 2.01k | } |
Line | Count | Source | 1977 | 388 | { \ | 1978 | 388 | AArch64_add_cs_detail_2( \ | 1979 | 388 | MI, \ | 1980 | 388 | CONCAT(CONCAT(AArch64_OP_GROUP_TypedVectorList, \ | 1981 | 388 | NumLanes), \ | 1982 | 388 | LaneKind), \ | 1983 | 388 | OpNum, NumLanes, CHAR(LaneKind)); \ | 1984 | 388 | if (CHAR(LaneKind) == '0') { \ | 1985 | 388 | printVectorList(MI, OpNum, O, ""); \ | 1986 | 388 | return; \ | 1987 | 388 | } \ | 1988 | 388 | char Suffix[32]; \ | 1989 | 0 | if (NumLanes) \ | 1990 | 0 | cs_snprintf(Suffix, sizeof(Suffix), ".%u%c", NumLanes, \ | 1991 | 0 | CHAR(LaneKind)); \ | 1992 | 0 | else \ | 1993 | 0 | cs_snprintf(Suffix, sizeof(Suffix), ".%c", \ | 1994 | 0 | CHAR(LaneKind)); \ | 1995 | 0 | \ | 1996 | 0 | printVectorList(MI, OpNum, O, ((const char *)&Suffix)); \ | 1997 | 0 | } |
|
1998 | | DEFINE_printTypedVectorList(0, b); |
1999 | | DEFINE_printTypedVectorList(0, d); |
2000 | | DEFINE_printTypedVectorList(0, h); |
2001 | | DEFINE_printTypedVectorList(0, s); |
2002 | | DEFINE_printTypedVectorList(0, q); |
2003 | | DEFINE_printTypedVectorList(16, b); |
2004 | | DEFINE_printTypedVectorList(1, d); |
2005 | | DEFINE_printTypedVectorList(2, d); |
2006 | | DEFINE_printTypedVectorList(2, s); |
2007 | | DEFINE_printTypedVectorList(4, h); |
2008 | | DEFINE_printTypedVectorList(4, s); |
2009 | | DEFINE_printTypedVectorList(8, b); |
2010 | | DEFINE_printTypedVectorList(8, h); |
2011 | | DEFINE_printTypedVectorList(0, 0); |
2012 | | |
2013 | | #define DEFINE_printVectorIndex(Scale) \ |
2014 | | void CONCAT(printVectorIndex, Scale)(MCInst * MI, unsigned OpNum, \ |
2015 | | SStream *O) \ |
2016 | 34.9k | { \ |
2017 | 34.9k | AArch64_add_cs_detail_1( \ |
2018 | 34.9k | MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \ |
2019 | 34.9k | OpNum, Scale); \ |
2020 | 34.9k | SStream_concat(O, "%s", "["); \ |
2021 | 34.9k | printUInt64(O, Scale * MCOperand_getImm(MCInst_getOperand( \ |
2022 | 34.9k | MI, (OpNum)))); \ |
2023 | 34.9k | SStream_concat0(O, "]"); \ |
2024 | 34.9k | } Line | Count | Source | 2016 | 34.9k | { \ | 2017 | 34.9k | AArch64_add_cs_detail_1( \ | 2018 | 34.9k | MI, CONCAT(AArch64_OP_GROUP_VectorIndex, Scale), \ | 2019 | 34.9k | OpNum, Scale); \ | 2020 | 34.9k | SStream_concat(O, "%s", "["); \ | 2021 | 34.9k | printUInt64(O, Scale * MCOperand_getImm(MCInst_getOperand( \ | 2022 | 34.9k | MI, (OpNum)))); \ | 2023 | 34.9k | SStream_concat0(O, "]"); \ | 2024 | 34.9k | } |
Unexecuted instantiation: printVectorIndex_8 |
2025 | | DEFINE_printVectorIndex(1); |
2026 | | DEFINE_printVectorIndex(8); |
2027 | | |
2028 | | void printAlignedLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O) |
2029 | 11.5k | { |
2030 | 11.5k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AlignedLabel, OpNum); |
2031 | 11.5k | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
2032 | | |
2033 | | // If the label has already been resolved to an immediate offset (say, when |
2034 | | // we're running the disassembler), just print the immediate. |
2035 | 11.5k | if (MCOperand_isImm(Op)) { |
2036 | 11.4k | SStream_concat0(O, markup("<imm:")); |
2037 | 11.4k | int64_t Offset = MCOperand_getImm(Op) * 4; |
2038 | 11.4k | if (MI->csh->PrintBranchImmAsAddress) |
2039 | 11.4k | printUInt64(O, (Address + Offset)); |
2040 | 0 | else { |
2041 | 0 | printUInt64Bang(O, (Offset)); |
2042 | 0 | } |
2043 | 11.4k | SStream_concat0(O, markup(">")); |
2044 | 11.4k | return; |
2045 | 11.4k | } |
2046 | | |
2047 | 38 | printUInt64Bang(O, MCOperand_getImm(Op)); |
2048 | 38 | } |
2049 | | |
2050 | | void printAdrLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O) |
2051 | 0 | { |
2052 | 0 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrLabel, OpNum); |
2053 | 0 | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
2054 | | |
2055 | | // If the label has already been resolved to an immediate offset (say, when |
2056 | | // we're running the disassembler), just print the immediate. |
2057 | 0 | if (MCOperand_isImm(Op)) { |
2058 | 0 | const int64_t Offset = MCOperand_getImm(Op); |
2059 | 0 | SStream_concat0(O, markup("<imm:")); |
2060 | 0 | if (MI->csh->PrintBranchImmAsAddress) |
2061 | 0 | printUInt64(O, ((Address & -4) + Offset)); |
2062 | 0 | else { |
2063 | 0 | printUInt64Bang(O, Offset); |
2064 | 0 | } |
2065 | 0 | SStream_concat0(O, markup(">")); |
2066 | 0 | return; |
2067 | 0 | } |
2068 | | |
2069 | 0 | printUInt64Bang(O, MCOperand_getImm(Op)); |
2070 | 0 | } |
2071 | | |
2072 | | void printAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O) |
2073 | 0 | { |
2074 | 0 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrpLabel, OpNum); |
2075 | 0 | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
2076 | | |
2077 | | // If the label has already been resolved to an immediate offset (say, when |
2078 | | // we're running the disassembler), just print the immediate. |
2079 | 0 | if (MCOperand_isImm(Op)) { |
2080 | 0 | const int64_t Offset = MCOperand_getImm(Op) * 4096; |
2081 | 0 | SStream_concat0(O, markup("<imm:")); |
2082 | 0 | if (MI->csh->PrintBranchImmAsAddress) |
2083 | 0 | printUInt64(O, ((Address & -4096) + Offset)); |
2084 | 0 | else { |
2085 | 0 | printUInt64Bang(O, Offset); |
2086 | 0 | } |
2087 | 0 | SStream_concat0(O, markup(">")); |
2088 | 0 | return; |
2089 | 0 | } |
2090 | | |
2091 | 0 | printUInt64Bang(O, MCOperand_getImm(Op)); |
2092 | 0 | } |
2093 | | |
2094 | | void printAdrAdrpLabel(MCInst *MI, uint64_t Address, unsigned OpNum, SStream *O) |
2095 | 6.01k | { |
2096 | 6.01k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AdrAdrpLabel, OpNum); |
2097 | 6.01k | MCOperand *Op = MCInst_getOperand(MI, (OpNum)); |
2098 | | |
2099 | | // If the label has already been resolved to an immediate offset (say, when |
2100 | | // we're running the disassembler), just print the immediate. |
2101 | 6.01k | if (MCOperand_isImm(Op)) { |
2102 | 6.01k | int64_t Offset = MCOperand_getImm(Op); |
2103 | 6.01k | if (MCInst_getOpcode(MI) == AArch64_ADRP) { |
2104 | 1.54k | Offset = Offset * 4096; |
2105 | 1.54k | Address = Address & -4096; |
2106 | 1.54k | } |
2107 | 6.01k | SStream_concat0(O, markup(">")); |
2108 | 6.01k | if (MI->csh->PrintBranchImmAsAddress) |
2109 | 6.01k | printUInt64(O, (Address + Offset)); |
2110 | 0 | else { |
2111 | 0 | printUInt64Bang(O, Offset); |
2112 | 0 | } |
2113 | 6.01k | SStream_concat0(O, markup(">")); |
2114 | 6.01k | return; |
2115 | 6.01k | } |
2116 | | |
2117 | 0 | printUInt64Bang(O, MCOperand_getImm(Op)); |
2118 | 0 | } |
2119 | | |
2120 | | /// Not part of upstream LLVM. |
2121 | | /// Just prints the barrier options as documented in |
2122 | | /// https://github.com/AsahiLinux/docs/blob/main/docs/hw/cpu/apple-instructions.md |
2123 | | void printAppleSysBarrierOption(MCInst *MI, unsigned OpNo, SStream *O) |
2124 | 170 | { |
2125 | 170 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_AppleSysBarrierOption, |
2126 | 170 | OpNo); |
2127 | 170 | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); |
2128 | 170 | switch (Val) { |
2129 | 136 | default: |
2130 | 136 | SStream_concat0(O, "<undefined>"); |
2131 | 136 | break; |
2132 | 20 | case 0: |
2133 | 20 | SStream_concat0(O, "osh"); |
2134 | 20 | break; |
2135 | 1 | case 1: |
2136 | 1 | SStream_concat0(O, "nsh"); |
2137 | 1 | break; |
2138 | 7 | case 2: |
2139 | 7 | SStream_concat0(O, "ish"); |
2140 | 7 | break; |
2141 | 6 | case 3: |
2142 | 6 | SStream_concat0(O, "sy"); |
2143 | 6 | break; |
2144 | 170 | } |
2145 | 170 | } |
2146 | | |
2147 | | void printBarrierOption(MCInst *MI, unsigned OpNo, SStream *O) |
2148 | 639 | { |
2149 | 639 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarrierOption, OpNo); |
2150 | 639 | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); |
2151 | 639 | unsigned Opcode = MCInst_getOpcode(MI); |
2152 | | |
2153 | 639 | const char *Name; |
2154 | 639 | if (Opcode == AArch64_ISB) { |
2155 | 39 | const AArch64ISB_ISB *ISB = AArch64ISB_lookupISBByEncoding(Val); |
2156 | 39 | Name = ISB ? ISB->Name : ""; |
2157 | 600 | } else if (Opcode == AArch64_TSB) { |
2158 | 34 | const AArch64TSB_TSB *TSB = AArch64TSB_lookupTSBByEncoding(Val); |
2159 | 34 | Name = TSB ? TSB->Name : ""; |
2160 | 566 | } else { |
2161 | 566 | const AArch64DB_DB *DB = AArch64DB_lookupDBByEncoding(Val); |
2162 | 566 | Name = DB ? DB->Name : ""; |
2163 | 566 | } |
2164 | 639 | if (Name[0] != '\0') |
2165 | 442 | SStream_concat0(O, Name); |
2166 | 197 | else { |
2167 | 197 | SStream_concat(O, "%s", markup("<imm:")); |
2168 | 197 | printUInt32Bang(O, Val); |
2169 | 197 | SStream_concat0(O, markup(">")); |
2170 | 197 | } |
2171 | 639 | } |
2172 | | |
2173 | | void printBarriernXSOption(MCInst *MI, unsigned OpNo, SStream *O) |
2174 | 639 | { |
2175 | 639 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_BarriernXSOption, OpNo); |
2176 | 639 | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); |
2177 | | |
2178 | 639 | const char *Name; |
2179 | 639 | const AArch64DBnXS_DBnXS *DB = AArch64DBnXS_lookupDBnXSByEncoding(Val); |
2180 | 639 | Name = DB ? DB->Name : ""; |
2181 | | |
2182 | 639 | if (Name[0] != '\0') |
2183 | 639 | SStream_concat0(O, Name); |
2184 | 0 | else { |
2185 | 0 | SStream_concat(O, "%s%s%s", markup("<imm:"), "#", Val); |
2186 | 0 | SStream_concat0(O, markup(">")); |
2187 | 0 | } |
2188 | 639 | } |
2189 | | |
2190 | | static bool isValidSysReg(const AArch64SysReg_SysReg *Reg, bool Read, |
2191 | | unsigned mode) |
2192 | 4.18k | { |
2193 | 4.18k | return (Reg && (Read ? Reg->Readable : Reg->Writeable) && |
2194 | 282 | AArch64_testFeatureList(mode, Reg->FeaturesRequired)); |
2195 | 4.18k | } |
2196 | | |
2197 | | // Looks up a system register either by encoding or by name. Some system |
2198 | | // registers share the same encoding between different architectures, |
2199 | | // therefore a tablegen lookup by encoding will return an entry regardless |
2200 | | // of the register's predication on a specific subtarget feature. To work |
2201 | | // around this problem we keep an alternative name for such registers and |
2202 | | // look them up by that name if the first lookup was unsuccessful. |
2203 | | static const AArch64SysReg_SysReg *lookupSysReg(unsigned Val, bool Read, |
2204 | | unsigned mode) |
2205 | 3.65k | { |
2206 | 3.65k | const AArch64SysReg_SysReg *Reg = |
2207 | 3.65k | AArch64SysReg_lookupSysRegByEncoding(Val); |
2208 | | |
2209 | 3.65k | if (Reg && !isValidSysReg(Reg, Read, mode)) |
2210 | 389 | Reg = AArch64SysReg_lookupSysRegByName(Reg->AltName); |
2211 | | |
2212 | 3.65k | return Reg; |
2213 | 3.65k | } |
2214 | | |
2215 | | void printMRSSystemRegister(MCInst *MI, unsigned OpNo, SStream *O) |
2216 | 830 | { |
2217 | 830 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MRSSystemRegister, OpNo); |
2218 | 830 | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); |
2219 | | |
2220 | | // Horrible hack for the one register that has identical encodings but |
2221 | | // different names in MSR and MRS. Because of this, one of MRS and MSR is |
2222 | | // going to get the wrong entry |
2223 | 830 | if (Val == AARCH64_SYSREG_DBGDTRRX_EL0) { |
2224 | 82 | SStream_concat0(O, "DBGDTRRX_EL0"); |
2225 | 82 | return; |
2226 | 82 | } |
2227 | | |
2228 | | // Horrible hack for two different registers having the same encoding. |
2229 | 748 | if (Val == AARCH64_SYSREG_TRCEXTINSELR) { |
2230 | 115 | SStream_concat0(O, "TRCEXTINSELR"); |
2231 | 115 | return; |
2232 | 115 | } |
2233 | | |
2234 | 633 | const AArch64SysReg_SysReg *Reg = |
2235 | 633 | lookupSysReg(Val, true /*Read*/, MI->csh->mode); |
2236 | | |
2237 | 633 | if (isValidSysReg(Reg, true /*Read*/, MI->csh->mode)) |
2238 | 36 | SStream_concat0(O, Reg->Name); |
2239 | 597 | else { |
2240 | 597 | char result[AARCH64_GRS_LEN + 1] = { 0 }; |
2241 | 597 | AArch64SysReg_genericRegisterString(Val, result); |
2242 | 597 | SStream_concat0(O, result); |
2243 | 597 | } |
2244 | 633 | } |
2245 | | |
2246 | | void printMSRSystemRegister(MCInst *MI, unsigned OpNo, SStream *O) |
2247 | 3.20k | { |
2248 | 3.20k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_MSRSystemRegister, OpNo); |
2249 | 3.20k | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); |
2250 | | |
2251 | | // Horrible hack for the one register that has identical encodings but |
2252 | | // different names in MSR and MRS. Because of this, one of MRS and MSR is |
2253 | | // going to get the wrong entry |
2254 | 3.20k | if (Val == AARCH64_SYSREG_DBGDTRTX_EL0) { |
2255 | 129 | SStream_concat0(O, "DBGDTRTX_EL0"); |
2256 | 129 | return; |
2257 | 129 | } |
2258 | | |
2259 | | // Horrible hack for two different registers having the same encoding. |
2260 | 3.07k | if (Val == AARCH64_SYSREG_TRCEXTINSELR) { |
2261 | 60 | SStream_concat0(O, "TRCEXTINSELR"); |
2262 | 60 | return; |
2263 | 60 | } |
2264 | | |
2265 | 3.01k | const AArch64SysReg_SysReg *Reg = |
2266 | 3.01k | lookupSysReg(Val, false /*Read*/, MI->csh->mode); |
2267 | | |
2268 | 3.01k | if (isValidSysReg(Reg, false /*Read*/, MI->csh->mode)) |
2269 | 105 | SStream_concat0(O, Reg->Name); |
2270 | 2.91k | else { |
2271 | 2.91k | char result[AARCH64_GRS_LEN + 1] = { 0 }; |
2272 | 2.91k | AArch64SysReg_genericRegisterString(Val, result); |
2273 | 2.91k | SStream_concat0(O, result); |
2274 | 2.91k | } |
2275 | 3.01k | } |
2276 | | |
2277 | | void printSystemPStateField(MCInst *MI, unsigned OpNo, SStream *O) |
2278 | 244 | { |
2279 | 244 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SystemPStateField, OpNo); |
2280 | 244 | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); |
2281 | | |
2282 | 244 | const AArch64PState_PStateImm0_15 *PStateImm15 = |
2283 | 244 | AArch64PState_lookupPStateImm0_15ByEncoding(Val); |
2284 | 244 | const AArch64PState_PStateImm0_1 *PStateImm1 = |
2285 | 244 | AArch64PState_lookupPStateImm0_1ByEncoding(Val); |
2286 | 244 | if (PStateImm15 && |
2287 | 199 | AArch64_testFeatureList(MI->csh->mode, |
2288 | 199 | PStateImm15->FeaturesRequired)) |
2289 | 199 | SStream_concat0(O, PStateImm15->Name); |
2290 | 45 | else if (PStateImm1 && |
2291 | 45 | AArch64_testFeatureList(MI->csh->mode, |
2292 | 45 | PStateImm1->FeaturesRequired)) |
2293 | 45 | SStream_concat0(O, PStateImm1->Name); |
2294 | 0 | else { |
2295 | 0 | printUInt32Bang(O, (Val)); |
2296 | 0 | SStream_concat1(O, '\0'); |
2297 | 0 | } |
2298 | 244 | } |
2299 | | |
2300 | | void printSIMDType10Operand(MCInst *MI, unsigned OpNo, SStream *O) |
2301 | 2.46k | { |
2302 | 2.46k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SIMDType10Operand, OpNo); |
2303 | 2.46k | unsigned RawVal = MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); |
2304 | 2.46k | uint64_t Val = AArch64_AM_decodeAdvSIMDModImmType10(RawVal); |
2305 | 2.46k | SStream_concat(O, "%s#%#016llx", markup("<imm:"), Val); |
2306 | 2.46k | SStream_concat0(O, markup(">")); |
2307 | 2.46k | } |
2308 | | |
2309 | | #define DEFINE_printComplexRotationOp(Angle, Remainder) \ |
2310 | | static void CONCAT(printComplexRotationOp, CONCAT(Angle, Remainder))( \ |
2311 | | MCInst * MI, unsigned OpNo, SStream *O) \ |
2312 | 2.87k | { \ |
2313 | 2.87k | AArch64_add_cs_detail_2( \ |
2314 | 2.87k | MI, \ |
2315 | 2.87k | CONCAT(CONCAT(AArch64_OP_GROUP_ComplexRotationOp, \ |
2316 | 2.87k | Angle), \ |
2317 | 2.87k | Remainder), \ |
2318 | 2.87k | OpNo, Angle, Remainder); \ |
2319 | 2.87k | unsigned Val = \ |
2320 | 2.87k | MCOperand_getImm(MCInst_getOperand(MI, (OpNo))); \ |
2321 | 2.87k | SStream_concat(O, "%s", markup("<imm:")); \ |
2322 | 2.87k | SStream_concat(O, "#%" PRId32, \ |
2323 | 2.87k | (int32_t)((Val * Angle) + Remainder)); \ |
2324 | 2.87k | SStream_concat0(O, markup(">")); \ |
2325 | 2.87k | } |
2326 | 444 | DEFINE_printComplexRotationOp(180, 90); |
2327 | 2.42k | DEFINE_printComplexRotationOp(90, 0); |
2328 | | |
2329 | | void printSVEPattern(MCInst *MI, unsigned OpNum, SStream *O) |
2330 | 5.59k | { |
2331 | 5.59k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEPattern, OpNum); |
2332 | 5.59k | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
2333 | 5.59k | const AArch64SVEPredPattern_SVEPREDPAT *Pat = |
2334 | 5.59k | AArch64SVEPredPattern_lookupSVEPREDPATByEncoding(Val); |
2335 | 5.59k | if (Pat) |
2336 | 3.89k | SStream_concat0(O, Pat->Name); |
2337 | 1.70k | else |
2338 | 1.70k | printUInt32Bang(O, Val); |
2339 | 5.59k | } |
2340 | | |
2341 | | void printSVEVecLenSpecifier(MCInst *MI, unsigned OpNum, SStream *O) |
2342 | 774 | { |
2343 | 774 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SVEVecLenSpecifier, OpNum); |
2344 | 774 | unsigned Val = MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); |
2345 | | // Pattern has only 1 bit |
2346 | 774 | if (Val > 1) |
2347 | 0 | CS_ASSERT_RET(0 && "Invalid vector length specifier"); |
2348 | 774 | const AArch64SVEVecLenSpecifier_SVEVECLENSPECIFIER *Pat = |
2349 | 774 | AArch64SVEVecLenSpecifier_lookupSVEVECLENSPECIFIERByEncoding( |
2350 | 774 | Val); |
2351 | 774 | if (Pat) |
2352 | 774 | SStream_concat0(O, Pat->Name); |
2353 | 774 | } |
2354 | | |
2355 | | #define DEFINE_printSVERegOp(suffix) \ |
2356 | | void CONCAT(printSVERegOp, suffix)(MCInst * MI, unsigned OpNum, \ |
2357 | | SStream *O) \ |
2358 | 162k | { \ |
2359 | 162k | AArch64_add_cs_detail_1( \ |
2360 | 162k | MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \ |
2361 | 162k | CHAR(suffix)); \ |
2362 | 162k | switch (CHAR(suffix)) { \ |
2363 | 49.6k | case '0': \ |
2364 | 75.9k | case 'b': \ |
2365 | 109k | case 'h': \ |
2366 | 131k | case 's': \ |
2367 | 161k | case 'd': \ |
2368 | 162k | case 'q': \ |
2369 | 162k | break; \ |
2370 | 161k | default: \ |
2371 | 0 | CS_ASSERT_RET(0 && "Invalid kind specifier."); \ |
2372 | 162k | } \ |
2373 | 162k | \ |
2374 | 162k | unsigned Reg = \ |
2375 | 162k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ |
2376 | 162k | printRegName(O, Reg); \ |
2377 | 162k | if (CHAR(suffix) != '0') { \ |
2378 | 112k | SStream_concat1(O, '.'); \ |
2379 | 112k | SStream_concat1(O, CHAR(suffix)); \ |
2380 | 112k | } \ |
2381 | 162k | } Line | Count | Source | 2358 | 26.2k | { \ | 2359 | 26.2k | AArch64_add_cs_detail_1( \ | 2360 | 26.2k | MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \ | 2361 | 26.2k | CHAR(suffix)); \ | 2362 | 26.2k | switch (CHAR(suffix)) { \ | 2363 | 0 | case '0': \ | 2364 | 26.2k | case 'b': \ | 2365 | 26.2k | case 'h': \ | 2366 | 26.2k | case 's': \ | 2367 | 26.2k | case 'd': \ | 2368 | 26.2k | case 'q': \ | 2369 | 26.2k | break; \ | 2370 | 26.2k | default: \ | 2371 | 0 | CS_ASSERT_RET(0 && "Invalid kind specifier."); \ | 2372 | 26.2k | } \ | 2373 | 26.2k | \ | 2374 | 26.2k | unsigned Reg = \ | 2375 | 26.2k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2376 | 26.2k | printRegName(O, Reg); \ | 2377 | 26.2k | if (CHAR(suffix) != '0') { \ | 2378 | 26.2k | SStream_concat1(O, '.'); \ | 2379 | 26.2k | SStream_concat1(O, CHAR(suffix)); \ | 2380 | 26.2k | } \ | 2381 | 26.2k | } |
Line | Count | Source | 2358 | 30.0k | { \ | 2359 | 30.0k | AArch64_add_cs_detail_1( \ | 2360 | 30.0k | MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \ | 2361 | 30.0k | CHAR(suffix)); \ | 2362 | 30.0k | switch (CHAR(suffix)) { \ | 2363 | 0 | case '0': \ | 2364 | 0 | case 'b': \ | 2365 | 0 | case 'h': \ | 2366 | 0 | case 's': \ | 2367 | 30.0k | case 'd': \ | 2368 | 30.0k | case 'q': \ | 2369 | 30.0k | break; \ | 2370 | 30.0k | default: \ | 2371 | 0 | CS_ASSERT_RET(0 && "Invalid kind specifier."); \ | 2372 | 30.0k | } \ | 2373 | 30.0k | \ | 2374 | 30.0k | unsigned Reg = \ | 2375 | 30.0k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2376 | 30.0k | printRegName(O, Reg); \ | 2377 | 30.0k | if (CHAR(suffix) != '0') { \ | 2378 | 30.0k | SStream_concat1(O, '.'); \ | 2379 | 30.0k | SStream_concat1(O, CHAR(suffix)); \ | 2380 | 30.0k | } \ | 2381 | 30.0k | } |
Line | Count | Source | 2358 | 33.4k | { \ | 2359 | 33.4k | AArch64_add_cs_detail_1( \ | 2360 | 33.4k | MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \ | 2361 | 33.4k | CHAR(suffix)); \ | 2362 | 33.4k | switch (CHAR(suffix)) { \ | 2363 | 0 | case '0': \ | 2364 | 0 | case 'b': \ | 2365 | 33.4k | case 'h': \ | 2366 | 33.4k | case 's': \ | 2367 | 33.4k | case 'd': \ | 2368 | 33.4k | case 'q': \ | 2369 | 33.4k | break; \ | 2370 | 33.4k | default: \ | 2371 | 0 | CS_ASSERT_RET(0 && "Invalid kind specifier."); \ | 2372 | 33.4k | } \ | 2373 | 33.4k | \ | 2374 | 33.4k | unsigned Reg = \ | 2375 | 33.4k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2376 | 33.4k | printRegName(O, Reg); \ | 2377 | 33.4k | if (CHAR(suffix) != '0') { \ | 2378 | 33.4k | SStream_concat1(O, '.'); \ | 2379 | 33.4k | SStream_concat1(O, CHAR(suffix)); \ | 2380 | 33.4k | } \ | 2381 | 33.4k | } |
Line | Count | Source | 2358 | 21.9k | { \ | 2359 | 21.9k | AArch64_add_cs_detail_1( \ | 2360 | 21.9k | MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \ | 2361 | 21.9k | CHAR(suffix)); \ | 2362 | 21.9k | switch (CHAR(suffix)) { \ | 2363 | 0 | case '0': \ | 2364 | 0 | case 'b': \ | 2365 | 0 | case 'h': \ | 2366 | 21.9k | case 's': \ | 2367 | 21.9k | case 'd': \ | 2368 | 21.9k | case 'q': \ | 2369 | 21.9k | break; \ | 2370 | 21.9k | default: \ | 2371 | 0 | CS_ASSERT_RET(0 && "Invalid kind specifier."); \ | 2372 | 21.9k | } \ | 2373 | 21.9k | \ | 2374 | 21.9k | unsigned Reg = \ | 2375 | 21.9k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2376 | 21.9k | printRegName(O, Reg); \ | 2377 | 21.9k | if (CHAR(suffix) != '0') { \ | 2378 | 21.9k | SStream_concat1(O, '.'); \ | 2379 | 21.9k | SStream_concat1(O, CHAR(suffix)); \ | 2380 | 21.9k | } \ | 2381 | 21.9k | } |
Line | Count | Source | 2358 | 49.6k | { \ | 2359 | 49.6k | AArch64_add_cs_detail_1( \ | 2360 | 49.6k | MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \ | 2361 | 49.6k | CHAR(suffix)); \ | 2362 | 49.6k | switch (CHAR(suffix)) { \ | 2363 | 49.6k | case '0': \ | 2364 | 49.6k | case 'b': \ | 2365 | 49.6k | case 'h': \ | 2366 | 49.6k | case 's': \ | 2367 | 49.6k | case 'd': \ | 2368 | 49.6k | case 'q': \ | 2369 | 49.6k | break; \ | 2370 | 49.6k | default: \ | 2371 | 0 | CS_ASSERT_RET(0 && "Invalid kind specifier."); \ | 2372 | 49.6k | } \ | 2373 | 49.6k | \ | 2374 | 49.6k | unsigned Reg = \ | 2375 | 49.6k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2376 | 49.6k | printRegName(O, Reg); \ | 2377 | 49.6k | if (CHAR(suffix) != '0') { \ | 2378 | 0 | SStream_concat1(O, '.'); \ | 2379 | 0 | SStream_concat1(O, CHAR(suffix)); \ | 2380 | 0 | } \ | 2381 | 49.6k | } |
Line | Count | Source | 2358 | 1.26k | { \ | 2359 | 1.26k | AArch64_add_cs_detail_1( \ | 2360 | 1.26k | MI, CONCAT(AArch64_OP_GROUP_SVERegOp, suffix), OpNum, \ | 2361 | 1.26k | CHAR(suffix)); \ | 2362 | 1.26k | switch (CHAR(suffix)) { \ | 2363 | 0 | case '0': \ | 2364 | 0 | case 'b': \ | 2365 | 0 | case 'h': \ | 2366 | 0 | case 's': \ | 2367 | 0 | case 'd': \ | 2368 | 1.26k | case 'q': \ | 2369 | 1.26k | break; \ | 2370 | 0 | default: \ | 2371 | 0 | CS_ASSERT_RET(0 && "Invalid kind specifier."); \ | 2372 | 1.26k | } \ | 2373 | 1.26k | \ | 2374 | 1.26k | unsigned Reg = \ | 2375 | 1.26k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2376 | 1.26k | printRegName(O, Reg); \ | 2377 | 1.26k | if (CHAR(suffix) != '0') { \ | 2378 | 1.26k | SStream_concat1(O, '.'); \ | 2379 | 1.26k | SStream_concat1(O, CHAR(suffix)); \ | 2380 | 1.26k | } \ | 2381 | 1.26k | } |
|
2382 | | DEFINE_printSVERegOp(b); |
2383 | | DEFINE_printSVERegOp(d); |
2384 | | DEFINE_printSVERegOp(h); |
2385 | | DEFINE_printSVERegOp(s); |
2386 | | DEFINE_printSVERegOp(0); |
2387 | | DEFINE_printSVERegOp(q); |
2388 | | |
2389 | | #define DECLARE_printImmSVE_S32(T) \ |
2390 | | void CONCAT(printImmSVE, T)(T Val, SStream * O) \ |
2391 | 2.89k | { \ |
2392 | 2.89k | printInt32Bang(O, Val); \ |
2393 | 2.89k | } Line | Count | Source | 2391 | 1.92k | { \ | 2392 | 1.92k | printInt32Bang(O, Val); \ | 2393 | 1.92k | } |
Line | Count | Source | 2391 | 382 | { \ | 2392 | 382 | printInt32Bang(O, Val); \ | 2393 | 382 | } |
Line | Count | Source | 2391 | 580 | { \ | 2392 | 580 | printInt32Bang(O, Val); \ | 2393 | 580 | } |
|
2394 | | DECLARE_printImmSVE_S32(int16_t); |
2395 | | DECLARE_printImmSVE_S32(int8_t); |
2396 | | DECLARE_printImmSVE_S32(int32_t); |
2397 | | |
2398 | | #define DECLARE_printImmSVE_U32(T) \ |
2399 | | void CONCAT(printImmSVE, T)(T Val, SStream * O) \ |
2400 | 554 | { \ |
2401 | 554 | printUInt32Bang(O, Val); \ |
2402 | 554 | } Line | Count | Source | 2400 | 151 | { \ | 2401 | 151 | printUInt32Bang(O, Val); \ | 2402 | 151 | } |
Line | Count | Source | 2400 | 330 | { \ | 2401 | 330 | printUInt32Bang(O, Val); \ | 2402 | 330 | } |
Line | Count | Source | 2400 | 73 | { \ | 2401 | 73 | printUInt32Bang(O, Val); \ | 2402 | 73 | } |
|
2403 | | DECLARE_printImmSVE_U32(uint16_t); |
2404 | | DECLARE_printImmSVE_U32(uint8_t); |
2405 | | DECLARE_printImmSVE_U32(uint32_t); |
2406 | | |
2407 | | #define DECLARE_printImmSVE_S64(T) \ |
2408 | | void CONCAT(printImmSVE, T)(T Val, SStream * O) \ |
2409 | 482 | { \ |
2410 | 482 | printInt64Bang(O, Val); \ |
2411 | 482 | } |
2412 | | DECLARE_printImmSVE_S64(int64_t); |
2413 | | |
2414 | | #define DECLARE_printImmSVE_U64(T) \ |
2415 | | void CONCAT(printImmSVE, T)(T Val, SStream * O) \ |
2416 | 420 | { \ |
2417 | 420 | printUInt64Bang(O, Val); \ |
2418 | 420 | } |
2419 | | DECLARE_printImmSVE_U64(uint64_t); |
2420 | | |
2421 | | #define DEFINE_isSignedType(T) \ |
2422 | | static inline bool CONCAT(isSignedType, T)() \ |
2423 | 2.27k | { \ |
2424 | 2.27k | return CHAR(T) == 'i'; \ |
2425 | 2.27k | } AArch64InstPrinter.c:isSignedType_int16_t Line | Count | Source | 2423 | 503 | { \ | 2424 | 503 | return CHAR(T) == 'i'; \ | 2425 | 503 | } |
AArch64InstPrinter.c:isSignedType_int8_t Line | Count | Source | 2423 | 382 | { \ | 2424 | 382 | return CHAR(T) == 'i'; \ | 2425 | 382 | } |
AArch64InstPrinter.c:isSignedType_int64_t Line | Count | Source | 2423 | 198 | { \ | 2424 | 198 | return CHAR(T) == 'i'; \ | 2425 | 198 | } |
AArch64InstPrinter.c:isSignedType_int32_t Line | Count | Source | 2423 | 222 | { \ | 2424 | 222 | return CHAR(T) == 'i'; \ | 2425 | 222 | } |
AArch64InstPrinter.c:isSignedType_uint16_t Line | Count | Source | 2423 | 151 | { \ | 2424 | 151 | return CHAR(T) == 'i'; \ | 2425 | 151 | } |
AArch64InstPrinter.c:isSignedType_uint8_t Line | Count | Source | 2423 | 330 | { \ | 2424 | 330 | return CHAR(T) == 'i'; \ | 2425 | 330 | } |
AArch64InstPrinter.c:isSignedType_uint64_t Line | Count | Source | 2423 | 420 | { \ | 2424 | 420 | return CHAR(T) == 'i'; \ | 2425 | 420 | } |
AArch64InstPrinter.c:isSignedType_uint32_t Line | Count | Source | 2423 | 73 | { \ | 2424 | 73 | return CHAR(T) == 'i'; \ | 2425 | 73 | } |
|
2426 | | DEFINE_isSignedType(int8_t); |
2427 | | DEFINE_isSignedType(int16_t); |
2428 | | DEFINE_isSignedType(int32_t); |
2429 | | DEFINE_isSignedType(int64_t); |
2430 | | DEFINE_isSignedType(uint8_t); |
2431 | | DEFINE_isSignedType(uint16_t); |
2432 | | DEFINE_isSignedType(uint32_t); |
2433 | | DEFINE_isSignedType(uint64_t); |
2434 | | |
2435 | | #define DEFINE_printImm8OptLsl(T) \ |
2436 | | void CONCAT(printImm8OptLsl, T)(MCInst * MI, unsigned OpNum, \ |
2437 | | SStream *O) \ |
2438 | 3.26k | { \ |
2439 | 3.26k | AArch64_add_cs_detail_1( \ |
2440 | 3.26k | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ |
2441 | 3.26k | sizeof(T)); \ |
2442 | 3.26k | unsigned UnscaledVal = \ |
2443 | 3.26k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ |
2444 | 3.26k | unsigned Shift = \ |
2445 | 3.26k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ |
2446 | 3.26k | \ |
2447 | 3.26k | if ((UnscaledVal == 0) && \ |
2448 | 3.26k | (AArch64_AM_getShiftValue(Shift) != 0)) { \ |
2449 | 985 | SStream_concat(O, "%s", markup("<imm:")); \ |
2450 | 985 | SStream_concat1(O, '#'); \ |
2451 | 985 | printUInt64(O, (UnscaledVal)); \ |
2452 | 985 | SStream_concat0(O, markup(">")); \ |
2453 | 985 | printShifter(MI, OpNum + 1, O); \ |
2454 | 985 | return; \ |
2455 | 985 | } \ |
2456 | 3.26k | \ |
2457 | 3.26k | T Val; \ |
2458 | 2.27k | if (CONCAT(isSignedType, T)()) \ |
2459 | 2.27k | Val = (int8_t)UnscaledVal * \ |
2460 | 1.30k | (1 << AArch64_AM_getShiftValue(Shift)); \ |
2461 | 2.27k | else \ |
2462 | 2.27k | Val = (uint8_t)UnscaledVal * \ |
2463 | 974 | (1 << AArch64_AM_getShiftValue(Shift)); \ |
2464 | 2.27k | \ |
2465 | 2.27k | CONCAT(printImmSVE, T)(Val, O); \ |
2466 | 2.27k | } Line | Count | Source | 2438 | 618 | { \ | 2439 | 618 | AArch64_add_cs_detail_1( \ | 2440 | 618 | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ | 2441 | 618 | sizeof(T)); \ | 2442 | 618 | unsigned UnscaledVal = \ | 2443 | 618 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2444 | 618 | unsigned Shift = \ | 2445 | 618 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ | 2446 | 618 | \ | 2447 | 618 | if ((UnscaledVal == 0) && \ | 2448 | 618 | (AArch64_AM_getShiftValue(Shift) != 0)) { \ | 2449 | 115 | SStream_concat(O, "%s", markup("<imm:")); \ | 2450 | 115 | SStream_concat1(O, '#'); \ | 2451 | 115 | printUInt64(O, (UnscaledVal)); \ | 2452 | 115 | SStream_concat0(O, markup(">")); \ | 2453 | 115 | printShifter(MI, OpNum + 1, O); \ | 2454 | 115 | return; \ | 2455 | 115 | } \ | 2456 | 618 | \ | 2457 | 618 | T Val; \ | 2458 | 503 | if (CONCAT(isSignedType, T)()) \ | 2459 | 503 | Val = (int8_t)UnscaledVal * \ | 2460 | 503 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2461 | 503 | else \ | 2462 | 503 | Val = (uint8_t)UnscaledVal * \ | 2463 | 0 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2464 | 503 | \ | 2465 | 503 | CONCAT(printImmSVE, T)(Val, O); \ | 2466 | 503 | } |
Line | Count | Source | 2438 | 382 | { \ | 2439 | 382 | AArch64_add_cs_detail_1( \ | 2440 | 382 | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ | 2441 | 382 | sizeof(T)); \ | 2442 | 382 | unsigned UnscaledVal = \ | 2443 | 382 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2444 | 382 | unsigned Shift = \ | 2445 | 382 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ | 2446 | 382 | \ | 2447 | 382 | if ((UnscaledVal == 0) && \ | 2448 | 382 | (AArch64_AM_getShiftValue(Shift) != 0)) { \ | 2449 | 0 | SStream_concat(O, "%s", markup("<imm:")); \ | 2450 | 0 | SStream_concat1(O, '#'); \ | 2451 | 0 | printUInt64(O, (UnscaledVal)); \ | 2452 | 0 | SStream_concat0(O, markup(">")); \ | 2453 | 0 | printShifter(MI, OpNum + 1, O); \ | 2454 | 0 | return; \ | 2455 | 0 | } \ | 2456 | 382 | \ | 2457 | 382 | T Val; \ | 2458 | 382 | if (CONCAT(isSignedType, T)()) \ | 2459 | 382 | Val = (int8_t)UnscaledVal * \ | 2460 | 382 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2461 | 382 | else \ | 2462 | 382 | Val = (uint8_t)UnscaledVal * \ | 2463 | 0 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2464 | 382 | \ | 2465 | 382 | CONCAT(printImmSVE, T)(Val, O); \ | 2466 | 382 | } |
Line | Count | Source | 2438 | 236 | { \ | 2439 | 236 | AArch64_add_cs_detail_1( \ | 2440 | 236 | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ | 2441 | 236 | sizeof(T)); \ | 2442 | 236 | unsigned UnscaledVal = \ | 2443 | 236 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2444 | 236 | unsigned Shift = \ | 2445 | 236 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ | 2446 | 236 | \ | 2447 | 236 | if ((UnscaledVal == 0) && \ | 2448 | 236 | (AArch64_AM_getShiftValue(Shift) != 0)) { \ | 2449 | 38 | SStream_concat(O, "%s", markup("<imm:")); \ | 2450 | 38 | SStream_concat1(O, '#'); \ | 2451 | 38 | printUInt64(O, (UnscaledVal)); \ | 2452 | 38 | SStream_concat0(O, markup(">")); \ | 2453 | 38 | printShifter(MI, OpNum + 1, O); \ | 2454 | 38 | return; \ | 2455 | 38 | } \ | 2456 | 236 | \ | 2457 | 236 | T Val; \ | 2458 | 198 | if (CONCAT(isSignedType, T)()) \ | 2459 | 198 | Val = (int8_t)UnscaledVal * \ | 2460 | 198 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2461 | 198 | else \ | 2462 | 198 | Val = (uint8_t)UnscaledVal * \ | 2463 | 0 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2464 | 198 | \ | 2465 | 198 | CONCAT(printImmSVE, T)(Val, O); \ | 2466 | 198 | } |
Line | Count | Source | 2438 | 289 | { \ | 2439 | 289 | AArch64_add_cs_detail_1( \ | 2440 | 289 | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ | 2441 | 289 | sizeof(T)); \ | 2442 | 289 | unsigned UnscaledVal = \ | 2443 | 289 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2444 | 289 | unsigned Shift = \ | 2445 | 289 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ | 2446 | 289 | \ | 2447 | 289 | if ((UnscaledVal == 0) && \ | 2448 | 289 | (AArch64_AM_getShiftValue(Shift) != 0)) { \ | 2449 | 67 | SStream_concat(O, "%s", markup("<imm:")); \ | 2450 | 67 | SStream_concat1(O, '#'); \ | 2451 | 67 | printUInt64(O, (UnscaledVal)); \ | 2452 | 67 | SStream_concat0(O, markup(">")); \ | 2453 | 67 | printShifter(MI, OpNum + 1, O); \ | 2454 | 67 | return; \ | 2455 | 67 | } \ | 2456 | 289 | \ | 2457 | 289 | T Val; \ | 2458 | 222 | if (CONCAT(isSignedType, T)()) \ | 2459 | 222 | Val = (int8_t)UnscaledVal * \ | 2460 | 222 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2461 | 222 | else \ | 2462 | 222 | Val = (uint8_t)UnscaledVal * \ | 2463 | 0 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2464 | 222 | \ | 2465 | 222 | CONCAT(printImmSVE, T)(Val, O); \ | 2466 | 222 | } |
Line | Count | Source | 2438 | 252 | { \ | 2439 | 252 | AArch64_add_cs_detail_1( \ | 2440 | 252 | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ | 2441 | 252 | sizeof(T)); \ | 2442 | 252 | unsigned UnscaledVal = \ | 2443 | 252 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2444 | 252 | unsigned Shift = \ | 2445 | 252 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ | 2446 | 252 | \ | 2447 | 252 | if ((UnscaledVal == 0) && \ | 2448 | 252 | (AArch64_AM_getShiftValue(Shift) != 0)) { \ | 2449 | 101 | SStream_concat(O, "%s", markup("<imm:")); \ | 2450 | 101 | SStream_concat1(O, '#'); \ | 2451 | 101 | printUInt64(O, (UnscaledVal)); \ | 2452 | 101 | SStream_concat0(O, markup(">")); \ | 2453 | 101 | printShifter(MI, OpNum + 1, O); \ | 2454 | 101 | return; \ | 2455 | 101 | } \ | 2456 | 252 | \ | 2457 | 252 | T Val; \ | 2458 | 151 | if (CONCAT(isSignedType, T)()) \ | 2459 | 151 | Val = (int8_t)UnscaledVal * \ | 2460 | 0 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2461 | 151 | else \ | 2462 | 151 | Val = (uint8_t)UnscaledVal * \ | 2463 | 151 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2464 | 151 | \ | 2465 | 151 | CONCAT(printImmSVE, T)(Val, O); \ | 2466 | 151 | } |
Line | Count | Source | 2438 | 330 | { \ | 2439 | 330 | AArch64_add_cs_detail_1( \ | 2440 | 330 | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ | 2441 | 330 | sizeof(T)); \ | 2442 | 330 | unsigned UnscaledVal = \ | 2443 | 330 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2444 | 330 | unsigned Shift = \ | 2445 | 330 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ | 2446 | 330 | \ | 2447 | 330 | if ((UnscaledVal == 0) && \ | 2448 | 330 | (AArch64_AM_getShiftValue(Shift) != 0)) { \ | 2449 | 0 | SStream_concat(O, "%s", markup("<imm:")); \ | 2450 | 0 | SStream_concat1(O, '#'); \ | 2451 | 0 | printUInt64(O, (UnscaledVal)); \ | 2452 | 0 | SStream_concat0(O, markup(">")); \ | 2453 | 0 | printShifter(MI, OpNum + 1, O); \ | 2454 | 0 | return; \ | 2455 | 0 | } \ | 2456 | 330 | \ | 2457 | 330 | T Val; \ | 2458 | 330 | if (CONCAT(isSignedType, T)()) \ | 2459 | 330 | Val = (int8_t)UnscaledVal * \ | 2460 | 0 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2461 | 330 | else \ | 2462 | 330 | Val = (uint8_t)UnscaledVal * \ | 2463 | 330 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2464 | 330 | \ | 2465 | 330 | CONCAT(printImmSVE, T)(Val, O); \ | 2466 | 330 | } |
Line | Count | Source | 2438 | 1.03k | { \ | 2439 | 1.03k | AArch64_add_cs_detail_1( \ | 2440 | 1.03k | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ | 2441 | 1.03k | sizeof(T)); \ | 2442 | 1.03k | unsigned UnscaledVal = \ | 2443 | 1.03k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2444 | 1.03k | unsigned Shift = \ | 2445 | 1.03k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ | 2446 | 1.03k | \ | 2447 | 1.03k | if ((UnscaledVal == 0) && \ | 2448 | 1.03k | (AArch64_AM_getShiftValue(Shift) != 0)) { \ | 2449 | 618 | SStream_concat(O, "%s", markup("<imm:")); \ | 2450 | 618 | SStream_concat1(O, '#'); \ | 2451 | 618 | printUInt64(O, (UnscaledVal)); \ | 2452 | 618 | SStream_concat0(O, markup(">")); \ | 2453 | 618 | printShifter(MI, OpNum + 1, O); \ | 2454 | 618 | return; \ | 2455 | 618 | } \ | 2456 | 1.03k | \ | 2457 | 1.03k | T Val; \ | 2458 | 420 | if (CONCAT(isSignedType, T)()) \ | 2459 | 420 | Val = (int8_t)UnscaledVal * \ | 2460 | 0 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2461 | 420 | else \ | 2462 | 420 | Val = (uint8_t)UnscaledVal * \ | 2463 | 420 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2464 | 420 | \ | 2465 | 420 | CONCAT(printImmSVE, T)(Val, O); \ | 2466 | 420 | } |
Line | Count | Source | 2438 | 119 | { \ | 2439 | 119 | AArch64_add_cs_detail_1( \ | 2440 | 119 | MI, CONCAT(AArch64_OP_GROUP_Imm8OptLsl, T), OpNum, \ | 2441 | 119 | sizeof(T)); \ | 2442 | 119 | unsigned UnscaledVal = \ | 2443 | 119 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2444 | 119 | unsigned Shift = \ | 2445 | 119 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum + 1))); \ | 2446 | 119 | \ | 2447 | 119 | if ((UnscaledVal == 0) && \ | 2448 | 119 | (AArch64_AM_getShiftValue(Shift) != 0)) { \ | 2449 | 46 | SStream_concat(O, "%s", markup("<imm:")); \ | 2450 | 46 | SStream_concat1(O, '#'); \ | 2451 | 46 | printUInt64(O, (UnscaledVal)); \ | 2452 | 46 | SStream_concat0(O, markup(">")); \ | 2453 | 46 | printShifter(MI, OpNum + 1, O); \ | 2454 | 46 | return; \ | 2455 | 46 | } \ | 2456 | 119 | \ | 2457 | 119 | T Val; \ | 2458 | 73 | if (CONCAT(isSignedType, T)()) \ | 2459 | 73 | Val = (int8_t)UnscaledVal * \ | 2460 | 0 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2461 | 73 | else \ | 2462 | 73 | Val = (uint8_t)UnscaledVal * \ | 2463 | 73 | (1 << AArch64_AM_getShiftValue(Shift)); \ | 2464 | 73 | \ | 2465 | 73 | CONCAT(printImmSVE, T)(Val, O); \ | 2466 | 73 | } |
|
2467 | | DEFINE_printImm8OptLsl(int16_t); |
2468 | | DEFINE_printImm8OptLsl(int8_t); |
2469 | | DEFINE_printImm8OptLsl(int64_t); |
2470 | | DEFINE_printImm8OptLsl(int32_t); |
2471 | | DEFINE_printImm8OptLsl(uint16_t); |
2472 | | DEFINE_printImm8OptLsl(uint8_t); |
2473 | | DEFINE_printImm8OptLsl(uint64_t); |
2474 | | DEFINE_printImm8OptLsl(uint32_t); |
2475 | | |
2476 | | #define DEFINE_printSVELogicalImm(T) \ |
2477 | | void CONCAT(printSVELogicalImm, T)(MCInst * MI, unsigned OpNum, \ |
2478 | | SStream *O) \ |
2479 | 2.52k | { \ |
2480 | 2.52k | AArch64_add_cs_detail_1( \ |
2481 | 2.52k | MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \ |
2482 | 2.52k | sizeof(T)); \ |
2483 | 2.52k | typedef T SignedT; \ |
2484 | 2.52k | typedef CONCATS(u, T) UnsignedT; \ |
2485 | 2.52k | \ |
2486 | 2.52k | uint64_t Val = \ |
2487 | 2.52k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ |
2488 | 2.52k | UnsignedT PrintVal = \ |
2489 | 2.52k | AArch64_AM_decodeLogicalImmediate(Val, 64); \ |
2490 | 2.52k | \ |
2491 | 2.52k | if ((int16_t)PrintVal == (SignedT)PrintVal) \ |
2492 | 2.52k | CONCAT(printImmSVE, T)((T)PrintVal, O); \ |
2493 | 2.52k | else if ((uint16_t)PrintVal == PrintVal) \ |
2494 | 609 | CONCAT(printImmSVE, T)(PrintVal, O); \ |
2495 | 609 | else { \ |
2496 | 452 | SStream_concat(O, "%s", markup("<imm:")); \ |
2497 | 452 | printUInt64Bang(O, ((uint64_t)PrintVal)); \ |
2498 | 452 | SStream_concat0(O, markup(">")); \ |
2499 | 452 | } \ |
2500 | 2.52k | } printSVELogicalImm_int16_t Line | Count | Source | 2479 | 1.42k | { \ | 2480 | 1.42k | AArch64_add_cs_detail_1( \ | 2481 | 1.42k | MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \ | 2482 | 1.42k | sizeof(T)); \ | 2483 | 1.42k | typedef T SignedT; \ | 2484 | 1.42k | typedef CONCATS(u, T) UnsignedT; \ | 2485 | 1.42k | \ | 2486 | 1.42k | uint64_t Val = \ | 2487 | 1.42k | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2488 | 1.42k | UnsignedT PrintVal = \ | 2489 | 1.42k | AArch64_AM_decodeLogicalImmediate(Val, 64); \ | 2490 | 1.42k | \ | 2491 | 1.42k | if ((int16_t)PrintVal == (SignedT)PrintVal) \ | 2492 | 1.42k | CONCAT(printImmSVE, T)((T)PrintVal, O); \ | 2493 | 1.42k | else if ((uint16_t)PrintVal == PrintVal) \ | 2494 | 0 | CONCAT(printImmSVE, T)(PrintVal, O); \ | 2495 | 0 | else { \ | 2496 | 0 | SStream_concat(O, "%s", markup("<imm:")); \ | 2497 | 0 | printUInt64Bang(O, ((uint64_t)PrintVal)); \ | 2498 | 0 | SStream_concat0(O, markup(">")); \ | 2499 | 0 | } \ | 2500 | 1.42k | } |
printSVELogicalImm_int32_t Line | Count | Source | 2479 | 547 | { \ | 2480 | 547 | AArch64_add_cs_detail_1( \ | 2481 | 547 | MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \ | 2482 | 547 | sizeof(T)); \ | 2483 | 547 | typedef T SignedT; \ | 2484 | 547 | typedef CONCATS(u, T) UnsignedT; \ | 2485 | 547 | \ | 2486 | 547 | uint64_t Val = \ | 2487 | 547 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2488 | 547 | UnsignedT PrintVal = \ | 2489 | 547 | AArch64_AM_decodeLogicalImmediate(Val, 64); \ | 2490 | 547 | \ | 2491 | 547 | if ((int16_t)PrintVal == (SignedT)PrintVal) \ | 2492 | 547 | CONCAT(printImmSVE, T)((T)PrintVal, O); \ | 2493 | 547 | else if ((uint16_t)PrintVal == PrintVal) \ | 2494 | 298 | CONCAT(printImmSVE, T)(PrintVal, O); \ | 2495 | 298 | else { \ | 2496 | 189 | SStream_concat(O, "%s", markup("<imm:")); \ | 2497 | 189 | printUInt64Bang(O, ((uint64_t)PrintVal)); \ | 2498 | 189 | SStream_concat0(O, markup(">")); \ | 2499 | 189 | } \ | 2500 | 547 | } |
printSVELogicalImm_int64_t Line | Count | Source | 2479 | 547 | { \ | 2480 | 547 | AArch64_add_cs_detail_1( \ | 2481 | 547 | MI, CONCAT(AArch64_OP_GROUP_SVELogicalImm, T), OpNum, \ | 2482 | 547 | sizeof(T)); \ | 2483 | 547 | typedef T SignedT; \ | 2484 | 547 | typedef CONCATS(u, T) UnsignedT; \ | 2485 | 547 | \ | 2486 | 547 | uint64_t Val = \ | 2487 | 547 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2488 | 547 | UnsignedT PrintVal = \ | 2489 | 547 | AArch64_AM_decodeLogicalImmediate(Val, 64); \ | 2490 | 547 | \ | 2491 | 547 | if ((int16_t)PrintVal == (SignedT)PrintVal) \ | 2492 | 547 | CONCAT(printImmSVE, T)((T)PrintVal, O); \ | 2493 | 547 | else if ((uint16_t)PrintVal == PrintVal) \ | 2494 | 311 | CONCAT(printImmSVE, T)(PrintVal, O); \ | 2495 | 311 | else { \ | 2496 | 263 | SStream_concat(O, "%s", markup("<imm:")); \ | 2497 | 263 | printUInt64Bang(O, ((uint64_t)PrintVal)); \ | 2498 | 263 | SStream_concat0(O, markup(">")); \ | 2499 | 263 | } \ | 2500 | 547 | } |
|
2501 | | DEFINE_printSVELogicalImm(int16_t); |
2502 | | DEFINE_printSVELogicalImm(int32_t); |
2503 | | DEFINE_printSVELogicalImm(int64_t); |
2504 | | |
2505 | | #define DEFINE_printZPRasFPR(Width) \ |
2506 | | void CONCAT(printZPRasFPR, Width)(MCInst * MI, unsigned OpNum, \ |
2507 | | SStream *O) \ |
2508 | 1.79k | { \ |
2509 | 1.79k | AArch64_add_cs_detail_1( \ |
2510 | 1.79k | MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \ |
2511 | 1.79k | Width); \ |
2512 | 1.79k | unsigned Base; \ |
2513 | 1.79k | switch (Width) { \ |
2514 | 280 | case 8: \ |
2515 | 280 | Base = AArch64_B0; \ |
2516 | 280 | break; \ |
2517 | 528 | case 16: \ |
2518 | 528 | Base = AArch64_H0; \ |
2519 | 528 | break; \ |
2520 | 322 | case 32: \ |
2521 | 322 | Base = AArch64_S0; \ |
2522 | 322 | break; \ |
2523 | 622 | case 64: \ |
2524 | 622 | Base = AArch64_D0; \ |
2525 | 622 | break; \ |
2526 | 38 | case 128: \ |
2527 | 38 | Base = AArch64_Q0; \ |
2528 | 38 | break; \ |
2529 | 0 | default: \ |
2530 | 0 | CS_ASSERT_RET(0 && "Unsupported width"); \ |
2531 | 1.79k | } \ |
2532 | 1.79k | unsigned Reg = \ |
2533 | 1.79k | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ |
2534 | 1.79k | printRegName(O, Reg - AArch64_Z0 + Base); \ |
2535 | 1.79k | } Line | Count | Source | 2508 | 280 | { \ | 2509 | 280 | AArch64_add_cs_detail_1( \ | 2510 | 280 | MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \ | 2511 | 280 | Width); \ | 2512 | 280 | unsigned Base; \ | 2513 | 280 | switch (Width) { \ | 2514 | 280 | case 8: \ | 2515 | 280 | Base = AArch64_B0; \ | 2516 | 280 | break; \ | 2517 | 0 | case 16: \ | 2518 | 0 | Base = AArch64_H0; \ | 2519 | 0 | break; \ | 2520 | 0 | case 32: \ | 2521 | 0 | Base = AArch64_S0; \ | 2522 | 0 | break; \ | 2523 | 0 | case 64: \ | 2524 | 0 | Base = AArch64_D0; \ | 2525 | 0 | break; \ | 2526 | 0 | case 128: \ | 2527 | 0 | Base = AArch64_Q0; \ | 2528 | 0 | break; \ | 2529 | 0 | default: \ | 2530 | 0 | CS_ASSERT_RET(0 && "Unsupported width"); \ | 2531 | 280 | } \ | 2532 | 280 | unsigned Reg = \ | 2533 | 280 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2534 | 280 | printRegName(O, Reg - AArch64_Z0 + Base); \ | 2535 | 280 | } |
Line | Count | Source | 2508 | 622 | { \ | 2509 | 622 | AArch64_add_cs_detail_1( \ | 2510 | 622 | MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \ | 2511 | 622 | Width); \ | 2512 | 622 | unsigned Base; \ | 2513 | 622 | switch (Width) { \ | 2514 | 0 | case 8: \ | 2515 | 0 | Base = AArch64_B0; \ | 2516 | 0 | break; \ | 2517 | 0 | case 16: \ | 2518 | 0 | Base = AArch64_H0; \ | 2519 | 0 | break; \ | 2520 | 0 | case 32: \ | 2521 | 0 | Base = AArch64_S0; \ | 2522 | 0 | break; \ | 2523 | 622 | case 64: \ | 2524 | 622 | Base = AArch64_D0; \ | 2525 | 622 | break; \ | 2526 | 0 | case 128: \ | 2527 | 0 | Base = AArch64_Q0; \ | 2528 | 0 | break; \ | 2529 | 0 | default: \ | 2530 | 0 | CS_ASSERT_RET(0 && "Unsupported width"); \ | 2531 | 622 | } \ | 2532 | 622 | unsigned Reg = \ | 2533 | 622 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2534 | 622 | printRegName(O, Reg - AArch64_Z0 + Base); \ | 2535 | 622 | } |
Line | Count | Source | 2508 | 528 | { \ | 2509 | 528 | AArch64_add_cs_detail_1( \ | 2510 | 528 | MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \ | 2511 | 528 | Width); \ | 2512 | 528 | unsigned Base; \ | 2513 | 528 | switch (Width) { \ | 2514 | 0 | case 8: \ | 2515 | 0 | Base = AArch64_B0; \ | 2516 | 0 | break; \ | 2517 | 528 | case 16: \ | 2518 | 528 | Base = AArch64_H0; \ | 2519 | 528 | break; \ | 2520 | 0 | case 32: \ | 2521 | 0 | Base = AArch64_S0; \ | 2522 | 0 | break; \ | 2523 | 0 | case 64: \ | 2524 | 0 | Base = AArch64_D0; \ | 2525 | 0 | break; \ | 2526 | 0 | case 128: \ | 2527 | 0 | Base = AArch64_Q0; \ | 2528 | 0 | break; \ | 2529 | 0 | default: \ | 2530 | 0 | CS_ASSERT_RET(0 && "Unsupported width"); \ | 2531 | 528 | } \ | 2532 | 528 | unsigned Reg = \ | 2533 | 528 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2534 | 528 | printRegName(O, Reg - AArch64_Z0 + Base); \ | 2535 | 528 | } |
Line | Count | Source | 2508 | 322 | { \ | 2509 | 322 | AArch64_add_cs_detail_1( \ | 2510 | 322 | MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \ | 2511 | 322 | Width); \ | 2512 | 322 | unsigned Base; \ | 2513 | 322 | switch (Width) { \ | 2514 | 0 | case 8: \ | 2515 | 0 | Base = AArch64_B0; \ | 2516 | 0 | break; \ | 2517 | 0 | case 16: \ | 2518 | 0 | Base = AArch64_H0; \ | 2519 | 0 | break; \ | 2520 | 322 | case 32: \ | 2521 | 322 | Base = AArch64_S0; \ | 2522 | 322 | break; \ | 2523 | 0 | case 64: \ | 2524 | 0 | Base = AArch64_D0; \ | 2525 | 0 | break; \ | 2526 | 0 | case 128: \ | 2527 | 0 | Base = AArch64_Q0; \ | 2528 | 0 | break; \ | 2529 | 0 | default: \ | 2530 | 0 | CS_ASSERT_RET(0 && "Unsupported width"); \ | 2531 | 322 | } \ | 2532 | 322 | unsigned Reg = \ | 2533 | 322 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2534 | 322 | printRegName(O, Reg - AArch64_Z0 + Base); \ | 2535 | 322 | } |
Line | Count | Source | 2508 | 38 | { \ | 2509 | 38 | AArch64_add_cs_detail_1( \ | 2510 | 38 | MI, CONCAT(AArch64_OP_GROUP_ZPRasFPR, Width), OpNum, \ | 2511 | 38 | Width); \ | 2512 | 38 | unsigned Base; \ | 2513 | 38 | switch (Width) { \ | 2514 | 0 | case 8: \ | 2515 | 0 | Base = AArch64_B0; \ | 2516 | 0 | break; \ | 2517 | 0 | case 16: \ | 2518 | 0 | Base = AArch64_H0; \ | 2519 | 0 | break; \ | 2520 | 0 | case 32: \ | 2521 | 0 | Base = AArch64_S0; \ | 2522 | 0 | break; \ | 2523 | 0 | case 64: \ | 2524 | 0 | Base = AArch64_D0; \ | 2525 | 0 | break; \ | 2526 | 38 | case 128: \ | 2527 | 38 | Base = AArch64_Q0; \ | 2528 | 38 | break; \ | 2529 | 0 | default: \ | 2530 | 0 | CS_ASSERT_RET(0 && "Unsupported width"); \ | 2531 | 38 | } \ | 2532 | 38 | unsigned Reg = \ | 2533 | 38 | MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); \ | 2534 | 38 | printRegName(O, Reg - AArch64_Z0 + Base); \ | 2535 | 38 | } |
|
2536 | | DEFINE_printZPRasFPR(8); |
2537 | | DEFINE_printZPRasFPR(64); |
2538 | | DEFINE_printZPRasFPR(16); |
2539 | | DEFINE_printZPRasFPR(32); |
2540 | | DEFINE_printZPRasFPR(128); |
2541 | | |
2542 | | #define DEFINE_printExactFPImm(ImmIs0, ImmIs1) \ |
2543 | | void CONCAT(printExactFPImm, CONCAT(ImmIs0, ImmIs1))( \ |
2544 | | MCInst * MI, unsigned OpNum, SStream *O) \ |
2545 | 712 | { \ |
2546 | 712 | AArch64_add_cs_detail_2( \ |
2547 | 712 | MI, \ |
2548 | 712 | CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \ |
2549 | 712 | ImmIs1), \ |
2550 | 712 | OpNum, ImmIs0, ImmIs1); \ |
2551 | 712 | const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \ |
2552 | 712 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \ |
2553 | 712 | const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \ |
2554 | 712 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \ |
2555 | 712 | unsigned Val = \ |
2556 | 712 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ |
2557 | 712 | SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \ |
2558 | 712 | (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \ |
2559 | 712 | SStream_concat0(O, markup(">")); \ |
2560 | 712 | } printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_one Line | Count | Source | 2545 | 395 | { \ | 2546 | 395 | AArch64_add_cs_detail_2( \ | 2547 | 395 | MI, \ | 2548 | 395 | CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \ | 2549 | 395 | ImmIs1), \ | 2550 | 395 | OpNum, ImmIs0, ImmIs1); \ | 2551 | 395 | const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \ | 2552 | 395 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \ | 2553 | 395 | const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \ | 2554 | 395 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \ | 2555 | 395 | unsigned Val = \ | 2556 | 395 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2557 | 395 | SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \ | 2558 | 395 | (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \ | 2559 | 395 | SStream_concat0(O, markup(">")); \ | 2560 | 395 | } |
printExactFPImm_AArch64ExactFPImm_zero_AArch64ExactFPImm_one Line | Count | Source | 2545 | 177 | { \ | 2546 | 177 | AArch64_add_cs_detail_2( \ | 2547 | 177 | MI, \ | 2548 | 177 | CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \ | 2549 | 177 | ImmIs1), \ | 2550 | 177 | OpNum, ImmIs0, ImmIs1); \ | 2551 | 177 | const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \ | 2552 | 177 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \ | 2553 | 177 | const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \ | 2554 | 177 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \ | 2555 | 177 | unsigned Val = \ | 2556 | 177 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2557 | 177 | SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \ | 2558 | 177 | (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \ | 2559 | 177 | SStream_concat0(O, markup(">")); \ | 2560 | 177 | } |
printExactFPImm_AArch64ExactFPImm_half_AArch64ExactFPImm_two Line | Count | Source | 2545 | 140 | { \ | 2546 | 140 | AArch64_add_cs_detail_2( \ | 2547 | 140 | MI, \ | 2548 | 140 | CONCAT(CONCAT(AArch64_OP_GROUP_ExactFPImm, ImmIs0), \ | 2549 | 140 | ImmIs1), \ | 2550 | 140 | OpNum, ImmIs0, ImmIs1); \ | 2551 | 140 | const AArch64ExactFPImm_ExactFPImm *Imm0Desc = \ | 2552 | 140 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs0); \ | 2553 | 140 | const AArch64ExactFPImm_ExactFPImm *Imm1Desc = \ | 2554 | 140 | AArch64ExactFPImm_lookupExactFPImmByEnum(ImmIs1); \ | 2555 | 140 | unsigned Val = \ | 2556 | 140 | MCOperand_getImm(MCInst_getOperand(MI, (OpNum))); \ | 2557 | 140 | SStream_concat(O, "%s%s%s", markup("<imm:"), "#", \ | 2558 | 140 | (Val ? Imm1Desc->Repr : Imm0Desc->Repr)); \ | 2559 | 140 | SStream_concat0(O, markup(">")); \ | 2560 | 140 | } |
|
2561 | | DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_one); |
2562 | | DEFINE_printExactFPImm(AArch64ExactFPImm_zero, AArch64ExactFPImm_one); |
2563 | | DEFINE_printExactFPImm(AArch64ExactFPImm_half, AArch64ExactFPImm_two); |
2564 | | |
2565 | | void printGPR64as32(MCInst *MI, unsigned OpNum, SStream *O) |
2566 | 4.24k | { |
2567 | 4.24k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64as32, OpNum); |
2568 | 4.24k | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
2569 | 4.24k | printRegName(O, getWRegFromXReg(Reg)); |
2570 | 4.24k | } |
2571 | | |
2572 | | void printGPR64x8(MCInst *MI, unsigned OpNum, SStream *O) |
2573 | 84 | { |
2574 | 84 | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_GPR64x8, OpNum); |
2575 | 84 | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
2576 | 84 | printRegName(O, |
2577 | 84 | MCRegisterInfo_getSubReg(MI->MRI, Reg, AArch64_x8sub_0)); |
2578 | 84 | } |
2579 | | |
2580 | | void printSyspXzrPair(MCInst *MI, unsigned OpNum, SStream *O) |
2581 | 1.15k | { |
2582 | 1.15k | AArch64_add_cs_detail_0(MI, AArch64_OP_GROUP_SyspXzrPair, OpNum); |
2583 | 1.15k | unsigned Reg = MCOperand_getReg(MCInst_getOperand(MI, (OpNum))); |
2584 | | |
2585 | 1.15k | SStream_concat(O, "%s%s", getRegisterName(Reg, AArch64_NoRegAltName), |
2586 | 1.15k | ", "); |
2587 | 1.15k | SStream_concat0(O, getRegisterName(Reg, AArch64_NoRegAltName)); |
2588 | 1.15k | } |
2589 | | |
2590 | | const char *AArch64_LLVM_getRegisterName(unsigned RegNo, unsigned AltIdx) |
2591 | 169k | { |
2592 | 169k | return getRegisterName(RegNo, AltIdx); |
2593 | 169k | } |
2594 | | |
2595 | | void AArch64_LLVM_printInstruction(MCInst *MI, SStream *O, |
2596 | | void * /* MCRegisterInfo* */ info) |
2597 | 293k | { |
2598 | 293k | printInst(MI, MI->address, "", O); |
2599 | 293k | } |