Coverage Report

Created: 2026-04-29 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86ATTInstPrinter.c
Line
Count
Source
1
//===-- X86ATTInstPrinter.cpp - AT&T assembly instruction printing --------===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as AT&T-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
// this code is only relevant when DIET mode is disable
19
#if defined(CAPSTONE_HAS_X86) && !defined(CAPSTONE_DIET) && \
20
  !defined(CAPSTONE_X86_ATT_DISABLE)
21
22
#ifdef _MSC_VER
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 4996)
25
// disable MSVC's warning on strncpy()
26
#pragma warning(disable : 28719)
27
#endif
28
29
#if !defined(CAPSTONE_HAS_OSXKERNEL)
30
#include <ctype.h>
31
#endif
32
#include <capstone/platform.h>
33
34
#if defined(CAPSTONE_HAS_OSXKERNEL)
35
#include <Availability.h>
36
#include <libkern/libkern.h>
37
#else
38
#include <stdio.h>
39
#include <stdlib.h>
40
#endif
41
42
#include <string.h>
43
44
#include "../../utils.h"
45
#include "../../MCInst.h"
46
#include "../../SStream.h"
47
#include "../../MCRegisterInfo.h"
48
#include "X86Mapping.h"
49
#include "X86BaseInfo.h"
50
#include "X86InstPrinterCommon.h"
51
52
#define GET_INSTRINFO_ENUM
53
#ifdef CAPSTONE_X86_REDUCE
54
#include "X86GenInstrInfo_reduce.inc"
55
#else
56
#include "X86GenInstrInfo.inc"
57
#endif
58
59
#define GET_REGINFO_ENUM
60
#include "X86GenRegisterInfo.inc"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
146k
{
67
146k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
146k
  MI->csh->doing_mem = status;
71
146k
  if (!status)
72
    // done, create the next operand slot
73
73.2k
    MI->flat_insn->detail->x86.op_count++;
74
146k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
13.6k
{
78
13.6k
  switch (MI->csh->mode) {
79
4.72k
  case CS_MODE_16:
80
4.72k
    switch (MI->flat_insn->id) {
81
1.51k
    default:
82
1.51k
      MI->x86opsize = 2;
83
1.51k
      break;
84
436
    case X86_INS_LJMP:
85
1.01k
    case X86_INS_LCALL:
86
1.01k
      MI->x86opsize = 4;
87
1.01k
      break;
88
551
    case X86_INS_SGDT:
89
1.15k
    case X86_INS_SIDT:
90
1.76k
    case X86_INS_LGDT:
91
2.20k
    case X86_INS_LIDT:
92
2.20k
      MI->x86opsize = 6;
93
2.20k
      break;
94
4.72k
    }
95
4.72k
    break;
96
4.72k
  case CS_MODE_32:
97
4.68k
    switch (MI->flat_insn->id) {
98
1.27k
    default:
99
1.27k
      MI->x86opsize = 4;
100
1.27k
      break;
101
288
    case X86_INS_LJMP:
102
921
    case X86_INS_JMP:
103
1.22k
    case X86_INS_LCALL:
104
1.70k
    case X86_INS_SGDT:
105
2.36k
    case X86_INS_SIDT:
106
2.96k
    case X86_INS_LGDT:
107
3.40k
    case X86_INS_LIDT:
108
3.40k
      MI->x86opsize = 6;
109
3.40k
      break;
110
4.68k
    }
111
4.68k
    break;
112
4.68k
  case CS_MODE_64:
113
4.24k
    switch (MI->flat_insn->id) {
114
984
    default:
115
984
      MI->x86opsize = 8;
116
984
      break;
117
994
    case X86_INS_LJMP:
118
1.45k
    case X86_INS_LCALL:
119
1.92k
    case X86_INS_SGDT:
120
2.51k
    case X86_INS_SIDT:
121
2.80k
    case X86_INS_LGDT:
122
3.26k
    case X86_INS_LIDT:
123
3.26k
      MI->x86opsize = 10;
124
3.26k
      break;
125
4.24k
    }
126
4.24k
    break;
127
4.24k
  default: // never reach
128
0
    break;
129
13.6k
  }
130
131
13.6k
  printMemReference(MI, OpNo, O);
132
13.6k
}
133
134
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
135
124k
{
136
124k
  MI->x86opsize = 1;
137
124k
  printMemReference(MI, OpNo, O);
138
124k
}
139
140
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
141
42.8k
{
142
42.8k
  MI->x86opsize = 2;
143
144
42.8k
  printMemReference(MI, OpNo, O);
145
42.8k
}
146
147
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
148
48.8k
{
149
48.8k
  MI->x86opsize = 4;
150
151
48.8k
  printMemReference(MI, OpNo, O);
152
48.8k
}
153
154
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
155
22.8k
{
156
22.8k
  MI->x86opsize = 8;
157
22.8k
  printMemReference(MI, OpNo, O);
158
22.8k
}
159
160
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
161
7.19k
{
162
7.19k
  MI->x86opsize = 16;
163
7.19k
  printMemReference(MI, OpNo, O);
164
7.19k
}
165
166
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
167
5.54k
{
168
5.54k
  MI->x86opsize = 64;
169
5.54k
  printMemReference(MI, OpNo, O);
170
5.54k
}
171
172
#ifndef CAPSTONE_X86_REDUCE
173
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
174
4.35k
{
175
4.35k
  MI->x86opsize = 32;
176
4.35k
  printMemReference(MI, OpNo, O);
177
4.35k
}
178
179
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
180
9.10k
{
181
9.10k
  switch (MCInst_getOpcode(MI)) {
182
6.81k
  default:
183
6.81k
    MI->x86opsize = 4;
184
6.81k
    break;
185
862
  case X86_FSTENVm:
186
2.28k
  case X86_FLDENVm:
187
    // TODO: fix this in tablegen instead
188
2.28k
    switch (MI->csh->mode) {
189
0
    default: // never reach
190
0
      break;
191
830
    case CS_MODE_16:
192
830
      MI->x86opsize = 14;
193
830
      break;
194
836
    case CS_MODE_32:
195
1.45k
    case CS_MODE_64:
196
1.45k
      MI->x86opsize = 28;
197
1.45k
      break;
198
2.28k
    }
199
2.28k
    break;
200
9.10k
  }
201
202
9.10k
  printMemReference(MI, OpNo, O);
203
9.10k
}
204
205
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
206
7.48k
{
207
7.48k
  MI->x86opsize = 8;
208
7.48k
  printMemReference(MI, OpNo, O);
209
7.48k
}
210
211
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
212
440
{
213
440
  MI->x86opsize = 10;
214
440
  printMemReference(MI, OpNo, O);
215
440
}
216
217
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
218
5.08k
{
219
5.08k
  MI->x86opsize = 16;
220
5.08k
  printMemReference(MI, OpNo, O);
221
5.08k
}
222
223
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
224
5.76k
{
225
5.76k
  MI->x86opsize = 32;
226
5.76k
  printMemReference(MI, OpNo, O);
227
5.76k
}
228
229
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.06k
{
231
3.06k
  MI->x86opsize = 64;
232
3.06k
  printMemReference(MI, OpNo, O);
233
3.06k
}
234
235
#endif
236
237
static void printRegName(SStream *OS, unsigned RegNo);
238
239
// local printOperand, without updating public operands
240
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
241
424k
{
242
424k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
243
424k
  if (MCOperand_isReg(Op)) {
244
424k
    printRegName(O, MCOperand_getReg(Op));
245
424k
  } else if (MCOperand_isImm(Op)) {
246
0
    uint8_t encsize;
247
0
    uint8_t opsize =
248
0
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
249
250
    // Print X86 immediates as signed values.
251
0
    int64_t imm = MCOperand_getImm(Op);
252
0
    if (imm < 0) {
253
0
      if (MI->csh->imm_unsigned) {
254
0
        if (opsize) {
255
0
          switch (opsize) {
256
0
          default:
257
0
            break;
258
0
          case 1:
259
0
            imm &= 0xff;
260
0
            break;
261
0
          case 2:
262
0
            imm &= 0xffff;
263
0
            break;
264
0
          case 4:
265
0
            imm &= 0xffffffff;
266
0
            break;
267
0
          }
268
0
        }
269
270
0
        SStream_concat(O, "$0x%" PRIx64, imm);
271
0
      } else {
272
0
        if (imm < -HEX_THRESHOLD)
273
0
          SStream_concat(O, "$-0x%" PRIx64, -imm);
274
0
        else
275
0
          SStream_concat(O, "$-%" PRIu64, -imm);
276
0
      }
277
0
    } else {
278
0
      if (imm > HEX_THRESHOLD)
279
0
        SStream_concat(O, "$0x%" PRIx64, imm);
280
0
      else
281
0
        SStream_concat(O, "$%" PRIu64, imm);
282
0
    }
283
0
  }
284
424k
}
285
286
// convert Intel access info to AT&T access info
287
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
288
        uint64_t *eflags)
289
883k
{
290
883k
  uint8_t count, i;
291
883k
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
292
293
  // initialize access
294
883k
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
295
883k
  if (!arr) {
296
0
    return;
297
0
  }
298
299
  // find the non-zero last entry
300
2.50M
  for (count = 0; arr[count]; count++)
301
1.61M
    ;
302
303
883k
  if (count == 0)
304
63.5k
    return;
305
306
  // copy in reverse order this access array from Intel syntax -> AT&T syntax
307
820k
  count--;
308
2.43M
  for (i = 0; i <= count && ((count - i) < CS_X86_MAXIMUM_OPERAND_SIZE) &&
309
1.61M
        i < CS_X86_MAXIMUM_OPERAND_SIZE;
310
1.61M
       i++) {
311
1.61M
    if (arr[count - i] != CS_AC_IGNORE)
312
1.38M
      access[i] = arr[count - i];
313
237k
    else
314
237k
      access[i] = 0;
315
1.61M
  }
316
820k
}
317
318
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
319
32.1k
{
320
32.1k
  MCOperand *SegReg;
321
32.1k
  int reg;
322
323
32.1k
  if (MI->csh->detail_opt) {
324
32.1k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
325
326
32.1k
    MI->flat_insn->detail->x86
327
32.1k
      .operands[MI->flat_insn->detail->x86.op_count]
328
32.1k
      .type = X86_OP_MEM;
329
32.1k
    MI->flat_insn->detail->x86
330
32.1k
      .operands[MI->flat_insn->detail->x86.op_count]
331
32.1k
      .size = MI->x86opsize;
332
32.1k
    MI->flat_insn->detail->x86
333
32.1k
      .operands[MI->flat_insn->detail->x86.op_count]
334
32.1k
      .mem.segment = X86_REG_INVALID;
335
32.1k
    MI->flat_insn->detail->x86
336
32.1k
      .operands[MI->flat_insn->detail->x86.op_count]
337
32.1k
      .mem.base = X86_REG_INVALID;
338
32.1k
    MI->flat_insn->detail->x86
339
32.1k
      .operands[MI->flat_insn->detail->x86.op_count]
340
32.1k
      .mem.index = X86_REG_INVALID;
341
32.1k
    MI->flat_insn->detail->x86
342
32.1k
      .operands[MI->flat_insn->detail->x86.op_count]
343
32.1k
      .mem.scale = 1;
344
32.1k
    MI->flat_insn->detail->x86
345
32.1k
      .operands[MI->flat_insn->detail->x86.op_count]
346
32.1k
      .mem.disp = 0;
347
348
32.1k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
349
32.1k
            &MI->flat_insn->detail->x86.eflags);
350
32.1k
    MI->flat_insn->detail->x86
351
32.1k
      .operands[MI->flat_insn->detail->x86.op_count]
352
32.1k
      .access = access[MI->flat_insn->detail->x86.op_count];
353
32.1k
  }
354
355
32.1k
  SegReg = MCInst_getOperand(MI, Op + 1);
356
32.1k
  reg = MCOperand_getReg(SegReg);
357
  // If this has a segment register, print it.
358
32.1k
  if (reg) {
359
773
    _printOperand(MI, Op + 1, O);
360
773
    SStream_concat0(O, ":");
361
362
773
    if (MI->csh->detail_opt) {
363
773
      MI->flat_insn->detail->x86
364
773
        .operands[MI->flat_insn->detail->x86.op_count]
365
773
        .mem.segment = X86_register_map(reg);
366
773
    }
367
773
  }
368
369
32.1k
  SStream_concat0(O, "(");
370
32.1k
  set_mem_access(MI, true);
371
372
32.1k
  printOperand(MI, Op, O);
373
374
32.1k
  SStream_concat0(O, ")");
375
32.1k
  set_mem_access(MI, false);
376
32.1k
}
377
378
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
379
41.0k
{
380
41.0k
  if (MI->csh->detail_opt) {
381
41.0k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
382
383
41.0k
    MI->flat_insn->detail->x86
384
41.0k
      .operands[MI->flat_insn->detail->x86.op_count]
385
41.0k
      .type = X86_OP_MEM;
386
41.0k
    MI->flat_insn->detail->x86
387
41.0k
      .operands[MI->flat_insn->detail->x86.op_count]
388
41.0k
      .size = MI->x86opsize;
389
41.0k
    MI->flat_insn->detail->x86
390
41.0k
      .operands[MI->flat_insn->detail->x86.op_count]
391
41.0k
      .mem.segment = X86_REG_INVALID;
392
41.0k
    MI->flat_insn->detail->x86
393
41.0k
      .operands[MI->flat_insn->detail->x86.op_count]
394
41.0k
      .mem.base = X86_REG_INVALID;
395
41.0k
    MI->flat_insn->detail->x86
396
41.0k
      .operands[MI->flat_insn->detail->x86.op_count]
397
41.0k
      .mem.index = X86_REG_INVALID;
398
41.0k
    MI->flat_insn->detail->x86
399
41.0k
      .operands[MI->flat_insn->detail->x86.op_count]
400
41.0k
      .mem.scale = 1;
401
41.0k
    MI->flat_insn->detail->x86
402
41.0k
      .operands[MI->flat_insn->detail->x86.op_count]
403
41.0k
      .mem.disp = 0;
404
405
41.0k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
406
41.0k
            &MI->flat_insn->detail->x86.eflags);
407
41.0k
    MI->flat_insn->detail->x86
408
41.0k
      .operands[MI->flat_insn->detail->x86.op_count]
409
41.0k
      .access = access[MI->flat_insn->detail->x86.op_count];
410
41.0k
  }
411
412
  // DI accesses are always ES-based on non-64bit mode
413
41.0k
  if (MI->csh->mode != CS_MODE_64) {
414
26.4k
    SStream_concat0(O, "%es:(");
415
26.4k
    if (MI->csh->detail_opt) {
416
26.4k
      MI->flat_insn->detail->x86
417
26.4k
        .operands[MI->flat_insn->detail->x86.op_count]
418
26.4k
        .mem.segment = X86_REG_ES;
419
26.4k
    }
420
26.4k
  } else
421
14.6k
    SStream_concat0(O, "(");
422
423
41.0k
  set_mem_access(MI, true);
424
425
41.0k
  printOperand(MI, Op, O);
426
427
41.0k
  SStream_concat0(O, ")");
428
41.0k
  set_mem_access(MI, false);
429
41.0k
}
430
431
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
432
9.58k
{
433
9.58k
  MI->x86opsize = 1;
434
9.58k
  printSrcIdx(MI, OpNo, O);
435
9.58k
}
436
437
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
438
8.58k
{
439
8.58k
  MI->x86opsize = 2;
440
8.58k
  printSrcIdx(MI, OpNo, O);
441
8.58k
}
442
443
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
444
10.4k
{
445
10.4k
  MI->x86opsize = 4;
446
10.4k
  printSrcIdx(MI, OpNo, O);
447
10.4k
}
448
449
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
450
3.49k
{
451
3.49k
  MI->x86opsize = 8;
452
3.49k
  printSrcIdx(MI, OpNo, O);
453
3.49k
}
454
455
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
456
15.7k
{
457
15.7k
  MI->x86opsize = 1;
458
15.7k
  printDstIdx(MI, OpNo, O);
459
15.7k
}
460
461
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
462
11.6k
{
463
11.6k
  MI->x86opsize = 2;
464
11.6k
  printDstIdx(MI, OpNo, O);
465
11.6k
}
466
467
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
468
10.5k
{
469
10.5k
  MI->x86opsize = 4;
470
10.5k
  printDstIdx(MI, OpNo, O);
471
10.5k
}
472
473
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
474
3.10k
{
475
3.10k
  MI->x86opsize = 8;
476
3.10k
  printDstIdx(MI, OpNo, O);
477
3.10k
}
478
479
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
480
7.78k
{
481
7.78k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
482
7.78k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
483
7.78k
  int reg;
484
485
7.78k
  if (MI->csh->detail_opt) {
486
7.78k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
487
488
7.78k
    MI->flat_insn->detail->x86
489
7.78k
      .operands[MI->flat_insn->detail->x86.op_count]
490
7.78k
      .type = X86_OP_MEM;
491
7.78k
    MI->flat_insn->detail->x86
492
7.78k
      .operands[MI->flat_insn->detail->x86.op_count]
493
7.78k
      .size = MI->x86opsize;
494
7.78k
    MI->flat_insn->detail->x86
495
7.78k
      .operands[MI->flat_insn->detail->x86.op_count]
496
7.78k
      .mem.segment = X86_REG_INVALID;
497
7.78k
    MI->flat_insn->detail->x86
498
7.78k
      .operands[MI->flat_insn->detail->x86.op_count]
499
7.78k
      .mem.base = X86_REG_INVALID;
500
7.78k
    MI->flat_insn->detail->x86
501
7.78k
      .operands[MI->flat_insn->detail->x86.op_count]
502
7.78k
      .mem.index = X86_REG_INVALID;
503
7.78k
    MI->flat_insn->detail->x86
504
7.78k
      .operands[MI->flat_insn->detail->x86.op_count]
505
7.78k
      .mem.scale = 1;
506
7.78k
    MI->flat_insn->detail->x86
507
7.78k
      .operands[MI->flat_insn->detail->x86.op_count]
508
7.78k
      .mem.disp = 0;
509
510
7.78k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
511
7.78k
            &MI->flat_insn->detail->x86.eflags);
512
7.78k
    MI->flat_insn->detail->x86
513
7.78k
      .operands[MI->flat_insn->detail->x86.op_count]
514
7.78k
      .access = access[MI->flat_insn->detail->x86.op_count];
515
7.78k
  }
516
517
  // If this has a segment register, print it.
518
7.78k
  reg = MCOperand_getReg(SegReg);
519
7.78k
  if (reg) {
520
649
    _printOperand(MI, Op + 1, O);
521
649
    SStream_concat0(O, ":");
522
523
649
    if (MI->csh->detail_opt) {
524
649
      MI->flat_insn->detail->x86
525
649
        .operands[MI->flat_insn->detail->x86.op_count]
526
649
        .mem.segment = X86_register_map(reg);
527
649
    }
528
649
  }
529
530
7.78k
  if (MCOperand_isImm(DispSpec)) {
531
7.78k
    int64_t imm = MCOperand_getImm(DispSpec);
532
7.78k
    if (MI->csh->detail_opt)
533
7.78k
      MI->flat_insn->detail->x86
534
7.78k
        .operands[MI->flat_insn->detail->x86.op_count]
535
7.78k
        .mem.disp = imm;
536
7.78k
    if (imm < 0) {
537
1.54k
      SStream_concat(O, "0x%" PRIx64,
538
1.54k
               arch_masks[MI->csh->mode] & imm);
539
6.24k
    } else {
540
6.24k
      if (imm > HEX_THRESHOLD)
541
5.84k
        SStream_concat(O, "0x%" PRIx64, imm);
542
398
      else
543
398
        SStream_concat(O, "%" PRIu64, imm);
544
6.24k
    }
545
7.78k
  }
546
547
7.78k
  if (MI->csh->detail_opt)
548
7.78k
    MI->flat_insn->detail->x86.op_count++;
549
7.78k
}
550
551
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
552
42.1k
{
553
42.1k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
554
555
42.1k
  if (val > HEX_THRESHOLD)
556
37.3k
    SStream_concat(O, "$0x%x", val);
557
4.73k
  else
558
4.73k
    SStream_concat(O, "$%" PRIu8, val);
559
560
42.1k
  if (MI->csh->detail_opt) {
561
42.1k
    MI->flat_insn->detail->x86
562
42.1k
      .operands[MI->flat_insn->detail->x86.op_count]
563
42.1k
      .type = X86_OP_IMM;
564
42.1k
    MI->flat_insn->detail->x86
565
42.1k
      .operands[MI->flat_insn->detail->x86.op_count]
566
42.1k
      .imm = val;
567
42.1k
    MI->flat_insn->detail->x86
568
42.1k
      .operands[MI->flat_insn->detail->x86.op_count]
569
42.1k
      .size = 1;
570
42.1k
    MI->flat_insn->detail->x86.op_count++;
571
42.1k
  }
572
42.1k
}
573
574
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
575
4.07k
{
576
4.07k
  MI->x86opsize = 1;
577
4.07k
  printMemOffset(MI, OpNo, O);
578
4.07k
}
579
580
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
581
1.44k
{
582
1.44k
  MI->x86opsize = 2;
583
1.44k
  printMemOffset(MI, OpNo, O);
584
1.44k
}
585
586
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
587
1.97k
{
588
1.97k
  MI->x86opsize = 4;
589
1.97k
  printMemOffset(MI, OpNo, O);
590
1.97k
}
591
592
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
593
281
{
594
281
  MI->x86opsize = 8;
595
281
  printMemOffset(MI, OpNo, O);
596
281
}
597
598
/// printPCRelImm - This is used to print an immediate value that ends up
599
/// being encoded as a pc-relative value (e.g. for jumps and calls).  These
600
/// print slightly differently than normal immediates.  For example, a $ is not
601
/// emitted.
602
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
603
48.4k
{
604
48.4k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
605
48.4k
  if (MCOperand_isImm(Op)) {
606
48.4k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
607
48.4k
            MI->address;
608
609
    // truncate imm for non-64bit
610
48.4k
    if (MI->csh->mode != CS_MODE_64) {
611
33.5k
      imm = imm & 0xffffffff;
612
33.5k
    }
613
614
48.4k
    if (imm < 0) {
615
964
      SStream_concat(O, "0x%" PRIx64, imm);
616
47.4k
    } else {
617
47.4k
      if (imm > HEX_THRESHOLD)
618
47.4k
        SStream_concat(O, "0x%" PRIx64, imm);
619
18
      else
620
18
        SStream_concat(O, "%" PRIu64, imm);
621
47.4k
    }
622
48.4k
    if (MI->csh->detail_opt) {
623
48.4k
      MI->flat_insn->detail->x86
624
48.4k
        .operands[MI->flat_insn->detail->x86.op_count]
625
48.4k
        .type = X86_OP_IMM;
626
48.4k
      MI->has_imm = true;
627
48.4k
      MI->flat_insn->detail->x86
628
48.4k
        .operands[MI->flat_insn->detail->x86.op_count]
629
48.4k
        .imm = imm;
630
48.4k
      MI->flat_insn->detail->x86.op_count++;
631
48.4k
    }
632
48.4k
  }
633
48.4k
}
634
635
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
636
374k
{
637
374k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
638
374k
  if (MCOperand_isReg(Op)) {
639
322k
    unsigned int reg = MCOperand_getReg(Op);
640
322k
    printRegName(O, reg);
641
322k
    if (MI->csh->detail_opt) {
642
322k
      if (MI->csh->doing_mem) {
643
33.4k
        MI->flat_insn->detail->x86
644
33.4k
          .operands[MI->flat_insn->detail->x86
645
33.4k
                .op_count]
646
33.4k
          .mem.base = X86_register_map(reg);
647
289k
      } else {
648
289k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
649
650
289k
        MI->flat_insn->detail->x86
651
289k
          .operands[MI->flat_insn->detail->x86
652
289k
                .op_count]
653
289k
          .type = X86_OP_REG;
654
289k
        MI->flat_insn->detail->x86
655
289k
          .operands[MI->flat_insn->detail->x86
656
289k
                .op_count]
657
289k
          .reg = X86_register_map(reg);
658
289k
        MI->flat_insn->detail->x86
659
289k
          .operands[MI->flat_insn->detail->x86
660
289k
                .op_count]
661
289k
          .size =
662
289k
          MI->csh->regsize_map[X86_register_map(
663
289k
            reg)];
664
665
289k
        get_op_access(
666
289k
          MI->csh, MCInst_getOpcode(MI), access,
667
289k
          &MI->flat_insn->detail->x86.eflags);
668
289k
        MI->flat_insn->detail->x86
669
289k
          .operands[MI->flat_insn->detail->x86
670
289k
                .op_count]
671
289k
          .access =
672
289k
          access[MI->flat_insn->detail->x86
673
289k
                   .op_count];
674
675
289k
        MI->flat_insn->detail->x86.op_count++;
676
289k
      }
677
322k
    }
678
322k
  } else if (MCOperand_isImm(Op)) {
679
    // Print X86 immediates as signed values.
680
51.3k
    uint8_t encsize;
681
51.3k
    int64_t imm = MCOperand_getImm(Op);
682
51.3k
    uint8_t opsize =
683
51.3k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
684
685
51.3k
    if (opsize == 1) { // print 1 byte immediate in positive form
686
24.5k
      imm = imm & 0xff;
687
24.5k
    }
688
689
51.3k
    switch (MI->flat_insn->id) {
690
23.1k
    default:
691
23.1k
      if (imm >= 0) {
692
20.0k
        if (imm > HEX_THRESHOLD)
693
17.1k
          SStream_concat(O, "$0x%" PRIx64, imm);
694
2.85k
        else
695
2.85k
          SStream_concat(O, "$%" PRIu64, imm);
696
20.0k
      } else {
697
3.17k
        if (MI->csh->imm_unsigned) {
698
0
          if (opsize) {
699
0
            switch (opsize) {
700
0
            default:
701
0
              break;
702
            // case 1 cannot occur because above imm was ANDed with 0xff,
703
            // making it effectively always positive.
704
            // So this switch is never reached.
705
0
            case 2:
706
0
              imm &= 0xffff;
707
0
              break;
708
0
            case 4:
709
0
              imm &= 0xffffffff;
710
0
              break;
711
0
            }
712
0
          }
713
714
0
          SStream_concat(O, "$0x%" PRIx64, imm);
715
3.17k
        } else {
716
3.17k
          if (imm ==
717
3.17k
              0x8000000000000000LL) // imm == -imm
718
0
            SStream_concat0(
719
0
              O,
720
0
              "$0x8000000000000000");
721
3.17k
          else if (imm < -HEX_THRESHOLD)
722
2.36k
            SStream_concat(O,
723
2.36k
                     "$-0x%" PRIx64,
724
2.36k
                     -imm);
725
810
          else
726
810
            SStream_concat(O, "$-%" PRIu64,
727
810
                     -imm);
728
3.17k
        }
729
3.17k
      }
730
23.1k
      break;
731
732
23.1k
    case X86_INS_MOVABS:
733
9.55k
    case X86_INS_MOV:
734
      // do not print number in negative form
735
      // Use unsigned comparison to handle values >= 2^63 correctly
736
9.55k
      if ((uint64_t)imm > HEX_THRESHOLD)
737
7.99k
        SStream_concat(O, "$0x%" PRIx64, imm);
738
1.55k
      else
739
1.55k
        SStream_concat(O, "$%" PRIu64, imm);
740
9.55k
      break;
741
742
0
    case X86_INS_IN:
743
0
    case X86_INS_OUT:
744
0
    case X86_INS_INT:
745
      // do not print number in negative form
746
0
      imm = imm & 0xff;
747
0
      if (imm >= 0 && imm <= HEX_THRESHOLD)
748
0
        SStream_concat(O, "$%" PRIu64, imm);
749
0
      else {
750
0
        SStream_concat(O, "$0x%x", imm);
751
0
      }
752
0
      break;
753
754
1.00k
    case X86_INS_LCALL:
755
3.28k
    case X86_INS_LJMP:
756
3.28k
    case X86_INS_JMP:
757
      // always print address in positive form
758
3.28k
      if (OpNo == 1) { // selector is ptr16
759
1.64k
        imm = imm & 0xffff;
760
1.64k
        opsize = 2;
761
1.64k
      } else
762
1.64k
        opsize = 4;
763
3.28k
      SStream_concat(O, "$0x%" PRIx64, imm);
764
3.28k
      break;
765
766
4.39k
    case X86_INS_AND:
767
8.25k
    case X86_INS_OR:
768
11.3k
    case X86_INS_XOR:
769
      // do not print number in negative form
770
11.3k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
771
1.20k
        SStream_concat(O, "$%" PRIu64, imm);
772
10.0k
      else {
773
10.0k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
774
10.0k
              imm;
775
10.0k
        SStream_concat(O, "$0x%" PRIx64, imm);
776
10.0k
      }
777
11.3k
      break;
778
779
3.18k
    case X86_INS_RET:
780
4.08k
    case X86_INS_RETF:
781
      // RET imm16
782
4.08k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
783
320
        SStream_concat(O, "$%" PRIu64, imm);
784
3.76k
      else {
785
3.76k
        imm = 0xffff & imm;
786
3.76k
        SStream_concat(O, "$0x%x", imm);
787
3.76k
      }
788
4.08k
      break;
789
51.3k
    }
790
791
51.3k
    if (MI->csh->detail_opt) {
792
51.3k
      if (MI->csh->doing_mem) {
793
0
        MI->flat_insn->detail->x86
794
0
          .operands[MI->flat_insn->detail->x86
795
0
                .op_count]
796
0
          .type = X86_OP_MEM;
797
0
        MI->flat_insn->detail->x86
798
0
          .operands[MI->flat_insn->detail->x86
799
0
                .op_count]
800
0
          .mem.disp = imm;
801
51.3k
      } else {
802
51.3k
        MI->flat_insn->detail->x86
803
51.3k
          .operands[MI->flat_insn->detail->x86
804
51.3k
                .op_count]
805
51.3k
          .type = X86_OP_IMM;
806
51.3k
        MI->has_imm = true;
807
51.3k
        MI->flat_insn->detail->x86
808
51.3k
          .operands[MI->flat_insn->detail->x86
809
51.3k
                .op_count]
810
51.3k
          .imm = imm;
811
812
51.3k
        if (opsize > 0) {
813
43.9k
          MI->flat_insn->detail->x86
814
43.9k
            .operands[MI->flat_insn->detail
815
43.9k
                  ->x86.op_count]
816
43.9k
            .size = opsize;
817
43.9k
          MI->flat_insn->detail->x86.encoding
818
43.9k
            .imm_size = encsize;
819
43.9k
        } else if (MI->op1_size > 0)
820
0
          MI->flat_insn->detail->x86
821
0
            .operands[MI->flat_insn->detail
822
0
                  ->x86.op_count]
823
0
            .size = MI->op1_size;
824
7.44k
        else
825
7.44k
          MI->flat_insn->detail->x86
826
7.44k
            .operands[MI->flat_insn->detail
827
7.44k
                  ->x86.op_count]
828
7.44k
            .size = MI->imm_size;
829
830
51.3k
        MI->flat_insn->detail->x86.op_count++;
831
51.3k
      }
832
51.3k
    }
833
51.3k
  }
834
374k
}
835
836
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
837
309k
{
838
309k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
839
309k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
840
309k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
841
309k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
842
309k
  uint64_t ScaleVal;
843
309k
  int segreg;
844
309k
  int64_t DispVal = 1;
845
846
309k
  if (MI->csh->detail_opt) {
847
309k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
848
849
309k
    MI->flat_insn->detail->x86
850
309k
      .operands[MI->flat_insn->detail->x86.op_count]
851
309k
      .type = X86_OP_MEM;
852
309k
    MI->flat_insn->detail->x86
853
309k
      .operands[MI->flat_insn->detail->x86.op_count]
854
309k
      .size = MI->x86opsize;
855
309k
    MI->flat_insn->detail->x86
856
309k
      .operands[MI->flat_insn->detail->x86.op_count]
857
309k
      .mem.segment = X86_REG_INVALID;
858
309k
    MI->flat_insn->detail->x86
859
309k
      .operands[MI->flat_insn->detail->x86.op_count]
860
309k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
861
309k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
862
308k
      MI->flat_insn->detail->x86
863
308k
        .operands[MI->flat_insn->detail->x86.op_count]
864
308k
        .mem.index =
865
308k
        X86_register_map(MCOperand_getReg(IndexReg));
866
308k
    }
867
309k
    MI->flat_insn->detail->x86
868
309k
      .operands[MI->flat_insn->detail->x86.op_count]
869
309k
      .mem.scale = 1;
870
309k
    MI->flat_insn->detail->x86
871
309k
      .operands[MI->flat_insn->detail->x86.op_count]
872
309k
      .mem.disp = 0;
873
874
309k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
875
309k
            &MI->flat_insn->detail->x86.eflags);
876
309k
    MI->flat_insn->detail->x86
877
309k
      .operands[MI->flat_insn->detail->x86.op_count]
878
309k
      .access = access[MI->flat_insn->detail->x86.op_count];
879
309k
  }
880
881
  // If this has a segment register, print it.
882
309k
  segreg = MCOperand_getReg(SegReg);
883
309k
  if (segreg) {
884
7.02k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
885
7.02k
    SStream_concat0(O, ":");
886
887
7.02k
    if (MI->csh->detail_opt) {
888
7.02k
      MI->flat_insn->detail->x86
889
7.02k
        .operands[MI->flat_insn->detail->x86.op_count]
890
7.02k
        .mem.segment = X86_register_map(segreg);
891
7.02k
    }
892
7.02k
  }
893
894
309k
  if (MCOperand_isImm(DispSpec)) {
895
309k
    DispVal = MCOperand_getImm(DispSpec);
896
309k
    if (MI->csh->detail_opt)
897
309k
      MI->flat_insn->detail->x86
898
309k
        .operands[MI->flat_insn->detail->x86.op_count]
899
309k
        .mem.disp = DispVal;
900
309k
    if (DispVal) {
901
98.8k
      if (MCOperand_getReg(IndexReg) ||
902
93.2k
          MCOperand_getReg(BaseReg)) {
903
93.2k
        printInt64(O, DispVal);
904
93.2k
      } else {
905
        // only immediate as address of memory
906
5.57k
        if (DispVal < 0) {
907
2.07k
          SStream_concat(
908
2.07k
            O, "0x%" PRIx64,
909
2.07k
            arch_masks[MI->csh->mode] &
910
2.07k
              DispVal);
911
3.50k
        } else {
912
3.50k
          if (DispVal > HEX_THRESHOLD)
913
3.33k
            SStream_concat(O, "0x%" PRIx64,
914
3.33k
                     DispVal);
915
173
          else
916
173
            SStream_concat(O, "%" PRIu64,
917
173
                     DispVal);
918
3.50k
        }
919
5.57k
      }
920
98.8k
    }
921
309k
  }
922
923
309k
  if (MCOperand_getReg(IndexReg) || MCOperand_getReg(BaseReg)) {
924
303k
    SStream_concat0(O, "(");
925
926
303k
    if (MCOperand_getReg(BaseReg))
927
302k
      _printOperand(MI, Op + X86_AddrBaseReg, O);
928
929
303k
    if (MCOperand_getReg(IndexReg) &&
930
114k
        MCOperand_getReg(IndexReg) != X86_EIZ) {
931
113k
      SStream_concat0(O, ", ");
932
113k
      _printOperand(MI, Op + X86_AddrIndexReg, O);
933
113k
      ScaleVal = MCOperand_getImm(
934
113k
        MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
935
113k
      if (MI->csh->detail_opt)
936
113k
        MI->flat_insn->detail->x86
937
113k
          .operands[MI->flat_insn->detail->x86
938
113k
                .op_count]
939
113k
          .mem.scale = (int)ScaleVal;
940
113k
      if (ScaleVal != 1) {
941
10.3k
        SStream_concat(O, ", %" PRIu64, ScaleVal);
942
10.3k
      }
943
113k
    }
944
945
303k
    SStream_concat0(O, ")");
946
303k
  } else {
947
6.03k
    if (!DispVal)
948
461
      SStream_concat0(O, "0");
949
6.03k
  }
950
951
309k
  if (MI->csh->detail_opt)
952
309k
    MI->flat_insn->detail->x86.op_count++;
953
309k
}
954
955
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
956
8.79k
{
957
8.79k
  switch (MI->Opcode) {
958
421
  default:
959
421
    break;
960
1.13k
  case X86_LEA16r:
961
1.13k
    MI->x86opsize = 2;
962
1.13k
    break;
963
751
  case X86_LEA32r:
964
1.73k
  case X86_LEA64_32r:
965
1.73k
    MI->x86opsize = 4;
966
1.73k
    break;
967
551
  case X86_LEA64r:
968
551
    MI->x86opsize = 8;
969
551
    break;
970
0
#ifndef CAPSTONE_X86_REDUCE
971
425
  case X86_BNDCL32rm:
972
1.02k
  case X86_BNDCN32rm:
973
1.30k
  case X86_BNDCU32rm:
974
2.19k
  case X86_BNDSTXmr:
975
3.28k
  case X86_BNDLDXrm:
976
3.85k
  case X86_BNDCL64rm:
977
4.46k
  case X86_BNDCN64rm:
978
4.95k
  case X86_BNDCU64rm:
979
4.95k
    MI->x86opsize = 16;
980
4.95k
    break;
981
8.79k
#endif
982
8.79k
  }
983
984
8.79k
  printMemReference(MI, OpNo, O);
985
8.79k
}
986
987
#include "X86InstPrinter.h"
988
989
// Include the auto-generated portion of the assembly writer.
990
#ifdef CAPSTONE_X86_REDUCE
991
#include "X86GenAsmWriter_reduce.inc"
992
#else
993
#include "X86GenAsmWriter.inc"
994
#endif
995
996
#include "X86GenRegisterName.inc"
997
998
static void printRegName(SStream *OS, unsigned RegNo)
999
1.07M
{
1000
1.07M
  SStream_concat(OS, "%%%s", getRegisterName(RegNo));
1001
1.07M
}
1002
1003
void X86_ATT_printInst(MCInst *MI, SStream *OS, void *info)
1004
779k
{
1005
779k
  x86_reg reg, reg2;
1006
779k
  enum cs_ac_type access1, access2;
1007
779k
  int i;
1008
1009
  // perhaps this instruction does not need printer
1010
779k
  if (MI->assembly[0]) {
1011
0
    strncpy(OS->buffer, MI->assembly, sizeof(OS->buffer));
1012
0
    return;
1013
0
  }
1014
1015
  // Output CALLpcrel32 as "callq" in 64-bit mode.
1016
  // In Intel annotation it's always emitted as "call".
1017
  //
1018
  // TODO: Probably this hack should be redesigned via InstAlias in
1019
  // InstrInfo.td as soon as Requires clause is supported properly
1020
  // for InstAlias.
1021
779k
  if (MI->csh->mode == CS_MODE_64 &&
1022
255k
      MCInst_getOpcode(MI) == X86_CALLpcrel32) {
1023
0
    SStream_concat0(OS, "callq\t");
1024
0
    MCInst_setOpcodePub(MI, X86_INS_CALL);
1025
0
    printPCRelImm(MI, 0, OS);
1026
0
    return;
1027
0
  }
1028
1029
779k
  X86_lockrep(MI, OS);
1030
779k
  printInstruction(MI, OS);
1031
1032
779k
  if (MI->has_imm) {
1033
    // if op_count > 1, then this operand's size is taken from the destination op
1034
139k
    if (MI->flat_insn->detail->x86.op_count > 1) {
1035
76.6k
      if (MI->flat_insn->id != X86_INS_LCALL &&
1036
75.7k
          MI->flat_insn->id != X86_INS_LJMP &&
1037
74.0k
          MI->flat_insn->id != X86_INS_JMP) {
1038
74.0k
        for (i = 0;
1039
225k
             i < MI->flat_insn->detail->x86.op_count;
1040
151k
             i++) {
1041
151k
          if (MI->flat_insn->detail->x86
1042
151k
                .operands[i]
1043
151k
                .type == X86_OP_IMM)
1044
76.0k
            MI->flat_insn->detail->x86
1045
76.0k
              .operands[i]
1046
76.0k
              .size =
1047
76.0k
              MI->flat_insn->detail
1048
76.0k
                ->x86
1049
76.0k
                .operands
1050
76.0k
                  [MI->flat_insn
1051
76.0k
                     ->detail
1052
76.0k
                     ->x86
1053
76.0k
                     .op_count -
1054
76.0k
                   1]
1055
76.0k
                .size;
1056
151k
        }
1057
74.0k
      }
1058
76.6k
    } else
1059
62.3k
      MI->flat_insn->detail->x86.operands[0].size =
1060
62.3k
        MI->imm_size;
1061
139k
  }
1062
1063
779k
  if (MI->csh->detail_opt) {
1064
779k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
1065
1066
    // some instructions need to supply immediate 1 in the first op
1067
779k
    switch (MCInst_getOpcode(MI)) {
1068
726k
    default:
1069
726k
      break;
1070
726k
    case X86_SHL8r1:
1071
1.07k
    case X86_SHL16r1:
1072
1.96k
    case X86_SHL32r1:
1073
2.80k
    case X86_SHL64r1:
1074
3.73k
    case X86_SAL8r1:
1075
4.38k
    case X86_SAL16r1:
1076
5.04k
    case X86_SAL32r1:
1077
5.98k
    case X86_SAL64r1:
1078
6.64k
    case X86_SHR8r1:
1079
7.45k
    case X86_SHR16r1:
1080
8.37k
    case X86_SHR32r1:
1081
10.1k
    case X86_SHR64r1:
1082
10.8k
    case X86_SAR8r1:
1083
11.2k
    case X86_SAR16r1:
1084
12.2k
    case X86_SAR32r1:
1085
13.1k
    case X86_SAR64r1:
1086
15.2k
    case X86_RCL8r1:
1087
16.8k
    case X86_RCL16r1:
1088
20.4k
    case X86_RCL32r1:
1089
22.1k
    case X86_RCL64r1:
1090
22.5k
    case X86_RCR8r1:
1091
23.3k
    case X86_RCR16r1:
1092
24.2k
    case X86_RCR32r1:
1093
24.8k
    case X86_RCR64r1:
1094
25.5k
    case X86_ROL8r1:
1095
25.8k
    case X86_ROL16r1:
1096
26.4k
    case X86_ROL32r1:
1097
28.0k
    case X86_ROL64r1:
1098
28.5k
    case X86_ROR8r1:
1099
29.3k
    case X86_ROR16r1:
1100
29.9k
    case X86_ROR32r1:
1101
30.1k
    case X86_ROR64r1:
1102
30.4k
    case X86_SHL8m1:
1103
31.0k
    case X86_SHL16m1:
1104
32.1k
    case X86_SHL32m1:
1105
33.8k
    case X86_SHL64m1:
1106
34.2k
    case X86_SAL8m1:
1107
34.8k
    case X86_SAL16m1:
1108
35.3k
    case X86_SAL32m1:
1109
35.5k
    case X86_SAL64m1:
1110
36.0k
    case X86_SHR8m1:
1111
36.5k
    case X86_SHR16m1:
1112
37.6k
    case X86_SHR32m1:
1113
38.2k
    case X86_SHR64m1:
1114
38.8k
    case X86_SAR8m1:
1115
39.2k
    case X86_SAR16m1:
1116
39.9k
    case X86_SAR32m1:
1117
40.5k
    case X86_SAR64m1:
1118
40.9k
    case X86_RCL8m1:
1119
41.5k
    case X86_RCL16m1:
1120
42.1k
    case X86_RCL32m1:
1121
42.3k
    case X86_RCL64m1:
1122
42.8k
    case X86_RCR8m1:
1123
43.2k
    case X86_RCR16m1:
1124
43.9k
    case X86_RCR32m1:
1125
45.0k
    case X86_RCR64m1:
1126
46.0k
    case X86_ROL8m1:
1127
46.7k
    case X86_ROL16m1:
1128
47.5k
    case X86_ROL32m1:
1129
48.1k
    case X86_ROL64m1:
1130
48.7k
    case X86_ROR8m1:
1131
49.3k
    case X86_ROR16m1:
1132
51.3k
    case X86_ROR32m1:
1133
52.6k
    case X86_ROR64m1:
1134
      // shift all the ops right to leave 1st slot for this new register op
1135
52.6k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1136
52.6k
        &(MI->flat_insn->detail->x86.operands[0]),
1137
52.6k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1138
52.6k
          (ARR_SIZE(MI->flat_insn->detail->x86
1139
52.6k
                .operands) -
1140
52.6k
           1));
1141
52.6k
      MI->flat_insn->detail->x86.operands[0].type =
1142
52.6k
        X86_OP_IMM;
1143
52.6k
      MI->flat_insn->detail->x86.operands[0].imm = 1;
1144
52.6k
      MI->flat_insn->detail->x86.operands[0].size = 1;
1145
52.6k
      MI->flat_insn->detail->x86.op_count++;
1146
779k
    }
1147
1148
    // special instruction needs to supply register op
1149
    // first op can be embedded in the asm by llvm.
1150
    // so we have to add the missing register as the first operand
1151
1152
    //printf(">>> opcode = %u\n", MCInst_getOpcode(MI));
1153
1154
779k
    reg = X86_insn_reg_att(MCInst_getOpcode(MI), &access1);
1155
779k
    if (reg) {
1156
      // shift all the ops right to leave 1st slot for this new register op
1157
36.7k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
1158
36.7k
        &(MI->flat_insn->detail->x86.operands[0]),
1159
36.7k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
1160
36.7k
          (ARR_SIZE(MI->flat_insn->detail->x86
1161
36.7k
                .operands) -
1162
36.7k
           1));
1163
36.7k
      MI->flat_insn->detail->x86.operands[0].type =
1164
36.7k
        X86_OP_REG;
1165
36.7k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
1166
36.7k
      MI->flat_insn->detail->x86.operands[0].size =
1167
36.7k
        MI->csh->regsize_map[reg];
1168
36.7k
      MI->flat_insn->detail->x86.operands[0].access = access1;
1169
1170
36.7k
      MI->flat_insn->detail->x86.op_count++;
1171
742k
    } else {
1172
742k
      if (X86_insn_reg_att2(MCInst_getOpcode(MI), &reg,
1173
742k
                &access1, &reg2, &access2)) {
1174
17.6k
        MI->flat_insn->detail->x86.operands[0].type =
1175
17.6k
          X86_OP_REG;
1176
17.6k
        MI->flat_insn->detail->x86.operands[0].reg =
1177
17.6k
          reg;
1178
17.6k
        MI->flat_insn->detail->x86.operands[0].size =
1179
17.6k
          MI->csh->regsize_map[reg];
1180
17.6k
        MI->flat_insn->detail->x86.operands[0].access =
1181
17.6k
          access1;
1182
17.6k
        MI->flat_insn->detail->x86.operands[1].type =
1183
17.6k
          X86_OP_REG;
1184
17.6k
        MI->flat_insn->detail->x86.operands[1].reg =
1185
17.6k
          reg2;
1186
17.6k
        MI->flat_insn->detail->x86.operands[1].size =
1187
17.6k
          MI->csh->regsize_map[reg2];
1188
17.6k
        MI->flat_insn->detail->x86.operands[1].access =
1189
17.6k
          access2;
1190
17.6k
        MI->flat_insn->detail->x86.op_count = 2;
1191
17.6k
      }
1192
742k
    }
1193
1194
779k
#ifndef CAPSTONE_DIET
1195
779k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1196
779k
            &MI->flat_insn->detail->x86.eflags);
1197
779k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
1198
779k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
1199
779k
#endif
1200
779k
  }
1201
779k
}
1202
1203
#endif