Coverage Report

Created: 2026-04-29 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/X86/X86IntelInstPrinter.c
Line
Count
Source
1
//===-- X86IntelInstPrinter.cpp - Intel assembly instruction printing -----===//
2
//
3
//                     The LLVM Compiler Infrastructure
4
//
5
// This file is distributed under the University of Illinois Open Source
6
// License. See LICENSE.TXT for details.
7
//
8
//===----------------------------------------------------------------------===//
9
//
10
// This file includes code for rendering MCInst instances as Intel-style
11
// assembly.
12
//
13
//===----------------------------------------------------------------------===//
14
15
/* Capstone Disassembly Engine */
16
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2019 */
17
18
#ifdef CAPSTONE_HAS_X86
19
20
#ifdef _MSC_VER
21
// disable MSVC's warning on strncpy()
22
#pragma warning(disable : 4996)
23
// disable MSVC's warning on strncpy()
24
#pragma warning(disable : 28719)
25
#endif
26
27
#if !defined(CAPSTONE_HAS_OSXKERNEL)
28
#include <ctype.h>
29
#endif
30
#include <capstone/platform.h>
31
32
#if defined(CAPSTONE_HAS_OSXKERNEL)
33
#include <Availability.h>
34
#include <libkern/libkern.h>
35
#else
36
#include <stdio.h>
37
#include <stdlib.h>
38
#endif
39
#include <string.h>
40
41
#include "../../utils.h"
42
#include "../../MCInst.h"
43
#include "../../SStream.h"
44
#include "../../MCRegisterInfo.h"
45
46
#include "X86InstPrinter.h"
47
#include "X86Mapping.h"
48
#include "X86InstPrinterCommon.h"
49
50
#define GET_INSTRINFO_ENUM
51
#ifdef CAPSTONE_X86_REDUCE
52
#include "X86GenInstrInfo_reduce.inc"
53
#else
54
#include "X86GenInstrInfo.inc"
55
#endif
56
57
#define GET_REGINFO_ENUM
58
#include "X86GenRegisterInfo.inc"
59
60
#include "X86BaseInfo.h"
61
62
static void printMemReference(MCInst *MI, unsigned Op, SStream *O);
63
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O);
64
65
static void set_mem_access(MCInst *MI, bool status)
66
159k
{
67
159k
  if (MI->csh->detail_opt != CS_OPT_ON)
68
0
    return;
69
70
159k
  MI->csh->doing_mem = status;
71
159k
  if (!status)
72
    // done, create the next operand slot
73
79.6k
    MI->flat_insn->detail->x86.op_count++;
74
159k
}
75
76
static void printopaquemem(MCInst *MI, unsigned OpNo, SStream *O)
77
13.4k
{
78
  // FIXME: do this with autogen
79
  // printf(">>> ID = %u\n", MI->flat_insn->id);
80
13.4k
  switch (MI->flat_insn->id) {
81
4.28k
  default:
82
4.28k
    SStream_concat0(O, "ptr ");
83
4.28k
    break;
84
1.38k
  case X86_INS_SGDT:
85
2.63k
  case X86_INS_SIDT:
86
4.22k
  case X86_INS_LGDT:
87
6.26k
  case X86_INS_LIDT:
88
6.44k
  case X86_INS_FXRSTOR:
89
6.66k
  case X86_INS_FXSAVE:
90
8.17k
  case X86_INS_LJMP:
91
9.21k
  case X86_INS_LCALL:
92
    // do not print "ptr"
93
9.21k
    break;
94
13.4k
  }
95
96
13.4k
  switch (MI->csh->mode) {
97
4.67k
  case CS_MODE_16:
98
4.67k
    switch (MI->flat_insn->id) {
99
1.09k
    default:
100
1.09k
      MI->x86opsize = 2;
101
1.09k
      break;
102
538
    case X86_INS_LJMP:
103
1.06k
    case X86_INS_LCALL:
104
1.06k
      MI->x86opsize = 4;
105
1.06k
      break;
106
539
    case X86_INS_SGDT:
107
1.01k
    case X86_INS_SIDT:
108
1.45k
    case X86_INS_LGDT:
109
2.51k
    case X86_INS_LIDT:
110
2.51k
      MI->x86opsize = 6;
111
2.51k
      break;
112
4.67k
    }
113
4.67k
    break;
114
4.98k
  case CS_MODE_32:
115
4.98k
    switch (MI->flat_insn->id) {
116
2.05k
    default:
117
2.05k
      MI->x86opsize = 4;
118
2.05k
      break;
119
335
    case X86_INS_LJMP:
120
985
    case X86_INS_JMP:
121
1.17k
    case X86_INS_LCALL:
122
1.41k
    case X86_INS_SGDT:
123
1.82k
    case X86_INS_SIDT:
124
2.39k
    case X86_INS_LGDT:
125
2.93k
    case X86_INS_LIDT:
126
2.93k
      MI->x86opsize = 6;
127
2.93k
      break;
128
4.98k
    }
129
4.98k
    break;
130
4.98k
  case CS_MODE_64:
131
3.83k
    switch (MI->flat_insn->id) {
132
890
    default:
133
890
      MI->x86opsize = 8;
134
890
      break;
135
635
    case X86_INS_LJMP:
136
954
    case X86_INS_LCALL:
137
1.56k
    case X86_INS_SGDT:
138
1.91k
    case X86_INS_SIDT:
139
2.49k
    case X86_INS_LGDT:
140
2.94k
    case X86_INS_LIDT:
141
2.94k
      MI->x86opsize = 10;
142
2.94k
      break;
143
3.83k
    }
144
3.83k
    break;
145
3.83k
  default: // never reach
146
0
    break;
147
13.4k
  }
148
149
13.4k
  printMemReference(MI, OpNo, O);
150
13.4k
}
151
152
static void printi8mem(MCInst *MI, unsigned OpNo, SStream *O)
153
119k
{
154
119k
  SStream_concat0(O, "byte ptr ");
155
119k
  MI->x86opsize = 1;
156
119k
  printMemReference(MI, OpNo, O);
157
119k
}
158
159
static void printi16mem(MCInst *MI, unsigned OpNo, SStream *O)
160
28.9k
{
161
28.9k
  MI->x86opsize = 2;
162
28.9k
  SStream_concat0(O, "word ptr ");
163
28.9k
  printMemReference(MI, OpNo, O);
164
28.9k
}
165
166
static void printi32mem(MCInst *MI, unsigned OpNo, SStream *O)
167
63.5k
{
168
63.5k
  MI->x86opsize = 4;
169
63.5k
  SStream_concat0(O, "dword ptr ");
170
63.5k
  printMemReference(MI, OpNo, O);
171
63.5k
}
172
173
static void printi64mem(MCInst *MI, unsigned OpNo, SStream *O)
174
23.1k
{
175
23.1k
  SStream_concat0(O, "qword ptr ");
176
23.1k
  MI->x86opsize = 8;
177
23.1k
  printMemReference(MI, OpNo, O);
178
23.1k
}
179
180
static void printi128mem(MCInst *MI, unsigned OpNo, SStream *O)
181
8.43k
{
182
8.43k
  SStream_concat0(O, "xmmword ptr ");
183
8.43k
  MI->x86opsize = 16;
184
8.43k
  printMemReference(MI, OpNo, O);
185
8.43k
}
186
187
static void printi512mem(MCInst *MI, unsigned OpNo, SStream *O)
188
5.21k
{
189
5.21k
  SStream_concat0(O, "zmmword ptr ");
190
5.21k
  MI->x86opsize = 64;
191
5.21k
  printMemReference(MI, OpNo, O);
192
5.21k
}
193
194
#ifndef CAPSTONE_X86_REDUCE
195
static void printi256mem(MCInst *MI, unsigned OpNo, SStream *O)
196
3.81k
{
197
3.81k
  SStream_concat0(O, "ymmword ptr ");
198
3.81k
  MI->x86opsize = 32;
199
3.81k
  printMemReference(MI, OpNo, O);
200
3.81k
}
201
202
static void printf32mem(MCInst *MI, unsigned OpNo, SStream *O)
203
8.18k
{
204
8.18k
  switch (MCInst_getOpcode(MI)) {
205
5.73k
  default:
206
5.73k
    SStream_concat0(O, "dword ptr ");
207
5.73k
    MI->x86opsize = 4;
208
5.73k
    break;
209
634
  case X86_FSTENVm:
210
2.45k
  case X86_FLDENVm:
211
    // TODO: fix this in tablegen instead
212
2.45k
    switch (MI->csh->mode) {
213
0
    default: // never reach
214
0
      break;
215
999
    case CS_MODE_16:
216
999
      MI->x86opsize = 14;
217
999
      break;
218
962
    case CS_MODE_32:
219
1.45k
    case CS_MODE_64:
220
1.45k
      MI->x86opsize = 28;
221
1.45k
      break;
222
2.45k
    }
223
2.45k
    break;
224
8.18k
  }
225
226
8.18k
  printMemReference(MI, OpNo, O);
227
8.18k
}
228
229
static void printf64mem(MCInst *MI, unsigned OpNo, SStream *O)
230
3.76k
{
231
  // TODO: fix COMISD in Tablegen instead (#1456)
232
3.76k
  if (MI->op1_size == 16) {
233
    // printf("printf64mem id = %u\n", MCInst_getOpcode(MI));
234
2.02k
    switch (MCInst_getOpcode(MI)) {
235
2.02k
    default:
236
2.02k
      SStream_concat0(O, "qword ptr ");
237
2.02k
      MI->x86opsize = 8;
238
2.02k
      break;
239
0
    case X86_MOVPQI2QImr:
240
0
      SStream_concat0(O, "xmmword ptr ");
241
0
      MI->x86opsize = 16;
242
0
      break;
243
2.02k
    }
244
2.02k
  } else {
245
1.74k
    SStream_concat0(O, "qword ptr ");
246
1.74k
    MI->x86opsize = 8;
247
1.74k
  }
248
249
3.76k
  printMemReference(MI, OpNo, O);
250
3.76k
}
251
252
static void printf80mem(MCInst *MI, unsigned OpNo, SStream *O)
253
602
{
254
602
  switch (MCInst_getOpcode(MI)) {
255
385
  default:
256
385
    SStream_concat0(O, "xword ptr ");
257
385
    break;
258
126
  case X86_FBLDm:
259
217
  case X86_FBSTPm:
260
217
    break;
261
602
  }
262
263
602
  MI->x86opsize = 10;
264
602
  printMemReference(MI, OpNo, O);
265
602
}
266
267
static void printf128mem(MCInst *MI, unsigned OpNo, SStream *O)
268
5.31k
{
269
5.31k
  SStream_concat0(O, "xmmword ptr ");
270
5.31k
  MI->x86opsize = 16;
271
5.31k
  printMemReference(MI, OpNo, O);
272
5.31k
}
273
274
static void printf256mem(MCInst *MI, unsigned OpNo, SStream *O)
275
3.81k
{
276
3.81k
  SStream_concat0(O, "ymmword ptr ");
277
3.81k
  MI->x86opsize = 32;
278
3.81k
  printMemReference(MI, OpNo, O);
279
3.81k
}
280
281
static void printf512mem(MCInst *MI, unsigned OpNo, SStream *O)
282
2.55k
{
283
2.55k
  SStream_concat0(O, "zmmword ptr ");
284
2.55k
  MI->x86opsize = 64;
285
2.55k
  printMemReference(MI, OpNo, O);
286
2.55k
}
287
#endif
288
289
static const char *getRegisterName(unsigned RegNo);
290
static void printRegName(SStream *OS, unsigned RegNo)
291
1.01M
{
292
1.01M
  SStream_concat0(OS, getRegisterName(RegNo));
293
1.01M
}
294
295
// for MASM syntax, 0x123 = 123h, 0xA123 = 0A123h
296
// this function tell us if we need to have prefix 0 in front of a number
297
static bool need_zero_prefix(uint64_t imm)
298
0
{
299
  // find the first hex letter representing imm
300
0
  while (imm >= 0x10)
301
0
    imm >>= 4;
302
303
0
  if (imm < 0xa)
304
0
    return false;
305
0
  else // this need 0 prefix
306
0
    return true;
307
0
}
308
309
static void printImm(MCInst *MI, SStream *O, int64_t imm, bool positive)
310
292k
{
311
292k
  if (positive) {
312
    // always print this number in positive form
313
247k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
314
0
      if (imm < 0) {
315
0
        if (MI->op1_size) {
316
0
          switch (MI->op1_size) {
317
0
          default:
318
0
            break;
319
0
          case 1:
320
0
            imm &= 0xff;
321
0
            break;
322
0
          case 2:
323
0
            imm &= 0xffff;
324
0
            break;
325
0
          case 4:
326
0
            imm &= 0xffffffff;
327
0
            break;
328
0
          }
329
0
        }
330
331
0
        if (imm == 0x8000000000000000LL) // imm == -imm
332
0
          SStream_concat0(O, "8000000000000000h");
333
0
        else if (need_zero_prefix(imm))
334
0
          SStream_concat(O, "0%" PRIx64 "h", imm);
335
0
        else
336
0
          SStream_concat(O, "%" PRIx64 "h", imm);
337
0
      } else {
338
0
        if (imm > HEX_THRESHOLD) {
339
0
          if (need_zero_prefix(imm))
340
0
            SStream_concat(O,
341
0
                     "0%" PRIx64 "h",
342
0
                     imm);
343
0
          else
344
0
            SStream_concat(
345
0
              O, "%" PRIx64 "h", imm);
346
0
        } else
347
0
          SStream_concat(O, "%" PRIu64, imm);
348
0
      }
349
247k
    } else { // Intel syntax
350
247k
      if (imm < 0) {
351
3.61k
        if (MI->op1_size) {
352
938
          switch (MI->op1_size) {
353
938
          default:
354
938
            break;
355
938
          case 1:
356
0
            imm &= 0xff;
357
0
            break;
358
0
          case 2:
359
0
            imm &= 0xffff;
360
0
            break;
361
0
          case 4:
362
0
            imm &= 0xffffffff;
363
0
            break;
364
938
          }
365
938
        }
366
367
3.61k
        SStream_concat(O, "0x%" PRIx64, imm);
368
243k
      } else {
369
243k
        if (imm > HEX_THRESHOLD)
370
227k
          SStream_concat(O, "0x%" PRIx64, imm);
371
16.1k
        else
372
16.1k
          SStream_concat(O, "%" PRIu64, imm);
373
243k
      }
374
247k
    }
375
247k
  } else {
376
44.8k
    if (MI->csh->syntax == CS_OPT_SYNTAX_MASM) {
377
0
      if (imm < 0) {
378
0
        if (imm == 0x8000000000000000LL) // imm == -imm
379
0
          SStream_concat0(O, "8000000000000000h");
380
0
        else if (imm < -HEX_THRESHOLD) {
381
0
          if (need_zero_prefix(imm))
382
0
            SStream_concat(O,
383
0
                     "-0%" PRIx64 "h",
384
0
                     -imm);
385
0
          else
386
0
            SStream_concat(O,
387
0
                     "-%" PRIx64 "h",
388
0
                     -imm);
389
0
        } else
390
0
          SStream_concat(O, "-%" PRIu64, -imm);
391
0
      } else {
392
0
        if (imm > HEX_THRESHOLD) {
393
0
          if (need_zero_prefix(imm))
394
0
            SStream_concat(O,
395
0
                     "0%" PRIx64 "h",
396
0
                     imm);
397
0
          else
398
0
            SStream_concat(
399
0
              O, "%" PRIx64 "h", imm);
400
0
        } else
401
0
          SStream_concat(O, "%" PRIu64, imm);
402
0
      }
403
44.8k
    } else { // Intel syntax
404
44.8k
      if (imm < 0) {
405
6.35k
        if (imm == 0x8000000000000000LL) // imm == -imm
406
0
          SStream_concat0(O,
407
0
              "0x8000000000000000");
408
6.35k
        else if (imm < -HEX_THRESHOLD)
409
5.13k
          SStream_concat(O, "-0x%" PRIx64, -imm);
410
1.22k
        else
411
1.22k
          SStream_concat(O, "-%" PRIu64, -imm);
412
413
38.5k
      } else {
414
38.5k
        if (imm > HEX_THRESHOLD)
415
31.7k
          SStream_concat(O, "0x%" PRIx64, imm);
416
6.82k
        else
417
6.82k
          SStream_concat(O, "%" PRIu64, imm);
418
38.5k
      }
419
44.8k
    }
420
44.8k
  }
421
292k
}
422
423
// local printOperand, without updating public operands
424
static void _printOperand(MCInst *MI, unsigned OpNo, SStream *O)
425
367k
{
426
367k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
427
367k
  if (MCOperand_isReg(Op)) {
428
367k
    printRegName(O, MCOperand_getReg(Op));
429
367k
  } else if (MCOperand_isImm(Op)) {
430
0
    int64_t imm = MCOperand_getImm(Op);
431
0
    printImm(MI, O, imm, MI->csh->imm_unsigned);
432
0
  }
433
367k
}
434
435
#ifndef CAPSTONE_DIET
436
// copy & normalize access info
437
static void get_op_access(cs_struct *h, unsigned int id, uint8_t *access,
438
        uint64_t *eflags)
439
1.88M
{
440
1.88M
#ifndef CAPSTONE_DIET
441
1.88M
  uint8_t i;
442
1.88M
  const uint8_t *arr = X86_get_op_access(h, id, eflags);
443
444
  // initialize access
445
1.88M
  memset(access, 0, CS_X86_MAXIMUM_OPERAND_SIZE * sizeof(access[0]));
446
447
1.88M
  if (!arr) {
448
0
    access[0] = 0;
449
0
    return;
450
0
  }
451
452
  // copy to access but zero out CS_AC_IGNORE
453
5.44M
  for (i = 0; arr[i]; i++) {
454
3.56M
    if (arr[i] != CS_AC_IGNORE)
455
2.97M
      access[i] = arr[i];
456
592k
    else
457
592k
      access[i] = 0;
458
3.56M
  }
459
460
  // mark the end of array
461
1.88M
  access[i] = 0;
462
1.88M
#endif
463
1.88M
}
464
#endif
465
466
static void printSrcIdx(MCInst *MI, unsigned Op, SStream *O)
467
32.9k
{
468
32.9k
  MCOperand *SegReg;
469
32.9k
  int reg;
470
471
32.9k
  if (MI->csh->detail_opt) {
472
32.9k
#ifndef CAPSTONE_DIET
473
32.9k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
474
32.9k
#endif
475
476
32.9k
    MI->flat_insn->detail->x86
477
32.9k
      .operands[MI->flat_insn->detail->x86.op_count]
478
32.9k
      .type = X86_OP_MEM;
479
32.9k
    MI->flat_insn->detail->x86
480
32.9k
      .operands[MI->flat_insn->detail->x86.op_count]
481
32.9k
      .size = MI->x86opsize;
482
32.9k
    MI->flat_insn->detail->x86
483
32.9k
      .operands[MI->flat_insn->detail->x86.op_count]
484
32.9k
      .mem.segment = X86_REG_INVALID;
485
32.9k
    MI->flat_insn->detail->x86
486
32.9k
      .operands[MI->flat_insn->detail->x86.op_count]
487
32.9k
      .mem.base = X86_REG_INVALID;
488
32.9k
    MI->flat_insn->detail->x86
489
32.9k
      .operands[MI->flat_insn->detail->x86.op_count]
490
32.9k
      .mem.index = X86_REG_INVALID;
491
32.9k
    MI->flat_insn->detail->x86
492
32.9k
      .operands[MI->flat_insn->detail->x86.op_count]
493
32.9k
      .mem.scale = 1;
494
32.9k
    MI->flat_insn->detail->x86
495
32.9k
      .operands[MI->flat_insn->detail->x86.op_count]
496
32.9k
      .mem.disp = 0;
497
498
32.9k
#ifndef CAPSTONE_DIET
499
32.9k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
500
32.9k
            &MI->flat_insn->detail->x86.eflags);
501
32.9k
    MI->flat_insn->detail->x86
502
32.9k
      .operands[MI->flat_insn->detail->x86.op_count]
503
32.9k
      .access = access[MI->flat_insn->detail->x86.op_count];
504
32.9k
#endif
505
32.9k
  }
506
507
32.9k
  SegReg = MCInst_getOperand(MI, Op + 1);
508
32.9k
  reg = MCOperand_getReg(SegReg);
509
510
  // If this has a segment register, print it.
511
32.9k
  if (reg) {
512
484
    _printOperand(MI, Op + 1, O);
513
484
    if (MI->csh->detail_opt) {
514
484
      MI->flat_insn->detail->x86
515
484
        .operands[MI->flat_insn->detail->x86.op_count]
516
484
        .mem.segment = X86_register_map(reg);
517
484
    }
518
484
    SStream_concat0(O, ":");
519
484
  }
520
521
32.9k
  SStream_concat0(O, "[");
522
32.9k
  set_mem_access(MI, true);
523
32.9k
  printOperand(MI, Op, O);
524
32.9k
  SStream_concat0(O, "]");
525
32.9k
  set_mem_access(MI, false);
526
32.9k
}
527
528
static void printDstIdx(MCInst *MI, unsigned Op, SStream *O)
529
46.7k
{
530
46.7k
  if (MI->csh->detail_opt) {
531
46.7k
#ifndef CAPSTONE_DIET
532
46.7k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
533
46.7k
#endif
534
535
46.7k
    MI->flat_insn->detail->x86
536
46.7k
      .operands[MI->flat_insn->detail->x86.op_count]
537
46.7k
      .type = X86_OP_MEM;
538
46.7k
    MI->flat_insn->detail->x86
539
46.7k
      .operands[MI->flat_insn->detail->x86.op_count]
540
46.7k
      .size = MI->x86opsize;
541
46.7k
    MI->flat_insn->detail->x86
542
46.7k
      .operands[MI->flat_insn->detail->x86.op_count]
543
46.7k
      .mem.segment = X86_REG_INVALID;
544
46.7k
    MI->flat_insn->detail->x86
545
46.7k
      .operands[MI->flat_insn->detail->x86.op_count]
546
46.7k
      .mem.base = X86_REG_INVALID;
547
46.7k
    MI->flat_insn->detail->x86
548
46.7k
      .operands[MI->flat_insn->detail->x86.op_count]
549
46.7k
      .mem.index = X86_REG_INVALID;
550
46.7k
    MI->flat_insn->detail->x86
551
46.7k
      .operands[MI->flat_insn->detail->x86.op_count]
552
46.7k
      .mem.scale = 1;
553
46.7k
    MI->flat_insn->detail->x86
554
46.7k
      .operands[MI->flat_insn->detail->x86.op_count]
555
46.7k
      .mem.disp = 0;
556
557
46.7k
#ifndef CAPSTONE_DIET
558
46.7k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
559
46.7k
            &MI->flat_insn->detail->x86.eflags);
560
46.7k
    MI->flat_insn->detail->x86
561
46.7k
      .operands[MI->flat_insn->detail->x86.op_count]
562
46.7k
      .access = access[MI->flat_insn->detail->x86.op_count];
563
46.7k
#endif
564
46.7k
  }
565
566
  // DI accesses are always ES-based on non-64bit mode
567
46.7k
  if (MI->csh->mode != CS_MODE_64) {
568
27.2k
    SStream_concat0(O, "es:[");
569
27.2k
    if (MI->csh->detail_opt) {
570
27.2k
      MI->flat_insn->detail->x86
571
27.2k
        .operands[MI->flat_insn->detail->x86.op_count]
572
27.2k
        .mem.segment = X86_REG_ES;
573
27.2k
    }
574
27.2k
  } else
575
19.4k
    SStream_concat0(O, "[");
576
577
46.7k
  set_mem_access(MI, true);
578
46.7k
  printOperand(MI, Op, O);
579
46.7k
  SStream_concat0(O, "]");
580
46.7k
  set_mem_access(MI, false);
581
46.7k
}
582
583
static void printSrcIdx8(MCInst *MI, unsigned OpNo, SStream *O)
584
11.8k
{
585
11.8k
  SStream_concat0(O, "byte ptr ");
586
11.8k
  MI->x86opsize = 1;
587
11.8k
  printSrcIdx(MI, OpNo, O);
588
11.8k
}
589
590
static void printSrcIdx16(MCInst *MI, unsigned OpNo, SStream *O)
591
5.78k
{
592
5.78k
  SStream_concat0(O, "word ptr ");
593
5.78k
  MI->x86opsize = 2;
594
5.78k
  printSrcIdx(MI, OpNo, O);
595
5.78k
}
596
597
static void printSrcIdx32(MCInst *MI, unsigned OpNo, SStream *O)
598
12.4k
{
599
12.4k
  SStream_concat0(O, "dword ptr ");
600
12.4k
  MI->x86opsize = 4;
601
12.4k
  printSrcIdx(MI, OpNo, O);
602
12.4k
}
603
604
static void printSrcIdx64(MCInst *MI, unsigned OpNo, SStream *O)
605
2.78k
{
606
2.78k
  SStream_concat0(O, "qword ptr ");
607
2.78k
  MI->x86opsize = 8;
608
2.78k
  printSrcIdx(MI, OpNo, O);
609
2.78k
}
610
611
static void printDstIdx8(MCInst *MI, unsigned OpNo, SStream *O)
612
15.6k
{
613
15.6k
  SStream_concat0(O, "byte ptr ");
614
15.6k
  MI->x86opsize = 1;
615
15.6k
  printDstIdx(MI, OpNo, O);
616
15.6k
}
617
618
static void printDstIdx16(MCInst *MI, unsigned OpNo, SStream *O)
619
8.11k
{
620
8.11k
  SStream_concat0(O, "word ptr ");
621
8.11k
  MI->x86opsize = 2;
622
8.11k
  printDstIdx(MI, OpNo, O);
623
8.11k
}
624
625
static void printDstIdx32(MCInst *MI, unsigned OpNo, SStream *O)
626
18.4k
{
627
18.4k
  SStream_concat0(O, "dword ptr ");
628
18.4k
  MI->x86opsize = 4;
629
18.4k
  printDstIdx(MI, OpNo, O);
630
18.4k
}
631
632
static void printDstIdx64(MCInst *MI, unsigned OpNo, SStream *O)
633
4.40k
{
634
4.40k
  SStream_concat0(O, "qword ptr ");
635
4.40k
  MI->x86opsize = 8;
636
4.40k
  printDstIdx(MI, OpNo, O);
637
4.40k
}
638
639
static void printMemOffset(MCInst *MI, unsigned Op, SStream *O)
640
7.20k
{
641
7.20k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op);
642
7.20k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + 1);
643
7.20k
  int reg;
644
645
7.20k
  if (MI->csh->detail_opt) {
646
7.20k
#ifndef CAPSTONE_DIET
647
7.20k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
648
7.20k
#endif
649
650
7.20k
    MI->flat_insn->detail->x86
651
7.20k
      .operands[MI->flat_insn->detail->x86.op_count]
652
7.20k
      .type = X86_OP_MEM;
653
7.20k
    MI->flat_insn->detail->x86
654
7.20k
      .operands[MI->flat_insn->detail->x86.op_count]
655
7.20k
      .size = MI->x86opsize;
656
7.20k
    MI->flat_insn->detail->x86
657
7.20k
      .operands[MI->flat_insn->detail->x86.op_count]
658
7.20k
      .mem.segment = X86_REG_INVALID;
659
7.20k
    MI->flat_insn->detail->x86
660
7.20k
      .operands[MI->flat_insn->detail->x86.op_count]
661
7.20k
      .mem.base = X86_REG_INVALID;
662
7.20k
    MI->flat_insn->detail->x86
663
7.20k
      .operands[MI->flat_insn->detail->x86.op_count]
664
7.20k
      .mem.index = X86_REG_INVALID;
665
7.20k
    MI->flat_insn->detail->x86
666
7.20k
      .operands[MI->flat_insn->detail->x86.op_count]
667
7.20k
      .mem.scale = 1;
668
7.20k
    MI->flat_insn->detail->x86
669
7.20k
      .operands[MI->flat_insn->detail->x86.op_count]
670
7.20k
      .mem.disp = 0;
671
672
7.20k
#ifndef CAPSTONE_DIET
673
7.20k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
674
7.20k
            &MI->flat_insn->detail->x86.eflags);
675
7.20k
    MI->flat_insn->detail->x86
676
7.20k
      .operands[MI->flat_insn->detail->x86.op_count]
677
7.20k
      .access = access[MI->flat_insn->detail->x86.op_count];
678
7.20k
#endif
679
7.20k
  }
680
681
  // If this has a segment register, print it.
682
7.20k
  reg = MCOperand_getReg(SegReg);
683
7.20k
  if (reg) {
684
474
    _printOperand(MI, Op + 1, O);
685
474
    SStream_concat0(O, ":");
686
474
    if (MI->csh->detail_opt) {
687
474
      MI->flat_insn->detail->x86
688
474
        .operands[MI->flat_insn->detail->x86.op_count]
689
474
        .mem.segment = X86_register_map(reg);
690
474
    }
691
474
  }
692
693
7.20k
  SStream_concat0(O, "[");
694
695
7.20k
  if (MCOperand_isImm(DispSpec)) {
696
7.20k
    int64_t imm = MCOperand_getImm(DispSpec);
697
7.20k
    if (MI->csh->detail_opt)
698
7.20k
      MI->flat_insn->detail->x86
699
7.20k
        .operands[MI->flat_insn->detail->x86.op_count]
700
7.20k
        .mem.disp = imm;
701
702
7.20k
    if (imm < 0)
703
1.51k
      printImm(MI, O, arch_masks[MI->csh->mode] & imm, true);
704
5.68k
    else
705
5.68k
      printImm(MI, O, imm, true);
706
7.20k
  }
707
708
7.20k
  SStream_concat0(O, "]");
709
710
7.20k
  if (MI->csh->detail_opt)
711
7.20k
    MI->flat_insn->detail->x86.op_count++;
712
713
7.20k
  if (MI->op1_size == 0)
714
7.20k
    MI->op1_size = MI->x86opsize;
715
7.20k
}
716
717
static void printU8Imm(MCInst *MI, unsigned Op, SStream *O)
718
47.6k
{
719
47.6k
  uint8_t val = MCOperand_getImm(MCInst_getOperand(MI, Op)) & 0xff;
720
721
47.6k
  printImm(MI, O, val, true);
722
723
47.6k
  if (MI->csh->detail_opt) {
724
47.6k
#ifndef CAPSTONE_DIET
725
47.6k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
726
47.6k
#endif
727
728
47.6k
    MI->flat_insn->detail->x86
729
47.6k
      .operands[MI->flat_insn->detail->x86.op_count]
730
47.6k
      .type = X86_OP_IMM;
731
47.6k
    MI->flat_insn->detail->x86
732
47.6k
      .operands[MI->flat_insn->detail->x86.op_count]
733
47.6k
      .imm = val;
734
47.6k
    MI->flat_insn->detail->x86
735
47.6k
      .operands[MI->flat_insn->detail->x86.op_count]
736
47.6k
      .size = 1;
737
738
47.6k
#ifndef CAPSTONE_DIET
739
47.6k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
740
47.6k
            &MI->flat_insn->detail->x86.eflags);
741
47.6k
    MI->flat_insn->detail->x86
742
47.6k
      .operands[MI->flat_insn->detail->x86.op_count]
743
47.6k
      .access = access[MI->flat_insn->detail->x86.op_count];
744
47.6k
#endif
745
746
47.6k
    MI->flat_insn->detail->x86.op_count++;
747
47.6k
  }
748
47.6k
}
749
750
static void printMemOffs8(MCInst *MI, unsigned OpNo, SStream *O)
751
4.02k
{
752
4.02k
  SStream_concat0(O, "byte ptr ");
753
4.02k
  MI->x86opsize = 1;
754
4.02k
  printMemOffset(MI, OpNo, O);
755
4.02k
}
756
757
static void printMemOffs16(MCInst *MI, unsigned OpNo, SStream *O)
758
515
{
759
515
  SStream_concat0(O, "word ptr ");
760
515
  MI->x86opsize = 2;
761
515
  printMemOffset(MI, OpNo, O);
762
515
}
763
764
static void printMemOffs32(MCInst *MI, unsigned OpNo, SStream *O)
765
2.32k
{
766
2.32k
  SStream_concat0(O, "dword ptr ");
767
2.32k
  MI->x86opsize = 4;
768
2.32k
  printMemOffset(MI, OpNo, O);
769
2.32k
}
770
771
static void printMemOffs64(MCInst *MI, unsigned OpNo, SStream *O)
772
337
{
773
337
  SStream_concat0(O, "qword ptr ");
774
337
  MI->x86opsize = 8;
775
337
  printMemOffset(MI, OpNo, O);
776
337
}
777
778
static void printInstruction(MCInst *MI, SStream *O);
779
780
void X86_Intel_printInst(MCInst *MI, SStream *O, void *Info)
781
734k
{
782
734k
  x86_reg reg, reg2;
783
734k
  enum cs_ac_type access1, access2;
784
785
  // printf("opcode = %u\n", MCInst_getOpcode(MI));
786
787
  // perhaps this instruction does not need printer
788
734k
  if (MI->assembly[0]) {
789
0
    strncpy(O->buffer, MI->assembly, sizeof(O->buffer));
790
0
    return;
791
0
  }
792
793
734k
  X86_lockrep(MI, O);
794
734k
  printInstruction(MI, O);
795
796
734k
  reg = X86_insn_reg_intel(MCInst_getOpcode(MI), &access1);
797
734k
  if (MI->csh->detail_opt) {
798
734k
#ifndef CAPSTONE_DIET
799
734k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE] = { 0 };
800
734k
#endif
801
802
    // first op can be embedded in the asm by llvm.
803
    // so we have to add the missing register as the first operand
804
734k
    if (reg) {
805
      // shift all the ops right to leave 1st slot for this new register op
806
79.7k
      memmove(&(MI->flat_insn->detail->x86.operands[1]),
807
79.7k
        &(MI->flat_insn->detail->x86.operands[0]),
808
79.7k
        sizeof(MI->flat_insn->detail->x86.operands[0]) *
809
79.7k
          (ARR_SIZE(MI->flat_insn->detail->x86
810
79.7k
                .operands) -
811
79.7k
           1));
812
79.7k
      MI->flat_insn->detail->x86.operands[0].type =
813
79.7k
        X86_OP_REG;
814
79.7k
      MI->flat_insn->detail->x86.operands[0].reg = reg;
815
79.7k
      MI->flat_insn->detail->x86.operands[0].size =
816
79.7k
        MI->csh->regsize_map[reg];
817
79.7k
      MI->flat_insn->detail->x86.operands[0].access = access1;
818
79.7k
      MI->flat_insn->detail->x86.op_count++;
819
654k
    } else {
820
654k
      if (X86_insn_reg_intel2(MCInst_getOpcode(MI), &reg,
821
654k
            &access1, &reg2, &access2)) {
822
11.8k
        MI->flat_insn->detail->x86.operands[0].type =
823
11.8k
          X86_OP_REG;
824
11.8k
        MI->flat_insn->detail->x86.operands[0].reg =
825
11.8k
          reg;
826
11.8k
        MI->flat_insn->detail->x86.operands[0].size =
827
11.8k
          MI->csh->regsize_map[reg];
828
11.8k
        MI->flat_insn->detail->x86.operands[0].access =
829
11.8k
          access1;
830
11.8k
        MI->flat_insn->detail->x86.operands[1].type =
831
11.8k
          X86_OP_REG;
832
11.8k
        MI->flat_insn->detail->x86.operands[1].reg =
833
11.8k
          reg2;
834
11.8k
        MI->flat_insn->detail->x86.operands[1].size =
835
11.8k
          MI->csh->regsize_map[reg2];
836
11.8k
        MI->flat_insn->detail->x86.operands[1].access =
837
11.8k
          access2;
838
11.8k
        MI->flat_insn->detail->x86.op_count = 2;
839
11.8k
      }
840
654k
    }
841
842
734k
#ifndef CAPSTONE_DIET
843
734k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
844
734k
            &MI->flat_insn->detail->x86.eflags);
845
734k
    MI->flat_insn->detail->x86.operands[0].access = access[0];
846
734k
    MI->flat_insn->detail->x86.operands[1].access = access[1];
847
734k
#endif
848
734k
  }
849
850
734k
  if (MI->op1_size == 0 && reg)
851
60.0k
    MI->op1_size = MI->csh->regsize_map[reg];
852
734k
}
853
854
/// printPCRelImm - This is used to print an immediate value that ends up
855
/// being encoded as a pc-relative value.
856
static void printPCRelImm(MCInst *MI, unsigned OpNo, SStream *O)
857
49.7k
{
858
49.7k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
859
49.7k
  if (MCOperand_isImm(Op)) {
860
49.7k
    int64_t imm = MCOperand_getImm(Op) + MI->flat_insn->size +
861
49.7k
            MI->address;
862
49.7k
    uint8_t opsize = X86_immediate_size(MI->Opcode, NULL);
863
864
    // truncate imm for non-64bit
865
49.7k
    if (MI->csh->mode != CS_MODE_64) {
866
34.1k
      imm = imm & 0xffffffff;
867
34.1k
    }
868
869
49.7k
    printImm(MI, O, imm, true);
870
871
49.7k
    if (MI->csh->detail_opt) {
872
49.7k
#ifndef CAPSTONE_DIET
873
49.7k
      uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
874
49.7k
#endif
875
876
49.7k
      MI->flat_insn->detail->x86
877
49.7k
        .operands[MI->flat_insn->detail->x86.op_count]
878
49.7k
        .type = X86_OP_IMM;
879
      // if op_count > 0, then this operand's size is taken from the destination op
880
49.7k
      if (MI->flat_insn->detail->x86.op_count > 0)
881
0
        MI->flat_insn->detail->x86
882
0
          .operands[MI->flat_insn->detail->x86
883
0
                .op_count]
884
0
          .size =
885
0
          MI->flat_insn->detail->x86.operands[0]
886
0
            .size;
887
49.7k
      else if (opsize > 0)
888
1.86k
        MI->flat_insn->detail->x86
889
1.86k
          .operands[MI->flat_insn->detail->x86
890
1.86k
                .op_count]
891
1.86k
          .size = opsize;
892
47.8k
      else
893
47.8k
        MI->flat_insn->detail->x86
894
47.8k
          .operands[MI->flat_insn->detail->x86
895
47.8k
                .op_count]
896
47.8k
          .size = MI->imm_size;
897
49.7k
      MI->flat_insn->detail->x86
898
49.7k
        .operands[MI->flat_insn->detail->x86.op_count]
899
49.7k
        .imm = imm;
900
901
49.7k
#ifndef CAPSTONE_DIET
902
49.7k
      get_op_access(MI->csh, MCInst_getOpcode(MI), access,
903
49.7k
              &MI->flat_insn->detail->x86.eflags);
904
49.7k
      MI->flat_insn->detail->x86
905
49.7k
        .operands[MI->flat_insn->detail->x86.op_count]
906
49.7k
        .access =
907
49.7k
        access[MI->flat_insn->detail->x86.op_count];
908
49.7k
#endif
909
910
49.7k
      MI->flat_insn->detail->x86.op_count++;
911
49.7k
    }
912
913
49.7k
    if (MI->op1_size == 0)
914
49.7k
      MI->op1_size = MI->imm_size;
915
49.7k
  }
916
49.7k
}
917
918
static void printOperand(MCInst *MI, unsigned OpNo, SStream *O)
919
740k
{
920
740k
  MCOperand *Op = MCInst_getOperand(MI, OpNo);
921
922
740k
  if (MCOperand_isReg(Op)) {
923
644k
    unsigned int reg = MCOperand_getReg(Op);
924
925
644k
    printRegName(O, reg);
926
644k
    if (MI->csh->detail_opt) {
927
644k
      if (MI->csh->doing_mem) {
928
79.6k
        MI->flat_insn->detail->x86
929
79.6k
          .operands[MI->flat_insn->detail->x86
930
79.6k
                .op_count]
931
79.6k
          .mem.base = X86_register_map(reg);
932
565k
      } else {
933
565k
#ifndef CAPSTONE_DIET
934
565k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
935
565k
#endif
936
937
565k
        MI->flat_insn->detail->x86
938
565k
          .operands[MI->flat_insn->detail->x86
939
565k
                .op_count]
940
565k
          .type = X86_OP_REG;
941
565k
        MI->flat_insn->detail->x86
942
565k
          .operands[MI->flat_insn->detail->x86
943
565k
                .op_count]
944
565k
          .reg = X86_register_map(reg);
945
565k
        MI->flat_insn->detail->x86
946
565k
          .operands[MI->flat_insn->detail->x86
947
565k
                .op_count]
948
565k
          .size =
949
565k
          MI->csh->regsize_map[X86_register_map(
950
565k
            reg)];
951
952
565k
#ifndef CAPSTONE_DIET
953
565k
        get_op_access(
954
565k
          MI->csh, MCInst_getOpcode(MI), access,
955
565k
          &MI->flat_insn->detail->x86.eflags);
956
565k
        MI->flat_insn->detail->x86
957
565k
          .operands[MI->flat_insn->detail->x86
958
565k
                .op_count]
959
565k
          .access =
960
565k
          access[MI->flat_insn->detail->x86
961
565k
                   .op_count];
962
565k
#endif
963
964
565k
        MI->flat_insn->detail->x86.op_count++;
965
565k
      }
966
644k
    }
967
968
644k
    if (MI->op1_size == 0)
969
331k
      MI->op1_size =
970
331k
        MI->csh->regsize_map[X86_register_map(reg)];
971
644k
  } else if (MCOperand_isImm(Op)) {
972
95.8k
    uint8_t encsize;
973
95.8k
    int64_t imm = MCOperand_getImm(Op);
974
95.8k
    uint8_t opsize =
975
95.8k
      X86_immediate_size(MCInst_getOpcode(MI), &encsize);
976
977
95.8k
    if (opsize == 1) // print 1 byte immediate in positive form
978
41.8k
      imm = imm & 0xff;
979
980
    // printf(">>> id = %u\n", MI->flat_insn->id);
981
95.8k
    switch (MI->flat_insn->id) {
982
44.8k
    default:
983
44.8k
      printImm(MI, O, imm, MI->csh->imm_unsigned);
984
44.8k
      break;
985
986
168
    case X86_INS_MOVABS:
987
14.6k
    case X86_INS_MOV:
988
      // do not print number in negative form
989
14.6k
      printImm(MI, O, imm, true);
990
14.6k
      break;
991
992
0
    case X86_INS_IN:
993
0
    case X86_INS_OUT:
994
0
    case X86_INS_INT:
995
      // do not print number in negative form
996
0
      imm = imm & 0xff;
997
0
      printImm(MI, O, imm, true);
998
0
      break;
999
1000
2.23k
    case X86_INS_LCALL:
1001
4.33k
    case X86_INS_LJMP:
1002
4.33k
    case X86_INS_JMP:
1003
      // always print address in positive form
1004
4.33k
      if (OpNo == 1) { // ptr16 part
1005
2.16k
        imm = imm & 0xffff;
1006
2.16k
        opsize = 2;
1007
2.16k
      } else
1008
2.16k
        opsize = 4;
1009
4.33k
      printImm(MI, O, imm, true);
1010
4.33k
      break;
1011
1012
6.94k
    case X86_INS_AND:
1013
15.0k
    case X86_INS_OR:
1014
21.6k
    case X86_INS_XOR:
1015
      // do not print number in negative form
1016
21.6k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1017
2.26k
        printImm(MI, O, imm, true);
1018
19.3k
      else {
1019
19.3k
        imm = arch_masks[opsize ? opsize : MI->imm_size] &
1020
19.3k
              imm;
1021
19.3k
        printImm(MI, O, imm, true);
1022
19.3k
      }
1023
21.6k
      break;
1024
1025
8.32k
    case X86_INS_RET:
1026
10.4k
    case X86_INS_RETF:
1027
      // RET imm16
1028
10.4k
      if (imm >= 0 && imm <= HEX_THRESHOLD)
1029
520
        printImm(MI, O, imm, true);
1030
9.90k
      else {
1031
9.90k
        imm = 0xffff & imm;
1032
9.90k
        printImm(MI, O, imm, true);
1033
9.90k
      }
1034
10.4k
      break;
1035
95.8k
    }
1036
1037
95.8k
    if (MI->csh->detail_opt) {
1038
95.8k
      if (MI->csh->doing_mem) {
1039
0
        MI->flat_insn->detail->x86
1040
0
          .operands[MI->flat_insn->detail->x86
1041
0
                .op_count]
1042
0
          .mem.disp = imm;
1043
95.8k
      } else {
1044
95.8k
#ifndef CAPSTONE_DIET
1045
95.8k
        uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1046
95.8k
#endif
1047
1048
95.8k
        MI->flat_insn->detail->x86
1049
95.8k
          .operands[MI->flat_insn->detail->x86
1050
95.8k
                .op_count]
1051
95.8k
          .type = X86_OP_IMM;
1052
95.8k
        if (opsize > 0) {
1053
80.3k
          MI->flat_insn->detail->x86
1054
80.3k
            .operands[MI->flat_insn->detail
1055
80.3k
                  ->x86.op_count]
1056
80.3k
            .size = opsize;
1057
80.3k
          MI->flat_insn->detail->x86.encoding
1058
80.3k
            .imm_size = encsize;
1059
80.3k
        } else if (MI->flat_insn->detail->x86.op_count >
1060
15.5k
             0) {
1061
3.32k
          if (MI->flat_insn->id !=
1062
3.32k
                X86_INS_LCALL &&
1063
3.32k
              MI->flat_insn->id != X86_INS_LJMP) {
1064
3.32k
            MI->flat_insn->detail->x86
1065
3.32k
              .operands[MI->flat_insn
1066
3.32k
                    ->detail
1067
3.32k
                    ->x86
1068
3.32k
                    .op_count]
1069
3.32k
              .size =
1070
3.32k
              MI->flat_insn->detail
1071
3.32k
                ->x86
1072
3.32k
                .operands[0]
1073
3.32k
                .size;
1074
3.32k
          } else
1075
0
            MI->flat_insn->detail->x86
1076
0
              .operands[MI->flat_insn
1077
0
                    ->detail
1078
0
                    ->x86
1079
0
                    .op_count]
1080
0
              .size = MI->imm_size;
1081
3.32k
        } else
1082
12.1k
          MI->flat_insn->detail->x86
1083
12.1k
            .operands[MI->flat_insn->detail
1084
12.1k
                  ->x86.op_count]
1085
12.1k
            .size = MI->imm_size;
1086
95.8k
        MI->flat_insn->detail->x86
1087
95.8k
          .operands[MI->flat_insn->detail->x86
1088
95.8k
                .op_count]
1089
95.8k
          .imm = imm;
1090
1091
95.8k
#ifndef CAPSTONE_DIET
1092
95.8k
        get_op_access(
1093
95.8k
          MI->csh, MCInst_getOpcode(MI), access,
1094
95.8k
          &MI->flat_insn->detail->x86.eflags);
1095
95.8k
        MI->flat_insn->detail->x86
1096
95.8k
          .operands[MI->flat_insn->detail->x86
1097
95.8k
                .op_count]
1098
95.8k
          .access =
1099
95.8k
          access[MI->flat_insn->detail->x86
1100
95.8k
                   .op_count];
1101
95.8k
#endif
1102
1103
95.8k
        MI->flat_insn->detail->x86.op_count++;
1104
95.8k
      }
1105
95.8k
    }
1106
95.8k
  }
1107
740k
}
1108
1109
static void printMemReference(MCInst *MI, unsigned Op, SStream *O)
1110
302k
{
1111
302k
  bool NeedPlus = false;
1112
302k
  MCOperand *BaseReg = MCInst_getOperand(MI, Op + X86_AddrBaseReg);
1113
302k
  uint64_t ScaleVal =
1114
302k
    MCOperand_getImm(MCInst_getOperand(MI, Op + X86_AddrScaleAmt));
1115
302k
  MCOperand *IndexReg = MCInst_getOperand(MI, Op + X86_AddrIndexReg);
1116
302k
  MCOperand *DispSpec = MCInst_getOperand(MI, Op + X86_AddrDisp);
1117
302k
  MCOperand *SegReg = MCInst_getOperand(MI, Op + X86_AddrSegmentReg);
1118
302k
  int reg;
1119
1120
302k
  if (MI->csh->detail_opt) {
1121
302k
#ifndef CAPSTONE_DIET
1122
302k
    uint8_t access[CS_X86_MAXIMUM_OPERAND_SIZE];
1123
302k
#endif
1124
1125
302k
    MI->flat_insn->detail->x86
1126
302k
      .operands[MI->flat_insn->detail->x86.op_count]
1127
302k
      .type = X86_OP_MEM;
1128
302k
    MI->flat_insn->detail->x86
1129
302k
      .operands[MI->flat_insn->detail->x86.op_count]
1130
302k
      .size = MI->x86opsize;
1131
302k
    MI->flat_insn->detail->x86
1132
302k
      .operands[MI->flat_insn->detail->x86.op_count]
1133
302k
      .mem.segment = X86_REG_INVALID;
1134
302k
    MI->flat_insn->detail->x86
1135
302k
      .operands[MI->flat_insn->detail->x86.op_count]
1136
302k
      .mem.base = X86_register_map(MCOperand_getReg(BaseReg));
1137
302k
    if (MCOperand_getReg(IndexReg) != X86_EIZ) {
1138
300k
      MI->flat_insn->detail->x86
1139
300k
        .operands[MI->flat_insn->detail->x86.op_count]
1140
300k
        .mem.index =
1141
300k
        X86_register_map(MCOperand_getReg(IndexReg));
1142
300k
    }
1143
302k
    MI->flat_insn->detail->x86
1144
302k
      .operands[MI->flat_insn->detail->x86.op_count]
1145
302k
      .mem.scale = (int)ScaleVal;
1146
302k
    MI->flat_insn->detail->x86
1147
302k
      .operands[MI->flat_insn->detail->x86.op_count]
1148
302k
      .mem.disp = 0;
1149
1150
302k
#ifndef CAPSTONE_DIET
1151
302k
    get_op_access(MI->csh, MCInst_getOpcode(MI), access,
1152
302k
            &MI->flat_insn->detail->x86.eflags);
1153
302k
    MI->flat_insn->detail->x86
1154
302k
      .operands[MI->flat_insn->detail->x86.op_count]
1155
302k
      .access = access[MI->flat_insn->detail->x86.op_count];
1156
302k
#endif
1157
302k
  }
1158
1159
  // If this has a segment register, print it.
1160
302k
  reg = MCOperand_getReg(SegReg);
1161
302k
  if (reg) {
1162
7.91k
    _printOperand(MI, Op + X86_AddrSegmentReg, O);
1163
7.91k
    if (MI->csh->detail_opt) {
1164
7.91k
      MI->flat_insn->detail->x86
1165
7.91k
        .operands[MI->flat_insn->detail->x86.op_count]
1166
7.91k
        .mem.segment = X86_register_map(reg);
1167
7.91k
    }
1168
7.91k
    SStream_concat0(O, ":");
1169
7.91k
  }
1170
1171
302k
  SStream_concat0(O, "[");
1172
1173
302k
  if (MCOperand_getReg(BaseReg)) {
1174
295k
    _printOperand(MI, Op + X86_AddrBaseReg, O);
1175
295k
    NeedPlus = true;
1176
295k
  }
1177
1178
302k
  if (MCOperand_getReg(IndexReg) &&
1179
65.0k
      MCOperand_getReg(IndexReg) != X86_EIZ) {
1180
63.2k
    if (NeedPlus)
1181
62.4k
      SStream_concat0(O, " + ");
1182
63.2k
    _printOperand(MI, Op + X86_AddrIndexReg, O);
1183
63.2k
    if (ScaleVal != 1)
1184
10.5k
      SStream_concat(O, "*%" PRIu64, ScaleVal);
1185
63.2k
    NeedPlus = true;
1186
63.2k
  }
1187
1188
302k
  if (MCOperand_isImm(DispSpec)) {
1189
302k
    int64_t DispVal = MCOperand_getImm(DispSpec);
1190
302k
    if (MI->csh->detail_opt)
1191
302k
      MI->flat_insn->detail->x86
1192
302k
        .operands[MI->flat_insn->detail->x86.op_count]
1193
302k
        .mem.disp = DispVal;
1194
302k
    if (DispVal) {
1195
91.6k
      if (NeedPlus) {
1196
85.9k
        if (DispVal < 0) {
1197
34.2k
          SStream_concat0(O, " - ");
1198
34.2k
          printImm(MI, O, -DispVal, true);
1199
51.6k
        } else {
1200
51.6k
          SStream_concat0(O, " + ");
1201
51.6k
          printImm(MI, O, DispVal, true);
1202
51.6k
        }
1203
85.9k
      } else {
1204
        // memory reference to an immediate address
1205
5.65k
        if (MI->csh->mode == CS_MODE_64)
1206
502
          MI->op1_size = 8;
1207
5.65k
        if (DispVal < 0) {
1208
1.85k
          printImm(MI, O,
1209
1.85k
             arch_masks[MI->csh->mode] &
1210
1.85k
               DispVal,
1211
1.85k
             true);
1212
3.79k
        } else {
1213
3.79k
          printImm(MI, O, DispVal, true);
1214
3.79k
        }
1215
5.65k
      }
1216
1217
211k
    } else {
1218
      // DispVal = 0
1219
211k
      if (!NeedPlus) // [0]
1220
541
        SStream_concat0(O, "0");
1221
211k
    }
1222
302k
  }
1223
1224
302k
  SStream_concat0(O, "]");
1225
1226
302k
  if (MI->csh->detail_opt)
1227
302k
    MI->flat_insn->detail->x86.op_count++;
1228
1229
302k
  if (MI->op1_size == 0)
1230
199k
    MI->op1_size = MI->x86opsize;
1231
302k
}
1232
1233
static void printanymem(MCInst *MI, unsigned OpNo, SStream *O)
1234
7.47k
{
1235
7.47k
  switch (MI->Opcode) {
1236
453
  default:
1237
453
    break;
1238
1.00k
  case X86_LEA16r:
1239
1.00k
    MI->x86opsize = 2;
1240
1.00k
    break;
1241
981
  case X86_LEA32r:
1242
1.81k
  case X86_LEA64_32r:
1243
1.81k
    MI->x86opsize = 4;
1244
1.81k
    break;
1245
231
  case X86_LEA64r:
1246
231
    MI->x86opsize = 8;
1247
231
    break;
1248
0
#ifndef CAPSTONE_X86_REDUCE
1249
320
  case X86_BNDCL32rm:
1250
948
  case X86_BNDCN32rm:
1251
1.41k
  case X86_BNDCU32rm:
1252
2.26k
  case X86_BNDSTXmr:
1253
2.77k
  case X86_BNDLDXrm:
1254
3.22k
  case X86_BNDCL64rm:
1255
3.59k
  case X86_BNDCN64rm:
1256
3.97k
  case X86_BNDCU64rm:
1257
3.97k
    MI->x86opsize = 16;
1258
3.97k
    break;
1259
7.47k
#endif
1260
7.47k
  }
1261
1262
7.47k
  printMemReference(MI, OpNo, O);
1263
7.47k
}
1264
1265
#ifdef CAPSTONE_X86_REDUCE
1266
#include "X86GenAsmWriter1_reduce.inc"
1267
#else
1268
#include "X86GenAsmWriter1.inc"
1269
#endif
1270
1271
#include "X86GenRegisterName1.inc"
1272
1273
#endif