Coverage Report

Created: 2026-04-29 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonenext/arch/Xtensa/XtensaInstPrinter.c
Line
Count
Source
1
/* Capstone Disassembly Engine, http://www.capstone-engine.org */
2
/* By Nguyen Anh Quynh <aquynh@gmail.com>, 2013-2022, */
3
/*    Rot127 <unisono@quyllur.org> 2022-2023 */
4
/* Automatically translated source file from LLVM. */
5
6
/* LLVM-commit: <commit> */
7
/* LLVM-tag: <tag> */
8
9
/* Only small edits allowed. */
10
/* For multiple similar edits, please create a Patch for the translator. */
11
12
/* Capstone's C++ file translator: */
13
/* https://github.com/capstone-engine/capstone/tree/next/suite/auto-sync */
14
15
//===- XtensaInstPrinter.cpp - Convert Xtensa MCInst to asm syntax --------===//
16
//
17
//                     The LLVM Compiler Infrastructure
18
//
19
// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
20
// See https://llvm.org/LICENSE.txt for license information.
21
// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
22
//
23
//===----------------------------------------------------------------------===//
24
//
25
// This class prints an Xtensa MCInst to a .s file.
26
//
27
//===----------------------------------------------------------------------===//
28
29
#include <stdio.h>
30
#include <string.h>
31
#include <stdlib.h>
32
#include <capstone/platform.h>
33
34
#include "../../MCInstPrinter.h"
35
#include "../../SStream.h"
36
#include "./priv.h"
37
#include "../../Mapping.h"
38
39
#include "XtensaMapping.h"
40
#include "../../MathExtras.h"
41
42
#define CONCAT(a, b) CONCAT_(a, b)
43
#define CONCAT_(a, b) a##_##b
44
45
#define DEBUG_TYPE "asm-printer"
46
static MnemonicBitsInfo getMnemonic(MCInst *MI, SStream *O);
47
static const char *getRegisterName(unsigned RegNo);
48
49
typedef MCRegister Register;
50
51
static void printRegName(SStream *O, MCRegister Reg)
52
55
{
53
55
  SStream_concat0(O, getRegisterName(Reg));
54
55
}
55
56
static void printOp(MCInst *MI, MCOperand *MC, SStream *O)
57
225k
{
58
225k
  if (MCOperand_isReg(MC))
59
212k
    SStream_concat0(O, getRegisterName(MCOperand_getReg(MC)));
60
13.2k
  else if (MCOperand_isImm(MC))
61
13.2k
    printInt64(O, MCOperand_getImm(MC));
62
0
  else if (MCOperand_isExpr(MC))
63
0
    printExpr(MCOperand_getExpr(MC), O);
64
0
  else
65
0
    CS_ASSERT(0 && "Invalid operand");
66
225k
}
67
68
static void printOperand(MCInst *MI, const int op_num, SStream *O)
69
212k
{
70
212k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Operand, op_num);
71
212k
  printOp(MI, MCInst_getOperand(MI, op_num), O);
72
212k
}
73
74
static inline void printMemOperand(MCInst *MI, int OpNum, SStream *OS)
75
13.2k
{
76
13.2k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_MemOperand, OpNum);
77
13.2k
  SStream_concat0(OS, getRegisterName(MCOperand_getReg(
78
13.2k
            MCInst_getOperand(MI, (OpNum)))));
79
13.2k
  SStream_concat0(OS, ", ");
80
13.2k
  printOp(MI, MCInst_getOperand(MI, OpNum + 1), OS);
81
13.2k
}
82
83
static inline void printBranchTarget(MCInst *MI, int OpNum, SStream *OS)
84
20.0k
{
85
20.0k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_BranchTarget, OpNum);
86
20.0k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
87
20.0k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
88
20.0k
    int64_t Val = MCOperand_getImm(MC) + 4;
89
20.0k
    SStream_concat0(OS, ". ");
90
20.0k
    if (Val > 0)
91
11.3k
      SStream_concat0(OS, "+");
92
93
20.0k
    printInt64(OS, Val);
94
20.0k
  } else if (MCOperand_isExpr(MC))
95
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
96
0
  else
97
0
    CS_ASSERT(0 && "Invalid operand");
98
20.0k
}
99
100
static inline void printLoopTarget(MCInst *MI, int OpNum, SStream *OS)
101
16
{
102
16
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_LoopTarget, OpNum);
103
16
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
104
16
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
105
16
    int64_t Val = MCOperand_getImm(MC) + 4;
106
16
    SStream_concat0(OS, ". ");
107
16
    if (Val > 0)
108
16
      SStream_concat0(OS, "+");
109
110
16
    printInt64(OS, Val);
111
16
  } else if (MCOperand_isExpr(MC))
112
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
113
0
  else
114
0
    CS_ASSERT(0 && "Invalid operand");
115
16
}
116
117
static inline void printJumpTarget(MCInst *MI, int OpNum, SStream *OS)
118
2.08k
{
119
2.08k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_JumpTarget, OpNum);
120
2.08k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
121
2.08k
  if (MCOperand_isImm(MC)) {
122
2.08k
    int64_t Val = MCOperand_getImm(MC) + 4;
123
2.08k
    SStream_concat0(OS, ". ");
124
2.08k
    if (Val > 0)
125
942
      SStream_concat0(OS, "+");
126
127
2.08k
    printInt64(OS, Val);
128
2.08k
  } else if (MCOperand_isExpr(MC))
129
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
130
0
  else
131
0
    CS_ASSERT(0 && "Invalid operand");
132
2.08k
  ;
133
2.08k
}
134
135
static inline void printCallOperand(MCInst *MI, int OpNum, SStream *OS)
136
4.21k
{
137
4.21k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_CallOperand, OpNum);
138
4.21k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
139
4.21k
  if (MCOperand_isImm(MC)) {
140
4.21k
    int64_t Val = MCOperand_getImm(MC) + 4;
141
4.21k
    SStream_concat0(OS, ". ");
142
4.21k
    if (Val > 0)
143
2.09k
      SStream_concat0(OS, "+");
144
145
4.21k
    printInt64(OS, Val);
146
4.21k
  } else if (MCOperand_isExpr(MC))
147
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
148
0
  else
149
0
    CS_ASSERT(0 && "Invalid operand");
150
4.21k
}
151
152
static inline void printL32RTarget(MCInst *MI, int OpNum, SStream *O)
153
5.86k
{
154
5.86k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_L32RTarget, OpNum);
155
5.86k
  MCOperand *MC = MCInst_getOperand(MI, (OpNum));
156
5.86k
  if (MCOperand_isImm(MC)) {
157
5.86k
    SStream_concat0(O, ". ");
158
5.86k
    printInt64(O, Xtensa_L32R_Value(MI, OpNum));
159
5.86k
  } else if (MCOperand_isExpr(MC))
160
0
    CS_ASSERT_RET(0 && "unimplemented expr printing");
161
0
  else
162
0
    CS_ASSERT(0 && "Invalid operand");
163
5.86k
}
164
165
static inline void printImm8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
166
412
{
167
412
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_AsmOperand, OpNum);
168
412
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
169
412
    int64_t Value =
170
412
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
171
412
    CS_ASSERT_RET(
172
412
      isIntN(8, Value) &&
173
412
      "Invalid argument, value must be in ranges [-128,127]");
174
412
    printInt64(O, Value);
175
412
  } else {
176
0
    printOperand(MI, OpNum, O);
177
0
  }
178
412
}
179
180
static inline void printImm8_sh8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
181
514
{
182
514
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8_sh8_AsmOperand, OpNum);
183
514
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
184
514
    int64_t Value =
185
514
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
186
514
    CS_ASSERT_RET(
187
514
      (isIntN(16, Value) && ((Value & 0xFF) == 0)) &&
188
514
      "Invalid argument, value must be multiples of 256 in range "
189
514
      "[-32768,32512]");
190
514
    printInt64(O, Value);
191
514
  } else
192
0
    printOperand(MI, OpNum, O);
193
514
}
194
195
static inline void printImm12_AsmOperand(MCInst *MI, int OpNum, SStream *O)
196
0
{
197
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12_AsmOperand, OpNum);
198
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
199
0
    int64_t Value =
200
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
201
0
    CS_ASSERT_RET(
202
0
      (Value >= -2048 && Value <= 2047) &&
203
0
      "Invalid argument, value must be in ranges [-2048,2047]");
204
0
    printInt64(O, Value);
205
0
  } else
206
0
    printOperand(MI, OpNum, O);
207
0
}
208
209
static inline void printImm12m_AsmOperand(MCInst *MI, int OpNum, SStream *O)
210
449
{
211
449
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm12m_AsmOperand, OpNum);
212
449
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
213
449
    int64_t Value =
214
449
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
215
449
    CS_ASSERT_RET(
216
449
      (Value >= -2048 && Value <= 2047) &&
217
449
      "Invalid argument, value must be in ranges [-2048,2047]");
218
449
    printInt64(O, Value);
219
449
  } else
220
0
    printOperand(MI, OpNum, O);
221
449
}
222
223
static inline void printUimm4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
224
2.34k
{
225
2.34k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm4_AsmOperand, OpNum);
226
2.34k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
227
2.34k
    int64_t Value =
228
2.34k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
229
2.34k
    CS_ASSERT_RET((Value >= 0 && Value <= 15) &&
230
2.34k
            "Invalid argument");
231
2.34k
    printInt64(O, Value);
232
2.34k
  } else
233
0
    printOperand(MI, OpNum, O);
234
2.34k
}
235
236
static inline void printUimm5_AsmOperand(MCInst *MI, int OpNum, SStream *O)
237
2.66k
{
238
2.66k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Uimm5_AsmOperand, OpNum);
239
2.66k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
240
2.66k
    int64_t Value =
241
2.66k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
242
2.66k
    CS_ASSERT_RET((Value >= 0 && Value <= 31) &&
243
2.66k
            "Invalid argument");
244
2.66k
    printInt64(O, Value);
245
2.66k
  } else
246
0
    printOperand(MI, OpNum, O);
247
2.66k
}
248
249
static inline void printShimm1_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
250
0
{
251
0
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm1_31_AsmOperand, OpNum);
252
0
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
253
0
    int64_t Value =
254
0
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
255
0
    CS_ASSERT_RET(
256
0
      (Value >= 1 && Value <= 31) &&
257
0
      "Invalid argument, value must be in range [1,31]");
258
0
    printInt64(O, Value);
259
0
  } else
260
0
    printOperand(MI, OpNum, O);
261
0
}
262
263
static inline void printShimm0_31_AsmOperand(MCInst *MI, int OpNum, SStream *O)
264
831
{
265
831
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Shimm0_31_AsmOperand, OpNum);
266
831
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
267
831
    int64_t Value =
268
831
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
269
831
    CS_ASSERT_RET(
270
831
      (Value >= 0 && Value <= 31) &&
271
831
      "Invalid argument, value must be in range [0,31]");
272
272
    printInt64(O, Value);
273
272
  } else
274
0
    printOperand(MI, OpNum, O);
275
831
}
276
277
static inline void printImm1_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
278
1.26k
{
279
1.26k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1_16_AsmOperand, OpNum);
280
1.26k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
281
1.26k
    int64_t Value =
282
1.26k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
283
1.26k
    CS_ASSERT_RET(
284
1.26k
      (Value >= 1 && Value <= 16) &&
285
1.26k
      "Invalid argument, value must be in range [1,16]");
286
1.26k
    printInt64(O, Value);
287
1.26k
  } else
288
0
    printOperand(MI, OpNum, O);
289
1.26k
}
290
291
static inline void printImm1n_15_AsmOperand(MCInst *MI, int OpNum, SStream *O)
292
4.80k
{
293
4.80k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm1n_15_AsmOperand, OpNum);
294
4.80k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
295
4.80k
    int64_t Value =
296
4.80k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
297
4.80k
    CS_ASSERT_RET(
298
4.80k
      (Value >= -1 && (Value != 0) && Value <= 15) &&
299
4.80k
      "Invalid argument, value must be in ranges <-1,-1> or <1,15>");
300
4.80k
    printInt64(O, Value);
301
4.80k
  } else
302
0
    printOperand(MI, OpNum, O);
303
4.80k
}
304
305
static inline void printImm32n_95_AsmOperand(MCInst *MI, int OpNum, SStream *O)
306
1.66k
{
307
1.66k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm32n_95_AsmOperand, OpNum);
308
1.66k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
309
1.66k
    int64_t Value =
310
1.66k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
311
1.66k
    CS_ASSERT_RET(
312
1.66k
      (Value >= -32 && Value <= 95) &&
313
1.66k
      "Invalid argument, value must be in ranges <-32,95>");
314
1.66k
    printInt64(O, Value);
315
1.66k
  } else
316
0
    printOperand(MI, OpNum, O);
317
1.66k
}
318
319
static inline void printImm8n_7_AsmOperand(MCInst *MI, int OpNum, SStream *O)
320
323
{
321
323
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm8n_7_AsmOperand, OpNum);
322
323
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
323
323
    int64_t Value =
324
323
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
325
323
    CS_ASSERT_RET(
326
323
      (Value >= -8 && Value <= 7) &&
327
323
      "Invalid argument, value must be in ranges <-8,7>");
328
323
    printInt64(O, Value);
329
323
  } else
330
0
    printOperand(MI, OpNum, O);
331
323
}
332
333
static inline void printImm64n_4n_AsmOperand(MCInst *MI, int OpNum, SStream *O)
334
401
{
335
401
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm64n_4n_AsmOperand, OpNum);
336
401
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
337
401
    int64_t Value =
338
401
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
339
401
    CS_ASSERT_RET(
340
401
      (Value >= -64 && Value <= -4) & ((Value & 0x3) == 0) &&
341
401
      "Invalid argument, value must be in ranges <-64,-4>");
342
401
    printInt64(O, Value);
343
401
  } else
344
0
    printOperand(MI, OpNum, O);
345
401
}
346
347
static inline void printOffset8m32_AsmOperand(MCInst *MI, int OpNum, SStream *O)
348
890
{
349
890
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset8m32_AsmOperand,
350
890
             OpNum);
351
890
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
352
890
    int64_t Value =
353
890
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
354
890
    CS_ASSERT_RET(
355
890
      (Value >= 0 && Value <= 1020 && ((Value & 0x3) == 0)) &&
356
890
      "Invalid argument, value must be multiples of four in range [0,1020]");
357
890
    printInt64(O, Value);
358
890
  } else
359
0
    printOperand(MI, OpNum, O);
360
890
}
361
362
static inline void printEntry_Imm12_AsmOperand(MCInst *MI, int OpNum,
363
                 SStream *O)
364
822
{
365
822
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Entry_Imm12_AsmOperand,
366
822
             OpNum);
367
822
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
368
822
    int64_t Value =
369
822
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
370
822
    CS_ASSERT_RET(
371
822
      (Value >= 0 && Value <= 32760) &&
372
822
      "Invalid argument, value must be multiples of eight in range "
373
822
      "<0,32760>");
374
822
    printInt64(O, Value);
375
822
  } else
376
0
    printOperand(MI, OpNum, O);
377
822
}
378
379
static inline void printB4const_AsmOperand(MCInst *MI, int OpNum, SStream *O)
380
6.70k
{
381
6.70k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4const_AsmOperand, OpNum);
382
6.70k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
383
6.70k
    int64_t Value =
384
6.70k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
385
386
6.70k
    switch (Value) {
387
897
    case -1:
388
1.04k
    case 1:
389
2.06k
    case 2:
390
2.71k
    case 3:
391
3.33k
    case 4:
392
3.50k
    case 5:
393
4.38k
    case 6:
394
4.49k
    case 7:
395
4.77k
    case 8:
396
4.83k
    case 10:
397
5.16k
    case 12:
398
5.86k
    case 16:
399
5.95k
    case 32:
400
6.29k
    case 64:
401
6.55k
    case 128:
402
6.70k
    case 256:
403
6.70k
      break;
404
0
    default:
405
0
      CS_ASSERT_RET((0) && "Invalid B4const argument");
406
6.70k
    }
407
6.70k
    printInt64(O, Value);
408
6.70k
  } else
409
0
    printOperand(MI, OpNum, O);
410
6.70k
}
411
412
static inline void printB4constu_AsmOperand(MCInst *MI, int OpNum, SStream *O)
413
7.95k
{
414
7.95k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_B4constu_AsmOperand, OpNum);
415
7.95k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
416
7.95k
    int64_t Value =
417
7.95k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
418
419
7.95k
    switch (Value) {
420
856
    case 32768:
421
1.16k
    case 65536:
422
1.31k
    case 2:
423
1.53k
    case 3:
424
2.07k
    case 4:
425
2.15k
    case 5:
426
2.69k
    case 6:
427
3.37k
    case 7:
428
3.67k
    case 8:
429
4.20k
    case 10:
430
4.30k
    case 12:
431
5.68k
    case 16:
432
6.00k
    case 32:
433
6.46k
    case 64:
434
6.54k
    case 128:
435
7.95k
    case 256:
436
7.95k
      break;
437
0
    default:
438
0
      CS_ASSERT_RET((0) && "Invalid B4constu argument");
439
7.95k
    }
440
7.95k
    printInt64(O, Value);
441
7.95k
  } else
442
0
    printOperand(MI, OpNum, O);
443
7.95k
}
444
445
static inline void printImm7_22_AsmOperand(MCInst *MI, int OpNum, SStream *O)
446
123
{
447
123
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Imm7_22_AsmOperand, OpNum);
448
123
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
449
123
    int64_t Value =
450
123
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
451
123
    CS_ASSERT_RET(
452
123
      (Value >= 7 && Value <= 22) &&
453
123
      "Invalid argument, value must be in range <7,22>");
454
123
    printInt64(O, Value);
455
123
  } else
456
0
    printOperand(MI, OpNum, O);
457
123
}
458
459
static inline void printSelect_2_AsmOperand(MCInst *MI, int OpNum, SStream *O)
460
857
{
461
857
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_2_AsmOperand, OpNum);
462
857
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
463
857
    int64_t Value =
464
857
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
465
857
    CS_ASSERT_RET((Value >= 0 && Value <= 1) &&
466
857
            "Invalid argument, value must be in range [0,1]");
467
857
    printInt64(O, Value);
468
857
  } else
469
0
    printOperand(MI, OpNum, O);
470
857
}
471
472
static inline void printSelect_4_AsmOperand(MCInst *MI, int OpNum, SStream *O)
473
1.45k
{
474
1.45k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_4_AsmOperand, OpNum);
475
1.45k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
476
1.45k
    int64_t Value =
477
1.45k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
478
1.45k
    CS_ASSERT_RET((Value >= 0 && Value <= 3) &&
479
1.45k
            "Invalid argument, value must be in range [0,3]");
480
1.45k
    printInt64(O, Value);
481
1.45k
  } else
482
0
    printOperand(MI, OpNum, O);
483
1.45k
}
484
485
static inline void printSelect_8_AsmOperand(MCInst *MI, int OpNum, SStream *O)
486
1.23k
{
487
1.23k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_8_AsmOperand, OpNum);
488
1.23k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
489
1.23k
    int64_t Value =
490
1.23k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
491
1.23k
    CS_ASSERT_RET((Value >= 0 && Value <= 7) &&
492
1.23k
            "Invalid argument, value must be in range [0,7]");
493
1.23k
    printInt64(O, Value);
494
1.23k
  } else
495
0
    printOperand(MI, OpNum, O);
496
1.23k
}
497
498
static inline void printSelect_16_AsmOperand(MCInst *MI, int OpNum, SStream *O)
499
457
{
500
457
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_16_AsmOperand, OpNum);
501
457
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
502
457
    int64_t Value =
503
457
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
504
457
    CS_ASSERT_RET(
505
457
      (Value >= 0 && Value <= 15) &&
506
457
      "Invalid argument, value must be in range [0,15]");
507
457
    printInt64(O, Value);
508
457
  } else
509
0
    printOperand(MI, OpNum, O);
510
457
}
511
512
static inline void printSelect_256_AsmOperand(MCInst *MI, int OpNum, SStream *O)
513
127
{
514
127
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Select_256_AsmOperand,
515
127
             OpNum);
516
127
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
517
127
    int64_t Value =
518
127
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
519
127
    CS_ASSERT_RET(
520
127
      (Value >= 0 && Value <= 255) &&
521
127
      "Invalid argument, value must be in range [0,255]");
522
127
    printInt64(O, Value);
523
127
  } else
524
0
    printOperand(MI, OpNum, O);
525
127
}
526
527
static inline void printOffset_16_16_AsmOperand(MCInst *MI, int OpNum,
528
            SStream *O)
529
529
{
530
529
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_16_16_AsmOperand,
531
529
             OpNum);
532
529
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
533
529
    int64_t Value =
534
529
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
535
529
    CS_ASSERT_RET(
536
529
      (Value >= -128 && Value <= 112 && (Value & 0xf) == 0) &&
537
529
      "Invalid argument, value must be in range [-128,112], first 4 bits "
538
529
      "should be zero");
539
125
    printInt64(O, Value);
540
125
  } else {
541
0
    printOperand(MI, OpNum, O);
542
0
  }
543
529
}
544
545
static inline void printOffset_256_8_AsmOperand(MCInst *MI, int OpNum,
546
            SStream *O)
547
2.58k
{
548
2.58k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_8_AsmOperand,
549
2.58k
             OpNum);
550
2.58k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
551
2.58k
    int64_t Value =
552
2.58k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
553
2.58k
    CS_ASSERT_RET(
554
2.58k
      (Value >= -1024 && Value <= 1016 &&
555
2.58k
       (Value & 0x7) == 0) &&
556
2.58k
      "Invalid argument, value must be in range [-1024,1016], first 3 "
557
2.58k
      "bits should be zero");
558
1.65k
    printInt64(O, Value);
559
1.65k
  } else
560
0
    printOperand(MI, OpNum, O);
561
2.58k
}
562
563
static inline void printOffset_256_16_AsmOperand(MCInst *MI, int OpNum,
564
             SStream *O)
565
973
{
566
973
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_16_AsmOperand,
567
973
             OpNum);
568
973
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
569
973
    int64_t Value =
570
973
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
571
973
    CS_ASSERT_RET(
572
973
      (Value >= -2048 && Value <= 2032 &&
573
973
       (Value & 0xf) == 0) &&
574
973
      "Invalid argument, value must be in range [-2048,2032], first 4 "
575
973
      "bits should be zero");
576
701
    printInt64(O, Value);
577
701
  } else {
578
0
    printOperand(MI, OpNum, O);
579
0
  }
580
973
}
581
582
static inline void printOffset_256_4_AsmOperand(MCInst *MI, int OpNum,
583
            SStream *O)
584
264
{
585
264
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_256_4_AsmOperand,
586
264
             OpNum);
587
264
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
588
264
    int64_t Value =
589
264
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
590
264
    CS_ASSERT_RET(
591
264
      (Value >= -512 && Value <= 508 && (Value & 0x3) == 0) &&
592
264
      "Invalid argument, value must be in range [-512,508], first 2 bits "
593
264
      "should be zero");
594
157
    printInt64(O, Value);
595
157
  } else
596
0
    printOperand(MI, OpNum, O);
597
264
}
598
599
static inline void printOffset_128_2_AsmOperand(MCInst *MI, int OpNum,
600
            SStream *O)
601
365
{
602
365
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_2_AsmOperand,
603
365
             OpNum);
604
365
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
605
365
    int64_t Value =
606
365
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
607
365
    CS_ASSERT_RET(
608
365
      (Value >= 0 && Value <= 254 && (Value & 0x1) == 0) &&
609
365
      "Invalid argument, value must be in range [0,254], first bit should "
610
365
      "be zero");
611
365
    printInt64(O, Value);
612
365
  } else
613
0
    printOperand(MI, OpNum, O);
614
365
}
615
616
static inline void printOffset_128_1_AsmOperand(MCInst *MI, int OpNum,
617
            SStream *O)
618
152
{
619
152
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_128_1_AsmOperand,
620
152
             OpNum);
621
152
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
622
152
    int64_t Value =
623
152
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
624
152
    CS_ASSERT_RET(
625
152
      (Value >= 0 && Value <= 127) &&
626
152
      "Invalid argument, value must be in range [0,127]");
627
152
    printInt64(O, Value);
628
152
  } else
629
0
    printOperand(MI, OpNum, O);
630
152
}
631
632
static inline void printOffset_64_16_AsmOperand(MCInst *MI, int OpNum,
633
            SStream *O)
634
3.25k
{
635
3.25k
  Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_Offset_64_16_AsmOperand,
636
3.25k
             OpNum);
637
3.25k
  if (MCOperand_isImm(MCInst_getOperand(MI, (OpNum)))) {
638
3.25k
    int64_t Value =
639
3.25k
      MCOperand_getImm(MCInst_getOperand(MI, (OpNum)));
640
3.25k
    CS_ASSERT_RET(
641
3.25k
      (Value >= -512 && Value <= 496 && (Value & 0xf) == 0) &&
642
3.25k
      "Invalid argument, value must be in range [-512,496], first 4 bits "
643
3.25k
      "should be zero");
644
1.94k
    printInt64(O, Value);
645
1.94k
  } else
646
0
    printOperand(MI, OpNum, O);
647
3.25k
}
648
649
#define IMPL_printImmOperand(N, L, H, S) \
650
  static void printImmOperand_##N(MCInst *MI, int OpNum, SStream *O) \
651
72
  { \
652
72
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
72
               OpNum); \
654
72
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
72
    if (MCOperand_isImm(MC)) { \
656
72
      int64_t Value = MCOperand_getImm(MC); \
657
72
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
72
               ((Value % S) == 0)) && \
659
72
              "Invalid argument"); \
660
72
      printInt64(O, Value); \
661
48
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
72
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_47_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_minus16_14_2
XtensaInstPrinter.c:printImmOperand_minus32_28_4
Line
Count
Source
651
54
  { \
652
54
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
54
               OpNum); \
654
54
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
54
    if (MCOperand_isImm(MC)) { \
656
54
      int64_t Value = MCOperand_getImm(MC); \
657
54
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
54
               ((Value % S) == 0)) && \
659
54
              "Invalid argument"); \
660
54
      printInt64(O, Value); \
661
43
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
54
  }
XtensaInstPrinter.c:printImmOperand_minus64_56_8
Line
Count
Source
651
18
  { \
652
18
    Xtensa_add_cs_detail_0(MI, Xtensa_OP_GROUP_ImmOperand_##N, \
653
18
               OpNum); \
654
18
    MCOperand *MC = MCInst_getOperand(MI, (OpNum)); \
655
18
    if (MCOperand_isImm(MC)) { \
656
18
      int64_t Value = MCOperand_getImm(MC); \
657
18
      CS_ASSERT_RET((Value >= L && Value <= H && \
658
18
               ((Value % S) == 0)) && \
659
18
              "Invalid argument"); \
660
18
      printInt64(O, Value); \
661
5
    } else { \
662
0
      printOperand(MI, OpNum, O); \
663
0
    } \
664
18
  }
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_56_8
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_3_1
Unexecuted instantiation: XtensaInstPrinter.c:printImmOperand_0_63_1
665
666
IMPL_printImmOperand(minus64_56_8, -64, 56, 8);
667
IMPL_printImmOperand(minus32_28_4, -32, 28, 4);
668
IMPL_printImmOperand(minus16_47_1, -16, 47, 1);
669
IMPL_printImmOperand(minus16_14_2, -16, 14, 2);
670
IMPL_printImmOperand(0_56_8, 0, 56, 8);
671
IMPL_printImmOperand(0_3_1, 0, 3, 1);
672
IMPL_printImmOperand(0_63_1, 0, 63, 1);
673
674
#include "XtensaGenAsmWriter.inc"
675
676
static void printInst(MCInst *MI, uint64_t Address, const char *Annot,
677
          SStream *O)
678
109k
{
679
109k
  unsigned Opcode = MCInst_getOpcode(MI);
680
681
109k
  switch (Opcode) {
682
421
  case Xtensa_WSR: {
683
    // INTERRUPT mnemonic is read-only, so use INTSET mnemonic instead
684
421
    Register SR = MCOperand_getReg(MCInst_getOperand(MI, (0)));
685
421
    if (SR == Xtensa_INTERRUPT) {
686
55
      Register Reg =
687
55
        MCOperand_getReg(MCInst_getOperand(MI, (1)));
688
55
      SStream_concat1(O, '\t');
689
55
      SStream_concat(O, "%s", "wsr");
690
55
      SStream_concat0(O, "\t");
691
692
55
      printRegName(O, Reg);
693
55
      SStream_concat(O, "%s", ", ");
694
55
      SStream_concat0(O, "intset");
695
55
      ;
696
55
      return;
697
55
    }
698
421
  }
699
109k
  }
700
109k
  printInstruction(MI, Address, O);
701
109k
}
702
703
void Xtensa_LLVM_printInstruction(MCInst *MI, uint64_t Address, SStream *O)
704
109k
{
705
109k
  printInst(MI, Address, NULL, O);
706
109k
}
707
708
const char *Xtensa_LLVM_getRegisterName(unsigned RegNo)
709
10.7k
{
710
10.7k
  return getRegisterName(RegNo);
711
10.7k
}