Coverage Report

Created: 2026-04-29 06:06

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/capstonev5/arch/M68K/M68KDisassembler.c
Line
Count
Source
1
/* ======================================================================== */
2
/* ========================= LICENSING & COPYRIGHT ======================== */
3
/* ======================================================================== */
4
/*
5
 *                                  MUSASHI
6
 *                                Version 3.4
7
 *
8
 * A portable Motorola M680x0 processor emulation engine.
9
 * Copyright 1998-2001 Karl Stenerud.  All rights reserved.
10
 *
11
 * Permission is hereby granted, free of charge, to any person obtaining a copy
12
 * of this software and associated documentation files (the "Software"), to deal
13
 * in the Software without restriction, including without limitation the rights
14
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
15
 * copies of the Software, and to permit persons to whom the Software is
16
 * furnished to do so, subject to the following conditions:
17
 *
18
 * The above copyright notice and this permission notice shall be included in
19
 * all copies or substantial portions of the Software.
20
21
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
22
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
23
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL THE
24
 * AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
25
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
26
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
27
 * THE SOFTWARE.
28
 */
29
30
/* The code below is based on MUSASHI but has been heavily modified for Capstone by
31
 * Daniel Collin <daniel@collin.com> 2015-2019 */
32
33
/* ======================================================================== */
34
/* ================================ INCLUDES ============================== */
35
/* ======================================================================== */
36
37
#include <stdlib.h>
38
#include <stdio.h>
39
#include <string.h>
40
41
#include "../../cs_priv.h"
42
#include "../../utils.h"
43
44
#include "../../MCInst.h"
45
#include "../../MCInstrDesc.h"
46
#include "../../MCRegisterInfo.h"
47
#include "M68KInstPrinter.h"
48
#include "M68KDisassembler.h"
49
50
/* ======================================================================== */
51
/* ============================ GENERAL DEFINES =========================== */
52
/* ======================================================================== */
53
54
/* Bit Isolation Functions */
55
3.54k
#define BIT_0(A)  ((A) & 0x00000001)
56
#define BIT_1(A)  ((A) & 0x00000002)
57
#define BIT_2(A)  ((A) & 0x00000004)
58
0
#define BIT_3(A)  ((A) & 0x00000008)
59
#define BIT_4(A)  ((A) & 0x00000010)
60
2.65k
#define BIT_5(A)  ((A) & 0x00000020)
61
5.66k
#define BIT_6(A)  ((A) & 0x00000040)
62
5.66k
#define BIT_7(A)  ((A) & 0x00000080)
63
15.1k
#define BIT_8(A)  ((A) & 0x00000100)
64
#define BIT_9(A)  ((A) & 0x00000200)
65
1.46k
#define BIT_A(A)  ((A) & 0x00000400)
66
19.4k
#define BIT_B(A)  ((A) & 0x00000800)
67
#define BIT_C(A)  ((A) & 0x00001000)
68
#define BIT_D(A)  ((A) & 0x00002000)
69
#define BIT_E(A)  ((A) & 0x00004000)
70
19.2k
#define BIT_F(A)  ((A) & 0x00008000)
71
#define BIT_10(A) ((A) & 0x00010000)
72
#define BIT_11(A) ((A) & 0x00020000)
73
#define BIT_12(A) ((A) & 0x00040000)
74
#define BIT_13(A) ((A) & 0x00080000)
75
#define BIT_14(A) ((A) & 0x00100000)
76
#define BIT_15(A) ((A) & 0x00200000)
77
#define BIT_16(A) ((A) & 0x00400000)
78
#define BIT_17(A) ((A) & 0x00800000)
79
#define BIT_18(A) ((A) & 0x01000000)
80
#define BIT_19(A) ((A) & 0x02000000)
81
#define BIT_1A(A) ((A) & 0x04000000)
82
#define BIT_1B(A) ((A) & 0x08000000)
83
#define BIT_1C(A) ((A) & 0x10000000)
84
#define BIT_1D(A) ((A) & 0x20000000)
85
#define BIT_1E(A) ((A) & 0x40000000)
86
708
#define BIT_1F(A) ((A) & 0x80000000)
87
88
/* These are the CPU types understood by this disassembler */
89
69.6k
#define TYPE_68000 1
90
0
#define TYPE_68010 2
91
0
#define TYPE_68020 4
92
0
#define TYPE_68030 8
93
136k
#define TYPE_68040 16
94
95
#define M68000_ONLY   TYPE_68000
96
97
#define M68010_ONLY   TYPE_68010
98
#define M68010_LESS   (TYPE_68000 | TYPE_68010)
99
#define M68010_PLUS   (TYPE_68010 | TYPE_68020 | TYPE_68030 | TYPE_68040)
100
101
#define M68020_ONLY   TYPE_68020
102
#define M68020_LESS   (TYPE_68010 | TYPE_68020)
103
#define M68020_PLUS   (TYPE_68020 | TYPE_68030 | TYPE_68040)
104
105
#define M68030_ONLY   TYPE_68030
106
#define M68030_LESS   (TYPE_68010 | TYPE_68020 | TYPE_68030)
107
#define M68030_PLUS   (TYPE_68030 | TYPE_68040)
108
109
#define M68040_PLUS   TYPE_68040
110
111
enum {
112
  M68K_CPU_TYPE_INVALID,
113
  M68K_CPU_TYPE_68000,
114
  M68K_CPU_TYPE_68010,
115
  M68K_CPU_TYPE_68EC020,
116
  M68K_CPU_TYPE_68020,
117
  M68K_CPU_TYPE_68030,  /* Supported by disassembler ONLY */
118
  M68K_CPU_TYPE_68040   /* Supported by disassembler ONLY */
119
};
120
121
/* Extension word formats */
122
9.45k
#define EXT_8BIT_DISPLACEMENT(A)          ((A)&0xff)
123
15.1k
#define EXT_FULL(A)                       BIT_8(A)
124
#define EXT_EFFECTIVE_ZERO(A)             (((A)&0xe4) == 0xc4 || ((A)&0xe2) == 0xc0)
125
5.66k
#define EXT_BASE_REGISTER_PRESENT(A)      (!BIT_7(A))
126
5.66k
#define EXT_INDEX_REGISTER_PRESENT(A)     (!BIT_6(A))
127
12.7k
#define EXT_INDEX_REGISTER(A)             (((A)>>12)&7)
128
#define EXT_INDEX_PRE_POST(A)             (EXT_INDEX_PRESENT(A) && (A)&3)
129
#define EXT_INDEX_PRE(A)                  (EXT_INDEX_PRESENT(A) && ((A)&7) < 4 && ((A)&7) != 0)
130
#define EXT_INDEX_POST(A)                 (EXT_INDEX_PRESENT(A) && ((A)&7) > 4)
131
20.9k
#define EXT_INDEX_SCALE(A)                (((A)>>9)&3)
132
12.7k
#define EXT_INDEX_LONG(A)                 BIT_B(A)
133
12.7k
#define EXT_INDEX_AR(A)                   BIT_F(A)
134
5.66k
#define EXT_BASE_DISPLACEMENT_PRESENT(A)  (((A)&0x30) > 0x10)
135
#define EXT_BASE_DISPLACEMENT_WORD(A)     (((A)&0x30) == 0x20)
136
2.58k
#define EXT_BASE_DISPLACEMENT_LONG(A)     (((A)&0x30) == 0x30)
137
5.66k
#define EXT_OUTER_DISPLACEMENT_PRESENT(A) (((A)&3) > 1 && ((A)&0x47) < 0x44)
138
#define EXT_OUTER_DISPLACEMENT_WORD(A)    (((A)&3) == 2 && ((A)&0x47) < 0x44)
139
1.82k
#define EXT_OUTER_DISPLACEMENT_LONG(A)    (((A)&3) == 3 && ((A)&0x47) < 0x44)
140
141
#define IS_BITSET(val,b) ((val) & (1 << (b)))
142
14.5k
#define BITFIELD_MASK(sb,eb)  (((1 << ((sb) + 1))-1) & (~((1 << (eb))-1)))
143
14.5k
#define BITFIELD(val,sb,eb) ((BITFIELD_MASK(sb,eb) & (val)) >> (eb))
144
145
///////////////////////////////////////////////////////////////////////////////////////////////////////////////////////
146
147
static unsigned int m68k_read_disassembler_16(const m68k_info *info, const uint64_t addr)
148
1.11M
{
149
1.11M
  const uint16_t v0 = info->code[addr + 0];
150
1.11M
  const uint16_t v1 = info->code[addr + 1];
151
1.11M
  return (v0 << 8) | v1;
152
1.11M
}
153
154
static unsigned int m68k_read_disassembler_32(const m68k_info *info, const uint64_t addr)
155
492k
{
156
492k
  const uint32_t v0 = info->code[addr + 0];
157
492k
  const uint32_t v1 = info->code[addr + 1];
158
492k
  const uint32_t v2 = info->code[addr + 2];
159
492k
  const uint32_t v3 = info->code[addr + 3];
160
492k
  return (v0 << 24) | (v1 << 16) | (v2 << 8) | v3;
161
492k
}
162
163
static uint64_t m68k_read_disassembler_64(const m68k_info *info, const uint64_t addr)
164
223
{
165
223
  const uint64_t v0 = info->code[addr + 0];
166
223
  const uint64_t v1 = info->code[addr + 1];
167
223
  const uint64_t v2 = info->code[addr + 2];
168
223
  const uint64_t v3 = info->code[addr + 3];
169
223
  const uint64_t v4 = info->code[addr + 4];
170
223
  const uint64_t v5 = info->code[addr + 5];
171
223
  const uint64_t v6 = info->code[addr + 6];
172
223
  const uint64_t v7 = info->code[addr + 7];
173
223
  return (v0 << 56) | (v1 << 48) | (v2 << 40) | (v3 << 32) | (v4 << 24) | (v5 << 16) | (v6 << 8) | v7;
174
223
}
175
176
static unsigned int m68k_read_safe_16(const m68k_info *info, const uint64_t address)
177
1.11M
{
178
1.11M
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
179
1.11M
  if (info->code_len < addr + 2) {
180
1.40k
    return 0xaaaa;
181
1.40k
  }
182
1.11M
  return m68k_read_disassembler_16(info, addr);
183
1.11M
}
184
185
static unsigned int m68k_read_safe_32(const m68k_info *info, const uint64_t address)
186
496k
{
187
496k
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
188
496k
  if (info->code_len < addr + 4) {
189
4.26k
    return 0xaaaaaaaa;
190
4.26k
  }
191
492k
  return m68k_read_disassembler_32(info, addr);
192
496k
}
193
194
static uint64_t m68k_read_safe_64(const m68k_info *info, const uint64_t address)
195
229
{
196
229
  const uint64_t addr = (address - info->baseAddress) & info->address_mask;
197
229
  if (info->code_len < addr + 8) {
198
6
    return 0xaaaaaaaaaaaaaaaaLL;
199
6
  }
200
223
  return m68k_read_disassembler_64(info, addr);
201
229
}
202
203
/* ======================================================================== */
204
/* =============================== PROTOTYPES ============================= */
205
/* ======================================================================== */
206
207
/* make signed integers 100% portably */
208
static int make_int_8(int value);
209
static int make_int_16(int value);
210
211
/* Stuff to build the opcode handler jump table */
212
static void d68000_invalid(m68k_info *info);
213
static int instruction_is_valid(m68k_info *info, const unsigned int word_check);
214
215
typedef struct {
216
  void (*instruction)(m68k_info *info);   /* handler function */
217
  uint16_t word2_mask;                  /* mask the 2nd word */
218
  uint16_t word2_match;                 /* what to match after masking */
219
} instruction_struct;
220
221
/* ======================================================================== */
222
/* ================================= DATA ================================= */
223
/* ======================================================================== */
224
225
static const instruction_struct g_instruction_table[0x10000];
226
227
/* used by ops like asr, ror, addq, etc */
228
static const uint32_t g_3bit_qdata_table[8] = {8, 1, 2, 3, 4, 5, 6, 7};
229
230
static const uint32_t g_5bit_data_table[32] = {
231
  32,  1,  2,  3,  4,  5,  6,  7,  8,  9, 10, 11, 12, 13, 14, 15,
232
  16, 17, 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31
233
};
234
235
static const m68k_insn s_branch_lut[] = {
236
  M68K_INS_INVALID, M68K_INS_INVALID, M68K_INS_BHI, M68K_INS_BLS,
237
  M68K_INS_BCC, M68K_INS_BCS, M68K_INS_BNE, M68K_INS_BEQ,
238
  M68K_INS_BVC, M68K_INS_BVS, M68K_INS_BPL, M68K_INS_BMI,
239
  M68K_INS_BGE, M68K_INS_BLT, M68K_INS_BGT, M68K_INS_BLE,
240
};
241
242
static const m68k_insn s_dbcc_lut[] = {
243
  M68K_INS_DBT, M68K_INS_DBF, M68K_INS_DBHI, M68K_INS_DBLS,
244
  M68K_INS_DBCC, M68K_INS_DBCS, M68K_INS_DBNE, M68K_INS_DBEQ,
245
  M68K_INS_DBVC, M68K_INS_DBVS, M68K_INS_DBPL, M68K_INS_DBMI,
246
  M68K_INS_DBGE, M68K_INS_DBLT, M68K_INS_DBGT, M68K_INS_DBLE,
247
};
248
249
static const m68k_insn s_scc_lut[] = {
250
  M68K_INS_ST, M68K_INS_SF, M68K_INS_SHI, M68K_INS_SLS,
251
  M68K_INS_SCC, M68K_INS_SCS, M68K_INS_SNE, M68K_INS_SEQ,
252
  M68K_INS_SVC, M68K_INS_SVS, M68K_INS_SPL, M68K_INS_SMI,
253
  M68K_INS_SGE, M68K_INS_SLT, M68K_INS_SGT, M68K_INS_SLE,
254
};
255
256
static const m68k_insn s_trap_lut[] = {
257
  M68K_INS_TRAPT, M68K_INS_TRAPF, M68K_INS_TRAPHI, M68K_INS_TRAPLS,
258
  M68K_INS_TRAPCC, M68K_INS_TRAPCS, M68K_INS_TRAPNE, M68K_INS_TRAPEQ,
259
  M68K_INS_TRAPVC, M68K_INS_TRAPVS, M68K_INS_TRAPPL, M68K_INS_TRAPMI,
260
  M68K_INS_TRAPGE, M68K_INS_TRAPLT, M68K_INS_TRAPGT, M68K_INS_TRAPLE,
261
};
262
263
/* ======================================================================== */
264
/* =========================== UTILITY FUNCTIONS ========================== */
265
/* ======================================================================== */
266
267
#define LIMIT_CPU_TYPES(info, ALLOWED_CPU_TYPES)  \
268
69.5k
  do {           \
269
69.5k
    if (!(info->type & ALLOWED_CPU_TYPES)) { \
270
23.6k
      d68000_invalid(info);   \
271
23.6k
      return;       \
272
23.6k
    }          \
273
69.5k
  } while (0)
274
275
31.4k
static unsigned int peek_imm_8(const m68k_info *info)  { return (m68k_read_safe_16((info), (info)->pc)&0xff); }
276
1.08M
static unsigned int peek_imm_16(const m68k_info *info) { return m68k_read_safe_16((info), (info)->pc); }
277
496k
static unsigned int peek_imm_32(const m68k_info *info) { return m68k_read_safe_32((info), (info)->pc); }
278
229
static unsigned long long peek_imm_64(const m68k_info *info) { return m68k_read_safe_64((info), (info)->pc); }
279
280
31.4k
static unsigned int read_imm_8(m68k_info *info)  { const unsigned int value = peek_imm_8(info);  (info)->pc+=2; return value; }
281
608k
static unsigned int read_imm_16(m68k_info *info) { const unsigned int value = peek_imm_16(info); (info)->pc+=2; return value; }
282
21.1k
static unsigned int read_imm_32(m68k_info *info) { const unsigned int value = peek_imm_32(info); (info)->pc+=4; return value; }
283
229
static unsigned long long read_imm_64(m68k_info *info) { const unsigned long long value = peek_imm_64(info); (info)->pc+=8; return value; }
284
285
/* Fake a split interface */
286
#define get_ea_mode_str_8(instruction) get_ea_mode_str(instruction, 0)
287
#define get_ea_mode_str_16(instruction) get_ea_mode_str(instruction, 1)
288
#define get_ea_mode_str_32(instruction) get_ea_mode_str(instruction, 2)
289
290
#define get_imm_str_s8() get_imm_str_s(0)
291
#define get_imm_str_s16() get_imm_str_s(1)
292
#define get_imm_str_s32() get_imm_str_s(2)
293
294
#define get_imm_str_u8() get_imm_str_u(0)
295
#define get_imm_str_u16() get_imm_str_u(1)
296
#define get_imm_str_u32() get_imm_str_u(2)
297
298
299
/* 100% portable signed int generators */
300
static int make_int_8(int value)
301
23.7k
{
302
23.7k
  return (value & 0x80) ? value | ~0xff : value & 0xff;
303
23.7k
}
304
305
static int make_int_16(int value)
306
7.30k
{
307
7.30k
  return (value & 0x8000) ? value | ~0xffff : value & 0xffff;
308
7.30k
}
309
310
static void get_with_index_address_mode(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size, bool is_pc)
311
15.1k
{
312
15.1k
  uint32_t extension = read_imm_16(info);
313
314
15.1k
  op->address_mode = M68K_AM_AREGI_INDEX_BASE_DISP;
315
316
15.1k
  if (EXT_FULL(extension)) {
317
5.66k
    uint32_t preindex;
318
5.66k
    uint32_t postindex;
319
320
5.66k
    op->mem.base_reg = M68K_REG_INVALID;
321
5.66k
    op->mem.index_reg = M68K_REG_INVALID;
322
323
    /* Not sure how to deal with this?
324
       if (EXT_EFFECTIVE_ZERO(extension)) {
325
       strcpy(mode, "0");
326
       break;
327
       }
328
     */
329
330
5.66k
    op->mem.in_disp = EXT_BASE_DISPLACEMENT_PRESENT(extension) ? (EXT_BASE_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
331
5.66k
    op->mem.out_disp = EXT_OUTER_DISPLACEMENT_PRESENT(extension) ? (EXT_OUTER_DISPLACEMENT_LONG(extension) ? read_imm_32(info) : read_imm_16(info)) : 0;
332
333
5.66k
    if (EXT_BASE_REGISTER_PRESENT(extension)) {
334
3.96k
      if (is_pc) {
335
556
        op->mem.base_reg = M68K_REG_PC;
336
3.41k
      } else {
337
3.41k
        op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
338
3.41k
      }
339
3.96k
    }
340
341
5.66k
    if (EXT_INDEX_REGISTER_PRESENT(extension)) {
342
3.34k
      if (EXT_INDEX_AR(extension)) {
343
969
        op->mem.index_reg = M68K_REG_A0 + EXT_INDEX_REGISTER(extension);
344
2.37k
      } else {
345
2.37k
        op->mem.index_reg = M68K_REG_D0 + EXT_INDEX_REGISTER(extension);
346
2.37k
      }
347
348
3.34k
      op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
349
350
3.34k
      if (EXT_INDEX_SCALE(extension)) {
351
2.68k
        op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
352
2.68k
      }
353
3.34k
    }
354
355
5.66k
    preindex = (extension & 7) > 0 && (extension & 7) < 4;
356
5.66k
    postindex = (extension & 7) > 4;
357
358
5.66k
    if (preindex) {
359
2.13k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_PRE_INDEX : M68K_AM_MEMI_PRE_INDEX;
360
3.53k
    } else if (postindex) {
361
1.69k
      op->address_mode = is_pc ? M68K_AM_PC_MEMI_POST_INDEX : M68K_AM_MEMI_POST_INDEX;
362
1.69k
    }
363
364
5.66k
    return;
365
5.66k
  }
366
367
9.45k
  op->mem.index_reg = (EXT_INDEX_AR(extension) ? M68K_REG_A0 : M68K_REG_D0) + EXT_INDEX_REGISTER(extension);
368
9.45k
  op->mem.index_size = EXT_INDEX_LONG(extension) ? 1 : 0;
369
370
9.45k
  if (EXT_8BIT_DISPLACEMENT(extension) == 0) {
371
1.46k
    if (is_pc) {
372
172
      op->mem.base_reg = M68K_REG_PC;
373
172
      op->address_mode = M68K_AM_PCI_INDEX_BASE_DISP;
374
1.29k
    } else {
375
1.29k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
376
1.29k
    }
377
7.98k
  } else {
378
7.98k
    if (is_pc) {
379
965
      op->mem.base_reg = M68K_REG_PC;
380
965
      op->address_mode = M68K_AM_PCI_INDEX_8_BIT_DISP;
381
7.02k
    } else {
382
7.02k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
383
7.02k
      op->address_mode = M68K_AM_AREGI_INDEX_8_BIT_DISP;
384
7.02k
    }
385
386
7.98k
    op->mem.disp = (int8_t)(extension & 0xff);
387
7.98k
  }
388
389
9.45k
  if (EXT_INDEX_SCALE(extension)) {
390
5.43k
    op->mem.scale = 1 << EXT_INDEX_SCALE(extension);
391
5.43k
  }
392
9.45k
}
393
394
/* Make string of effective address mode */
395
static void get_ea_mode_op(m68k_info *info, cs_m68k_op* op, uint32_t instruction, uint32_t size)
396
316k
{
397
  // default to memory
398
399
316k
  op->type = M68K_OP_MEM;
400
401
316k
  switch (instruction & 0x3f) {
402
94.7k
    case 0x00: case 0x01: case 0x02: case 0x03: case 0x04: case 0x05: case 0x06: case 0x07:
403
      /* data register direct */
404
94.7k
      op->address_mode = M68K_AM_REG_DIRECT_DATA;
405
94.7k
      op->reg = M68K_REG_D0 + (instruction & 7);
406
94.7k
      op->type = M68K_OP_REG;
407
94.7k
      break;
408
409
12.8k
    case 0x08: case 0x09: case 0x0a: case 0x0b: case 0x0c: case 0x0d: case 0x0e: case 0x0f:
410
      /* address register direct */
411
12.8k
      op->address_mode = M68K_AM_REG_DIRECT_ADDR;
412
12.8k
      op->reg = M68K_REG_A0 + (instruction & 7);
413
12.8k
      op->type = M68K_OP_REG;
414
12.8k
      break;
415
416
37.6k
    case 0x10: case 0x11: case 0x12: case 0x13: case 0x14: case 0x15: case 0x16: case 0x17:
417
      /* address register indirect */
418
37.6k
      op->address_mode = M68K_AM_REGI_ADDR;
419
37.6k
      op->reg = M68K_REG_A0 + (instruction & 7);
420
37.6k
      break;
421
422
34.7k
    case 0x18: case 0x19: case 0x1a: case 0x1b: case 0x1c: case 0x1d: case 0x1e: case 0x1f:
423
      /* address register indirect with postincrement */
424
34.7k
      op->address_mode = M68K_AM_REGI_ADDR_POST_INC;
425
34.7k
      op->reg = M68K_REG_A0 + (instruction & 7);
426
34.7k
      break;
427
428
62.0k
    case 0x20: case 0x21: case 0x22: case 0x23: case 0x24: case 0x25: case 0x26: case 0x27:
429
      /* address register indirect with predecrement */
430
62.0k
      op->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
431
62.0k
      op->reg = M68K_REG_A0 + (instruction & 7);
432
62.0k
      break;
433
434
24.9k
    case 0x28: case 0x29: case 0x2a: case 0x2b: case 0x2c: case 0x2d: case 0x2e: case 0x2f:
435
      /* address register indirect with displacement*/
436
24.9k
      op->address_mode = M68K_AM_REGI_ADDR_DISP;
437
24.9k
      op->mem.base_reg = M68K_REG_A0 + (instruction & 7);
438
24.9k
      op->mem.disp = (int16_t)read_imm_16(info);
439
24.9k
      break;
440
441
27.2k
    case 0x30: case 0x31: case 0x32: case 0x33: case 0x34: case 0x35: case 0x36: case 0x37:
442
      /* address register indirect with index */
443
27.2k
      get_with_index_address_mode(info, op, instruction, size, false);
444
27.2k
      break;
445
446
6.58k
    case 0x38:
447
      /* absolute short address */
448
6.58k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_SHORT;
449
6.58k
      op->imm = read_imm_16(info);
450
6.58k
      break;
451
452
2.57k
    case 0x39:
453
      /* absolute long address */
454
2.57k
      op->address_mode = M68K_AM_ABSOLUTE_DATA_LONG;
455
2.57k
      op->imm = read_imm_32(info);
456
2.57k
      break;
457
458
4.18k
    case 0x3a:
459
      /* program counter with displacement */
460
4.18k
      op->address_mode = M68K_AM_PCI_DISP;
461
4.18k
      op->mem.disp = (int16_t)read_imm_16(info);
462
4.18k
      break;
463
464
4.02k
    case 0x3b:
465
      /* program counter with index */
466
4.02k
      get_with_index_address_mode(info, op, instruction, size, true);
467
4.02k
      break;
468
469
3.84k
    case 0x3c:
470
3.84k
      op->address_mode = M68K_AM_IMMEDIATE;
471
3.84k
      op->type = M68K_OP_IMM;
472
473
3.84k
      if (size == 1)
474
731
        op->imm = read_imm_8(info) & 0xff;
475
3.11k
      else if (size == 2)
476
1.95k
        op->imm = read_imm_16(info) & 0xffff;
477
1.15k
      else if (size == 4)
478
930
        op->imm = read_imm_32(info);
479
229
      else
480
229
        op->imm = read_imm_64(info);
481
482
3.84k
      break;
483
484
686
    default:
485
686
      break;
486
316k
  }
487
316k
}
488
489
static void set_insn_group(m68k_info *info, m68k_group_type group)
490
73.2k
{
491
73.2k
  info->groups[info->groups_count++] = (uint8_t)group;
492
73.2k
}
493
494
static cs_m68k* build_init_op(m68k_info *info, int opcode, int count, int size)
495
463k
{
496
463k
  cs_m68k* ext;
497
498
463k
  MCInst_setOpcode(info->inst, opcode);
499
500
463k
  ext = &info->extension;
501
502
463k
  ext->op_count = (uint8_t)count;
503
463k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
504
463k
  ext->op_size.cpu_size = size;
505
506
463k
  return ext;
507
463k
}
508
509
static void build_re_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
510
37.5k
{
511
37.5k
  cs_m68k_op* op0;
512
37.5k
  cs_m68k_op* op1;
513
37.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
514
515
37.5k
  op0 = &ext->operands[0];
516
37.5k
  op1 = &ext->operands[1];
517
518
37.5k
  if (isDreg) {
519
37.5k
    op0->address_mode = M68K_AM_REG_DIRECT_DATA;
520
37.5k
    op0->reg = M68K_REG_D0 + ((info->ir >> 9 ) & 7);
521
37.5k
  } else {
522
0
    op0->address_mode = M68K_AM_REG_DIRECT_ADDR;
523
0
    op0->reg = M68K_REG_A0 + ((info->ir >> 9 ) & 7);
524
0
  }
525
526
37.5k
  get_ea_mode_op(info, op1, info->ir, size);
527
37.5k
}
528
529
static void build_re_1(m68k_info *info, int opcode, uint8_t size)
530
37.5k
{
531
37.5k
  build_re_gen_1(info, true, opcode, size);
532
37.5k
}
533
534
static void build_er_gen_1(m68k_info *info, bool isDreg, int opcode, uint8_t size)
535
37.0k
{
536
37.0k
  cs_m68k_op* op0;
537
37.0k
  cs_m68k_op* op1;
538
37.0k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
539
540
37.0k
  op0 = &ext->operands[0];
541
37.0k
  op1 = &ext->operands[1];
542
543
37.0k
  get_ea_mode_op(info, op0, info->ir, size);
544
545
37.0k
  if (isDreg) {
546
37.0k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
547
37.0k
    op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
548
37.0k
  } else {
549
0
    op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
550
0
    op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
551
0
  }
552
37.0k
}
553
554
static void build_rr(m68k_info *info, int opcode, uint8_t size, int imm)
555
9.52k
{
556
9.52k
  cs_m68k_op* op0;
557
9.52k
  cs_m68k_op* op1;
558
9.52k
  cs_m68k_op* op2;
559
9.52k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
560
561
9.52k
  op0 = &ext->operands[0];
562
9.52k
  op1 = &ext->operands[1];
563
9.52k
  op2 = &ext->operands[2];
564
565
9.52k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
566
9.52k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
567
568
9.52k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
569
9.52k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
570
571
9.52k
  if (imm > 0) {
572
1.96k
    ext->op_count = 3;
573
1.96k
    op2->type = M68K_OP_IMM;
574
1.96k
    op2->address_mode = M68K_AM_IMMEDIATE;
575
1.96k
    op2->imm = imm;
576
1.96k
  }
577
9.52k
}
578
579
static void build_r(m68k_info *info, int opcode, uint8_t size)
580
13.9k
{
581
13.9k
  cs_m68k_op* op0;
582
13.9k
  cs_m68k_op* op1;
583
13.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
584
585
13.9k
  op0 = &ext->operands[0];
586
13.9k
  op1 = &ext->operands[1];
587
588
13.9k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
589
13.9k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
590
591
13.9k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
592
13.9k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
593
13.9k
}
594
595
static void build_imm_ea(m68k_info *info, int opcode, uint8_t size, int imm)
596
43.1k
{
597
43.1k
  cs_m68k_op* op0;
598
43.1k
  cs_m68k_op* op1;
599
43.1k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
600
601
43.1k
  op0 = &ext->operands[0];
602
43.1k
  op1 = &ext->operands[1];
603
604
43.1k
  op0->type = M68K_OP_IMM;
605
43.1k
  op0->address_mode = M68K_AM_IMMEDIATE;
606
43.1k
  op0->imm = imm;
607
608
43.1k
  get_ea_mode_op(info, op1, info->ir, size);
609
43.1k
}
610
611
static void build_3bit_d(m68k_info *info, int opcode, int size)
612
13.2k
{
613
13.2k
  cs_m68k_op* op0;
614
13.2k
  cs_m68k_op* op1;
615
13.2k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
616
617
13.2k
  op0 = &ext->operands[0];
618
13.2k
  op1 = &ext->operands[1];
619
620
13.2k
  op0->type = M68K_OP_IMM;
621
13.2k
  op0->address_mode = M68K_AM_IMMEDIATE;
622
13.2k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
623
624
13.2k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
625
13.2k
  op1->reg = M68K_REG_D0 + (info->ir & 7);
626
13.2k
}
627
628
static void build_3bit_ea(m68k_info *info, int opcode, int size)
629
15.4k
{
630
15.4k
  cs_m68k_op* op0;
631
15.4k
  cs_m68k_op* op1;
632
15.4k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
633
634
15.4k
  op0 = &ext->operands[0];
635
15.4k
  op1 = &ext->operands[1];
636
637
15.4k
  op0->type = M68K_OP_IMM;
638
15.4k
  op0->address_mode = M68K_AM_IMMEDIATE;
639
15.4k
  op0->imm = g_3bit_qdata_table[(info->ir >> 9) & 7];
640
641
15.4k
  get_ea_mode_op(info, op1, info->ir, size);
642
15.4k
}
643
644
static void build_mm(m68k_info *info, int opcode, uint8_t size, int imm)
645
8.37k
{
646
8.37k
  cs_m68k_op* op0;
647
8.37k
  cs_m68k_op* op1;
648
8.37k
  cs_m68k_op* op2;
649
8.37k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
650
651
8.37k
  op0 = &ext->operands[0];
652
8.37k
  op1 = &ext->operands[1];
653
8.37k
  op2 = &ext->operands[2];
654
655
8.37k
  op0->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
656
8.37k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
657
658
8.37k
  op1->address_mode = M68K_AM_REGI_ADDR_PRE_DEC;
659
8.37k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
660
661
8.37k
  if (imm > 0) {
662
2.41k
    ext->op_count = 3;
663
2.41k
    op2->type = M68K_OP_IMM;
664
2.41k
    op2->address_mode = M68K_AM_IMMEDIATE;
665
2.41k
    op2->imm = imm;
666
2.41k
  }
667
8.37k
}
668
669
static void build_ea(m68k_info *info, int opcode, uint8_t size)
670
28.8k
{
671
28.8k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
672
28.8k
  get_ea_mode_op(info, &ext->operands[0], info->ir, size);
673
28.8k
}
674
675
static void build_ea_a(m68k_info *info, int opcode, uint8_t size)
676
19.9k
{
677
19.9k
  cs_m68k_op* op0;
678
19.9k
  cs_m68k_op* op1;
679
19.9k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
680
681
19.9k
  op0 = &ext->operands[0];
682
19.9k
  op1 = &ext->operands[1];
683
684
19.9k
  get_ea_mode_op(info, op0, info->ir, size);
685
686
19.9k
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
687
19.9k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
688
19.9k
}
689
690
static void build_ea_ea(m68k_info *info, int opcode, int size)
691
52.5k
{
692
52.5k
  cs_m68k_op* op0;
693
52.5k
  cs_m68k_op* op1;
694
52.5k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
695
696
52.5k
  op0 = &ext->operands[0];
697
52.5k
  op1 = &ext->operands[1];
698
699
52.5k
  get_ea_mode_op(info, op0, info->ir, size);
700
52.5k
  get_ea_mode_op(info, op1, (((info->ir>>9) & 7) | ((info->ir>>3) & 0x38)), size);
701
52.5k
}
702
703
static void build_pi_pi(m68k_info *info, int opcode, int size)
704
1.33k
{
705
1.33k
  cs_m68k_op* op0;
706
1.33k
  cs_m68k_op* op1;
707
1.33k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
708
709
1.33k
  op0 = &ext->operands[0];
710
1.33k
  op1 = &ext->operands[1];
711
712
1.33k
  op0->address_mode = M68K_AM_REGI_ADDR_POST_INC;
713
1.33k
  op0->reg = M68K_REG_A0 + (info->ir & 7);
714
715
1.33k
  op1->address_mode = M68K_AM_REGI_ADDR_POST_INC;
716
1.33k
  op1->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
717
1.33k
}
718
719
static void build_imm_special_reg(m68k_info *info, int opcode, int imm, int size, m68k_reg reg)
720
1.97k
{
721
1.97k
  cs_m68k_op* op0;
722
1.97k
  cs_m68k_op* op1;
723
1.97k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
724
725
1.97k
  op0 = &ext->operands[0];
726
1.97k
  op1 = &ext->operands[1];
727
728
1.97k
  op0->type = M68K_OP_IMM;
729
1.97k
  op0->address_mode = M68K_AM_IMMEDIATE;
730
1.97k
  op0->imm = imm;
731
732
1.97k
  op1->address_mode = M68K_AM_NONE;
733
1.97k
  op1->reg = reg;
734
1.97k
}
735
736
static void build_relative_branch(m68k_info *info, int opcode, int size, int displacement)
737
27.9k
{
738
27.9k
  cs_m68k_op* op;
739
27.9k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
740
741
27.9k
  op = &ext->operands[0];
742
743
27.9k
  op->type = M68K_OP_BR_DISP;
744
27.9k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
745
27.9k
  op->br_disp.disp = displacement;
746
27.9k
  op->br_disp.disp_size = size;
747
748
27.9k
  set_insn_group(info, M68K_GRP_JUMP);
749
27.9k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
750
27.9k
}
751
752
static void build_absolute_jump_with_immediate(m68k_info *info, int opcode, int size, int immediate)
753
4.53k
{
754
4.53k
  cs_m68k_op* op;
755
4.53k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
756
757
4.53k
  op = &ext->operands[0];
758
759
4.53k
  op->type = M68K_OP_IMM;
760
4.53k
  op->address_mode = M68K_AM_IMMEDIATE;
761
4.53k
  op->imm = immediate;
762
763
4.53k
  set_insn_group(info, M68K_GRP_JUMP);
764
4.53k
}
765
766
static void build_bcc(m68k_info *info, int size, int displacement)
767
19.7k
{
768
19.7k
  build_relative_branch(info, s_branch_lut[(info->ir >> 8) & 0xf], size, displacement);
769
19.7k
}
770
771
static void build_trap(m68k_info *info, int size, int immediate)
772
1.68k
{
773
1.68k
  build_absolute_jump_with_immediate(info, s_trap_lut[(info->ir >> 8) & 0xf], size, immediate);
774
1.68k
}
775
776
static void build_dbxx(m68k_info *info, int opcode, int size, int displacement)
777
1.81k
{
778
1.81k
  cs_m68k_op* op0;
779
1.81k
  cs_m68k_op* op1;
780
1.81k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
781
782
1.81k
  op0 = &ext->operands[0];
783
1.81k
  op1 = &ext->operands[1];
784
785
1.81k
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
786
1.81k
  op0->reg = M68K_REG_D0 + (info->ir & 7);
787
788
1.81k
  op1->type = M68K_OP_BR_DISP;
789
1.81k
  op1->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
790
1.81k
  op1->br_disp.disp = displacement;
791
1.81k
  op1->br_disp.disp_size = M68K_OP_BR_DISP_SIZE_LONG;
792
793
1.81k
  set_insn_group(info, M68K_GRP_JUMP);
794
1.81k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
795
1.81k
}
796
797
static void build_dbcc(m68k_info *info, int size, int displacement)
798
1.23k
{
799
1.23k
  build_dbxx(info, s_dbcc_lut[(info->ir >> 8) & 0xf], size, displacement);
800
1.23k
}
801
802
static void build_d_d_ea(m68k_info *info, int opcode, int size)
803
315
{
804
315
  cs_m68k_op* op0;
805
315
  cs_m68k_op* op1;
806
315
  cs_m68k_op* op2;
807
315
  uint32_t extension = read_imm_16(info);
808
315
  cs_m68k* ext = build_init_op(info, opcode, 3, size);
809
810
315
  op0 = &ext->operands[0];
811
315
  op1 = &ext->operands[1];
812
315
  op2 = &ext->operands[2];
813
814
315
  op0->address_mode = M68K_AM_REG_DIRECT_DATA;
815
315
  op0->reg = M68K_REG_D0 + (extension & 7);
816
817
315
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
818
315
  op1->reg = M68K_REG_D0 + ((extension >> 6) & 7);
819
820
315
  get_ea_mode_op(info, op2, info->ir, size);
821
315
}
822
823
static void build_bitfield_ins(m68k_info *info, int opcode, int has_d_arg)
824
2.65k
{
825
2.65k
  uint8_t offset;
826
2.65k
  uint8_t width;
827
2.65k
  cs_m68k_op* op_ea;
828
2.65k
  cs_m68k_op* op1;
829
2.65k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
830
2.65k
  uint32_t extension = read_imm_16(info);
831
832
2.65k
  op_ea = &ext->operands[0];
833
2.65k
  op1 = &ext->operands[1];
834
835
2.65k
  if (BIT_B(extension))
836
1.52k
    offset = (extension >> 6) & 7;
837
1.13k
  else
838
1.13k
    offset = (extension >> 6) & 31;
839
840
2.65k
  if (BIT_5(extension))
841
1.28k
    width = extension & 7;
842
1.36k
  else
843
1.36k
    width = (uint8_t)g_5bit_data_table[extension & 31];
844
845
2.65k
  if (has_d_arg) {
846
1.77k
    ext->op_count = 2;
847
1.77k
    op1->address_mode = M68K_AM_REG_DIRECT_DATA;
848
1.77k
    op1->reg = M68K_REG_D0 + ((extension >> 12) & 7);
849
1.77k
  }
850
851
2.65k
  get_ea_mode_op(info, op_ea, info->ir, 1);
852
853
2.65k
  op_ea->mem.bitfield = 1;
854
2.65k
  op_ea->mem.width = width;
855
2.65k
  op_ea->mem.offset = offset;
856
2.65k
}
857
858
static void build_d(m68k_info *info, int opcode, int size)
859
1.50k
{
860
1.50k
  cs_m68k* ext = build_init_op(info, opcode, 1, size);
861
1.50k
  cs_m68k_op* op;
862
863
1.50k
  op = &ext->operands[0];
864
865
1.50k
  op->address_mode = M68K_AM_REG_DIRECT_DATA;
866
1.50k
  op->reg = M68K_REG_D0 + (info->ir & 7);
867
1.50k
}
868
869
static uint16_t reverse_bits(uint32_t v)
870
1.23k
{
871
1.23k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
872
1.23k
  uint32_t s = 16 - 1; // extra shift needed at end
873
874
14.4k
  for (v >>= 1; v; v >>= 1) {
875
13.2k
    r <<= 1;
876
13.2k
    r |= v & 1;
877
13.2k
    s--;
878
13.2k
  }
879
880
1.23k
  return r <<= s; // shift when v's highest bits are zero
881
1.23k
}
882
883
static uint8_t reverse_bits_8(uint32_t v)
884
1.08k
{
885
1.08k
  uint32_t r = v; // r will be reversed bits of v; first get LSB of v
886
1.08k
  uint32_t s = 8 - 1; // extra shift needed at end
887
888
4.65k
  for (v >>= 1; v; v >>= 1) {
889
3.56k
    r <<= 1;
890
3.56k
    r |= v & 1;
891
3.56k
    s--;
892
3.56k
  }
893
894
1.08k
  return r <<= s; // shift when v's highest bits are zero
895
1.08k
}
896
897
898
static void build_movem_re(m68k_info *info, int opcode, int size)
899
3.28k
{
900
3.28k
  cs_m68k_op* op0;
901
3.28k
  cs_m68k_op* op1;
902
3.28k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
903
904
3.28k
  op0 = &ext->operands[0];
905
3.28k
  op1 = &ext->operands[1];
906
907
3.28k
  op0->type = M68K_OP_REG_BITS;
908
3.28k
  op0->register_bits = read_imm_16(info);
909
910
3.28k
  get_ea_mode_op(info, op1, info->ir, size);
911
912
3.28k
  if (op1->address_mode == M68K_AM_REGI_ADDR_PRE_DEC)
913
1.23k
    op0->register_bits = reverse_bits(op0->register_bits);
914
3.28k
}
915
916
static void build_movem_er(m68k_info *info, int opcode, int size)
917
1.63k
{
918
1.63k
  cs_m68k_op* op0;
919
1.63k
  cs_m68k_op* op1;
920
1.63k
  cs_m68k* ext = build_init_op(info, opcode, 2, size);
921
922
1.63k
  op0 = &ext->operands[0];
923
1.63k
  op1 = &ext->operands[1];
924
925
1.63k
  op1->type = M68K_OP_REG_BITS;
926
1.63k
  op1->register_bits = read_imm_16(info);
927
928
1.63k
  get_ea_mode_op(info, op0, info->ir, size);
929
1.63k
}
930
931
static void build_imm(m68k_info *info, int opcode, int data)
932
85.4k
{
933
85.4k
  cs_m68k_op* op;
934
85.4k
  cs_m68k* ext = build_init_op(info, opcode, 1, 0);
935
936
85.4k
  MCInst_setOpcode(info->inst, opcode);
937
938
85.4k
  op = &ext->operands[0];
939
940
85.4k
  op->type = M68K_OP_IMM;
941
85.4k
  op->address_mode = M68K_AM_IMMEDIATE;
942
85.4k
  op->imm = data;
943
85.4k
}
944
945
static void build_illegal(m68k_info *info, int data)
946
347
{
947
347
  build_imm(info, M68K_INS_ILLEGAL, data);
948
347
}
949
950
static void build_invalid(m68k_info *info, int data)
951
85.0k
{
952
85.0k
  build_imm(info, M68K_INS_INVALID, data);
953
85.0k
}
954
955
static void build_cas2(m68k_info *info, int size)
956
926
{
957
926
  uint32_t word3;
958
926
  uint32_t extension;
959
926
  cs_m68k_op* op0;
960
926
  cs_m68k_op* op1;
961
926
  cs_m68k_op* op2;
962
926
  cs_m68k* ext = build_init_op(info, M68K_INS_CAS2, 3, size);
963
926
  int reg_0, reg_1;
964
965
  /* cas2 is the only 3 words instruction, word2 and word3 have the same motif bits to check */
966
926
  word3 = peek_imm_32(info) & 0xffff;
967
926
  if (!instruction_is_valid(info, word3))
968
218
    return;
969
970
708
  op0 = &ext->operands[0];
971
708
  op1 = &ext->operands[1];
972
708
  op2 = &ext->operands[2];
973
974
708
  extension = read_imm_32(info);
975
976
708
  op0->address_mode = M68K_AM_NONE;
977
708
  op0->type = M68K_OP_REG_PAIR;
978
708
  op0->reg_pair.reg_0 = ((extension >> 16) & 7) + M68K_REG_D0;
979
708
  op0->reg_pair.reg_1 = (extension & 7) + M68K_REG_D0;
980
981
708
  op1->address_mode = M68K_AM_NONE;
982
708
  op1->type = M68K_OP_REG_PAIR;
983
708
  op1->reg_pair.reg_0 = ((extension >> 22) & 7) + M68K_REG_D0;
984
708
  op1->reg_pair.reg_1 = ((extension >> 6) & 7) + M68K_REG_D0;
985
986
708
  reg_0 = (extension >> 28) & 7;
987
708
  reg_1 = (extension >> 12) & 7;
988
989
708
  op2->address_mode = M68K_AM_NONE;
990
708
  op2->type = M68K_OP_REG_PAIR;
991
708
  op2->reg_pair.reg_0 = reg_0 + (BIT_1F(extension) ? 8 : 0) + M68K_REG_D0;
992
708
  op2->reg_pair.reg_1 = reg_1 + (BIT_F(extension) ? 8 : 0) + M68K_REG_D0;
993
708
}
994
995
static void build_chk2_cmp2(m68k_info *info, int size)
996
1.10k
{
997
1.10k
  cs_m68k_op* op0;
998
1.10k
  cs_m68k_op* op1;
999
1.10k
  cs_m68k* ext = build_init_op(info, M68K_INS_CHK2, 2, size);
1000
1001
1.10k
  uint32_t extension = read_imm_16(info);
1002
1003
1.10k
  if (BIT_B(extension))
1004
228
    MCInst_setOpcode(info->inst, M68K_INS_CHK2);
1005
879
  else
1006
879
    MCInst_setOpcode(info->inst, M68K_INS_CMP2);
1007
1008
1.10k
  op0 = &ext->operands[0];
1009
1.10k
  op1 = &ext->operands[1];
1010
1011
1.10k
  get_ea_mode_op(info, op0, info->ir, size);
1012
1013
1.10k
  op1->address_mode = M68K_AM_NONE;
1014
1.10k
  op1->type = M68K_OP_REG;
1015
1.10k
  op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1016
1.10k
}
1017
1018
static void build_move16(m68k_info *info, int data[2], int modes[2])
1019
1.44k
{
1020
1.44k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE16, 2, 0);
1021
1.44k
  int i;
1022
1023
4.33k
  for (i = 0; i < 2; ++i) {
1024
2.88k
    cs_m68k_op* op = &ext->operands[i];
1025
2.88k
    const int d = data[i];
1026
2.88k
    const int m = modes[i];
1027
1028
2.88k
    op->type = M68K_OP_MEM;
1029
1030
2.88k
    if (m == M68K_AM_REGI_ADDR_POST_INC || m == M68K_AM_REG_DIRECT_ADDR) {
1031
1.72k
      op->address_mode = m;
1032
1.72k
      op->reg = M68K_REG_A0 + d;
1033
1.72k
    } else {
1034
1.16k
      op->address_mode = m;
1035
1.16k
      op->imm = d;
1036
1.16k
    }
1037
2.88k
  }
1038
1.44k
}
1039
1040
static void build_link(m68k_info *info, int disp, int size)
1041
819
{
1042
819
  cs_m68k_op* op0;
1043
819
  cs_m68k_op* op1;
1044
819
  cs_m68k* ext = build_init_op(info, M68K_INS_LINK, 2, size);
1045
1046
819
  op0 = &ext->operands[0];
1047
819
  op1 = &ext->operands[1];
1048
1049
819
  op0->address_mode = M68K_AM_NONE;
1050
819
  op0->reg = M68K_REG_A0 + (info->ir & 7);
1051
1052
819
  op1->address_mode = M68K_AM_IMMEDIATE;
1053
819
  op1->type = M68K_OP_IMM;
1054
819
  op1->imm = disp;
1055
819
}
1056
1057
static void build_cpush_cinv(m68k_info *info, int op_offset)
1058
1.19k
{
1059
1.19k
  cs_m68k_op* op0;
1060
1.19k
  cs_m68k_op* op1;
1061
1.19k
  cs_m68k* ext = build_init_op(info, M68K_INS_INVALID, 2, 0);
1062
1063
1.19k
  switch ((info->ir >> 3) & 3) { // scope
1064
    // Invalid
1065
538
    case 0:
1066
538
      d68000_invalid(info);
1067
538
      return;
1068
      // Line
1069
170
    case 1:
1070
170
      MCInst_setOpcode(info->inst, op_offset + 0);
1071
170
      break;
1072
      // Page
1073
201
    case 2:
1074
201
      MCInst_setOpcode(info->inst, op_offset + 1);
1075
201
      break;
1076
      // All
1077
287
    case 3:
1078
287
      ext->op_count = 1;
1079
287
      MCInst_setOpcode(info->inst, op_offset + 2);
1080
287
      break;
1081
1.19k
  }
1082
1083
658
  op0 = &ext->operands[0];
1084
658
  op1 = &ext->operands[1];
1085
1086
658
  op0->address_mode = M68K_AM_IMMEDIATE;
1087
658
  op0->type = M68K_OP_IMM;
1088
658
  op0->imm = (info->ir >> 6) & 3;
1089
1090
658
  op1->type = M68K_OP_MEM;
1091
658
  op1->address_mode = M68K_AM_REG_DIRECT_ADDR;
1092
658
  op1->imm = M68K_REG_A0 + (info->ir & 7);
1093
658
}
1094
1095
static void build_movep_re(m68k_info *info, int size)
1096
1.24k
{
1097
1.24k
  cs_m68k_op* op0;
1098
1.24k
  cs_m68k_op* op1;
1099
1.24k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1100
1101
1.24k
  op0 = &ext->operands[0];
1102
1.24k
  op1 = &ext->operands[1];
1103
1104
1.24k
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1105
1106
1.24k
  op1->address_mode = M68K_AM_REGI_ADDR_DISP;
1107
1.24k
  op1->type = M68K_OP_MEM;
1108
1.24k
  op1->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1109
1.24k
  op1->mem.disp = (int16_t)read_imm_16(info);
1110
1.24k
}
1111
1112
static void build_movep_er(m68k_info *info, int size)
1113
2.60k
{
1114
2.60k
  cs_m68k_op* op0;
1115
2.60k
  cs_m68k_op* op1;
1116
2.60k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEP, 2, size);
1117
1118
2.60k
  op0 = &ext->operands[0];
1119
2.60k
  op1 = &ext->operands[1];
1120
1121
2.60k
  op0->address_mode = M68K_AM_REGI_ADDR_DISP;
1122
2.60k
  op0->type = M68K_OP_MEM;
1123
2.60k
  op0->mem.base_reg = M68K_REG_A0 + (info->ir & 7);
1124
2.60k
  op0->mem.disp = (int16_t)read_imm_16(info);
1125
1126
2.60k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
1127
2.60k
}
1128
1129
static void build_moves(m68k_info *info, int size)
1130
1.05k
{
1131
1.05k
  cs_m68k_op* op0;
1132
1.05k
  cs_m68k_op* op1;
1133
1.05k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVES, 2, size);
1134
1.05k
  uint32_t extension = read_imm_16(info);
1135
1136
1.05k
  op0 = &ext->operands[0];
1137
1.05k
  op1 = &ext->operands[1];
1138
1139
1.05k
  if (BIT_B(extension)) {
1140
257
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1141
257
    get_ea_mode_op(info, op1, info->ir, size);
1142
797
  } else {
1143
797
    get_ea_mode_op(info, op0, info->ir, size);
1144
797
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
1145
797
  }
1146
1.05k
}
1147
1148
static void build_er_1(m68k_info *info, int opcode, uint8_t size)
1149
37.0k
{
1150
37.0k
  build_er_gen_1(info, true, opcode, size);
1151
37.0k
}
1152
1153
/* ======================================================================== */
1154
/* ========================= INSTRUCTION HANDLERS ========================= */
1155
/* ======================================================================== */
1156
/* Instruction handler function names follow this convention:
1157
 *
1158
 * d68000_NAME_EXTENSIONS(void)
1159
 * where NAME is the name of the opcode it handles and EXTENSIONS are any
1160
 * extensions for special instances of that opcode.
1161
 *
1162
 * Examples:
1163
 *   d68000_add_er_8(): add opcode, from effective address to register,
1164
 *                      size = byte
1165
 *
1166
 *   d68000_asr_s_8(): arithmetic shift right, static count, size = byte
1167
 *
1168
 *
1169
 * Common extensions:
1170
 * 8   : size = byte
1171
 * 16  : size = word
1172
 * 32  : size = long
1173
 * rr  : register to register
1174
 * mm  : memory to memory
1175
 * r   : register
1176
 * s   : static
1177
 * er  : effective address -> register
1178
 * re  : register -> effective address
1179
 * ea  : using effective address mode of operation
1180
 * d   : data register direct
1181
 * a   : address register direct
1182
 * ai  : address register indirect
1183
 * pi  : address register indirect with postincrement
1184
 * pd  : address register indirect with predecrement
1185
 * di  : address register indirect with displacement
1186
 * ix  : address register indirect with index
1187
 * aw  : absolute word
1188
 * al  : absolute long
1189
 */
1190
1191
1192
static void d68000_invalid(m68k_info *info)
1193
49.9k
{
1194
49.9k
  build_invalid(info, info->ir);
1195
49.9k
}
1196
1197
static void d68000_illegal(m68k_info *info)
1198
347
{
1199
347
  build_illegal(info, info->ir);
1200
347
}
1201
1202
static void d68000_1010(m68k_info *info)
1203
17.4k
{
1204
17.4k
  build_invalid(info, info->ir);
1205
17.4k
}
1206
1207
static void d68000_1111(m68k_info *info)
1208
17.6k
{
1209
17.6k
  build_invalid(info, info->ir);
1210
17.6k
}
1211
1212
static void d68000_abcd_rr(m68k_info *info)
1213
1.31k
{
1214
1.31k
  build_rr(info, M68K_INS_ABCD, 1, 0);
1215
1.31k
}
1216
1217
static void d68000_abcd_mm(m68k_info *info)
1218
438
{
1219
438
  build_mm(info, M68K_INS_ABCD, 1, 0);
1220
438
}
1221
1222
static void d68000_add_er_8(m68k_info *info)
1223
1.39k
{
1224
1.39k
  build_er_1(info, M68K_INS_ADD, 1);
1225
1.39k
}
1226
1227
static void d68000_add_er_16(m68k_info *info)
1228
781
{
1229
781
  build_er_1(info, M68K_INS_ADD, 2);
1230
781
}
1231
1232
static void d68000_add_er_32(m68k_info *info)
1233
914
{
1234
914
  build_er_1(info, M68K_INS_ADD, 4);
1235
914
}
1236
1237
static void d68000_add_re_8(m68k_info *info)
1238
1.06k
{
1239
1.06k
  build_re_1(info, M68K_INS_ADD, 1);
1240
1.06k
}
1241
1242
static void d68000_add_re_16(m68k_info *info)
1243
1.10k
{
1244
1.10k
  build_re_1(info, M68K_INS_ADD, 2);
1245
1.10k
}
1246
1247
static void d68000_add_re_32(m68k_info *info)
1248
1.01k
{
1249
1.01k
  build_re_1(info, M68K_INS_ADD, 4);
1250
1.01k
}
1251
1252
static void d68000_adda_16(m68k_info *info)
1253
2.72k
{
1254
2.72k
  build_ea_a(info, M68K_INS_ADDA, 2);
1255
2.72k
}
1256
1257
static void d68000_adda_32(m68k_info *info)
1258
4.60k
{
1259
4.60k
  build_ea_a(info, M68K_INS_ADDA, 4);
1260
4.60k
}
1261
1262
static void d68000_addi_8(m68k_info *info)
1263
793
{
1264
793
  build_imm_ea(info, M68K_INS_ADDI, 1, read_imm_8(info));
1265
793
}
1266
1267
static void d68000_addi_16(m68k_info *info)
1268
840
{
1269
840
  build_imm_ea(info, M68K_INS_ADDI, 2, read_imm_16(info));
1270
840
}
1271
1272
static void d68000_addi_32(m68k_info *info)
1273
368
{
1274
368
  build_imm_ea(info, M68K_INS_ADDI, 4, read_imm_32(info));
1275
368
}
1276
1277
static void d68000_addq_8(m68k_info *info)
1278
1.89k
{
1279
1.89k
  build_3bit_ea(info, M68K_INS_ADDQ, 1);
1280
1.89k
}
1281
1282
static void d68000_addq_16(m68k_info *info)
1283
4.96k
{
1284
4.96k
  build_3bit_ea(info, M68K_INS_ADDQ, 2);
1285
4.96k
}
1286
1287
static void d68000_addq_32(m68k_info *info)
1288
721
{
1289
721
  build_3bit_ea(info, M68K_INS_ADDQ, 4);
1290
721
}
1291
1292
static void d68000_addx_rr_8(m68k_info *info)
1293
923
{
1294
923
  build_rr(info, M68K_INS_ADDX, 1, 0);
1295
923
}
1296
1297
static void d68000_addx_rr_16(m68k_info *info)
1298
807
{
1299
807
  build_rr(info, M68K_INS_ADDX, 2, 0);
1300
807
}
1301
1302
static void d68000_addx_rr_32(m68k_info *info)
1303
397
{
1304
397
  build_rr(info, M68K_INS_ADDX, 4, 0);
1305
397
}
1306
1307
static void d68000_addx_mm_8(m68k_info *info)
1308
472
{
1309
472
  build_mm(info, M68K_INS_ADDX, 1, 0);
1310
472
}
1311
1312
static void d68000_addx_mm_16(m68k_info *info)
1313
1.12k
{
1314
1.12k
  build_mm(info, M68K_INS_ADDX, 2, 0);
1315
1.12k
}
1316
1317
static void d68000_addx_mm_32(m68k_info *info)
1318
467
{
1319
467
  build_mm(info, M68K_INS_ADDX, 4, 0);
1320
467
}
1321
1322
static void d68000_and_er_8(m68k_info *info)
1323
1.49k
{
1324
1.49k
  build_er_1(info, M68K_INS_AND, 1);
1325
1.49k
}
1326
1327
static void d68000_and_er_16(m68k_info *info)
1328
793
{
1329
793
  build_er_1(info, M68K_INS_AND, 2);
1330
793
}
1331
1332
static void d68000_and_er_32(m68k_info *info)
1333
905
{
1334
905
  build_er_1(info, M68K_INS_AND, 4);
1335
905
}
1336
1337
static void d68000_and_re_8(m68k_info *info)
1338
988
{
1339
988
  build_re_1(info, M68K_INS_AND, 1);
1340
988
}
1341
1342
static void d68000_and_re_16(m68k_info *info)
1343
883
{
1344
883
  build_re_1(info, M68K_INS_AND, 2);
1345
883
}
1346
1347
static void d68000_and_re_32(m68k_info *info)
1348
648
{
1349
648
  build_re_1(info, M68K_INS_AND, 4);
1350
648
}
1351
1352
static void d68000_andi_8(m68k_info *info)
1353
945
{
1354
945
  build_imm_ea(info, M68K_INS_ANDI, 1, read_imm_8(info));
1355
945
}
1356
1357
static void d68000_andi_16(m68k_info *info)
1358
668
{
1359
668
  build_imm_ea(info, M68K_INS_ANDI, 2, read_imm_16(info));
1360
668
}
1361
1362
static void d68000_andi_32(m68k_info *info)
1363
416
{
1364
416
  build_imm_ea(info, M68K_INS_ANDI, 4, read_imm_32(info));
1365
416
}
1366
1367
static void d68000_andi_to_ccr(m68k_info *info)
1368
284
{
1369
284
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_8(info), 1, M68K_REG_CCR);
1370
284
}
1371
1372
static void d68000_andi_to_sr(m68k_info *info)
1373
459
{
1374
459
  build_imm_special_reg(info, M68K_INS_ANDI, read_imm_16(info), 2, M68K_REG_SR);
1375
459
}
1376
1377
static void d68000_asr_s_8(m68k_info *info)
1378
1.40k
{
1379
1.40k
  build_3bit_d(info, M68K_INS_ASR, 1);
1380
1.40k
}
1381
1382
static void d68000_asr_s_16(m68k_info *info)
1383
263
{
1384
263
  build_3bit_d(info, M68K_INS_ASR, 2);
1385
263
}
1386
1387
static void d68000_asr_s_32(m68k_info *info)
1388
536
{
1389
536
  build_3bit_d(info, M68K_INS_ASR, 4);
1390
536
}
1391
1392
static void d68000_asr_r_8(m68k_info *info)
1393
495
{
1394
495
  build_r(info, M68K_INS_ASR, 1);
1395
495
}
1396
1397
static void d68000_asr_r_16(m68k_info *info)
1398
840
{
1399
840
  build_r(info, M68K_INS_ASR, 2);
1400
840
}
1401
1402
static void d68000_asr_r_32(m68k_info *info)
1403
252
{
1404
252
  build_r(info, M68K_INS_ASR, 4);
1405
252
}
1406
1407
static void d68000_asr_ea(m68k_info *info)
1408
1.29k
{
1409
1.29k
  build_ea(info, M68K_INS_ASR, 2);
1410
1.29k
}
1411
1412
static void d68000_asl_s_8(m68k_info *info)
1413
1.47k
{
1414
1.47k
  build_3bit_d(info, M68K_INS_ASL, 1);
1415
1.47k
}
1416
1417
static void d68000_asl_s_16(m68k_info *info)
1418
364
{
1419
364
  build_3bit_d(info, M68K_INS_ASL, 2);
1420
364
}
1421
1422
static void d68000_asl_s_32(m68k_info *info)
1423
399
{
1424
399
  build_3bit_d(info, M68K_INS_ASL, 4);
1425
399
}
1426
1427
static void d68000_asl_r_8(m68k_info *info)
1428
1.46k
{
1429
1.46k
  build_r(info, M68K_INS_ASL, 1);
1430
1.46k
}
1431
1432
static void d68000_asl_r_16(m68k_info *info)
1433
596
{
1434
596
  build_r(info, M68K_INS_ASL, 2);
1435
596
}
1436
1437
static void d68000_asl_r_32(m68k_info *info)
1438
384
{
1439
384
  build_r(info, M68K_INS_ASL, 4);
1440
384
}
1441
1442
static void d68000_asl_ea(m68k_info *info)
1443
1.20k
{
1444
1.20k
  build_ea(info, M68K_INS_ASL, 2);
1445
1.20k
}
1446
1447
static void d68000_bcc_8(m68k_info *info)
1448
17.5k
{
1449
17.5k
  build_bcc(info, 1, make_int_8(info->ir));
1450
17.5k
}
1451
1452
static void d68000_bcc_16(m68k_info *info)
1453
1.91k
{
1454
1.91k
  build_bcc(info, 2, make_int_16(read_imm_16(info)));
1455
1.91k
}
1456
1457
static void d68020_bcc_32(m68k_info *info)
1458
957
{
1459
957
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1460
252
  build_bcc(info, 4, read_imm_32(info));
1461
252
}
1462
1463
static void d68000_bchg_r(m68k_info *info)
1464
3.32k
{
1465
3.32k
  build_re_1(info, M68K_INS_BCHG, 1);
1466
3.32k
}
1467
1468
static void d68000_bchg_s(m68k_info *info)
1469
279
{
1470
279
  build_imm_ea(info, M68K_INS_BCHG, 1, read_imm_8(info));
1471
279
}
1472
1473
static void d68000_bclr_r(m68k_info *info)
1474
2.72k
{
1475
2.72k
  build_re_1(info, M68K_INS_BCLR, 1);
1476
2.72k
}
1477
1478
static void d68000_bclr_s(m68k_info *info)
1479
549
{
1480
549
  build_imm_ea(info, M68K_INS_BCLR, 1, read_imm_8(info));
1481
549
}
1482
1483
static void d68010_bkpt(m68k_info *info)
1484
1.54k
{
1485
1.54k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1486
914
  build_absolute_jump_with_immediate(info, M68K_INS_BKPT, 0, info->ir & 7);
1487
914
}
1488
1489
static void d68020_bfchg(m68k_info *info)
1490
172
{
1491
172
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1492
50
  build_bitfield_ins(info, M68K_INS_BFCHG, false);
1493
50
}
1494
1495
1496
static void d68020_bfclr(m68k_info *info)
1497
361
{
1498
361
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1499
34
  build_bitfield_ins(info, M68K_INS_BFCLR, false);
1500
34
}
1501
1502
static void d68020_bfexts(m68k_info *info)
1503
143
{
1504
143
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1505
78
  build_bitfield_ins(info, M68K_INS_BFEXTS, true);
1506
78
}
1507
1508
static void d68020_bfextu(m68k_info *info)
1509
540
{
1510
540
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1511
378
  build_bitfield_ins(info, M68K_INS_BFEXTU, true);
1512
378
}
1513
1514
static void d68020_bfffo(m68k_info *info)
1515
416
{
1516
416
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1517
334
  build_bitfield_ins(info, M68K_INS_BFFFO, true);
1518
334
}
1519
1520
static void d68020_bfins(m68k_info *info)
1521
568
{
1522
568
  cs_m68k* ext = &info->extension;
1523
568
  cs_m68k_op temp;
1524
1525
568
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1526
274
  build_bitfield_ins(info, M68K_INS_BFINS, true);
1527
1528
  // a bit hacky but we need to flip the args on only this instruction
1529
1530
274
  temp = ext->operands[0];
1531
274
  ext->operands[0] = ext->operands[1];
1532
274
  ext->operands[1] = temp;
1533
274
}
1534
1535
static void d68020_bfset(m68k_info *info)
1536
227
{
1537
227
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1538
107
  build_bitfield_ins(info, M68K_INS_BFSET, false);
1539
107
}
1540
1541
static void d68020_bftst(m68k_info *info)
1542
228
{
1543
228
  build_bitfield_ins(info, M68K_INS_BFTST, false);
1544
228
}
1545
1546
static void d68000_bra_8(m68k_info *info)
1547
3.43k
{
1548
3.43k
  build_relative_branch(info, M68K_INS_BRA, 1, make_int_8(info->ir));
1549
3.43k
}
1550
1551
static void d68000_bra_16(m68k_info *info)
1552
445
{
1553
445
  build_relative_branch(info, M68K_INS_BRA, 2, make_int_16(read_imm_16(info)));
1554
445
}
1555
1556
static void d68020_bra_32(m68k_info *info)
1557
476
{
1558
476
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1559
198
  build_relative_branch(info, M68K_INS_BRA, 4, read_imm_32(info));
1560
198
}
1561
1562
static void d68000_bset_r(m68k_info *info)
1563
4.70k
{
1564
4.70k
  build_re_1(info, M68K_INS_BSET, 1);
1565
4.70k
}
1566
1567
static void d68000_bset_s(m68k_info *info)
1568
234
{
1569
234
  build_imm_ea(info, M68K_INS_BSET, 1, read_imm_8(info));
1570
234
}
1571
1572
static void d68000_bsr_8(m68k_info *info)
1573
2.74k
{
1574
2.74k
  build_relative_branch(info, M68K_INS_BSR, 1, make_int_8(info->ir));
1575
2.74k
}
1576
1577
static void d68000_bsr_16(m68k_info *info)
1578
1.06k
{
1579
1.06k
  build_relative_branch(info, M68K_INS_BSR, 2, make_int_16(read_imm_16(info)));
1580
1.06k
}
1581
1582
static void d68020_bsr_32(m68k_info *info)
1583
761
{
1584
761
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1585
307
  build_relative_branch(info, M68K_INS_BSR, 4, read_imm_32(info));
1586
307
}
1587
1588
static void d68000_btst_r(m68k_info *info)
1589
8.32k
{
1590
8.32k
  build_re_1(info, M68K_INS_BTST, 4);
1591
8.32k
}
1592
1593
static void d68000_btst_s(m68k_info *info)
1594
238
{
1595
238
  build_imm_ea(info, M68K_INS_BTST, 1, read_imm_8(info));
1596
238
}
1597
1598
static void d68020_callm(m68k_info *info)
1599
253
{
1600
253
  LIMIT_CPU_TYPES(info, M68020_ONLY);
1601
0
  build_imm_ea(info, M68K_INS_CALLM, 0, read_imm_8(info));
1602
0
}
1603
1604
static void d68020_cas_8(m68k_info *info)
1605
120
{
1606
120
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1607
76
  build_d_d_ea(info, M68K_INS_CAS, 1);
1608
76
}
1609
1610
static void d68020_cas_16(m68k_info *info)
1611
216
{
1612
216
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1613
70
  build_d_d_ea(info, M68K_INS_CAS, 2);
1614
70
}
1615
1616
static void d68020_cas_32(m68k_info *info)
1617
209
{
1618
209
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1619
27
  build_d_d_ea(info, M68K_INS_CAS, 4);
1620
27
}
1621
1622
static void d68020_cas2_16(m68k_info *info)
1623
78
{
1624
78
  build_cas2(info, 2);
1625
78
}
1626
1627
static void d68020_cas2_32(m68k_info *info)
1628
732
{
1629
732
  build_cas2(info, 4);
1630
732
}
1631
1632
static void d68000_chk_16(m68k_info *info)
1633
823
{
1634
823
  build_er_1(info, M68K_INS_CHK, 2);
1635
823
}
1636
1637
static void d68020_chk_32(m68k_info *info)
1638
529
{
1639
529
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1640
231
  build_er_1(info, M68K_INS_CHK, 4);
1641
231
}
1642
1643
static void d68020_chk2_cmp2_8(m68k_info *info)
1644
840
{
1645
840
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1646
644
  build_chk2_cmp2(info, 1);
1647
644
}
1648
1649
static void d68020_chk2_cmp2_16(m68k_info *info)
1650
218
{
1651
218
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1652
127
  build_chk2_cmp2(info, 2);
1653
127
}
1654
1655
static void d68020_chk2_cmp2_32(m68k_info *info)
1656
472
{
1657
472
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1658
336
  build_chk2_cmp2(info, 4);
1659
336
}
1660
1661
static void d68040_cinv(m68k_info *info)
1662
1.20k
{
1663
1.20k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
1664
749
  build_cpush_cinv(info, M68K_INS_CINVL);
1665
749
}
1666
1667
static void d68000_clr_8(m68k_info *info)
1668
389
{
1669
389
  build_ea(info, M68K_INS_CLR, 1);
1670
389
}
1671
1672
static void d68000_clr_16(m68k_info *info)
1673
844
{
1674
844
  build_ea(info, M68K_INS_CLR, 2);
1675
844
}
1676
1677
static void d68000_clr_32(m68k_info *info)
1678
277
{
1679
277
  build_ea(info, M68K_INS_CLR, 4);
1680
277
}
1681
1682
static void d68000_cmp_8(m68k_info *info)
1683
1.18k
{
1684
1.18k
  build_er_1(info, M68K_INS_CMP, 1);
1685
1.18k
}
1686
1687
static void d68000_cmp_16(m68k_info *info)
1688
1.33k
{
1689
1.33k
  build_er_1(info, M68K_INS_CMP, 2);
1690
1.33k
}
1691
1692
static void d68000_cmp_32(m68k_info *info)
1693
2.51k
{
1694
2.51k
  build_er_1(info, M68K_INS_CMP, 4);
1695
2.51k
}
1696
1697
static void d68000_cmpa_16(m68k_info *info)
1698
1.20k
{
1699
1.20k
  build_ea_a(info, M68K_INS_CMPA, 2);
1700
1.20k
}
1701
1702
static void d68000_cmpa_32(m68k_info *info)
1703
1.12k
{
1704
1.12k
  build_ea_a(info, M68K_INS_CMPA, 4);
1705
1.12k
}
1706
1707
static void d68000_cmpi_8(m68k_info *info)
1708
540
{
1709
540
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1710
540
}
1711
1712
static void d68020_cmpi_pcdi_8(m68k_info *info)
1713
605
{
1714
605
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1715
294
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1716
294
}
1717
1718
static void d68020_cmpi_pcix_8(m68k_info *info)
1719
1.41k
{
1720
1.41k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1721
461
  build_imm_ea(info, M68K_INS_CMPI, 1, read_imm_8(info));
1722
461
}
1723
1724
static void d68000_cmpi_16(m68k_info *info)
1725
419
{
1726
419
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1727
419
}
1728
1729
static void d68020_cmpi_pcdi_16(m68k_info *info)
1730
507
{
1731
507
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1732
408
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1733
408
}
1734
1735
static void d68020_cmpi_pcix_16(m68k_info *info)
1736
348
{
1737
348
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1738
221
  build_imm_ea(info, M68K_INS_CMPI, 2, read_imm_16(info));
1739
221
}
1740
1741
static void d68000_cmpi_32(m68k_info *info)
1742
309
{
1743
309
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1744
309
}
1745
1746
static void d68020_cmpi_pcdi_32(m68k_info *info)
1747
684
{
1748
684
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1749
307
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1750
307
}
1751
1752
static void d68020_cmpi_pcix_32(m68k_info *info)
1753
689
{
1754
689
  LIMIT_CPU_TYPES(info, M68010_PLUS);
1755
542
  build_imm_ea(info, M68K_INS_CMPI, 4, read_imm_32(info));
1756
542
}
1757
1758
static void d68000_cmpm_8(m68k_info *info)
1759
458
{
1760
458
  build_pi_pi(info, M68K_INS_CMPM, 1);
1761
458
}
1762
1763
static void d68000_cmpm_16(m68k_info *info)
1764
680
{
1765
680
  build_pi_pi(info, M68K_INS_CMPM, 2);
1766
680
}
1767
1768
static void d68000_cmpm_32(m68k_info *info)
1769
198
{
1770
198
  build_pi_pi(info, M68K_INS_CMPM, 4);
1771
198
}
1772
1773
static void make_cpbcc_operand(cs_m68k_op* op, int size, int displacement)
1774
3.11k
{
1775
3.11k
  op->address_mode = M68K_AM_BRANCH_DISPLACEMENT;
1776
3.11k
  op->type = M68K_OP_BR_DISP;
1777
3.11k
  op->br_disp.disp = displacement;
1778
3.11k
  op->br_disp.disp_size = size;
1779
3.11k
}
1780
1781
static void d68020_cpbcc_16(m68k_info *info)
1782
2.38k
{
1783
2.38k
  cs_m68k_op* op0;
1784
2.38k
  cs_m68k* ext;
1785
2.38k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1786
1787
  // FNOP is a special case of FBF
1788
1.69k
  if (info->ir == 0xf280 && peek_imm_16(info) == 0) {
1789
409
    MCInst_setOpcode(info->inst, M68K_INS_FNOP);
1790
409
    info->pc += 2;
1791
409
    return;
1792
409
  }
1793
1794
  // these are all in row with the extension so just doing a add here is fine
1795
1.28k
  info->inst->Opcode += (info->ir & 0x2f);
1796
1797
1.28k
  ext = build_init_op(info, M68K_INS_FBF, 1, 2);
1798
1.28k
  op0 = &ext->operands[0];
1799
1800
1.28k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(read_imm_16(info)));
1801
1802
1.28k
  set_insn_group(info, M68K_GRP_JUMP);
1803
1.28k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1804
1.28k
}
1805
1806
static void d68020_cpbcc_32(m68k_info *info)
1807
1.50k
{
1808
1.50k
  cs_m68k* ext;
1809
1.50k
  cs_m68k_op* op0;
1810
1811
1.50k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1812
1813
  // these are all in row with the extension so just doing a add here is fine
1814
1.03k
  info->inst->Opcode += (info->ir & 0x2f);
1815
1816
1.03k
  ext = build_init_op(info, M68K_INS_FBF, 1, 4);
1817
1.03k
  op0 = &ext->operands[0];
1818
1819
1.03k
  make_cpbcc_operand(op0, M68K_OP_BR_DISP_SIZE_LONG, read_imm_32(info));
1820
1821
1.03k
  set_insn_group(info, M68K_GRP_JUMP);
1822
1.03k
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1823
1.03k
}
1824
1825
static void d68020_cpdbcc(m68k_info *info)
1826
639
{
1827
639
  cs_m68k* ext;
1828
639
  cs_m68k_op* op0;
1829
639
  cs_m68k_op* op1;
1830
639
  uint32_t ext1, ext2;
1831
1832
639
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1833
1834
506
  ext1 = read_imm_16(info);
1835
506
  ext2 = read_imm_16(info);
1836
1837
  // these are all in row with the extension so just doing a add here is fine
1838
506
  info->inst->Opcode += (ext1 & 0x2f);
1839
1840
506
  ext = build_init_op(info, M68K_INS_FDBF, 2, 0);
1841
506
  op0 = &ext->operands[0];
1842
506
  op1 = &ext->operands[1];
1843
1844
506
  op0->reg = M68K_REG_D0 + (info->ir & 7);
1845
1846
506
  make_cpbcc_operand(op1, M68K_OP_BR_DISP_SIZE_WORD, make_int_16(ext2) + 2);
1847
1848
506
  set_insn_group(info, M68K_GRP_JUMP);
1849
506
  set_insn_group(info, M68K_GRP_BRANCH_RELATIVE);
1850
506
}
1851
1852
static void fmove_fpcr(m68k_info *info, uint32_t extension)
1853
2.17k
{
1854
2.17k
  cs_m68k_op* special;
1855
2.17k
  cs_m68k_op* op_ea;
1856
1857
2.17k
  int regsel = (extension >> 10) & 0x7;
1858
2.17k
  int dir = (extension >> 13) & 0x1;
1859
1860
2.17k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVE, 2, 4);
1861
1862
2.17k
  special = &ext->operands[0];
1863
2.17k
  op_ea = &ext->operands[1];
1864
1865
2.17k
  if (!dir) {
1866
864
    cs_m68k_op* t = special;
1867
864
    special = op_ea;
1868
864
    op_ea = t;
1869
864
  }
1870
1871
2.17k
  get_ea_mode_op(info, op_ea, info->ir, 4);
1872
1873
2.17k
  if (regsel & 4)
1874
450
    special->reg = M68K_REG_FPCR;
1875
1.72k
  else if (regsel & 2)
1876
442
    special->reg = M68K_REG_FPSR;
1877
1.28k
  else if (regsel & 1)
1878
408
    special->reg = M68K_REG_FPIAR;
1879
2.17k
}
1880
1881
static void fmovem(m68k_info *info, uint32_t extension)
1882
2.35k
{
1883
2.35k
  cs_m68k_op* op_reglist;
1884
2.35k
  cs_m68k_op* op_ea;
1885
2.35k
  int dir = (extension >> 13) & 0x1;
1886
2.35k
  int mode = (extension >> 11) & 0x3;
1887
2.35k
  uint32_t reglist = extension & 0xff;
1888
2.35k
  cs_m68k* ext = build_init_op(info, M68K_INS_FMOVEM, 2, 0);
1889
1890
2.35k
  op_reglist = &ext->operands[0];
1891
2.35k
  op_ea = &ext->operands[1];
1892
1893
  // flip args around
1894
1895
2.35k
  if (!dir) {
1896
1.08k
    cs_m68k_op* t = op_reglist;
1897
1.08k
    op_reglist = op_ea;
1898
1.08k
    op_ea = t;
1899
1.08k
  }
1900
1901
2.35k
  get_ea_mode_op(info, op_ea, info->ir, 0);
1902
1903
2.35k
  switch (mode) {
1904
238
    case 1 : // Dynamic list in dn register
1905
238
      op_reglist->reg = M68K_REG_D0 + ((reglist >> 4) & 7);
1906
238
      break;
1907
1908
682
    case 0 :
1909
682
      op_reglist->address_mode = M68K_AM_NONE;
1910
682
      op_reglist->type = M68K_OP_REG_BITS;
1911
682
      op_reglist->register_bits = reglist << 16;
1912
682
      break;
1913
1914
983
    case 2 : // Static list
1915
983
      op_reglist->address_mode = M68K_AM_NONE;
1916
983
      op_reglist->type = M68K_OP_REG_BITS;
1917
983
      op_reglist->register_bits = ((uint32_t)reverse_bits_8(reglist)) << 16;
1918
983
      break;
1919
2.35k
  }
1920
2.35k
}
1921
1922
static void d68020_cpgen(m68k_info *info)
1923
13.9k
{
1924
13.9k
  cs_m68k *ext;
1925
13.9k
  cs_m68k_op* op0;
1926
13.9k
  cs_m68k_op* op1;
1927
13.9k
  bool supports_single_op;
1928
13.9k
  uint32_t next;
1929
13.9k
  int rm, src, dst, opmode;
1930
1931
1932
13.9k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
1933
1934
13.0k
  supports_single_op = true;
1935
1936
13.0k
  next = read_imm_16(info);
1937
1938
13.0k
  rm = (next >> 14) & 0x1;
1939
13.0k
  src = (next >> 10) & 0x7;
1940
13.0k
  dst = (next >> 7) & 0x7;
1941
13.0k
  opmode = next & 0x3f;
1942
1943
  // special handling for fmovecr
1944
1945
13.0k
  if (BITFIELD(info->ir, 5, 0) == 0 && BITFIELD(next, 15, 10) == 0x17) {
1946
97
    cs_m68k_op* op0;
1947
97
    cs_m68k_op* op1;
1948
97
    cs_m68k* ext = build_init_op(info, M68K_INS_FMOVECR, 2, 0);
1949
1950
97
    op0 = &ext->operands[0];
1951
97
    op1 = &ext->operands[1];
1952
1953
97
    op0->address_mode = M68K_AM_IMMEDIATE;
1954
97
    op0->type = M68K_OP_IMM;
1955
97
    op0->imm = next & 0x3f;
1956
1957
97
    op1->reg = M68K_REG_FP0 + ((next >> 7) & 7);
1958
1959
97
    return;
1960
97
  }
1961
1962
  // deal with extended move stuff
1963
1964
12.9k
  switch ((next >> 13) & 0x7) {
1965
    // fmovem fpcr
1966
844
    case 0x4: // FMOVEM ea, FPCR
1967
1.30k
    case 0x5: // FMOVEM FPCR, ea
1968
1.30k
      fmove_fpcr(info, next);
1969
1.30k
      return;
1970
1971
    // fmovem list
1972
1.08k
    case 0x6:
1973
2.35k
    case 0x7:
1974
2.35k
      fmovem(info, next);
1975
2.35k
      return;
1976
12.9k
  }
1977
1978
  // See comment bellow on why this is being done
1979
1980
9.32k
  if ((next >> 6) & 1)
1981
2.94k
    opmode &= ~4;
1982
1983
  // special handling of some instructions here
1984
1985
9.32k
  switch (opmode) {
1986
615
    case 0x00: MCInst_setOpcode(info->inst, M68K_INS_FMOVE); supports_single_op = false; break;
1987
572
    case 0x01: MCInst_setOpcode(info->inst, M68K_INS_FINT); break;
1988
61
    case 0x02: MCInst_setOpcode(info->inst, M68K_INS_FSINH); break;
1989
44
    case 0x03: MCInst_setOpcode(info->inst, M68K_INS_FINTRZ); break;
1990
76
    case 0x04: MCInst_setOpcode(info->inst, M68K_INS_FSQRT); break;
1991
57
    case 0x06: MCInst_setOpcode(info->inst, M68K_INS_FLOGNP1); break;
1992
80
    case 0x08: MCInst_setOpcode(info->inst, M68K_INS_FETOXM1); break;
1993
38
    case 0x09: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1994
39
    case 0x0a: MCInst_setOpcode(info->inst, M68K_INS_FATAN); break;
1995
415
    case 0x0c: MCInst_setOpcode(info->inst, M68K_INS_FASIN); break;
1996
76
    case 0x0d: MCInst_setOpcode(info->inst, M68K_INS_FATANH); break;
1997
329
    case 0x0e: MCInst_setOpcode(info->inst, M68K_INS_FSIN); break;
1998
253
    case 0x0f: MCInst_setOpcode(info->inst, M68K_INS_FTAN); break;
1999
266
    case 0x10: MCInst_setOpcode(info->inst, M68K_INS_FETOX); break;
2000
111
    case 0x11: MCInst_setOpcode(info->inst, M68K_INS_FTWOTOX); break;
2001
98
    case 0x12: MCInst_setOpcode(info->inst, M68K_INS_FTENTOX); break;
2002
219
    case 0x14: MCInst_setOpcode(info->inst, M68K_INS_FLOGN); break;
2003
271
    case 0x15: MCInst_setOpcode(info->inst, M68K_INS_FLOG10); break;
2004
106
    case 0x16: MCInst_setOpcode(info->inst, M68K_INS_FLOG2); break;
2005
297
    case 0x18: MCInst_setOpcode(info->inst, M68K_INS_FABS); break;
2006
69
    case 0x19: MCInst_setOpcode(info->inst, M68K_INS_FCOSH); break;
2007
280
    case 0x1a: MCInst_setOpcode(info->inst, M68K_INS_FNEG); break;
2008
187
    case 0x1c: MCInst_setOpcode(info->inst, M68K_INS_FACOS); break;
2009
93
    case 0x1d: MCInst_setOpcode(info->inst, M68K_INS_FCOS); break;
2010
309
    case 0x1e: MCInst_setOpcode(info->inst, M68K_INS_FGETEXP); break;
2011
73
    case 0x1f: MCInst_setOpcode(info->inst, M68K_INS_FGETMAN); break;
2012
92
    case 0x20: MCInst_setOpcode(info->inst, M68K_INS_FDIV); supports_single_op = false; break;
2013
69
    case 0x21: MCInst_setOpcode(info->inst, M68K_INS_FMOD); supports_single_op = false; break;
2014
384
    case 0x22: MCInst_setOpcode(info->inst, M68K_INS_FADD); supports_single_op = false; break;
2015
787
    case 0x23: MCInst_setOpcode(info->inst, M68K_INS_FMUL); supports_single_op = false; break;
2016
533
    case 0x24: MCInst_setOpcode(info->inst, M68K_INS_FSGLDIV); supports_single_op = false; break;
2017
283
    case 0x25: MCInst_setOpcode(info->inst, M68K_INS_FREM); break;
2018
428
    case 0x26: MCInst_setOpcode(info->inst, M68K_INS_FSCALE); break;
2019
72
    case 0x27: MCInst_setOpcode(info->inst, M68K_INS_FSGLMUL); break;
2020
113
    case 0x28: MCInst_setOpcode(info->inst, M68K_INS_FSUB); supports_single_op = false; break;
2021
391
    case 0x38: MCInst_setOpcode(info->inst, M68K_INS_FCMP); supports_single_op = false; break;
2022
250
    case 0x3a: MCInst_setOpcode(info->inst, M68K_INS_FTST); break;
2023
889
    default:
2024
889
      break;
2025
9.32k
  }
2026
2027
  // Some trickery here! It's not documented but if bit 6 is set this is a s/d opcode and then
2028
  // if bit 2 is set it's a d. As we already have set our opcode in the code above we can just
2029
  // offset it as the following 2 op codes (if s/d is supported) will always be directly after it
2030
2031
9.32k
  if ((next >> 6) & 1) {
2032
2.94k
    if ((next >> 2) & 1)
2033
1.20k
      info->inst->Opcode += 2;
2034
1.74k
    else
2035
1.74k
      info->inst->Opcode += 1;
2036
2.94k
  }
2037
2038
9.32k
  ext = &info->extension;
2039
2040
9.32k
  ext->op_count = 2;
2041
9.32k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
2042
9.32k
  ext->op_size.cpu_size = 0;
2043
2044
  // Special case - adjust direction of fmove
2045
9.32k
  if ((opmode == 0x00) && ((next >> 13) & 0x1) != 0) {
2046
267
    op0 = &ext->operands[1];
2047
267
    op1 = &ext->operands[0];
2048
9.05k
  } else {
2049
9.05k
    op0 = &ext->operands[0];
2050
9.05k
    op1 = &ext->operands[1];
2051
9.05k
  }
2052
2053
9.32k
  if (rm == 0 && supports_single_op && src == dst) {
2054
638
    ext->op_count = 1;
2055
638
    op0->reg = M68K_REG_FP0 + dst;
2056
638
    return;
2057
638
  }
2058
2059
8.68k
  if (rm == 1) {
2060
4.69k
    switch (src) {
2061
650
      case 0x00 :
2062
650
        ext->op_size.cpu_size = M68K_CPU_SIZE_LONG;
2063
650
        get_ea_mode_op(info, op0, info->ir, 4);
2064
650
        break;
2065
2066
546
      case 0x06 :
2067
546
        ext->op_size.cpu_size = M68K_CPU_SIZE_BYTE;
2068
546
        get_ea_mode_op(info, op0, info->ir, 1);
2069
546
        break;
2070
2071
1.22k
      case 0x04 :
2072
1.22k
        ext->op_size.cpu_size = M68K_CPU_SIZE_WORD;
2073
1.22k
        get_ea_mode_op(info, op0, info->ir, 2);
2074
1.22k
        break;
2075
2076
303
      case 0x01 :
2077
303
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2078
303
        ext->op_size.fpu_size = M68K_FPU_SIZE_SINGLE;
2079
303
        get_ea_mode_op(info, op0, info->ir, 4);
2080
303
        op0->type = M68K_OP_FP_SINGLE;
2081
303
        break;
2082
2083
888
      case 0x05:
2084
888
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2085
888
        ext->op_size.fpu_size = M68K_FPU_SIZE_DOUBLE;
2086
888
        get_ea_mode_op(info, op0, info->ir, 8);
2087
888
        op0->type = M68K_OP_FP_DOUBLE;
2088
888
        break;
2089
2090
1.07k
      default :
2091
1.07k
        ext->op_size.type = M68K_SIZE_TYPE_FPU;
2092
1.07k
        ext->op_size.fpu_size = M68K_FPU_SIZE_EXTENDED;
2093
1.07k
        break;
2094
4.69k
    }
2095
4.69k
  } else {
2096
3.99k
    op0->reg = M68K_REG_FP0 + src;
2097
3.99k
  }
2098
2099
8.68k
  op1->reg = M68K_REG_FP0 + dst;
2100
8.68k
}
2101
2102
static void d68020_cprestore(m68k_info *info)
2103
908
{
2104
908
  cs_m68k* ext;
2105
908
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2106
2107
392
  ext = build_init_op(info, M68K_INS_FRESTORE, 1, 0);
2108
392
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2109
392
}
2110
2111
static void d68020_cpsave(m68k_info *info)
2112
871
{
2113
871
  cs_m68k* ext;
2114
2115
871
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2116
2117
512
  ext = build_init_op(info, M68K_INS_FSAVE, 1, 0);
2118
512
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2119
512
}
2120
2121
static void d68020_cpscc(m68k_info *info)
2122
1.07k
{
2123
1.07k
  cs_m68k* ext;
2124
2125
1.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2126
762
  ext = build_init_op(info, M68K_INS_FSF, 1, 1);
2127
2128
  // these are all in row with the extension so just doing a add here is fine
2129
762
  info->inst->Opcode += (read_imm_16(info) & 0x2f);
2130
2131
762
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
2132
762
}
2133
2134
static void d68020_cptrapcc_0(m68k_info *info)
2135
173
{
2136
173
  uint32_t extension1;
2137
173
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2138
2139
95
  extension1 = read_imm_16(info);
2140
2141
95
  build_init_op(info, M68K_INS_FTRAPF, 0, 0);
2142
2143
  // these are all in row with the extension so just doing a add here is fine
2144
95
  info->inst->Opcode += (extension1 & 0x2f);
2145
95
}
2146
2147
static void d68020_cptrapcc_16(m68k_info *info)
2148
127
{
2149
127
  uint32_t extension1, extension2;
2150
127
  cs_m68k_op* op0;
2151
127
  cs_m68k* ext;
2152
2153
127
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2154
2155
53
  extension1 = read_imm_16(info);
2156
53
  extension2 = read_imm_16(info);
2157
2158
53
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2159
2160
  // these are all in row with the extension so just doing a add here is fine
2161
53
  info->inst->Opcode += (extension1 & 0x2f);
2162
2163
53
  op0 = &ext->operands[0];
2164
2165
53
  op0->address_mode = M68K_AM_IMMEDIATE;
2166
53
  op0->type = M68K_OP_IMM;
2167
53
  op0->imm = extension2;
2168
53
}
2169
2170
static void d68020_cptrapcc_32(m68k_info *info)
2171
282
{
2172
282
  uint32_t extension1, extension2;
2173
282
  cs_m68k* ext;
2174
282
  cs_m68k_op* op0;
2175
2176
282
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2177
2178
74
  extension1 = read_imm_16(info);
2179
74
  extension2 = read_imm_32(info);
2180
2181
74
  ext = build_init_op(info, M68K_INS_FTRAPF, 1, 2);
2182
2183
  // these are all in row with the extension so just doing a add here is fine
2184
74
  info->inst->Opcode += (extension1 & 0x2f);
2185
2186
74
  op0 = &ext->operands[0];
2187
2188
74
  op0->address_mode = M68K_AM_IMMEDIATE;
2189
74
  op0->type = M68K_OP_IMM;
2190
74
  op0->imm = extension2;
2191
74
}
2192
2193
static void d68040_cpush(m68k_info *info)
2194
1.64k
{
2195
1.64k
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2196
1.09k
  build_cpush_cinv(info, M68K_INS_CPUSHL);
2197
1.09k
}
2198
2199
static void d68000_dbra(m68k_info *info)
2200
581
{
2201
581
  build_dbxx(info, M68K_INS_DBRA, 0, make_int_16(read_imm_16(info)));
2202
581
}
2203
2204
static void d68000_dbcc(m68k_info *info)
2205
1.23k
{
2206
1.23k
  build_dbcc(info, 0, make_int_16(read_imm_16(info)));
2207
1.23k
}
2208
2209
static void d68000_divs(m68k_info *info)
2210
2.79k
{
2211
2.79k
  build_er_1(info, M68K_INS_DIVS, 2);
2212
2.79k
}
2213
2214
static void d68000_divu(m68k_info *info)
2215
2.25k
{
2216
2.25k
  build_er_1(info, M68K_INS_DIVU, 2);
2217
2.25k
}
2218
2219
static void d68020_divl(m68k_info *info)
2220
1.02k
{
2221
1.02k
  uint32_t extension, insn_signed;
2222
1.02k
  cs_m68k* ext;
2223
1.02k
  cs_m68k_op* op0;
2224
1.02k
  cs_m68k_op* op1;
2225
1.02k
  uint32_t reg_0, reg_1;
2226
2227
1.02k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2228
2229
888
  extension = read_imm_16(info);
2230
888
  insn_signed = 0;
2231
2232
888
  if (BIT_B((extension)))
2233
270
    insn_signed = 1;
2234
2235
888
  ext = build_init_op(info, insn_signed ? M68K_INS_DIVS : M68K_INS_DIVU, 2, 4);
2236
2237
888
  op0 = &ext->operands[0];
2238
888
  op1 = &ext->operands[1];
2239
2240
888
  get_ea_mode_op(info, op0, info->ir, 4);
2241
2242
888
  reg_0 = extension & 7;
2243
888
  reg_1 = (extension >> 12) & 7;
2244
2245
888
  op1->address_mode = M68K_AM_NONE;
2246
888
  op1->type = M68K_OP_REG_PAIR;
2247
888
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2248
888
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2249
2250
888
  if ((reg_0 == reg_1) || !BIT_A(extension)) {
2251
616
    op1->type = M68K_OP_REG;
2252
616
    op1->reg = M68K_REG_D0 + reg_1;
2253
616
  }
2254
888
}
2255
2256
static void d68000_eor_8(m68k_info *info)
2257
1.07k
{
2258
1.07k
  build_re_1(info, M68K_INS_EOR, 1);
2259
1.07k
}
2260
2261
static void d68000_eor_16(m68k_info *info)
2262
1.20k
{
2263
1.20k
  build_re_1(info, M68K_INS_EOR, 2);
2264
1.20k
}
2265
2266
static void d68000_eor_32(m68k_info *info)
2267
1.88k
{
2268
1.88k
  build_re_1(info, M68K_INS_EOR, 4);
2269
1.88k
}
2270
2271
static void d68000_eori_8(m68k_info *info)
2272
567
{
2273
567
  build_imm_ea(info, M68K_INS_EORI, 1, read_imm_8(info));
2274
567
}
2275
2276
static void d68000_eori_16(m68k_info *info)
2277
571
{
2278
571
  build_imm_ea(info, M68K_INS_EORI, 2, read_imm_16(info));
2279
571
}
2280
2281
static void d68000_eori_32(m68k_info *info)
2282
892
{
2283
892
  build_imm_ea(info, M68K_INS_EORI, 4, read_imm_32(info));
2284
892
}
2285
2286
static void d68000_eori_to_ccr(m68k_info *info)
2287
100
{
2288
100
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_8(info), 1, M68K_REG_CCR);
2289
100
}
2290
2291
static void d68000_eori_to_sr(m68k_info *info)
2292
322
{
2293
322
  build_imm_special_reg(info, M68K_INS_EORI, read_imm_16(info), 2, M68K_REG_SR);
2294
322
}
2295
2296
static void d68000_exg_dd(m68k_info *info)
2297
772
{
2298
772
  build_r(info, M68K_INS_EXG, 4);
2299
772
}
2300
2301
static void d68000_exg_aa(m68k_info *info)
2302
947
{
2303
947
  cs_m68k_op* op0;
2304
947
  cs_m68k_op* op1;
2305
947
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2306
2307
947
  op0 = &ext->operands[0];
2308
947
  op1 = &ext->operands[1];
2309
2310
947
  op0->address_mode = M68K_AM_NONE;
2311
947
  op0->reg = M68K_REG_A0 + ((info->ir >> 9) & 7);
2312
2313
947
  op1->address_mode = M68K_AM_NONE;
2314
947
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2315
947
}
2316
2317
static void d68000_exg_da(m68k_info *info)
2318
773
{
2319
773
  cs_m68k_op* op0;
2320
773
  cs_m68k_op* op1;
2321
773
  cs_m68k* ext = build_init_op(info, M68K_INS_EXG, 2, 4);
2322
2323
773
  op0 = &ext->operands[0];
2324
773
  op1 = &ext->operands[1];
2325
2326
773
  op0->address_mode = M68K_AM_NONE;
2327
773
  op0->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2328
2329
773
  op1->address_mode = M68K_AM_NONE;
2330
773
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2331
773
}
2332
2333
static void d68000_ext_16(m68k_info *info)
2334
381
{
2335
381
  build_d(info, M68K_INS_EXT, 2);
2336
381
}
2337
2338
static void d68000_ext_32(m68k_info *info)
2339
422
{
2340
422
  build_d(info, M68K_INS_EXT, 4);
2341
422
}
2342
2343
static void d68020_extb_32(m68k_info *info)
2344
534
{
2345
534
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2346
231
  build_d(info, M68K_INS_EXTB, 4);
2347
231
}
2348
2349
static void d68000_jmp(m68k_info *info)
2350
380
{
2351
380
  cs_m68k* ext = build_init_op(info, M68K_INS_JMP, 1, 0);
2352
380
  set_insn_group(info, M68K_GRP_JUMP);
2353
380
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2354
380
}
2355
2356
static void d68000_jsr(m68k_info *info)
2357
738
{
2358
738
  cs_m68k* ext = build_init_op(info, M68K_INS_JSR, 1, 0);
2359
738
  set_insn_group(info, M68K_GRP_JUMP);
2360
738
  get_ea_mode_op(info, &ext->operands[0], info->ir, 4);
2361
738
}
2362
2363
static void d68000_lea(m68k_info *info)
2364
1.84k
{
2365
1.84k
  build_ea_a(info, M68K_INS_LEA, 4);
2366
1.84k
}
2367
2368
static void d68000_link_16(m68k_info *info)
2369
321
{
2370
321
  build_link(info, read_imm_16(info), 2);
2371
321
}
2372
2373
static void d68020_link_32(m68k_info *info)
2374
963
{
2375
963
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2376
498
  build_link(info, read_imm_32(info), 4);
2377
498
}
2378
2379
static void d68000_lsr_s_8(m68k_info *info)
2380
189
{
2381
189
  build_3bit_d(info, M68K_INS_LSR, 1);
2382
189
}
2383
2384
static void d68000_lsr_s_16(m68k_info *info)
2385
584
{
2386
584
  build_3bit_d(info, M68K_INS_LSR, 2);
2387
584
}
2388
2389
static void d68000_lsr_s_32(m68k_info *info)
2390
447
{
2391
447
  build_3bit_d(info, M68K_INS_LSR, 4);
2392
447
}
2393
2394
static void d68000_lsr_r_8(m68k_info *info)
2395
391
{
2396
391
  build_r(info, M68K_INS_LSR, 1);
2397
391
}
2398
2399
static void d68000_lsr_r_16(m68k_info *info)
2400
378
{
2401
378
  build_r(info, M68K_INS_LSR, 2);
2402
378
}
2403
2404
static void d68000_lsr_r_32(m68k_info *info)
2405
962
{
2406
962
  build_r(info, M68K_INS_LSR, 4);
2407
962
}
2408
2409
static void d68000_lsr_ea(m68k_info *info)
2410
856
{
2411
856
  build_ea(info, M68K_INS_LSR, 2);
2412
856
}
2413
2414
static void d68000_lsl_s_8(m68k_info *info)
2415
494
{
2416
494
  build_3bit_d(info, M68K_INS_LSL, 1);
2417
494
}
2418
2419
static void d68000_lsl_s_16(m68k_info *info)
2420
707
{
2421
707
  build_3bit_d(info, M68K_INS_LSL, 2);
2422
707
}
2423
2424
static void d68000_lsl_s_32(m68k_info *info)
2425
383
{
2426
383
  build_3bit_d(info, M68K_INS_LSL, 4);
2427
383
}
2428
2429
static void d68000_lsl_r_8(m68k_info *info)
2430
563
{
2431
563
  build_r(info, M68K_INS_LSL, 1);
2432
563
}
2433
2434
static void d68000_lsl_r_16(m68k_info *info)
2435
715
{
2436
715
  build_r(info, M68K_INS_LSL, 2);
2437
715
}
2438
2439
static void d68000_lsl_r_32(m68k_info *info)
2440
703
{
2441
703
  build_r(info, M68K_INS_LSL, 4);
2442
703
}
2443
2444
static void d68000_lsl_ea(m68k_info *info)
2445
1.29k
{
2446
1.29k
  build_ea(info, M68K_INS_LSL, 2);
2447
1.29k
}
2448
2449
static void d68000_move_8(m68k_info *info)
2450
12.7k
{
2451
12.7k
  build_ea_ea(info, M68K_INS_MOVE, 1);
2452
12.7k
}
2453
2454
static void d68000_move_16(m68k_info *info)
2455
15.8k
{
2456
15.8k
  build_ea_ea(info, M68K_INS_MOVE, 2);
2457
15.8k
}
2458
2459
static void d68000_move_32(m68k_info *info)
2460
23.8k
{
2461
23.8k
  build_ea_ea(info, M68K_INS_MOVE, 4);
2462
23.8k
}
2463
2464
static void d68000_movea_16(m68k_info *info)
2465
3.16k
{
2466
3.16k
  build_ea_a(info, M68K_INS_MOVEA, 2);
2467
3.16k
}
2468
2469
static void d68000_movea_32(m68k_info *info)
2470
3.37k
{
2471
3.37k
  build_ea_a(info, M68K_INS_MOVEA, 4);
2472
3.37k
}
2473
2474
static void d68000_move_to_ccr(m68k_info *info)
2475
382
{
2476
382
  cs_m68k_op* op0;
2477
382
  cs_m68k_op* op1;
2478
382
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2479
2480
382
  op0 = &ext->operands[0];
2481
382
  op1 = &ext->operands[1];
2482
2483
382
  get_ea_mode_op(info, op0, info->ir, 1);
2484
2485
382
  op1->address_mode = M68K_AM_NONE;
2486
382
  op1->reg = M68K_REG_CCR;
2487
382
}
2488
2489
static void d68010_move_fr_ccr(m68k_info *info)
2490
532
{
2491
532
  cs_m68k_op* op0;
2492
532
  cs_m68k_op* op1;
2493
532
  cs_m68k* ext;
2494
2495
532
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2496
2497
176
  ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2498
2499
176
  op0 = &ext->operands[0];
2500
176
  op1 = &ext->operands[1];
2501
2502
176
  op0->address_mode = M68K_AM_NONE;
2503
176
  op0->reg = M68K_REG_CCR;
2504
2505
176
  get_ea_mode_op(info, op1, info->ir, 1);
2506
176
}
2507
2508
static void d68000_move_fr_sr(m68k_info *info)
2509
1.29k
{
2510
1.29k
  cs_m68k_op* op0;
2511
1.29k
  cs_m68k_op* op1;
2512
1.29k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2513
2514
1.29k
  op0 = &ext->operands[0];
2515
1.29k
  op1 = &ext->operands[1];
2516
2517
1.29k
  op0->address_mode = M68K_AM_NONE;
2518
1.29k
  op0->reg = M68K_REG_SR;
2519
2520
1.29k
  get_ea_mode_op(info, op1, info->ir, 2);
2521
1.29k
}
2522
2523
static void d68000_move_to_sr(m68k_info *info)
2524
912
{
2525
912
  cs_m68k_op* op0;
2526
912
  cs_m68k_op* op1;
2527
912
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 2);
2528
2529
912
  op0 = &ext->operands[0];
2530
912
  op1 = &ext->operands[1];
2531
2532
912
  get_ea_mode_op(info, op0, info->ir, 2);
2533
2534
912
  op1->address_mode = M68K_AM_NONE;
2535
912
  op1->reg = M68K_REG_SR;
2536
912
}
2537
2538
static void d68000_move_fr_usp(m68k_info *info)
2539
207
{
2540
207
  cs_m68k_op* op0;
2541
207
  cs_m68k_op* op1;
2542
207
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2543
2544
207
  op0 = &ext->operands[0];
2545
207
  op1 = &ext->operands[1];
2546
2547
207
  op0->address_mode = M68K_AM_NONE;
2548
207
  op0->reg = M68K_REG_USP;
2549
2550
207
  op1->address_mode = M68K_AM_NONE;
2551
207
  op1->reg = M68K_REG_A0 + (info->ir & 7);
2552
207
}
2553
2554
static void d68000_move_to_usp(m68k_info *info)
2555
229
{
2556
229
  cs_m68k_op* op0;
2557
229
  cs_m68k_op* op1;
2558
229
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVE, 2, 0);
2559
2560
229
  op0 = &ext->operands[0];
2561
229
  op1 = &ext->operands[1];
2562
2563
229
  op0->address_mode = M68K_AM_NONE;
2564
229
  op0->reg = M68K_REG_A0 + (info->ir & 7);
2565
2566
229
  op1->address_mode = M68K_AM_NONE;
2567
229
  op1->reg = M68K_REG_USP;
2568
229
}
2569
2570
static void d68010_movec(m68k_info *info)
2571
3.61k
{
2572
3.61k
  uint32_t extension;
2573
3.61k
  m68k_reg reg;
2574
3.61k
  cs_m68k* ext;
2575
3.61k
  cs_m68k_op* op0;
2576
3.61k
  cs_m68k_op* op1;
2577
2578
2579
3.61k
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2580
2581
3.54k
  extension = read_imm_16(info);
2582
3.54k
  reg = M68K_REG_INVALID;
2583
2584
3.54k
  ext = build_init_op(info, M68K_INS_MOVEC, 2, 0);
2585
2586
3.54k
  op0 = &ext->operands[0];
2587
3.54k
  op1 = &ext->operands[1];
2588
2589
3.54k
  switch (extension & 0xfff) {
2590
29
    case 0x000: reg = M68K_REG_SFC; break;
2591
69
    case 0x001: reg = M68K_REG_DFC; break;
2592
167
    case 0x800: reg = M68K_REG_USP; break;
2593
86
    case 0x801: reg = M68K_REG_VBR; break;
2594
66
    case 0x002: reg = M68K_REG_CACR; break;
2595
95
    case 0x802: reg = M68K_REG_CAAR; break;
2596
68
    case 0x803: reg = M68K_REG_MSP; break;
2597
55
    case 0x804: reg = M68K_REG_ISP; break;
2598
68
    case 0x003: reg = M68K_REG_TC; break;
2599
679
    case 0x004: reg = M68K_REG_ITT0; break;
2600
308
    case 0x005: reg = M68K_REG_ITT1; break;
2601
257
    case 0x006: reg = M68K_REG_DTT0; break;
2602
78
    case 0x007: reg = M68K_REG_DTT1; break;
2603
294
    case 0x805: reg = M68K_REG_MMUSR; break;
2604
228
    case 0x806: reg = M68K_REG_URP; break;
2605
194
    case 0x807: reg = M68K_REG_SRP; break;
2606
3.54k
  }
2607
2608
3.54k
  if (BIT_0(info->ir)) {
2609
498
    op0->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2610
498
    op1->reg = reg;
2611
3.04k
  } else {
2612
3.04k
    op0->reg = reg;
2613
3.04k
    op1->reg = (BIT_F(extension) ? M68K_REG_A0 : M68K_REG_D0) + ((extension >> 12) & 7);
2614
3.04k
  }
2615
3.54k
}
2616
2617
static void d68000_movem_pd_16(m68k_info *info)
2618
521
{
2619
521
  build_movem_re(info, M68K_INS_MOVEM, 2);
2620
521
}
2621
2622
static void d68000_movem_pd_32(m68k_info *info)
2623
717
{
2624
717
  build_movem_re(info, M68K_INS_MOVEM, 4);
2625
717
}
2626
2627
static void d68000_movem_er_16(m68k_info *info)
2628
758
{
2629
758
  build_movem_er(info, M68K_INS_MOVEM, 2);
2630
758
}
2631
2632
static void d68000_movem_er_32(m68k_info *info)
2633
878
{
2634
878
  build_movem_er(info, M68K_INS_MOVEM, 4);
2635
878
}
2636
2637
static void d68000_movem_re_16(m68k_info *info)
2638
725
{
2639
725
  build_movem_re(info, M68K_INS_MOVEM, 2);
2640
725
}
2641
2642
static void d68000_movem_re_32(m68k_info *info)
2643
1.32k
{
2644
1.32k
  build_movem_re(info, M68K_INS_MOVEM, 4);
2645
1.32k
}
2646
2647
static void d68000_movep_re_16(m68k_info *info)
2648
592
{
2649
592
  build_movep_re(info, 2);
2650
592
}
2651
2652
static void d68000_movep_re_32(m68k_info *info)
2653
652
{
2654
652
  build_movep_re(info, 4);
2655
652
}
2656
2657
static void d68000_movep_er_16(m68k_info *info)
2658
1.33k
{
2659
1.33k
  build_movep_er(info, 2);
2660
1.33k
}
2661
2662
static void d68000_movep_er_32(m68k_info *info)
2663
1.27k
{
2664
1.27k
  build_movep_er(info, 4);
2665
1.27k
}
2666
2667
static void d68010_moves_8(m68k_info *info)
2668
449
{
2669
449
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2670
296
  build_moves(info, 1);
2671
296
}
2672
2673
static void d68010_moves_16(m68k_info *info)
2674
277
{
2675
  //uint32_t extension;
2676
277
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2677
130
  build_moves(info, 2);
2678
130
}
2679
2680
static void d68010_moves_32(m68k_info *info)
2681
956
{
2682
956
  LIMIT_CPU_TYPES(info, M68010_PLUS);
2683
628
  build_moves(info, 4);
2684
628
}
2685
2686
static void d68000_moveq(m68k_info *info)
2687
13.1k
{
2688
13.1k
  cs_m68k_op* op0;
2689
13.1k
  cs_m68k_op* op1;
2690
2691
13.1k
  cs_m68k* ext = build_init_op(info, M68K_INS_MOVEQ, 2, 0);
2692
2693
13.1k
  op0 = &ext->operands[0];
2694
13.1k
  op1 = &ext->operands[1];
2695
2696
13.1k
  op0->type = M68K_OP_IMM;
2697
13.1k
  op0->address_mode = M68K_AM_IMMEDIATE;
2698
13.1k
  op0->imm = (info->ir & 0xff);
2699
2700
13.1k
  op1->address_mode = M68K_AM_REG_DIRECT_DATA;
2701
13.1k
  op1->reg = M68K_REG_D0 + ((info->ir >> 9) & 7);
2702
13.1k
}
2703
2704
static void d68040_move16_pi_pi(m68k_info *info)
2705
444
{
2706
444
  int data[] = { info->ir & 7, (read_imm_16(info) >> 12) & 7 };
2707
444
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_REGI_ADDR_POST_INC };
2708
2709
444
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2710
2711
284
  build_move16(info, data, modes);
2712
284
}
2713
2714
static void d68040_move16_pi_al(m68k_info *info)
2715
665
{
2716
665
  int data[] = { info->ir & 7, read_imm_32(info) };
2717
665
  int modes[] = { M68K_AM_REGI_ADDR_POST_INC, M68K_AM_ABSOLUTE_DATA_LONG };
2718
2719
665
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2720
2721
318
  build_move16(info, data, modes);
2722
318
}
2723
2724
static void d68040_move16_al_pi(m68k_info *info)
2725
526
{
2726
526
  int data[] = { read_imm_32(info), info->ir & 7 };
2727
526
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REGI_ADDR_POST_INC };
2728
2729
526
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2730
2731
434
  build_move16(info, data, modes);
2732
434
}
2733
2734
static void d68040_move16_ai_al(m68k_info *info)
2735
442
{
2736
442
  int data[] = { info->ir & 7, read_imm_32(info) };
2737
442
  int modes[] = { M68K_AM_REG_DIRECT_ADDR, M68K_AM_ABSOLUTE_DATA_LONG };
2738
2739
442
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2740
2741
149
  build_move16(info, data, modes);
2742
149
}
2743
2744
static void d68040_move16_al_ai(m68k_info *info)
2745
378
{
2746
378
  int data[] = { read_imm_32(info), info->ir & 7 };
2747
378
  int modes[] = { M68K_AM_ABSOLUTE_DATA_LONG, M68K_AM_REG_DIRECT_ADDR };
2748
2749
378
  LIMIT_CPU_TYPES(info, M68040_PLUS);
2750
2751
259
  build_move16(info, data, modes);
2752
259
}
2753
2754
static void d68000_muls(m68k_info *info)
2755
2.73k
{
2756
2.73k
  build_er_1(info, M68K_INS_MULS, 2);
2757
2.73k
}
2758
2759
static void d68000_mulu(m68k_info *info)
2760
2.74k
{
2761
2.74k
  build_er_1(info, M68K_INS_MULU, 2);
2762
2.74k
}
2763
2764
static void d68020_mull(m68k_info *info)
2765
1.31k
{
2766
1.31k
  uint32_t extension, insn_signed;
2767
1.31k
  cs_m68k* ext;
2768
1.31k
  cs_m68k_op* op0;
2769
1.31k
  cs_m68k_op* op1;
2770
1.31k
  uint32_t reg_0, reg_1;
2771
2772
1.31k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2773
2774
931
  extension = read_imm_16(info);
2775
931
  insn_signed = 0;
2776
2777
931
  if (BIT_B((extension)))
2778
453
    insn_signed = 1;
2779
2780
931
  ext = build_init_op(info, insn_signed ? M68K_INS_MULS : M68K_INS_MULU, 2, 4);
2781
2782
931
  op0 = &ext->operands[0];
2783
931
  op1 = &ext->operands[1];
2784
2785
931
  get_ea_mode_op(info, op0, info->ir, 4);
2786
2787
931
  reg_0 = extension & 7;
2788
931
  reg_1 = (extension >> 12) & 7;
2789
2790
931
  op1->address_mode = M68K_AM_NONE;
2791
931
  op1->type = M68K_OP_REG_PAIR;
2792
931
  op1->reg_pair.reg_0 = reg_0 + M68K_REG_D0;
2793
931
  op1->reg_pair.reg_1 = reg_1 + M68K_REG_D0;
2794
2795
931
  if (!BIT_A(extension)) {
2796
476
    op1->type = M68K_OP_REG;
2797
476
    op1->reg = M68K_REG_D0 + reg_1;
2798
476
  }
2799
931
}
2800
2801
static void d68000_nbcd(m68k_info *info)
2802
1.03k
{
2803
1.03k
  build_ea(info, M68K_INS_NBCD, 1);
2804
1.03k
}
2805
2806
static void d68000_neg_8(m68k_info *info)
2807
377
{
2808
377
  build_ea(info, M68K_INS_NEG, 1);
2809
377
}
2810
2811
static void d68000_neg_16(m68k_info *info)
2812
765
{
2813
765
  build_ea(info, M68K_INS_NEG, 2);
2814
765
}
2815
2816
static void d68000_neg_32(m68k_info *info)
2817
282
{
2818
282
  build_ea(info, M68K_INS_NEG, 4);
2819
282
}
2820
2821
static void d68000_negx_8(m68k_info *info)
2822
1.09k
{
2823
1.09k
  build_ea(info, M68K_INS_NEGX, 1);
2824
1.09k
}
2825
2826
static void d68000_negx_16(m68k_info *info)
2827
981
{
2828
981
  build_ea(info, M68K_INS_NEGX, 2);
2829
981
}
2830
2831
static void d68000_negx_32(m68k_info *info)
2832
1.23k
{
2833
1.23k
  build_ea(info, M68K_INS_NEGX, 4);
2834
1.23k
}
2835
2836
static void d68000_nop(m68k_info *info)
2837
228
{
2838
228
  MCInst_setOpcode(info->inst, M68K_INS_NOP);
2839
228
}
2840
2841
static void d68000_not_8(m68k_info *info)
2842
624
{
2843
624
  build_ea(info, M68K_INS_NOT, 1);
2844
624
}
2845
2846
static void d68000_not_16(m68k_info *info)
2847
1.11k
{
2848
1.11k
  build_ea(info, M68K_INS_NOT, 2);
2849
1.11k
}
2850
2851
static void d68000_not_32(m68k_info *info)
2852
608
{
2853
608
  build_ea(info, M68K_INS_NOT, 4);
2854
608
}
2855
2856
static void d68000_or_er_8(m68k_info *info)
2857
2.50k
{
2858
2.50k
  build_er_1(info, M68K_INS_OR, 1);
2859
2.50k
}
2860
2861
static void d68000_or_er_16(m68k_info *info)
2862
990
{
2863
990
  build_er_1(info, M68K_INS_OR, 2);
2864
990
}
2865
2866
static void d68000_or_er_32(m68k_info *info)
2867
2.55k
{
2868
2.55k
  build_er_1(info, M68K_INS_OR, 4);
2869
2.55k
}
2870
2871
static void d68000_or_re_8(m68k_info *info)
2872
932
{
2873
932
  build_re_1(info, M68K_INS_OR, 1);
2874
932
}
2875
2876
static void d68000_or_re_16(m68k_info *info)
2877
1.28k
{
2878
1.28k
  build_re_1(info, M68K_INS_OR, 2);
2879
1.28k
}
2880
2881
static void d68000_or_re_32(m68k_info *info)
2882
1.35k
{
2883
1.35k
  build_re_1(info, M68K_INS_OR, 4);
2884
1.35k
}
2885
2886
static void d68000_ori_8(m68k_info *info)
2887
23.5k
{
2888
23.5k
  build_imm_ea(info, M68K_INS_ORI, 1, read_imm_8(info));
2889
23.5k
}
2890
2891
static void d68000_ori_16(m68k_info *info)
2892
3.32k
{
2893
3.32k
  build_imm_ea(info, M68K_INS_ORI, 2, read_imm_16(info));
2894
3.32k
}
2895
2896
static void d68000_ori_32(m68k_info *info)
2897
2.52k
{
2898
2.52k
  build_imm_ea(info, M68K_INS_ORI, 4, read_imm_32(info));
2899
2.52k
}
2900
2901
static void d68000_ori_to_ccr(m68k_info *info)
2902
424
{
2903
424
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_8(info), 1, M68K_REG_CCR);
2904
424
}
2905
2906
static void d68000_ori_to_sr(m68k_info *info)
2907
390
{
2908
390
  build_imm_special_reg(info, M68K_INS_ORI, read_imm_16(info), 2, M68K_REG_SR);
2909
390
}
2910
2911
static void d68020_pack_rr(m68k_info *info)
2912
551
{
2913
551
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2914
312
  build_rr(info, M68K_INS_PACK, 0, read_imm_16(info));
2915
312
}
2916
2917
static void d68020_pack_mm(m68k_info *info)
2918
796
{
2919
796
  LIMIT_CPU_TYPES(info, M68020_PLUS);
2920
571
  build_mm(info, M68K_INS_PACK, 0, read_imm_16(info));
2921
571
}
2922
2923
static void d68000_pea(m68k_info *info)
2924
700
{
2925
700
  build_ea(info, M68K_INS_PEA, 4);
2926
700
}
2927
2928
static void d68000_reset(m68k_info *info)
2929
310
{
2930
310
  MCInst_setOpcode(info->inst, M68K_INS_RESET);
2931
310
}
2932
2933
static void d68000_ror_s_8(m68k_info *info)
2934
562
{
2935
562
  build_3bit_d(info, M68K_INS_ROR, 1);
2936
562
}
2937
2938
static void d68000_ror_s_16(m68k_info *info)
2939
506
{
2940
506
  build_3bit_d(info, M68K_INS_ROR, 2);
2941
506
}
2942
2943
static void d68000_ror_s_32(m68k_info *info)
2944
202
{
2945
202
  build_3bit_d(info, M68K_INS_ROR, 4);
2946
202
}
2947
2948
static void d68000_ror_r_8(m68k_info *info)
2949
791
{
2950
791
  build_r(info, M68K_INS_ROR, 1);
2951
791
}
2952
2953
static void d68000_ror_r_16(m68k_info *info)
2954
677
{
2955
677
  build_r(info, M68K_INS_ROR, 2);
2956
677
}
2957
2958
static void d68000_ror_r_32(m68k_info *info)
2959
419
{
2960
419
  build_r(info, M68K_INS_ROR, 4);
2961
419
}
2962
2963
static void d68000_ror_ea(m68k_info *info)
2964
1.62k
{
2965
1.62k
  build_ea(info, M68K_INS_ROR, 2);
2966
1.62k
}
2967
2968
static void d68000_rol_s_8(m68k_info *info)
2969
315
{
2970
315
  build_3bit_d(info, M68K_INS_ROL, 1);
2971
315
}
2972
2973
static void d68000_rol_s_16(m68k_info *info)
2974
981
{
2975
981
  build_3bit_d(info, M68K_INS_ROL, 2);
2976
981
}
2977
2978
static void d68000_rol_s_32(m68k_info *info)
2979
215
{
2980
215
  build_3bit_d(info, M68K_INS_ROL, 4);
2981
215
}
2982
2983
static void d68000_rol_r_8(m68k_info *info)
2984
166
{
2985
166
  build_r(info, M68K_INS_ROL, 1);
2986
166
}
2987
2988
static void d68000_rol_r_16(m68k_info *info)
2989
596
{
2990
596
  build_r(info, M68K_INS_ROL, 2);
2991
596
}
2992
2993
static void d68000_rol_r_32(m68k_info *info)
2994
217
{
2995
217
  build_r(info, M68K_INS_ROL, 4);
2996
217
}
2997
2998
static void d68000_rol_ea(m68k_info *info)
2999
857
{
3000
857
  build_ea(info, M68K_INS_ROL, 2);
3001
857
}
3002
3003
static void d68000_roxr_s_8(m68k_info *info)
3004
745
{
3005
745
  build_3bit_d(info, M68K_INS_ROXR, 1);
3006
745
}
3007
3008
static void d68000_roxr_s_16(m68k_info *info)
3009
799
{
3010
799
  build_3bit_d(info, M68K_INS_ROXR, 2);
3011
799
}
3012
3013
static void d68000_roxr_s_32(m68k_info *info)
3014
195
{
3015
195
  build_3bit_d(info, M68K_INS_ROXR, 4);
3016
195
}
3017
3018
static void d68000_roxr_r_8(m68k_info *info)
3019
420
{
3020
420
  build_3bit_d(info, M68K_INS_ROXR, 4);
3021
420
}
3022
3023
static void d68000_roxr_r_16(m68k_info *info)
3024
476
{
3025
476
  build_r(info, M68K_INS_ROXR, 2);
3026
476
}
3027
3028
static void d68000_roxr_r_32(m68k_info *info)
3029
156
{
3030
156
  build_r(info, M68K_INS_ROXR, 4);
3031
156
}
3032
3033
static void d68000_roxr_ea(m68k_info *info)
3034
634
{
3035
634
  build_ea(info, M68K_INS_ROXR, 2);
3036
634
}
3037
3038
static void d68000_roxl_s_8(m68k_info *info)
3039
487
{
3040
487
  build_3bit_d(info, M68K_INS_ROXL, 1);
3041
487
}
3042
3043
static void d68000_roxl_s_16(m68k_info *info)
3044
478
{
3045
478
  build_3bit_d(info, M68K_INS_ROXL, 2);
3046
478
}
3047
3048
static void d68000_roxl_s_32(m68k_info *info)
3049
285
{
3050
285
  build_3bit_d(info, M68K_INS_ROXL, 4);
3051
285
}
3052
3053
static void d68000_roxl_r_8(m68k_info *info)
3054
621
{
3055
621
  build_r(info, M68K_INS_ROXL, 1);
3056
621
}
3057
3058
static void d68000_roxl_r_16(m68k_info *info)
3059
825
{
3060
825
  build_r(info, M68K_INS_ROXL, 2);
3061
825
}
3062
3063
static void d68000_roxl_r_32(m68k_info *info)
3064
354
{
3065
354
  build_r(info, M68K_INS_ROXL, 4);
3066
354
}
3067
3068
static void d68000_roxl_ea(m68k_info *info)
3069
939
{
3070
939
  build_ea(info, M68K_INS_ROXL, 2);
3071
939
}
3072
3073
static void d68010_rtd(m68k_info *info)
3074
389
{
3075
389
  set_insn_group(info, M68K_GRP_RET);
3076
389
  LIMIT_CPU_TYPES(info, M68010_PLUS);
3077
211
  build_absolute_jump_with_immediate(info, M68K_INS_RTD, 0, read_imm_16(info));
3078
211
}
3079
3080
static void d68000_rte(m68k_info *info)
3081
249
{
3082
249
  set_insn_group(info, M68K_GRP_IRET);
3083
249
  MCInst_setOpcode(info->inst, M68K_INS_RTE);
3084
249
}
3085
3086
static void d68020_rtm(m68k_info *info)
3087
788
{
3088
788
  cs_m68k* ext;
3089
788
  cs_m68k_op* op;
3090
3091
788
  set_insn_group(info, M68K_GRP_RET);
3092
3093
788
  LIMIT_CPU_TYPES(info, M68020_ONLY);
3094
3095
0
  build_absolute_jump_with_immediate(info, M68K_INS_RTM, 0, 0);
3096
3097
0
  ext = &info->extension;
3098
0
  op = &ext->operands[0];
3099
3100
0
  op->address_mode = M68K_AM_NONE;
3101
0
  op->type = M68K_OP_REG;
3102
3103
0
  if (BIT_3(info->ir)) {
3104
0
    op->reg = M68K_REG_A0 + (info->ir & 7);
3105
0
  } else {
3106
0
    op->reg = M68K_REG_D0 + (info->ir & 7);
3107
0
  }
3108
0
}
3109
3110
static void d68000_rtr(m68k_info *info)
3111
136
{
3112
136
  set_insn_group(info, M68K_GRP_RET);
3113
136
  MCInst_setOpcode(info->inst, M68K_INS_RTR);
3114
136
}
3115
3116
static void d68000_rts(m68k_info *info)
3117
254
{
3118
254
  set_insn_group(info, M68K_GRP_RET);
3119
254
  MCInst_setOpcode(info->inst, M68K_INS_RTS);
3120
254
}
3121
3122
static void d68000_sbcd_rr(m68k_info *info)
3123
1.14k
{
3124
1.14k
  build_rr(info, M68K_INS_SBCD, 1, 0);
3125
1.14k
}
3126
3127
static void d68000_sbcd_mm(m68k_info *info)
3128
1.34k
{
3129
1.34k
  build_mm(info, M68K_INS_SBCD, 0, read_imm_16(info));
3130
1.34k
}
3131
3132
static void d68000_scc(m68k_info *info)
3133
2.59k
{
3134
2.59k
  cs_m68k* ext = build_init_op(info, s_scc_lut[(info->ir >> 8) & 0xf], 1, 1);
3135
2.59k
  get_ea_mode_op(info, &ext->operands[0], info->ir, 1);
3136
2.59k
}
3137
3138
static void d68000_stop(m68k_info *info)
3139
337
{
3140
337
  build_absolute_jump_with_immediate(info, M68K_INS_STOP, 0, read_imm_16(info));
3141
337
}
3142
3143
static void d68000_sub_er_8(m68k_info *info)
3144
1.49k
{
3145
1.49k
  build_er_1(info, M68K_INS_SUB, 1);
3146
1.49k
}
3147
3148
static void d68000_sub_er_16(m68k_info *info)
3149
1.01k
{
3150
1.01k
  build_er_1(info, M68K_INS_SUB, 2);
3151
1.01k
}
3152
3153
static void d68000_sub_er_32(m68k_info *info)
3154
4.80k
{
3155
4.80k
  build_er_1(info, M68K_INS_SUB, 4);
3156
4.80k
}
3157
3158
static void d68000_sub_re_8(m68k_info *info)
3159
953
{
3160
953
  build_re_1(info, M68K_INS_SUB, 1);
3161
953
}
3162
3163
static void d68000_sub_re_16(m68k_info *info)
3164
1.06k
{
3165
1.06k
  build_re_1(info, M68K_INS_SUB, 2);
3166
1.06k
}
3167
3168
static void d68000_sub_re_32(m68k_info *info)
3169
3.04k
{
3170
3.04k
  build_re_1(info, M68K_INS_SUB, 4);
3171
3.04k
}
3172
3173
static void d68000_suba_16(m68k_info *info)
3174
1.04k
{
3175
1.04k
  build_ea_a(info, M68K_INS_SUBA, 2);
3176
1.04k
}
3177
3178
static void d68000_suba_32(m68k_info *info)
3179
901
{
3180
901
  build_ea_a(info, M68K_INS_SUBA, 4);
3181
901
}
3182
3183
static void d68000_subi_8(m68k_info *info)
3184
1.50k
{
3185
1.50k
  build_imm_ea(info, M68K_INS_SUBI, 1, read_imm_8(info));
3186
1.50k
}
3187
3188
static void d68000_subi_16(m68k_info *info)
3189
487
{
3190
487
  build_imm_ea(info, M68K_INS_SUBI, 2, read_imm_16(info));
3191
487
}
3192
3193
static void d68000_subi_32(m68k_info *info)
3194
899
{
3195
899
  build_imm_ea(info, M68K_INS_SUBI, 4, read_imm_32(info));
3196
899
}
3197
3198
static void d68000_subq_8(m68k_info *info)
3199
1.76k
{
3200
1.76k
  build_3bit_ea(info, M68K_INS_SUBQ, 1);
3201
1.76k
}
3202
3203
static void d68000_subq_16(m68k_info *info)
3204
4.37k
{
3205
4.37k
  build_3bit_ea(info, M68K_INS_SUBQ, 2);
3206
4.37k
}
3207
3208
static void d68000_subq_32(m68k_info *info)
3209
1.69k
{
3210
1.69k
  build_3bit_ea(info, M68K_INS_SUBQ, 4);
3211
1.69k
}
3212
3213
static void d68000_subx_rr_8(m68k_info *info)
3214
864
{
3215
864
  build_rr(info, M68K_INS_SUBX, 1, 0);
3216
864
}
3217
3218
static void d68000_subx_rr_16(m68k_info *info)
3219
348
{
3220
348
  build_rr(info, M68K_INS_SUBX, 2, 0);
3221
348
}
3222
3223
static void d68000_subx_rr_32(m68k_info *info)
3224
643
{
3225
643
  build_rr(info, M68K_INS_SUBX, 4, 0);
3226
643
}
3227
3228
static void d68000_subx_mm_8(m68k_info *info)
3229
311
{
3230
311
  build_mm(info, M68K_INS_SUBX, 1, 0);
3231
311
}
3232
3233
static void d68000_subx_mm_16(m68k_info *info)
3234
966
{
3235
966
  build_mm(info, M68K_INS_SUBX, 2, 0);
3236
966
}
3237
3238
static void d68000_subx_mm_32(m68k_info *info)
3239
221
{
3240
221
  build_mm(info, M68K_INS_SUBX, 4, 0);
3241
221
}
3242
3243
static void d68000_swap(m68k_info *info)
3244
471
{
3245
471
  build_d(info, M68K_INS_SWAP, 0);
3246
471
}
3247
3248
static void d68000_tas(m68k_info *info)
3249
1.08k
{
3250
1.08k
  build_ea(info, M68K_INS_TAS, 1);
3251
1.08k
}
3252
3253
static void d68000_trap(m68k_info *info)
3254
1.39k
{
3255
1.39k
  build_absolute_jump_with_immediate(info, M68K_INS_TRAP, 0, info->ir&0xf);
3256
1.39k
}
3257
3258
static void d68020_trapcc_0(m68k_info *info)
3259
725
{
3260
725
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3261
578
  build_trap(info, 0, 0);
3262
3263
578
  info->extension.op_count = 0;
3264
578
}
3265
3266
static void d68020_trapcc_16(m68k_info *info)
3267
1.11k
{
3268
1.11k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3269
740
  build_trap(info, 2, read_imm_16(info));
3270
740
}
3271
3272
static void d68020_trapcc_32(m68k_info *info)
3273
737
{
3274
737
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3275
363
  build_trap(info, 4, read_imm_32(info));
3276
363
}
3277
3278
static void d68000_trapv(m68k_info *info)
3279
149
{
3280
149
  MCInst_setOpcode(info->inst, M68K_INS_TRAPV);
3281
149
}
3282
3283
static void d68000_tst_8(m68k_info *info)
3284
1.21k
{
3285
1.21k
  build_ea(info, M68K_INS_TST, 1);
3286
1.21k
}
3287
3288
static void d68020_tst_pcdi_8(m68k_info *info)
3289
596
{
3290
596
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3291
211
  build_ea(info, M68K_INS_TST, 1);
3292
211
}
3293
3294
static void d68020_tst_pcix_8(m68k_info *info)
3295
1.18k
{
3296
1.18k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3297
300
  build_ea(info, M68K_INS_TST, 1);
3298
300
}
3299
3300
static void d68020_tst_i_8(m68k_info *info)
3301
1.07k
{
3302
1.07k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3303
486
  build_ea(info, M68K_INS_TST, 1);
3304
486
}
3305
3306
static void d68000_tst_16(m68k_info *info)
3307
695
{
3308
695
  build_ea(info, M68K_INS_TST, 2);
3309
695
}
3310
3311
static void d68020_tst_a_16(m68k_info *info)
3312
4.14k
{
3313
4.14k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3314
2.50k
  build_ea(info, M68K_INS_TST, 2);
3315
2.50k
}
3316
3317
static void d68020_tst_pcdi_16(m68k_info *info)
3318
672
{
3319
672
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3320
218
  build_ea(info, M68K_INS_TST, 2);
3321
218
}
3322
3323
static void d68020_tst_pcix_16(m68k_info *info)
3324
1.37k
{
3325
1.37k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3326
681
  build_ea(info, M68K_INS_TST, 2);
3327
681
}
3328
3329
static void d68020_tst_i_16(m68k_info *info)
3330
450
{
3331
450
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3332
289
  build_ea(info, M68K_INS_TST, 2);
3333
289
}
3334
3335
static void d68000_tst_32(m68k_info *info)
3336
563
{
3337
563
  build_ea(info, M68K_INS_TST, 4);
3338
563
}
3339
3340
static void d68020_tst_a_32(m68k_info *info)
3341
1.12k
{
3342
1.12k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3343
744
  build_ea(info, M68K_INS_TST, 4);
3344
744
}
3345
3346
static void d68020_tst_pcdi_32(m68k_info *info)
3347
837
{
3348
837
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3349
267
  build_ea(info, M68K_INS_TST, 4);
3350
267
}
3351
3352
static void d68020_tst_pcix_32(m68k_info *info)
3353
306
{
3354
306
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3355
170
  build_ea(info, M68K_INS_TST, 4);
3356
170
}
3357
3358
static void d68020_tst_i_32(m68k_info *info)
3359
561
{
3360
561
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3361
387
  build_ea(info, M68K_INS_TST, 4);
3362
387
}
3363
3364
static void d68000_unlk(m68k_info *info)
3365
229
{
3366
229
  cs_m68k_op* op;
3367
229
  cs_m68k* ext = build_init_op(info, M68K_INS_UNLK, 1, 0);
3368
3369
229
  op = &ext->operands[0];
3370
3371
229
  op->address_mode = M68K_AM_REG_DIRECT_ADDR;
3372
229
  op->reg = M68K_REG_A0 + (info->ir & 7);
3373
229
}
3374
3375
static void d68020_unpk_rr(m68k_info *info)
3376
1.18k
{
3377
1.18k
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3378
777
  build_rr(info, M68K_INS_UNPK, 0, read_imm_16(info));
3379
777
}
3380
3381
static void d68020_unpk_mm(m68k_info *info)
3382
787
{
3383
787
  LIMIT_CPU_TYPES(info, M68020_PLUS);
3384
528
  build_mm(info, M68K_INS_UNPK, 0, read_imm_16(info));
3385
528
}
3386
3387
/* This table is auto-generated. Look in contrib/m68k_instruction_tbl_gen for more info */
3388
#include "M68KInstructionTable.inc"
3389
3390
static int instruction_is_valid(m68k_info *info, const unsigned int word_check)
3391
475k
{
3392
475k
  const unsigned int instruction = info->ir;
3393
475k
  const instruction_struct *i = &g_instruction_table[instruction];
3394
3395
475k
  if ( (i->word2_mask && ((word_check & i->word2_mask) != i->word2_match)) ||
3396
474k
    (i->instruction == d68000_invalid) ) {
3397
2.13k
    d68000_invalid(info);
3398
2.13k
    return 0;
3399
2.13k
  }
3400
3401
473k
  return 1;
3402
475k
}
3403
3404
static int exists_reg_list(uint16_t *regs, uint8_t count, m68k_reg reg)
3405
581k
{
3406
581k
  uint8_t i;
3407
3408
809k
  for (i = 0; i < count; ++i) {
3409
233k
    if (regs[i] == (uint16_t)reg)
3410
5.69k
      return 1;
3411
233k
  }
3412
3413
575k
  return 0;
3414
581k
}
3415
3416
static void add_reg_to_rw_list(m68k_info *info, m68k_reg reg, int write)
3417
622k
{
3418
622k
  if (reg == M68K_REG_INVALID)
3419
41.4k
    return;
3420
3421
581k
  if (write)
3422
340k
  {
3423
340k
    if (exists_reg_list(info->regs_write, info->regs_write_count, reg))
3424
3.08k
      return;
3425
3426
337k
    info->regs_write[info->regs_write_count] = (uint16_t)reg;
3427
337k
    info->regs_write_count++;
3428
337k
  }
3429
240k
  else
3430
240k
  {
3431
240k
    if (exists_reg_list(info->regs_read, info->regs_read_count, reg))
3432
2.60k
      return;
3433
3434
237k
    info->regs_read[info->regs_read_count] = (uint16_t)reg;
3435
237k
    info->regs_read_count++;
3436
237k
  }
3437
581k
}
3438
3439
static void update_am_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3440
211k
{
3441
211k
  switch (op->address_mode) {
3442
779
    case M68K_AM_REG_DIRECT_ADDR:
3443
779
    case M68K_AM_REG_DIRECT_DATA:
3444
779
      add_reg_to_rw_list(info, op->reg, write);
3445
779
      break;
3446
3447
35.7k
    case M68K_AM_REGI_ADDR_POST_INC:
3448
97.5k
    case M68K_AM_REGI_ADDR_PRE_DEC:
3449
97.5k
      add_reg_to_rw_list(info, op->reg, 1);
3450
97.5k
      break;
3451
3452
38.1k
    case M68K_AM_REGI_ADDR:
3453
66.9k
    case M68K_AM_REGI_ADDR_DISP:
3454
66.9k
      add_reg_to_rw_list(info, op->reg, 0);
3455
66.9k
      break;
3456
3457
14.6k
    case M68K_AM_AREGI_INDEX_8_BIT_DISP:
3458
19.8k
    case M68K_AM_AREGI_INDEX_BASE_DISP:
3459
23.4k
    case M68K_AM_MEMI_POST_INDEX:
3460
27.4k
    case M68K_AM_MEMI_PRE_INDEX:
3461
29.6k
    case M68K_AM_PCI_INDEX_8_BIT_DISP:
3462
30.1k
    case M68K_AM_PCI_INDEX_BASE_DISP:
3463
30.8k
    case M68K_AM_PC_MEMI_PRE_INDEX:
3464
31.2k
    case M68K_AM_PC_MEMI_POST_INDEX:
3465
31.2k
      add_reg_to_rw_list(info, op->mem.index_reg, 0);
3466
31.2k
      add_reg_to_rw_list(info, op->mem.base_reg, 0);
3467
31.2k
      break;
3468
3469
    // no register(s) in the other addressing modes
3470
14.9k
    default:
3471
14.9k
      break;
3472
211k
  }
3473
211k
}
3474
3475
static void update_bits_range(m68k_info *info, m68k_reg reg_start, uint8_t bits, int write)
3476
20.4k
{
3477
20.4k
  int i;
3478
3479
183k
  for (i = 0; i < 8; ++i) {
3480
163k
    if (bits & (1 << i)) {
3481
40.5k
      add_reg_to_rw_list(info, reg_start + i, write);
3482
40.5k
    }
3483
163k
  }
3484
20.4k
}
3485
3486
static void update_reg_list_regbits(m68k_info *info, cs_m68k_op *op, int write)
3487
6.81k
{
3488
6.81k
  uint32_t bits = op->register_bits;
3489
6.81k
  update_bits_range(info, M68K_REG_D0, bits & 0xff, write);
3490
6.81k
  update_bits_range(info, M68K_REG_A0, (bits >> 8) & 0xff, write);
3491
6.81k
  update_bits_range(info, M68K_REG_FP0, (bits >> 16) & 0xff, write);
3492
6.81k
}
3493
3494
static void update_op_reg_list(m68k_info *info, cs_m68k_op *op, int write)
3495
347k
{
3496
347k
  switch ((int)op->type) {
3497
159k
    case M68K_OP_REG:
3498
159k
      add_reg_to_rw_list(info, op->reg, write);
3499
159k
      break;
3500
3501
90.3k
    case M68K_OP_MEM:
3502
90.3k
      update_am_reg_list(info, op, write);
3503
90.3k
      break;
3504
3505
3.90k
    case M68K_OP_REG_BITS:
3506
3.90k
      update_reg_list_regbits(info, op, write);
3507
3.90k
      break;
3508
3509
2.27k
    case M68K_OP_REG_PAIR:
3510
2.27k
      add_reg_to_rw_list(info, op->reg_pair.reg_0, write);
3511
2.27k
      add_reg_to_rw_list(info, op->reg_pair.reg_1, write);
3512
2.27k
      break;
3513
347k
  }
3514
347k
}
3515
3516
static void build_regs_read_write_counts(m68k_info *info)
3517
472k
{
3518
472k
  int i;
3519
3520
472k
  if (!info->extension.op_count)
3521
2.46k
    return;
3522
3523
469k
  if (info->extension.op_count == 1) {
3524
156k
    update_op_reg_list(info, &info->extension.operands[0], 1);
3525
313k
  } else {
3526
    // first operand is always read
3527
313k
    update_op_reg_list(info, &info->extension.operands[0], 0);
3528
3529
    // remaning write
3530
632k
    for (i = 1; i < info->extension.op_count; ++i)
3531
318k
      update_op_reg_list(info, &info->extension.operands[i], 1);
3532
313k
  }
3533
469k
}
3534
3535
static void m68k_setup_internals(m68k_info* info, MCInst* inst, unsigned int pc, unsigned int cpu_type)
3536
206k
{
3537
206k
  info->inst = inst;
3538
206k
  info->pc = pc;
3539
206k
  info->ir = 0;
3540
206k
  info->type = cpu_type;
3541
206k
  info->address_mask = 0xffffffff;
3542
3543
206k
  switch(info->type) {
3544
69.6k
    case M68K_CPU_TYPE_68000:
3545
69.6k
      info->type = TYPE_68000;
3546
69.6k
      info->address_mask = 0x00ffffff;
3547
69.6k
      break;
3548
0
    case M68K_CPU_TYPE_68010:
3549
0
      info->type = TYPE_68010;
3550
0
      info->address_mask = 0x00ffffff;
3551
0
      break;
3552
0
    case M68K_CPU_TYPE_68EC020:
3553
0
      info->type = TYPE_68020;
3554
0
      info->address_mask = 0x00ffffff;
3555
0
      break;
3556
0
    case M68K_CPU_TYPE_68020:
3557
0
      info->type = TYPE_68020;
3558
0
      info->address_mask = 0xffffffff;
3559
0
      break;
3560
0
    case M68K_CPU_TYPE_68030:
3561
0
      info->type = TYPE_68030;
3562
0
      info->address_mask = 0xffffffff;
3563
0
      break;
3564
136k
    case M68K_CPU_TYPE_68040:
3565
136k
      info->type = TYPE_68040;
3566
136k
      info->address_mask = 0xffffffff;
3567
136k
      break;
3568
0
    default:
3569
0
      info->address_mask = 0;
3570
0
      return;
3571
206k
  }
3572
206k
}
3573
3574
/* ======================================================================== */
3575
/* ================================= API ================================== */
3576
/* ======================================================================== */
3577
3578
/* Disasemble one instruction at pc and store in str_buff */
3579
static unsigned int m68k_disassemble(m68k_info *info, uint64_t pc)
3580
474k
{
3581
474k
  MCInst *inst = info->inst;
3582
474k
  cs_m68k* ext = &info->extension;
3583
474k
  int i;
3584
474k
  unsigned int size;
3585
3586
474k
  inst->Opcode = M68K_INS_INVALID;
3587
3588
474k
  memset(ext, 0, sizeof(cs_m68k));
3589
474k
  ext->op_size.type = M68K_SIZE_TYPE_CPU;
3590
3591
2.37M
  for (i = 0; i < M68K_OPERAND_COUNT; ++i)
3592
1.89M
    ext->operands[i].type = M68K_OP_REG;
3593
3594
474k
  info->ir = peek_imm_16(info);
3595
474k
  if (instruction_is_valid(info, peek_imm_32(info) & 0xffff)) {
3596
472k
    info->ir = read_imm_16(info);
3597
472k
    g_instruction_table[info->ir].instruction(info);
3598
472k
  }
3599
3600
474k
  size = info->pc - (unsigned int)pc;
3601
474k
  info->pc = (unsigned int)pc;
3602
3603
474k
  return size;
3604
474k
}
3605
3606
bool M68K_getInstruction(csh ud, const uint8_t* code, size_t code_len, MCInst* instr, uint16_t* size, uint64_t address, void* inst_info)
3607
206k
{
3608
#ifdef M68K_DEBUG
3609
  SStream ss;
3610
#endif
3611
206k
  int s;
3612
206k
  int cpu_type = M68K_CPU_TYPE_68000;
3613
206k
  cs_struct* handle = instr->csh;
3614
206k
  m68k_info *info = (m68k_info*)handle->printer_info;
3615
3616
  // code len has to be at least 2 bytes to be valid m68k
3617
3618
206k
  if (code_len < 2) {
3619
595
    *size = 0;
3620
595
    return false;
3621
595
  }
3622
3623
206k
  if (instr->flat_insn->detail) {
3624
206k
    memset(instr->flat_insn->detail, 0, offsetof(cs_detail, m68k)+sizeof(cs_m68k));
3625
206k
  }
3626
3627
206k
  info->groups_count = 0;
3628
206k
  info->regs_read_count = 0;
3629
206k
  info->regs_write_count = 0;
3630
206k
  info->code = code;
3631
206k
  info->code_len = code_len;
3632
206k
  info->baseAddress = address;
3633
3634
206k
  if (handle->mode & CS_MODE_M68K_010)
3635
0
    cpu_type = M68K_CPU_TYPE_68010;
3636
206k
  if (handle->mode & CS_MODE_M68K_020)
3637
0
    cpu_type = M68K_CPU_TYPE_68020;
3638
206k
  if (handle->mode & CS_MODE_M68K_030)
3639
0
    cpu_type = M68K_CPU_TYPE_68030;
3640
206k
  if (handle->mode & CS_MODE_M68K_040)
3641
136k
    cpu_type = M68K_CPU_TYPE_68040;
3642
206k
  if (handle->mode & CS_MODE_M68K_060)
3643
0
    cpu_type = M68K_CPU_TYPE_68040; // 060 = 040 for now
3644
3645
206k
  m68k_setup_internals(info, instr, (unsigned int)address, cpu_type);
3646
206k
  s = m68k_disassemble(info, address);
3647
3648
206k
  if (s == 0) {
3649
763
    *size = 2;
3650
763
    return false;
3651
763
  }
3652
3653
205k
  build_regs_read_write_counts(info);
3654
3655
#ifdef M68K_DEBUG
3656
  SStream_Init(&ss);
3657
  M68K_printInst(instr, &ss, info);
3658
#endif
3659
3660
  // Make sure we always stay within range
3661
205k
  if (s > (int)code_len)
3662
719
    *size = (uint16_t)code_len;
3663
204k
  else
3664
204k
    *size = (uint16_t)s;
3665
3666
  return true;
3667
206k
}
3668