/src/keystone/llvm/lib/Target/PowerPC/MCTargetDesc/PPCAsmBackend.cpp
Line | Count | Source (jump to first uncovered line) |
1 | | //===-- PPCAsmBackend.cpp - PPC Assembler Backend -------------------------===// |
2 | | // |
3 | | // The LLVM Compiler Infrastructure |
4 | | // |
5 | | // This file is distributed under the University of Illinois Open Source |
6 | | // License. See LICENSE.TXT for details. |
7 | | // |
8 | | //===----------------------------------------------------------------------===// |
9 | | |
10 | | #include "MCTargetDesc/PPCMCTargetDesc.h" |
11 | | #include "MCTargetDesc/PPCFixupKinds.h" |
12 | | #include "llvm/MC/MCAsmBackend.h" |
13 | | #include "llvm/MC/MCAssembler.h" |
14 | | #include "llvm/MC/MCELFObjectWriter.h" |
15 | | #include "llvm/MC/MCFixupKindInfo.h" |
16 | | #include "llvm/MC/MCObjectWriter.h" |
17 | | #include "llvm/MC/MCSectionMachO.h" |
18 | | #include "llvm/MC/MCSymbolELF.h" |
19 | | #include "llvm/MC/MCValue.h" |
20 | | #include "llvm/Support/ELF.h" |
21 | | #include "llvm/Support/ErrorHandling.h" |
22 | | #include "llvm/Support/MachO.h" |
23 | | #include "llvm/Support/TargetRegistry.h" |
24 | | using namespace llvm_ks; |
25 | | |
26 | 16.5k | static uint64_t adjustFixupValue(unsigned Kind, uint64_t Value) { |
27 | 16.5k | switch (Kind) { |
28 | 0 | default: |
29 | 0 | llvm_unreachable("Unknown fixup kind!"); |
30 | 0 | case FK_Data_1: |
31 | 10.8k | case FK_Data_2: |
32 | 13.6k | case FK_Data_4: |
33 | 13.9k | case FK_Data_8: |
34 | 13.9k | case PPC::fixup_ppc_nofixup: |
35 | 13.9k | return Value; |
36 | 938 | case PPC::fixup_ppc_brcond14: |
37 | 1.00k | case PPC::fixup_ppc_brcond14abs: |
38 | 1.00k | return Value & 0xfffc; |
39 | 1.44k | case PPC::fixup_ppc_br24: |
40 | 1.46k | case PPC::fixup_ppc_br24abs: |
41 | 1.46k | return Value & 0x3fffffc; |
42 | 139 | case PPC::fixup_ppc_half16: |
43 | 139 | return Value & 0xffff; |
44 | 71 | case PPC::fixup_ppc_half16ds: |
45 | 71 | return Value & 0xfffc; |
46 | 16.5k | } |
47 | 16.5k | } |
48 | | |
49 | 13.6k | static unsigned getFixupKindNumBytes(unsigned Kind) { |
50 | 13.6k | switch (Kind) { |
51 | 0 | default: |
52 | 0 | llvm_unreachable("Unknown fixup kind!"); |
53 | 0 | case FK_Data_1: |
54 | 0 | return 1; |
55 | 10.4k | case FK_Data_2: |
56 | 10.6k | case PPC::fixup_ppc_half16: |
57 | 10.6k | case PPC::fixup_ppc_half16ds: |
58 | 10.6k | return 2; |
59 | 2.37k | case FK_Data_4: |
60 | 2.51k | case PPC::fixup_ppc_brcond14: |
61 | 2.57k | case PPC::fixup_ppc_brcond14abs: |
62 | 2.74k | case PPC::fixup_ppc_br24: |
63 | 2.75k | case PPC::fixup_ppc_br24abs: |
64 | 2.75k | return 4; |
65 | 202 | case FK_Data_8: |
66 | 202 | return 8; |
67 | 0 | case PPC::fixup_ppc_nofixup: |
68 | 0 | return 0; |
69 | 13.6k | } |
70 | 13.6k | } |
71 | | |
72 | | namespace { |
73 | | |
74 | | class PPCAsmBackend : public MCAsmBackend { |
75 | | const Target &TheTarget; |
76 | | bool IsLittleEndian; |
77 | | public: |
78 | 6.48k | PPCAsmBackend(const Target &T, bool isLittle) : MCAsmBackend(), TheTarget(T), |
79 | 6.48k | IsLittleEndian(isLittle) {} |
80 | | |
81 | 8.21k | unsigned getNumFixupKinds() const override { |
82 | 8.21k | return PPC::NumTargetFixupKinds; |
83 | 8.21k | } |
84 | | |
85 | 50.3k | const MCFixupKindInfo &getFixupKindInfo(MCFixupKind Kind) const override { |
86 | 50.3k | const static MCFixupKindInfo InfosBE[PPC::NumTargetFixupKinds] = { |
87 | | // name offset bits flags |
88 | 50.3k | { "fixup_ppc_br24", 6, 24, MCFixupKindInfo::FKF_IsPCRel }, |
89 | 50.3k | { "fixup_ppc_brcond14", 16, 14, MCFixupKindInfo::FKF_IsPCRel }, |
90 | 50.3k | { "fixup_ppc_br24abs", 6, 24, 0 }, |
91 | 50.3k | { "fixup_ppc_brcond14abs", 16, 14, 0 }, |
92 | 50.3k | { "fixup_ppc_half16", 0, 16, 0 }, |
93 | 50.3k | { "fixup_ppc_half16ds", 0, 14, 0 }, |
94 | 50.3k | { "fixup_ppc_nofixup", 0, 0, 0 } |
95 | 50.3k | }; |
96 | 50.3k | const static MCFixupKindInfo InfosLE[PPC::NumTargetFixupKinds] = { |
97 | | // name offset bits flags |
98 | 50.3k | { "fixup_ppc_br24", 2, 24, MCFixupKindInfo::FKF_IsPCRel }, |
99 | 50.3k | { "fixup_ppc_brcond14", 2, 14, MCFixupKindInfo::FKF_IsPCRel }, |
100 | 50.3k | { "fixup_ppc_br24abs", 2, 24, 0 }, |
101 | 50.3k | { "fixup_ppc_brcond14abs", 2, 14, 0 }, |
102 | 50.3k | { "fixup_ppc_half16", 0, 16, 0 }, |
103 | 50.3k | { "fixup_ppc_half16ds", 2, 14, 0 }, |
104 | 50.3k | { "fixup_ppc_nofixup", 0, 0, 0 } |
105 | 50.3k | }; |
106 | | |
107 | 50.3k | if (Kind < FirstTargetFixupKind) |
108 | 42.1k | return MCAsmBackend::getFixupKindInfo(Kind); |
109 | | |
110 | 8.21k | assert(unsigned(Kind - FirstTargetFixupKind) < getNumFixupKinds() && |
111 | 8.21k | "Invalid kind!"); |
112 | 8.21k | return (IsLittleEndian? InfosLE : InfosBE)[Kind - FirstTargetFixupKind]; |
113 | 8.21k | } |
114 | | |
115 | | void applyFixup(const MCFixup &Fixup, char *Data, unsigned DataSize, |
116 | 16.5k | uint64_t Value, bool IsPCRel, unsigned int &KsError) const override { |
117 | 16.5k | Value = adjustFixupValue(Fixup.getKind(), Value); |
118 | 16.5k | if (!Value) return; // Doesn't change encoding. |
119 | | |
120 | 13.6k | unsigned Offset = Fixup.getOffset(); |
121 | 13.6k | unsigned NumBytes = getFixupKindNumBytes(Fixup.getKind()); |
122 | | |
123 | | // For each byte of the fragment that the fixup touches, mask in the bits |
124 | | // from the fixup value. The Value has been "split up" into the appropriate |
125 | | // bitfields above. |
126 | 47.6k | for (unsigned i = 0; i != NumBytes; ++i) { |
127 | 34.0k | unsigned Idx = IsLittleEndian ? i : (NumBytes - 1 - i); |
128 | 34.0k | Data[Offset + i] |= uint8_t((Value >> (Idx * 8)) & 0xff); |
129 | 34.0k | } |
130 | 13.6k | } |
131 | | |
132 | | void processFixupValue(const MCAssembler &Asm, const MCAsmLayout &Layout, |
133 | | const MCFixup &Fixup, const MCFragment *DF, |
134 | | const MCValue &Target, uint64_t &Value, |
135 | 16.5k | bool &IsResolved) override { |
136 | 16.5k | switch ((PPC::Fixups)Fixup.getKind()) { |
137 | 15.1k | default: break; |
138 | 15.1k | case PPC::fixup_ppc_br24: |
139 | 1.46k | case PPC::fixup_ppc_br24abs: |
140 | | // If the target symbol has a local entry point we must not attempt |
141 | | // to resolve the fixup directly. Emit a relocation and leave |
142 | | // resolution of the final target address to the linker. |
143 | 1.46k | if (const MCSymbolRefExpr *A = Target.getSymA()) { |
144 | 1.24k | if (const auto *S = dyn_cast<MCSymbolELF>(&A->getSymbol())) { |
145 | | // The "other" values are stored in the last 6 bits of the second |
146 | | // byte. The traditional defines for STO values assume the full byte |
147 | | // and thus the shift to pack it. |
148 | 1.24k | unsigned Other = S->getOther() << 2; |
149 | 1.24k | if ((Other & ELF::STO_PPC64_LOCAL_MASK) != 0) |
150 | 0 | IsResolved = false; |
151 | 1.24k | } |
152 | 1.24k | } |
153 | 1.46k | break; |
154 | 16.5k | } |
155 | 16.5k | } |
156 | | |
157 | 31.4k | bool mayNeedRelaxation(const MCInst &Inst) const override { |
158 | | // FIXME. |
159 | 31.4k | return false; |
160 | 31.4k | } |
161 | | |
162 | | bool fixupNeedsRelaxation(const MCFixup &Fixup, |
163 | | uint64_t Value, |
164 | | const MCRelaxableFragment *DF, |
165 | 0 | const MCAsmLayout &Layout, unsigned &KsError) const override { |
166 | | // FIXME. |
167 | 0 | llvm_unreachable("relaxInstruction() unimplemented"); |
168 | 0 | } |
169 | | |
170 | | |
171 | 0 | void relaxInstruction(const MCInst &Inst, MCInst &Res) const override { |
172 | | // FIXME. |
173 | 0 | llvm_unreachable("relaxInstruction() unimplemented"); |
174 | 0 | } |
175 | | |
176 | 1.58k | bool writeNopData(uint64_t Count, MCObjectWriter *OW) const override { |
177 | 1.58k | uint64_t NumNops = Count / 4; |
178 | 4.21M | for (uint64_t i = 0; i != NumNops; ++i) |
179 | 4.21M | OW->write32(0x60000000); |
180 | | |
181 | 1.58k | OW->WriteZeros(Count % 4); |
182 | | |
183 | 1.58k | return true; |
184 | 1.58k | } |
185 | | |
186 | 6.48k | unsigned getPointerSize() const { |
187 | 6.48k | StringRef Name = TheTarget.getName(); |
188 | 6.48k | if (Name == "ppc64" || Name == "ppc64le") return 8; |
189 | 2.09k | assert(Name == "ppc32" && "Unknown target name!"); |
190 | 2.09k | return 4; |
191 | 2.09k | } |
192 | | |
193 | 6.48k | bool isLittleEndian() const { |
194 | 6.48k | return IsLittleEndian; |
195 | 6.48k | } |
196 | | }; |
197 | | } // end anonymous namespace |
198 | | |
199 | | |
200 | | // FIXME: This should be in a separate file. |
201 | | namespace { |
202 | | class ELFPPCAsmBackend : public PPCAsmBackend { |
203 | | uint8_t OSABI; |
204 | | public: |
205 | | ELFPPCAsmBackend(const Target &T, bool IsLittleEndian, uint8_t OSABI) : |
206 | 6.48k | PPCAsmBackend(T, IsLittleEndian), OSABI(OSABI) { } |
207 | | |
208 | 6.48k | MCObjectWriter *createObjectWriter(raw_pwrite_stream &OS) const override { |
209 | 6.48k | bool is64 = getPointerSize() == 8; |
210 | 6.48k | return createPPCELFObjectWriter(OS, is64, isLittleEndian(), OSABI); |
211 | 6.48k | } |
212 | | }; |
213 | | |
214 | | } // end anonymous namespace |
215 | | |
216 | | MCAsmBackend *llvm_ks::createPPCAsmBackend(const Target &T, |
217 | | const MCRegisterInfo &MRI, |
218 | 6.48k | const Triple &TT, StringRef CPU) { |
219 | 6.48k | uint8_t OSABI = MCELFObjectTargetWriter::getOSABI(TT.getOS()); |
220 | 6.48k | bool IsLittleEndian = TT.getArch() == Triple::ppc64le; |
221 | 6.48k | return new ELFPPCAsmBackend(T, IsLittleEndian, OSABI); |
222 | 6.48k | } |