Coverage Report

Created: 2025-11-11 06:39

next uncovered line (L), next uncovered region (R), next uncovered branch (B)
/src/WasmEdge/lib/loader/ast/instruction.cpp
Line
Count
Source
1
// SPDX-License-Identifier: Apache-2.0
2
// SPDX-FileCopyrightText: 2019-2024 Second State INC
3
4
#include "loader/loader.h"
5
6
#include <utility>
7
8
using namespace std::literals;
9
10
namespace WasmEdge {
11
namespace Loader {
12
13
// OpCode loader. See "include/loader/loader.h".
14
8.16M
Expect<OpCode> Loader::loadOpCode() {
15
8.16M
  EXPECTED_TRY(uint8_t Prefix, FMgr.readByte());
16
17
8.16M
  if (Prefix >= 0xFBU && Prefix <= 0xFEU) {
18
    // Multi-byte OpCode case.
19
892k
    EXPECTED_TRY(uint32_t Extend, FMgr.readU32());
20
892k
    if (Prefix == 0xFBU) {
21
13.2k
      switch (Extend) {
22
0
#define UseOpCode
23
0
#define Line(NAME, STRING, PREFIX)
24
0
#define Line_FB(NAME, STRING, PREFIX, EXTEND)                                  \
25
13.2k
  case EXTEND:                                                                 \
26
13.2k
    return OpCode::NAME;
27
0
#define Line_FC(NAME, STRING, PREFIX, EXTEND)
28
0
#define Line_FD(NAME, STRING, PREFIX, EXTEND)
29
0
#define Line_FE(NAME, STRING, PREFIX, EXTEND)
30
0
#include "common/enum.inc"
31
0
#undef Line
32
0
#undef Line_FB
33
0
#undef Line_FC
34
0
#undef Line_FD
35
0
#undef Line_FE
36
0
#undef UseOpCode
37
20
      default:
38
20
        return Unexpect(ErrCode::Value::IllegalOpCode);
39
13.2k
      }
40
879k
    } else if (Prefix == 0xFCU) {
41
37.6k
      switch (Extend) {
42
0
#define UseOpCode
43
0
#define Line(NAME, STRING, PREFIX)
44
0
#define Line_FB(NAME, STRING, PREFIX, EXTEND)
45
0
#define Line_FC(NAME, STRING, PREFIX, EXTEND)                                  \
46
37.6k
  case EXTEND:                                                                 \
47
37.6k
    return OpCode::NAME;
48
0
#define Line_FD(NAME, STRING, PREFIX, EXTEND)
49
0
#define Line_FE(NAME, STRING, PREFIX, EXTEND)
50
0
#include "common/enum.inc"
51
0
#undef Line
52
0
#undef Line_FB
53
0
#undef Line_FC
54
0
#undef Line_FD
55
0
#undef Line_FE
56
0
#undef UseOpCode
57
8
      default:
58
8
        return Unexpect(ErrCode::Value::IllegalOpCode);
59
37.6k
      }
60
841k
    } else if (Prefix == 0xFDU) {
61
834k
      switch (Extend) {
62
0
#define UseOpCode
63
0
#define Line(NAME, STRING, PREFIX)
64
0
#define Line_FB(NAME, STRING, PREFIX, EXTEND)
65
0
#define Line_FC(NAME, STRING, PREFIX, EXTEND)
66
0
#define Line_FD(NAME, STRING, PREFIX, EXTEND)                                  \
67
834k
  case EXTEND:                                                                 \
68
834k
    return OpCode::NAME;
69
0
#define Line_FE(NAME, STRING, PREFIX, EXTEND)
70
0
#include "common/enum.inc"
71
0
#undef Line
72
0
#undef Line_FB
73
0
#undef Line_FC
74
0
#undef Line_FD
75
0
#undef Line_FE
76
0
#undef UseOpCode
77
104
      default:
78
104
        return Unexpect(ErrCode::Value::IllegalOpCode);
79
834k
      }
80
834k
    } else {
81
6.67k
      switch (Extend) {
82
0
#define UseOpCode
83
0
#define Line(NAME, STRING, PREFIX)
84
0
#define Line_FB(NAME, STRING, PREFIX, EXTEND)
85
0
#define Line_FC(NAME, STRING, PREFIX, EXTEND)
86
0
#define Line_FD(NAME, STRING, PREFIX, EXTEND)
87
0
#define Line_FE(NAME, STRING, PREFIX, EXTEND)                                  \
88
6.66k
  case EXTEND:                                                                 \
89
6.66k
    return OpCode::NAME;
90
0
#include "common/enum.inc"
91
0
#undef Line
92
0
#undef Line_FB
93
0
#undef Line_FC
94
0
#undef Line_FD
95
0
#undef Line_FE
96
0
#undef UseOpCode
97
10
      default:
98
10
        return Unexpect(ErrCode::Value::IllegalOpCode);
99
6.67k
      }
100
6.67k
    }
101
7.27M
  } else {
102
    // Single-byte OpCode case.
103
7.27M
    switch (Prefix) {
104
0
#define UseOpCode
105
0
#define Line(NAME, STRING, PREFIX)                                             \
106
7.27M
  case PREFIX:                                                                 \
107
7.27M
    return OpCode::NAME;
108
0
#define Line_FB(NAME, STRING, PREFIX, EXTEND)
109
0
#define Line_FC(NAME, STRING, PREFIX, EXTEND)
110
0
#define Line_FD(NAME, STRING, PREFIX, EXTEND)
111
0
#define Line_FE(NAME, STRING, PREFIX, EXTEND)
112
0
#include "common/enum.inc"
113
0
#undef Line
114
0
#undef Line_FB
115
0
#undef Line_FC
116
0
#undef Line_FD
117
0
#undef Line_FE
118
0
#undef UseOpCode
119
255
    default:
120
255
      return Unexpect(ErrCode::Value::IllegalOpCode);
121
7.27M
    }
122
7.27M
  }
123
8.16M
}
124
125
// Load instruction sequence. See "include/loader/loader.h".
126
30.8k
Expect<AST::InstrVec> Loader::loadInstrSeq(std::optional<uint64_t> SizeBound) {
127
30.8k
  AST::InstrVec Instrs;
128
30.8k
  std::vector<std::pair<OpCode, uint32_t>> BlockStack;
129
30.8k
  uint32_t Cnt = 0;
130
30.8k
  bool IsReachEnd = false;
131
  // Read opcode until the End code of the top block.
132
8.16M
  do {
133
    // Read the opcode and check if error.
134
8.16M
    uint64_t Offset = FMgr.getOffset();
135
8.16M
    EXPECTED_TRY(OpCode Code, loadOpCode().map_error([this](auto E) {
136
8.16M
      return logLoadError(E, FMgr.getLastOffset(), ASTNodeAttr::Instruction);
137
8.16M
    }));
138
139
    // Check with proposals.
140
8.16M
    if (auto Res = Conf.isInstrNeedProposal(Code); unlikely(!!Res)) {
141
79
      return logNeedProposal(ErrCode::Value::IllegalOpCode, Res.value(), Offset,
142
79
                             ASTNodeAttr::Instruction);
143
79
    }
144
145
8.16M
    auto logIllegalOpCode = [this, &Offset,
146
8.16M
                             &SizeBound]() -> Unexpected<ErrCode> {
147
47
      if (SizeBound.has_value() && FMgr.getOffset() > SizeBound.value()) {
148
18
        return logLoadError(ErrCode::Value::ENDCodeExpected, Offset,
149
18
                            ASTNodeAttr::Instruction);
150
29
      } else {
151
29
        return logLoadError(ErrCode::Value::IllegalOpCode, Offset,
152
29
                            ASTNodeAttr::Instruction);
153
29
      }
154
47
    };
155
156
    // Process the instruction which contains a block.
157
8.16M
    switch (Code) {
158
106k
    case OpCode::Block:
159
215k
    case OpCode::Loop:
160
267k
    case OpCode::If:
161
270k
    case OpCode::Try_table:
162
270k
      BlockStack.emplace_back(Code, Cnt);
163
270k
      break;
164
3.07k
    case OpCode::Else: {
165
3.07k
      if (BlockStack.size() == 0 || BlockStack.back().first != OpCode::If) {
166
        // An Else instruction appeared outside the If-block.
167
43
        return logIllegalOpCode();
168
43
      }
169
3.03k
      uint32_t Pos = BlockStack.back().second;
170
3.03k
      if (Instrs[Pos].getJumpElse() > 0) {
171
        // An Else instruction appeared before in this If-block.
172
4
        return logIllegalOpCode();
173
4
      }
174
3.02k
      Instrs[Pos].setJumpElse(Cnt - Pos);
175
3.02k
      break;
176
3.03k
    }
177
7.88M
    default:
178
7.88M
      break;
179
8.16M
    }
180
181
    // Create the instruction node and load contents.
182
8.16M
    Instrs.emplace_back(Code, static_cast<uint32_t>(Offset));
183
8.16M
    EXPECTED_TRY(loadInstruction(Instrs.back()));
184
185
8.16M
    if (Code == OpCode::End) {
186
      // Post process the End instruction.
187
57.4k
      if (BlockStack.size() > 0) {
188
30.0k
        Instrs.back().setExprLast(false);
189
30.0k
        const auto &[BackOp, Pos] = BlockStack.back();
190
30.0k
        if (BackOp == OpCode::Block || BackOp == OpCode::Loop ||
191
27.5k
            BackOp == OpCode::If) {
192
27.5k
          Instrs.back().setTryBlockLast(false);
193
27.5k
          Instrs[Pos].setJumpEnd(Cnt - Pos);
194
27.5k
          if (BackOp == OpCode::If) {
195
10.7k
            if (Instrs[Pos].getJumpElse() == 0) {
196
              // If block without else. Set the else jump the same as end jump.
197
7.95k
              Instrs[Pos].setJumpElse(Cnt - Pos);
198
7.95k
            } else {
199
2.78k
              const uint32_t ElsePos = Pos + Instrs[Pos].getJumpElse();
200
2.78k
              Instrs[ElsePos].setJumpEnd(Cnt - ElsePos);
201
2.78k
            }
202
10.7k
          }
203
27.5k
        } else if (BackOp == OpCode::Try_table) {
204
2.42k
          Instrs.back().setTryBlockLast(true);
205
2.42k
          Instrs[Pos].getTryCatch().JumpEnd = Cnt - Pos;
206
2.42k
        }
207
30.0k
        BlockStack.pop_back();
208
30.0k
      } else {
209
27.4k
        Instrs.back().setExprLast(true);
210
27.4k
        IsReachEnd = true;
211
27.4k
      }
212
57.4k
    }
213
8.16M
    Cnt++;
214
8.16M
  } while (!IsReachEnd);
215
216
  // Check the loaded offset should match the segment boundary.
217
27.4k
  if (SizeBound.has_value()) {
218
18.0k
    auto Offset = FMgr.getOffset();
219
18.0k
    if (Offset < SizeBound.value()) {
220
10
      return logLoadError(ErrCode::Value::JunkSection, Offset,
221
10
                          ASTNodeAttr::Instruction);
222
18.0k
    } else if (Offset > SizeBound.value()) {
223
102
      return logLoadError(ErrCode::Value::SectionSizeMismatch, Offset,
224
102
                          ASTNodeAttr::Instruction);
225
102
    }
226
18.0k
  }
227
27.3k
  return Instrs;
228
27.4k
}
229
230
// Load instruction node. See "include/loader/loader.h".
231
8.17M
Expect<void> Loader::loadInstruction(AST::Instruction &Instr) {
232
  // Node: The instruction has checked for the proposals. Need to check their
233
  // immediates.
234
235
8.17M
  auto ReportError = [this](auto E) {
236
715
    return logLoadError(E, FMgr.getLastOffset(), ASTNodeAttr::Instruction);
237
715
  };
238
239
8.17M
  auto readU8 = [this, ReportError](uint8_t &Dst) -> Expect<void> {
240
50.6k
    EXPECTED_TRY(Dst, FMgr.readByte().map_error(ReportError));
241
50.6k
    return {};
242
50.6k
  };
243
244
8.17M
  auto readU32 = [this, ReportError](uint32_t &Dst) -> Expect<void> {
245
574k
    EXPECTED_TRY(Dst, FMgr.readU32().map_error(ReportError));
246
574k
    return {};
247
574k
  };
248
249
8.17M
  auto readU64 = [this, ReportError](uint64_t &Dst) -> Expect<void> {
250
0
    EXPECTED_TRY(Dst, FMgr.readU64().map_error(ReportError));
251
0
    return {};
252
0
  };
253
254
8.17M
  auto readMemImmediate = [this, readU32, readU64, &Instr]() -> Expect<void> {
255
153k
    Instr.getTargetIndex() = 0;
256
153k
    EXPECTED_TRY(readU32(Instr.getMemoryAlign()));
257
153k
    if (Conf.hasProposal(Proposal::MultiMemories) &&
258
153k
        Instr.getMemoryAlign() >= 64) {
259
457
      Instr.getMemoryAlign() -= 64;
260
457
      EXPECTED_TRY(readU32(Instr.getTargetIndex()));
261
457
    }
262
153k
    uint32_t MaxAlign = Conf.hasProposal(Proposal::Memory64) ? 64U : 32U;
263
153k
    if (unlikely(Instr.getMemoryAlign() >= MaxAlign)) {
264
209
      return logLoadError(ErrCode::Value::MalformedMemoryOpFlags,
265
209
                          FMgr.getLastOffset(), ASTNodeAttr::Instruction);
266
209
    }
267
153k
    if (Conf.hasProposal(Proposal::Memory64)) {
268
      // TODO: MEMORY64 - fully support implementation.
269
0
      uint64_t Offset;
270
0
      EXPECTED_TRY(readU64(Offset));
271
0
      Instr.getMemoryOffset() = static_cast<uint32_t>(Offset);
272
153k
    } else {
273
153k
      EXPECTED_TRY(readU32(Instr.getMemoryOffset()));
274
153k
    }
275
153k
    return {};
276
153k
  };
277
278
8.17M
  auto readCheckZero = [this, readU8](uint32_t &Dst) -> Expect<void> {
279
983
    uint8_t C = 0;
280
983
    EXPECTED_TRY(readU8(C));
281
981
    if (C != UINT8_C(0)) {
282
4
      return logLoadError(ErrCode::Value::ExpectedZeroByte,
283
4
                          FMgr.getLastOffset(), ASTNodeAttr::Instruction);
284
4
    }
285
977
    Dst = 0;
286
977
    return {};
287
981
  };
288
289
8.17M
  auto readBlockType = [this, ReportError](BlockType &Dst) -> Expect<void> {
290
270k
    auto StartOffset = FMgr.getOffset();
291
    // Read the block return type.
292
270k
    EXPECTED_TRY(int64_t Code, FMgr.readS33().map_error(ReportError));
293
270k
    if (Code < 0) {
294
56.5k
      TypeCode TypeByte = static_cast<TypeCode>(Code & INT64_C(0x7F));
295
56.5k
      if (TypeByte == TypeCode::Epsilon) {
296
        // Empty case.
297
5.46k
        Dst.setEmpty();
298
51.0k
      } else {
299
        // Value type case. Seek back to the origin offset and read the
300
        // valtype.
301
51.0k
        FMgr.seek(StartOffset);
302
        // The AST node information is handled.
303
51.0k
        EXPECTED_TRY(auto Type, loadValType(ASTNodeAttr::Instruction));
304
51.0k
        Dst.setData(Type);
305
51.0k
      }
306
214k
    } else {
307
      // Type index case.
308
214k
      if (unlikely(!Conf.hasProposal(Proposal::MultiValue))) {
309
0
        return logNeedProposal(ErrCode::Value::MalformedValType,
310
0
                               Proposal::MultiValue, FMgr.getLastOffset(),
311
0
                               ASTNodeAttr::Instruction);
312
0
      }
313
214k
      Dst.setData(static_cast<uint32_t>(Code));
314
214k
    }
315
270k
    return {};
316
270k
  };
317
318
8.17M
  switch (Instr.getOpCode()) {
319
  // Control instructions.
320
3.12M
  case OpCode::Unreachable:
321
3.45M
  case OpCode::Nop:
322
3.46M
  case OpCode::Return:
323
3.47M
  case OpCode::Throw_ref:
324
3.52M
  case OpCode::End:
325
3.53M
  case OpCode::Else:
326
3.53M
    return {};
327
328
106k
  case OpCode::Block:
329
215k
  case OpCode::Loop:
330
267k
  case OpCode::If:
331
267k
    return readBlockType(Instr.getBlockType());
332
333
2.86k
  case OpCode::Try_table: {
334
2.86k
    Instr.setTryCatch();
335
    // Read the result type.
336
2.86k
    EXPECTED_TRY(readBlockType(Instr.getTryCatch().ResType));
337
5.72k
    EXPECTED_TRY(uint32_t VecCnt, loadVecCnt().map_error(ReportError));
338
5.72k
    Instr.getTryCatch().Catch.resize(VecCnt);
339
26.7k
    for (uint32_t I = 0; I < VecCnt; ++I) {
340
23.9k
      auto &Desc = Instr.getTryCatch().Catch[I];
341
      // Read the catch flag.
342
23.9k
      EXPECTED_TRY(uint8_t Flag, FMgr.readByte().map_error(ReportError));
343
23.9k
      Desc.IsRef = (Flag & 0x01U) ? true : false;
344
23.9k
      Desc.IsAll = (Flag & 0x02U) ? true : false;
345
23.9k
      if (!Desc.IsAll) {
346
        // Read the tag index.
347
4.09k
        EXPECTED_TRY(readU32(Desc.TagIndex));
348
4.09k
      }
349
      // Read the label index.
350
23.9k
      EXPECTED_TRY(readU32(Desc.LabelIndex));
351
23.9k
    }
352
2.82k
    return {};
353
5.72k
  }
354
355
440
  case OpCode::Throw:
356
440
    return readU32(Instr.getTargetIndex());
357
358
7.01k
  case OpCode::Br:
359
12.5k
  case OpCode::Br_if:
360
12.9k
  case OpCode::Br_on_null:
361
12.9k
  case OpCode::Br_on_non_null:
362
12.9k
    return readU32(Instr.getJump().TargetIndex);
363
364
7.07k
  case OpCode::Br_table: {
365
    // Read the vector of labels.
366
7.07k
    EXPECTED_TRY(uint32_t VecCnt, loadVecCnt().map_error(ReportError));
367
7.04k
    Instr.setLabelListSize(VecCnt + 1);
368
68.8k
    for (uint32_t I = 0; I < VecCnt; ++I) {
369
61.8k
      EXPECTED_TRY(readU32(Instr.getLabelList()[I].TargetIndex));
370
61.8k
    }
371
    // Read default label.
372
7.03k
    return readU32(Instr.getLabelList()[VecCnt].TargetIndex);
373
7.04k
  }
374
375
7.92k
  case OpCode::Call:
376
8.25k
  case OpCode::Return_call:
377
14.1k
  case OpCode::Call_ref:
378
15.0k
  case OpCode::Return_call_ref:
379
15.0k
    return readU32(Instr.getTargetIndex());
380
381
11.1k
  case OpCode::Call_indirect:
382
11.9k
  case OpCode::Return_call_indirect: {
383
    // Read the type index.
384
11.9k
    EXPECTED_TRY(readU32(Instr.getTargetIndex()));
385
11.9k
    uint64_t SrcIdxOffset = FMgr.getOffset();
386
    // Read the table index.
387
11.9k
    EXPECTED_TRY(readU32(Instr.getSourceIndex()));
388
11.9k
    if ((Instr.getSourceIndex() > 0 || FMgr.getOffset() - SrcIdxOffset > 1) &&
389
6.89k
        !Conf.hasProposal(Proposal::ReferenceTypes)) {
390
0
      return logNeedProposal(ErrCode::Value::ExpectedZeroByte,
391
0
                             Proposal::ReferenceTypes, FMgr.getLastOffset(),
392
0
                             ASTNodeAttr::Instruction);
393
0
    }
394
11.9k
    return {};
395
11.9k
  }
396
397
  // Reference Instructions.
398
12.0k
  case OpCode::Ref__null:
399
12.7k
  case OpCode::Ref__test_null:
400
13.4k
  case OpCode::Ref__cast_null: {
401
    // The AST node information is handled.
402
13.4k
    EXPECTED_TRY(auto Type,
403
13.4k
                 loadHeapType(TypeCode::RefNull, ASTNodeAttr::Instruction));
404
13.4k
    Instr.setValType(Type);
405
13.4k
    return {};
406
13.4k
  }
407
109
  case OpCode::Ref__test:
408
1.09k
  case OpCode::Ref__cast: {
409
    // The AST node information is handled.
410
1.09k
    EXPECTED_TRY(auto Type,
411
1.09k
                 loadHeapType(TypeCode::Ref, ASTNodeAttr::Instruction));
412
1.09k
    Instr.setValType(Type);
413
1.09k
    return {};
414
1.09k
  }
415
4.77k
  case OpCode::Ref__is_null:
416
7.23k
  case OpCode::Ref__eq:
417
8.41k
  case OpCode::Ref__as_non_null:
418
8.41k
    return {};
419
7.75k
  case OpCode::Ref__func:
420
9.41k
  case OpCode::Struct__new:
421
9.82k
  case OpCode::Struct__new_default:
422
9.94k
  case OpCode::Array__new:
423
10.0k
  case OpCode::Array__new_default:
424
10.8k
  case OpCode::Array__get:
425
11.0k
  case OpCode::Array__get_s:
426
11.9k
  case OpCode::Array__get_u:
427
12.4k
  case OpCode::Array__set:
428
12.5k
  case OpCode::Array__fill:
429
12.5k
    return readU32(Instr.getTargetIndex());
430
80
  case OpCode::Struct__get:
431
1.48k
  case OpCode::Struct__get_s:
432
1.75k
  case OpCode::Struct__get_u:
433
1.88k
  case OpCode::Struct__set:
434
2.55k
  case OpCode::Array__new_fixed:
435
2.63k
  case OpCode::Array__new_data:
436
2.78k
  case OpCode::Array__new_elem:
437
2.90k
  case OpCode::Array__copy:
438
3.17k
  case OpCode::Array__init_data:
439
3.63k
  case OpCode::Array__init_elem:
440
3.63k
    EXPECTED_TRY(readU32(Instr.getTargetIndex()));
441
3.61k
    return readU32(Instr.getSourceIndex());
442
352
  case OpCode::Br_on_cast:
443
1.36k
  case OpCode::Br_on_cast_fail: {
444
    // Read the flag.
445
1.36k
    uint8_t Flag = 0U;
446
1.36k
    EXPECTED_TRY(readU8(Flag).map_error(ReportError));
447
    // Read the label index.
448
1.35k
    uint32_t LabelIdx = 0U;
449
1.35k
    EXPECTED_TRY(readU32(LabelIdx).map_error(ReportError));
450
    // Read the heap types.
451
1.35k
    Instr.setBrCast(LabelIdx);
452
1.35k
    TypeCode TC = ((Flag & 0x01U) ? TypeCode::RefNull : TypeCode::Ref);
453
1.35k
    EXPECTED_TRY(
454
1.35k
        Instr.getBrCast().RType1,
455
1.35k
        loadHeapType(TC, ASTNodeAttr::Instruction).map_error(ReportError));
456
1.35k
    TC = ((Flag & 0x02U) ? TypeCode::RefNull : TypeCode::Ref);
457
1.35k
    EXPECTED_TRY(
458
1.35k
        Instr.getBrCast().RType2,
459
1.35k
        loadHeapType(TC, ASTNodeAttr::Instruction).map_error(ReportError));
460
1.35k
    return {};
461
1.35k
  }
462
90
  case OpCode::Array__len:
463
190
  case OpCode::Any__convert_extern:
464
543
  case OpCode::Extern__convert_any:
465
639
  case OpCode::Ref__i31:
466
828
  case OpCode::I31__get_s:
467
973
  case OpCode::I31__get_u:
468
973
    return {};
469
470
  // Parametric Instructions.
471
20.8k
  case OpCode::Drop:
472
43.0k
  case OpCode::Select:
473
43.0k
    return {};
474
1.93k
  case OpCode::Select_t: {
475
    // Read the vector of value types.
476
1.93k
    EXPECTED_TRY(uint32_t VecCnt, loadVecCnt().map_error(ReportError));
477
1.92k
    Instr.setValTypeListSize(VecCnt);
478
4.88k
    for (uint32_t I = 0; I < VecCnt; ++I) {
479
      // The AST node information is handled.
480
2.97k
      EXPECTED_TRY(Instr.getValTypeList()[I],
481
2.96k
                   loadValType(ASTNodeAttr::Instruction));
482
2.96k
    }
483
1.90k
    return {};
484
1.92k
  }
485
486
  // Variable Instructions.
487
30.3k
  case OpCode::Local__get:
488
39.1k
  case OpCode::Local__set:
489
49.8k
  case OpCode::Local__tee:
490
51.0k
  case OpCode::Global__get:
491
52.1k
  case OpCode::Global__set:
492
52.1k
    return readU32(Instr.getTargetIndex());
493
494
  // Table Instructions.
495
271
  case OpCode::Table__init:
496
271
    EXPECTED_TRY(readU32(Instr.getSourceIndex()));
497
269
    [[fallthrough]];
498
2.79k
  case OpCode::Table__get:
499
5.42k
  case OpCode::Table__set:
500
11.7k
  case OpCode::Table__grow:
501
12.8k
  case OpCode::Table__size:
502
13.1k
  case OpCode::Table__fill:
503
14.4k
  case OpCode::Elem__drop:
504
14.4k
    return readU32(Instr.getTargetIndex());
505
3.37k
  case OpCode::Table__copy:
506
3.37k
    EXPECTED_TRY(readU32(Instr.getTargetIndex()));
507
3.37k
    return readU32(Instr.getSourceIndex());
508
509
  // Memory Instructions.
510
4.33k
  case OpCode::I32__load:
511
10.6k
  case OpCode::I64__load:
512
11.1k
  case OpCode::F32__load:
513
13.6k
  case OpCode::F64__load:
514
16.6k
  case OpCode::I32__load8_s:
515
17.7k
  case OpCode::I32__load8_u:
516
20.1k
  case OpCode::I32__load16_s:
517
27.2k
  case OpCode::I32__load16_u:
518
31.1k
  case OpCode::I64__load8_s:
519
35.2k
  case OpCode::I64__load8_u:
520
40.0k
  case OpCode::I64__load16_s:
521
48.4k
  case OpCode::I64__load16_u:
522
51.8k
  case OpCode::I64__load32_s:
523
55.2k
  case OpCode::I64__load32_u:
524
57.1k
  case OpCode::I32__store:
525
62.1k
  case OpCode::I64__store:
526
65.0k
  case OpCode::F32__store:
527
66.2k
  case OpCode::F64__store:
528
69.7k
  case OpCode::I32__store8:
529
74.1k
  case OpCode::I32__store16:
530
76.1k
  case OpCode::I64__store8:
531
78.8k
  case OpCode::I64__store16:
532
79.9k
  case OpCode::I64__store32:
533
79.9k
    return readMemImmediate();
534
535
737
  case OpCode::Memory__init:
536
737
    if (!HasDataSection) {
537
2
      return logLoadError(ErrCode::Value::DataCountRequired, Instr.getOffset(),
538
2
                          ASTNodeAttr::Instruction);
539
2
    }
540
735
    EXPECTED_TRY(readU32(Instr.getSourceIndex()));
541
729
    [[fallthrough]];
542
9.97k
  case OpCode::Memory__grow:
543
17.9k
  case OpCode::Memory__size:
544
20.4k
  case OpCode::Memory__fill:
545
20.4k
    if (Conf.hasProposal(Proposal::MultiMemories)) {
546
20.4k
      return readU32(Instr.getTargetIndex());
547
20.4k
    }
548
0
    return readCheckZero(Instr.getTargetIndex());
549
753
  case OpCode::Memory__copy:
550
753
    if (Conf.hasProposal(Proposal::MultiMemories)) {
551
753
      EXPECTED_TRY(readU32(Instr.getTargetIndex()));
552
752
      return readU32(Instr.getSourceIndex());
553
753
    }
554
0
    EXPECTED_TRY(readCheckZero(Instr.getTargetIndex()));
555
0
    return readCheckZero(Instr.getSourceIndex());
556
677
  case OpCode::Data__drop:
557
677
    if (!HasDataSection) {
558
1
      return logLoadError(ErrCode::Value::DataCountRequired, Instr.getOffset(),
559
1
                          ASTNodeAttr::Instruction);
560
1
    }
561
676
    return readU32(Instr.getTargetIndex());
562
563
  // Const Instructions.
564
1.94M
  case OpCode::I32__const:
565
1.94M
    EXPECTED_TRY(FMgr.readS32().map_error(ReportError).map([&](int32_t Num) {
566
1.94M
      Instr.setNum(static_cast<uint32_t>(Num));
567
1.94M
    }));
568
1.94M
    return {};
569
263k
  case OpCode::I64__const:
570
263k
    EXPECTED_TRY(FMgr.readS64().map_error(ReportError).map([&](int64_t Num) {
571
263k
      Instr.setNum(static_cast<uint64_t>(Num));
572
263k
    }));
573
263k
    return {};
574
35.1k
  case OpCode::F32__const:
575
35.1k
    EXPECTED_TRY(FMgr.readF32().map_error(ReportError).map([&](float Num) {
576
35.1k
      Instr.setNum(Num);
577
35.1k
    }));
578
35.1k
    return {};
579
15.7k
  case OpCode::F64__const:
580
15.7k
    EXPECTED_TRY(FMgr.readF64().map_error(ReportError).map([&](double Num) {
581
15.7k
      Instr.setNum(Num);
582
15.7k
    }));
583
15.7k
    return {};
584
585
  // Unary Numeric Instructions.
586
21.3k
  case OpCode::I32__eqz:
587
37.2k
  case OpCode::I32__clz:
588
43.2k
  case OpCode::I32__ctz:
589
113k
  case OpCode::I32__popcnt:
590
124k
  case OpCode::I64__eqz:
591
125k
  case OpCode::I64__clz:
592
128k
  case OpCode::I64__ctz:
593
147k
  case OpCode::I64__popcnt:
594
149k
  case OpCode::F32__abs:
595
152k
  case OpCode::F32__neg:
596
156k
  case OpCode::F32__ceil:
597
158k
  case OpCode::F32__floor:
598
162k
  case OpCode::F32__trunc:
599
169k
  case OpCode::F32__nearest:
600
177k
  case OpCode::F32__sqrt:
601
179k
  case OpCode::F64__abs:
602
182k
  case OpCode::F64__neg:
603
191k
  case OpCode::F64__ceil:
604
194k
  case OpCode::F64__floor:
605
202k
  case OpCode::F64__trunc:
606
205k
  case OpCode::F64__nearest:
607
213k
  case OpCode::F64__sqrt:
608
217k
  case OpCode::I32__wrap_i64:
609
224k
  case OpCode::I32__trunc_f32_s:
610
231k
  case OpCode::I32__trunc_f32_u:
611
233k
  case OpCode::I32__trunc_f64_s:
612
238k
  case OpCode::I32__trunc_f64_u:
613
248k
  case OpCode::I64__extend_i32_s:
614
252k
  case OpCode::I64__extend_i32_u:
615
255k
  case OpCode::I64__trunc_f32_s:
616
257k
  case OpCode::I64__trunc_f32_u:
617
260k
  case OpCode::I64__trunc_f64_s:
618
264k
  case OpCode::I64__trunc_f64_u:
619
271k
  case OpCode::F32__convert_i32_s:
620
276k
  case OpCode::F32__convert_i32_u:
621
280k
  case OpCode::F32__convert_i64_s:
622
285k
  case OpCode::F32__convert_i64_u:
623
286k
  case OpCode::F32__demote_f64:
624
294k
  case OpCode::F64__convert_i32_s:
625
300k
  case OpCode::F64__convert_i32_u:
626
325k
  case OpCode::F64__convert_i64_s:
627
326k
  case OpCode::F64__convert_i64_u:
628
328k
  case OpCode::F64__promote_f32:
629
333k
  case OpCode::I32__reinterpret_f32:
630
338k
  case OpCode::I64__reinterpret_f64:
631
356k
  case OpCode::F32__reinterpret_i32:
632
363k
  case OpCode::F64__reinterpret_i64:
633
373k
  case OpCode::I32__extend8_s:
634
383k
  case OpCode::I32__extend16_s:
635
386k
  case OpCode::I64__extend8_s:
636
408k
  case OpCode::I64__extend16_s:
637
414k
  case OpCode::I64__extend32_s:
638
419k
  case OpCode::I32__trunc_sat_f32_s:
639
421k
  case OpCode::I32__trunc_sat_f32_u:
640
425k
  case OpCode::I32__trunc_sat_f64_s:
641
426k
  case OpCode::I32__trunc_sat_f64_u:
642
427k
  case OpCode::I64__trunc_sat_f32_s:
643
429k
  case OpCode::I64__trunc_sat_f32_u:
644
433k
  case OpCode::I64__trunc_sat_f64_s:
645
435k
  case OpCode::I64__trunc_sat_f64_u:
646
647
  // Binary Numeric Instructions.
648
439k
  case OpCode::I32__eq:
649
445k
  case OpCode::I32__ne:
650
457k
  case OpCode::I32__lt_s:
651
481k
  case OpCode::I32__lt_u:
652
489k
  case OpCode::I32__gt_s:
653
509k
  case OpCode::I32__gt_u:
654
520k
  case OpCode::I32__le_s:
655
523k
  case OpCode::I32__le_u:
656
532k
  case OpCode::I32__ge_s:
657
538k
  case OpCode::I32__ge_u:
658
541k
  case OpCode::I64__eq:
659
545k
  case OpCode::I64__ne:
660
553k
  case OpCode::I64__lt_s:
661
554k
  case OpCode::I64__lt_u:
662
557k
  case OpCode::I64__gt_s:
663
558k
  case OpCode::I64__gt_u:
664
562k
  case OpCode::I64__le_s:
665
569k
  case OpCode::I64__le_u:
666
570k
  case OpCode::I64__ge_s:
667
573k
  case OpCode::I64__ge_u:
668
576k
  case OpCode::F32__eq:
669
577k
  case OpCode::F32__ne:
670
580k
  case OpCode::F32__lt:
671
596k
  case OpCode::F32__gt:
672
603k
  case OpCode::F32__le:
673
607k
  case OpCode::F32__ge:
674
615k
  case OpCode::F64__eq:
675
634k
  case OpCode::F64__ne:
676
637k
  case OpCode::F64__lt:
677
640k
  case OpCode::F64__gt:
678
642k
  case OpCode::F64__le:
679
647k
  case OpCode::F64__ge:
680
681
651k
  case OpCode::I32__add:
682
661k
  case OpCode::I32__sub:
683
667k
  case OpCode::I32__mul:
684
702k
  case OpCode::I32__div_s:
685
722k
  case OpCode::I32__div_u:
686
726k
  case OpCode::I32__rem_s:
687
734k
  case OpCode::I32__rem_u:
688
738k
  case OpCode::I32__and:
689
745k
  case OpCode::I32__or:
690
759k
  case OpCode::I32__xor:
691
785k
  case OpCode::I32__shl:
692
793k
  case OpCode::I32__shr_s:
693
814k
  case OpCode::I32__shr_u:
694
827k
  case OpCode::I32__rotl:
695
833k
  case OpCode::I32__rotr:
696
844k
  case OpCode::I64__add:
697
850k
  case OpCode::I64__sub:
698
855k
  case OpCode::I64__mul:
699
861k
  case OpCode::I64__div_s:
700
872k
  case OpCode::I64__div_u:
701
880k
  case OpCode::I64__rem_s:
702
883k
  case OpCode::I64__rem_u:
703
885k
  case OpCode::I64__and:
704
893k
  case OpCode::I64__or:
705
897k
  case OpCode::I64__xor:
706
899k
  case OpCode::I64__shl:
707
903k
  case OpCode::I64__shr_s:
708
907k
  case OpCode::I64__shr_u:
709
915k
  case OpCode::I64__rotl:
710
922k
  case OpCode::I64__rotr:
711
926k
  case OpCode::F32__add:
712
931k
  case OpCode::F32__sub:
713
935k
  case OpCode::F32__mul:
714
936k
  case OpCode::F32__div:
715
937k
  case OpCode::F32__min:
716
940k
  case OpCode::F32__max:
717
941k
  case OpCode::F32__copysign:
718
945k
  case OpCode::F64__add:
719
953k
  case OpCode::F64__sub:
720
955k
  case OpCode::F64__mul:
721
957k
  case OpCode::F64__div:
722
959k
  case OpCode::F64__min:
723
962k
  case OpCode::F64__max:
724
965k
  case OpCode::F64__copysign:
725
965k
    return {};
726
727
  // SIMD Memory Instruction.
728
23.5k
  case OpCode::V128__load:
729
27.6k
  case OpCode::V128__load8x8_s:
730
28.1k
  case OpCode::V128__load8x8_u:
731
29.2k
  case OpCode::V128__load16x4_s:
732
32.9k
  case OpCode::V128__load16x4_u:
733
35.3k
  case OpCode::V128__load32x2_s:
734
36.1k
  case OpCode::V128__load32x2_u:
735
37.7k
  case OpCode::V128__load8_splat:
736
41.0k
  case OpCode::V128__load16_splat:
737
43.9k
  case OpCode::V128__load32_splat:
738
46.9k
  case OpCode::V128__load64_splat:
739
50.6k
  case OpCode::V128__load32_zero:
740
51.1k
  case OpCode::V128__load64_zero:
741
52.4k
  case OpCode::V128__store:
742
52.4k
    return readMemImmediate();
743
763
  case OpCode::V128__load8_lane:
744
5.24k
  case OpCode::V128__load16_lane:
745
6.35k
  case OpCode::V128__load32_lane:
746
7.85k
  case OpCode::V128__load64_lane:
747
9.76k
  case OpCode::V128__store8_lane:
748
10.1k
  case OpCode::V128__store16_lane:
749
14.2k
  case OpCode::V128__store32_lane:
750
15.5k
  case OpCode::V128__store64_lane:
751
    // Read memory immediate.
752
15.5k
    EXPECTED_TRY(readMemImmediate());
753
    // Read lane index.
754
15.5k
    return readU8(Instr.getMemoryLane());
755
756
  // SIMD Const Instruction.
757
877
  case OpCode::V128__const:
758
  // SIMD Shuffle Instruction.
759
2.05k
  case OpCode::I8x16__shuffle: {
760
    // Read value.
761
2.05k
    uint128_t Value = 0U;
762
34.5k
    for (uint32_t I = 0U; I < 16U; ++I) {
763
32.5k
      EXPECTED_TRY(FMgr.readByte().map_error(ReportError).map([&](uint8_t B) {
764
32.5k
        Value |= static_cast<uint128_t>(static_cast<uint32_t>(B)) << (I * 8U);
765
32.5k
      }));
766
32.5k
    }
767
2.03k
    Instr.setNum(Value);
768
2.03k
    return {};
769
2.05k
  }
770
771
  // SIMD Lane Instructions.
772
4.21k
  case OpCode::I8x16__extract_lane_s:
773
4.74k
  case OpCode::I8x16__extract_lane_u:
774
8.15k
  case OpCode::I8x16__replace_lane:
775
12.1k
  case OpCode::I16x8__extract_lane_s:
776
13.4k
  case OpCode::I16x8__extract_lane_u:
777
15.2k
  case OpCode::I16x8__replace_lane:
778
20.5k
  case OpCode::I32x4__extract_lane:
779
23.3k
  case OpCode::I32x4__replace_lane:
780
24.4k
  case OpCode::I64x2__extract_lane:
781
26.4k
  case OpCode::I64x2__replace_lane:
782
27.4k
  case OpCode::F32x4__extract_lane:
783
28.9k
  case OpCode::F32x4__replace_lane:
784
30.6k
  case OpCode::F64x2__extract_lane:
785
32.8k
  case OpCode::F64x2__replace_lane:
786
    // Read lane index.
787
32.8k
    return readU8(Instr.getMemoryLane());
788
789
  // SIMD Numeric Instructions.
790
6.05k
  case OpCode::I8x16__swizzle:
791
152k
  case OpCode::I8x16__splat:
792
195k
  case OpCode::I16x8__splat:
793
206k
  case OpCode::I32x4__splat:
794
209k
  case OpCode::I64x2__splat:
795
210k
  case OpCode::F32x4__splat:
796
214k
  case OpCode::F64x2__splat:
797
798
219k
  case OpCode::I8x16__eq:
799
220k
  case OpCode::I8x16__ne:
800
223k
  case OpCode::I8x16__lt_s:
801
225k
  case OpCode::I8x16__lt_u:
802
230k
  case OpCode::I8x16__gt_s:
803
231k
  case OpCode::I8x16__gt_u:
804
232k
  case OpCode::I8x16__le_s:
805
234k
  case OpCode::I8x16__le_u:
806
235k
  case OpCode::I8x16__ge_s:
807
238k
  case OpCode::I8x16__ge_u:
808
809
240k
  case OpCode::I16x8__eq:
810
243k
  case OpCode::I16x8__ne:
811
247k
  case OpCode::I16x8__lt_s:
812
252k
  case OpCode::I16x8__lt_u:
813
256k
  case OpCode::I16x8__gt_s:
814
262k
  case OpCode::I16x8__gt_u:
815
264k
  case OpCode::I16x8__le_s:
816
265k
  case OpCode::I16x8__le_u:
817
267k
  case OpCode::I16x8__ge_s:
818
272k
  case OpCode::I16x8__ge_u:
819
820
274k
  case OpCode::I32x4__eq:
821
275k
  case OpCode::I32x4__ne:
822
278k
  case OpCode::I32x4__lt_s:
823
279k
  case OpCode::I32x4__lt_u:
824
280k
  case OpCode::I32x4__gt_s:
825
282k
  case OpCode::I32x4__gt_u:
826
287k
  case OpCode::I32x4__le_s:
827
288k
  case OpCode::I32x4__le_u:
828
289k
  case OpCode::I32x4__ge_s:
829
291k
  case OpCode::I32x4__ge_u:
830
831
300k
  case OpCode::F32x4__eq:
832
301k
  case OpCode::F32x4__ne:
833
303k
  case OpCode::F32x4__lt:
834
304k
  case OpCode::F32x4__gt:
835
307k
  case OpCode::F32x4__le:
836
308k
  case OpCode::F32x4__ge:
837
838
318k
  case OpCode::F64x2__eq:
839
320k
  case OpCode::F64x2__ne:
840
322k
  case OpCode::F64x2__lt:
841
325k
  case OpCode::F64x2__gt:
842
327k
  case OpCode::F64x2__le:
843
332k
  case OpCode::F64x2__ge:
844
845
335k
  case OpCode::V128__not:
846
336k
  case OpCode::V128__and:
847
337k
  case OpCode::V128__andnot:
848
340k
  case OpCode::V128__or:
849
342k
  case OpCode::V128__xor:
850
343k
  case OpCode::V128__bitselect:
851
345k
  case OpCode::V128__any_true:
852
853
356k
  case OpCode::I8x16__abs:
854
368k
  case OpCode::I8x16__neg:
855
370k
  case OpCode::I8x16__popcnt:
856
371k
  case OpCode::I8x16__all_true:
857
374k
  case OpCode::I8x16__bitmask:
858
377k
  case OpCode::I8x16__narrow_i16x8_s:
859
378k
  case OpCode::I8x16__narrow_i16x8_u:
860
381k
  case OpCode::I8x16__shl:
861
383k
  case OpCode::I8x16__shr_s:
862
385k
  case OpCode::I8x16__shr_u:
863
385k
  case OpCode::I8x16__add:
864
388k
  case OpCode::I8x16__add_sat_s:
865
390k
  case OpCode::I8x16__add_sat_u:
866
394k
  case OpCode::I8x16__sub:
867
398k
  case OpCode::I8x16__sub_sat_s:
868
400k
  case OpCode::I8x16__sub_sat_u:
869
402k
  case OpCode::I8x16__min_s:
870
409k
  case OpCode::I8x16__min_u:
871
411k
  case OpCode::I8x16__max_s:
872
413k
  case OpCode::I8x16__max_u:
873
414k
  case OpCode::I8x16__avgr_u:
874
875
416k
  case OpCode::I16x8__abs:
876
418k
  case OpCode::I16x8__neg:
877
419k
  case OpCode::I16x8__all_true:
878
422k
  case OpCode::I16x8__bitmask:
879
423k
  case OpCode::I16x8__narrow_i32x4_s:
880
426k
  case OpCode::I16x8__narrow_i32x4_u:
881
431k
  case OpCode::I16x8__extend_low_i8x16_s:
882
431k
  case OpCode::I16x8__extend_high_i8x16_s:
883
433k
  case OpCode::I16x8__extend_low_i8x16_u:
884
434k
  case OpCode::I16x8__extend_high_i8x16_u:
885
435k
  case OpCode::I16x8__shl:
886
437k
  case OpCode::I16x8__shr_s:
887
437k
  case OpCode::I16x8__shr_u:
888
439k
  case OpCode::I16x8__add:
889
440k
  case OpCode::I16x8__add_sat_s:
890
442k
  case OpCode::I16x8__add_sat_u:
891
446k
  case OpCode::I16x8__sub:
892
450k
  case OpCode::I16x8__sub_sat_s:
893
451k
  case OpCode::I16x8__sub_sat_u:
894
452k
  case OpCode::I16x8__mul:
895
454k
  case OpCode::I16x8__min_s:
896
455k
  case OpCode::I16x8__min_u:
897
458k
  case OpCode::I16x8__max_s:
898
461k
  case OpCode::I16x8__max_u:
899
465k
  case OpCode::I16x8__avgr_u:
900
466k
  case OpCode::I16x8__extmul_low_i8x16_s:
901
468k
  case OpCode::I16x8__extmul_high_i8x16_s:
902
469k
  case OpCode::I16x8__extmul_low_i8x16_u:
903
474k
  case OpCode::I16x8__extmul_high_i8x16_u:
904
476k
  case OpCode::I16x8__q15mulr_sat_s:
905
479k
  case OpCode::I16x8__extadd_pairwise_i8x16_s:
906
484k
  case OpCode::I16x8__extadd_pairwise_i8x16_u:
907
908
485k
  case OpCode::I32x4__abs:
909
487k
  case OpCode::I32x4__neg:
910
490k
  case OpCode::I32x4__all_true:
911
494k
  case OpCode::I32x4__bitmask:
912
496k
  case OpCode::I32x4__extend_low_i16x8_s:
913
498k
  case OpCode::I32x4__extend_high_i16x8_s:
914
508k
  case OpCode::I32x4__extend_low_i16x8_u:
915
510k
  case OpCode::I32x4__extend_high_i16x8_u:
916
513k
  case OpCode::I32x4__shl:
917
514k
  case OpCode::I32x4__shr_s:
918
517k
  case OpCode::I32x4__shr_u:
919
519k
  case OpCode::I32x4__add:
920
520k
  case OpCode::I32x4__sub:
921
522k
  case OpCode::I32x4__mul:
922
523k
  case OpCode::I32x4__min_s:
923
525k
  case OpCode::I32x4__min_u:
924
525k
  case OpCode::I32x4__max_s:
925
527k
  case OpCode::I32x4__max_u:
926
528k
  case OpCode::I32x4__extmul_low_i16x8_s:
927
529k
  case OpCode::I32x4__extmul_high_i16x8_s:
928
530k
  case OpCode::I32x4__extmul_low_i16x8_u:
929
532k
  case OpCode::I32x4__extmul_high_i16x8_u:
930
536k
  case OpCode::I32x4__extadd_pairwise_i16x8_s:
931
543k
  case OpCode::I32x4__extadd_pairwise_i16x8_u:
932
933
545k
  case OpCode::I64x2__abs:
934
548k
  case OpCode::I64x2__neg:
935
548k
  case OpCode::I64x2__bitmask:
936
550k
  case OpCode::I64x2__extend_low_i32x4_s:
937
552k
  case OpCode::I64x2__extend_high_i32x4_s:
938
555k
  case OpCode::I64x2__extend_low_i32x4_u:
939
560k
  case OpCode::I64x2__extend_high_i32x4_u:
940
560k
  case OpCode::I64x2__shl:
941
562k
  case OpCode::I64x2__shr_s:
942
563k
  case OpCode::I64x2__shr_u:
943
565k
  case OpCode::I64x2__add:
944
566k
  case OpCode::I64x2__sub:
945
568k
  case OpCode::I64x2__mul:
946
569k
  case OpCode::I64x2__eq:
947
570k
  case OpCode::I64x2__ne:
948
573k
  case OpCode::I64x2__lt_s:
949
574k
  case OpCode::I64x2__gt_s:
950
574k
  case OpCode::I64x2__le_s:
951
578k
  case OpCode::I64x2__ge_s:
952
580k
  case OpCode::I64x2__all_true:
953
581k
  case OpCode::I64x2__extmul_low_i32x4_s:
954
583k
  case OpCode::I64x2__extmul_high_i32x4_s:
955
584k
  case OpCode::I64x2__extmul_low_i32x4_u:
956
586k
  case OpCode::I64x2__extmul_high_i32x4_u:
957
958
588k
  case OpCode::F32x4__abs:
959
590k
  case OpCode::F32x4__neg:
960
591k
  case OpCode::F32x4__sqrt:
961
596k
  case OpCode::F32x4__add:
962
598k
  case OpCode::F32x4__sub:
963
600k
  case OpCode::F32x4__mul:
964
602k
  case OpCode::F32x4__div:
965
603k
  case OpCode::F32x4__min:
966
605k
  case OpCode::F32x4__max:
967
612k
  case OpCode::F32x4__pmin:
968
614k
  case OpCode::F32x4__pmax:
969
970
616k
  case OpCode::F64x2__abs:
971
619k
  case OpCode::F64x2__neg:
972
620k
  case OpCode::F64x2__sqrt:
973
622k
  case OpCode::F64x2__add:
974
627k
  case OpCode::F64x2__sub:
975
628k
  case OpCode::F64x2__mul:
976
629k
  case OpCode::F64x2__div:
977
629k
  case OpCode::F64x2__min:
978
630k
  case OpCode::F64x2__max:
979
632k
  case OpCode::F64x2__pmin:
980
633k
  case OpCode::F64x2__pmax:
981
982
635k
  case OpCode::I32x4__trunc_sat_f32x4_s:
983
655k
  case OpCode::I32x4__trunc_sat_f32x4_u:
984
657k
  case OpCode::F32x4__convert_i32x4_s:
985
661k
  case OpCode::F32x4__convert_i32x4_u:
986
665k
  case OpCode::I32x4__trunc_sat_f64x2_s_zero:
987
676k
  case OpCode::I32x4__trunc_sat_f64x2_u_zero:
988
680k
  case OpCode::F64x2__convert_low_i32x4_s:
989
688k
  case OpCode::F64x2__convert_low_i32x4_u:
990
691k
  case OpCode::F32x4__demote_f64x2_zero:
991
695k
  case OpCode::F64x2__promote_low_f32x4:
992
993
696k
  case OpCode::I32x4__dot_i16x8_s:
994
702k
  case OpCode::F32x4__ceil:
995
709k
  case OpCode::F32x4__floor:
996
715k
  case OpCode::F32x4__trunc:
997
717k
  case OpCode::F32x4__nearest:
998
720k
  case OpCode::F64x2__ceil:
999
722k
  case OpCode::F64x2__floor:
1000
725k
  case OpCode::F64x2__trunc:
1001
726k
  case OpCode::F64x2__nearest:
1002
726k
    return {};
1003
1004
228
  case OpCode::I8x16__relaxed_swizzle:
1005
713
  case OpCode::I32x4__relaxed_trunc_f32x4_s:
1006
1.15k
  case OpCode::I32x4__relaxed_trunc_f32x4_u:
1007
1.32k
  case OpCode::I32x4__relaxed_trunc_f64x2_s_zero:
1008
1.53k
  case OpCode::I32x4__relaxed_trunc_f64x2_u_zero:
1009
2.04k
  case OpCode::F32x4__relaxed_madd:
1010
2.14k
  case OpCode::F32x4__relaxed_nmadd:
1011
2.37k
  case OpCode::F64x2__relaxed_madd:
1012
2.46k
  case OpCode::F64x2__relaxed_nmadd:
1013
2.59k
  case OpCode::I8x16__relaxed_laneselect:
1014
2.74k
  case OpCode::I16x8__relaxed_laneselect:
1015
2.87k
  case OpCode::I32x4__relaxed_laneselect:
1016
3.27k
  case OpCode::I64x2__relaxed_laneselect:
1017
3.34k
  case OpCode::F32x4__relaxed_min:
1018
3.46k
  case OpCode::F32x4__relaxed_max:
1019
3.55k
  case OpCode::F64x2__relaxed_min:
1020
3.94k
  case OpCode::F64x2__relaxed_max:
1021
4.06k
  case OpCode::I16x8__relaxed_q15mulr_s:
1022
4.24k
  case OpCode::I16x8__relaxed_dot_i8x16_i7x16_s:
1023
5.03k
  case OpCode::I32x4__relaxed_dot_i8x16_i7x16_add_s:
1024
5.03k
    return {};
1025
1026
  // Atomic Memory Instructions.
1027
983
  case OpCode::Atomic__fence:
1028
983
    return readCheckZero(Instr.getTargetIndex());
1029
1030
2.94k
  case OpCode::Memory__atomic__notify:
1031
5.48k
  case OpCode::Memory__atomic__wait32:
1032
5.60k
  case OpCode::Memory__atomic__wait64:
1033
1034
5.60k
  case OpCode::I32__atomic__load:
1035
5.60k
  case OpCode::I64__atomic__load:
1036
5.60k
  case OpCode::I32__atomic__load8_u:
1037
5.60k
  case OpCode::I32__atomic__load16_u:
1038
5.60k
  case OpCode::I64__atomic__load8_u:
1039
5.60k
  case OpCode::I64__atomic__load16_u:
1040
5.60k
  case OpCode::I64__atomic__load32_u:
1041
5.60k
  case OpCode::I32__atomic__store:
1042
5.60k
  case OpCode::I64__atomic__store:
1043
5.60k
  case OpCode::I32__atomic__store8:
1044
5.60k
  case OpCode::I32__atomic__store16:
1045
5.60k
  case OpCode::I64__atomic__store8:
1046
5.60k
  case OpCode::I64__atomic__store16:
1047
5.60k
  case OpCode::I64__atomic__store32:
1048
5.60k
  case OpCode::I32__atomic__rmw__add:
1049
5.60k
  case OpCode::I64__atomic__rmw__add:
1050
5.60k
  case OpCode::I32__atomic__rmw8__add_u:
1051
5.60k
  case OpCode::I32__atomic__rmw16__add_u:
1052
5.60k
  case OpCode::I64__atomic__rmw8__add_u:
1053
5.60k
  case OpCode::I64__atomic__rmw16__add_u:
1054
5.60k
  case OpCode::I64__atomic__rmw32__add_u:
1055
5.60k
  case OpCode::I32__atomic__rmw__sub:
1056
5.60k
  case OpCode::I64__atomic__rmw__sub:
1057
5.60k
  case OpCode::I32__atomic__rmw8__sub_u:
1058
5.60k
  case OpCode::I32__atomic__rmw16__sub_u:
1059
5.60k
  case OpCode::I64__atomic__rmw8__sub_u:
1060
5.60k
  case OpCode::I64__atomic__rmw16__sub_u:
1061
5.60k
  case OpCode::I64__atomic__rmw32__sub_u:
1062
5.60k
  case OpCode::I32__atomic__rmw__and:
1063
5.60k
  case OpCode::I64__atomic__rmw__and:
1064
5.60k
  case OpCode::I32__atomic__rmw8__and_u:
1065
5.60k
  case OpCode::I32__atomic__rmw16__and_u:
1066
5.60k
  case OpCode::I64__atomic__rmw8__and_u:
1067
5.60k
  case OpCode::I64__atomic__rmw16__and_u:
1068
5.60k
  case OpCode::I64__atomic__rmw32__and_u:
1069
5.60k
  case OpCode::I32__atomic__rmw__or:
1070
5.60k
  case OpCode::I64__atomic__rmw__or:
1071
5.60k
  case OpCode::I32__atomic__rmw8__or_u:
1072
5.60k
  case OpCode::I32__atomic__rmw16__or_u:
1073
5.60k
  case OpCode::I64__atomic__rmw8__or_u:
1074
5.60k
  case OpCode::I64__atomic__rmw16__or_u:
1075
5.60k
  case OpCode::I64__atomic__rmw32__or_u:
1076
5.60k
  case OpCode::I32__atomic__rmw__xor:
1077
5.60k
  case OpCode::I64__atomic__rmw__xor:
1078
5.60k
  case OpCode::I32__atomic__rmw8__xor_u:
1079
5.60k
  case OpCode::I32__atomic__rmw16__xor_u:
1080
5.60k
  case OpCode::I64__atomic__rmw8__xor_u:
1081
5.60k
  case OpCode::I64__atomic__rmw16__xor_u:
1082
5.60k
  case OpCode::I64__atomic__rmw32__xor_u:
1083
5.60k
  case OpCode::I32__atomic__rmw__xchg:
1084
5.60k
  case OpCode::I64__atomic__rmw__xchg:
1085
5.60k
  case OpCode::I32__atomic__rmw8__xchg_u:
1086
5.60k
  case OpCode::I32__atomic__rmw16__xchg_u:
1087
5.60k
  case OpCode::I64__atomic__rmw8__xchg_u:
1088
5.60k
  case OpCode::I64__atomic__rmw16__xchg_u:
1089
5.60k
  case OpCode::I64__atomic__rmw32__xchg_u:
1090
5.60k
  case OpCode::I32__atomic__rmw__cmpxchg:
1091
5.60k
  case OpCode::I64__atomic__rmw__cmpxchg:
1092
5.60k
  case OpCode::I32__atomic__rmw8__cmpxchg_u:
1093
5.60k
  case OpCode::I32__atomic__rmw16__cmpxchg_u:
1094
5.60k
  case OpCode::I64__atomic__rmw8__cmpxchg_u:
1095
5.60k
  case OpCode::I64__atomic__rmw16__cmpxchg_u:
1096
5.60k
  case OpCode::I64__atomic__rmw32__cmpxchg_u:
1097
5.60k
    return readMemImmediate();
1098
1099
0
  default:
1100
0
    assumingUnreachable();
1101
8.17M
  }
1102
8.17M
}
1103
1104
} // namespace Loader
1105
} // namespace WasmEdge