/src/WasmEdge/lib/loader/ast/instruction.cpp
Line | Count | Source |
1 | | // SPDX-License-Identifier: Apache-2.0 |
2 | | // SPDX-FileCopyrightText: 2019-2024 Second State INC |
3 | | |
4 | | #include "loader/loader.h" |
5 | | |
6 | | #include <utility> |
7 | | |
8 | | using namespace std::literals; |
9 | | |
10 | | namespace WasmEdge { |
11 | | namespace Loader { |
12 | | |
13 | | // OpCode loader. See "include/loader/loader.h". |
14 | 8.23M | Expect<OpCode> Loader::loadOpCode() { |
15 | 8.23M | EXPECTED_TRY(uint8_t Prefix, FMgr.readByte()); |
16 | | |
17 | 8.23M | if (Prefix >= 0xFBU && Prefix <= 0xFEU) { |
18 | | // Multi-byte OpCode case. |
19 | 893k | EXPECTED_TRY(uint32_t Extend, FMgr.readU32()); |
20 | 893k | if (Prefix == 0xFBU) { |
21 | 13.9k | switch (Extend) { |
22 | 0 | #define UseOpCode |
23 | 0 | #define Line(NAME, STRING, PREFIX) |
24 | 0 | #define Line_FB(NAME, STRING, PREFIX, EXTEND) \ |
25 | 13.9k | case EXTEND: \ |
26 | 13.9k | return OpCode::NAME; |
27 | 0 | #define Line_FC(NAME, STRING, PREFIX, EXTEND) |
28 | 0 | #define Line_FD(NAME, STRING, PREFIX, EXTEND) |
29 | 0 | #define Line_FE(NAME, STRING, PREFIX, EXTEND) |
30 | 0 | #include "common/enum.inc" |
31 | 0 | #undef Line |
32 | 0 | #undef Line_FB |
33 | 0 | #undef Line_FC |
34 | 0 | #undef Line_FD |
35 | 0 | #undef Line_FE |
36 | 0 | #undef UseOpCode |
37 | 19 | default: |
38 | 19 | return Unexpect(ErrCode::Value::IllegalOpCode); |
39 | 13.9k | } |
40 | 879k | } else if (Prefix == 0xFCU) { |
41 | 38.9k | switch (Extend) { |
42 | 0 | #define UseOpCode |
43 | 0 | #define Line(NAME, STRING, PREFIX) |
44 | 0 | #define Line_FB(NAME, STRING, PREFIX, EXTEND) |
45 | 0 | #define Line_FC(NAME, STRING, PREFIX, EXTEND) \ |
46 | 38.9k | case EXTEND: \ |
47 | 38.9k | return OpCode::NAME; |
48 | 0 | #define Line_FD(NAME, STRING, PREFIX, EXTEND) |
49 | 0 | #define Line_FE(NAME, STRING, PREFIX, EXTEND) |
50 | 0 | #include "common/enum.inc" |
51 | 0 | #undef Line |
52 | 0 | #undef Line_FB |
53 | 0 | #undef Line_FC |
54 | 0 | #undef Line_FD |
55 | 0 | #undef Line_FE |
56 | 0 | #undef UseOpCode |
57 | 8 | default: |
58 | 8 | return Unexpect(ErrCode::Value::IllegalOpCode); |
59 | 38.9k | } |
60 | 840k | } else if (Prefix == 0xFDU) { |
61 | 833k | switch (Extend) { |
62 | 0 | #define UseOpCode |
63 | 0 | #define Line(NAME, STRING, PREFIX) |
64 | 0 | #define Line_FB(NAME, STRING, PREFIX, EXTEND) |
65 | 0 | #define Line_FC(NAME, STRING, PREFIX, EXTEND) |
66 | 0 | #define Line_FD(NAME, STRING, PREFIX, EXTEND) \ |
67 | 833k | case EXTEND: \ |
68 | 833k | return OpCode::NAME; |
69 | 0 | #define Line_FE(NAME, STRING, PREFIX, EXTEND) |
70 | 0 | #include "common/enum.inc" |
71 | 0 | #undef Line |
72 | 0 | #undef Line_FB |
73 | 0 | #undef Line_FC |
74 | 0 | #undef Line_FD |
75 | 0 | #undef Line_FE |
76 | 0 | #undef UseOpCode |
77 | 105 | default: |
78 | 105 | return Unexpect(ErrCode::Value::IllegalOpCode); |
79 | 833k | } |
80 | 833k | } else { |
81 | 6.62k | switch (Extend) { |
82 | 0 | #define UseOpCode |
83 | 0 | #define Line(NAME, STRING, PREFIX) |
84 | 0 | #define Line_FB(NAME, STRING, PREFIX, EXTEND) |
85 | 0 | #define Line_FC(NAME, STRING, PREFIX, EXTEND) |
86 | 0 | #define Line_FD(NAME, STRING, PREFIX, EXTEND) |
87 | 0 | #define Line_FE(NAME, STRING, PREFIX, EXTEND) \ |
88 | 6.61k | case EXTEND: \ |
89 | 6.61k | return OpCode::NAME; |
90 | 0 | #include "common/enum.inc" |
91 | 0 | #undef Line |
92 | 0 | #undef Line_FB |
93 | 0 | #undef Line_FC |
94 | 0 | #undef Line_FD |
95 | 0 | #undef Line_FE |
96 | 0 | #undef UseOpCode |
97 | 10 | default: |
98 | 10 | return Unexpect(ErrCode::Value::IllegalOpCode); |
99 | 6.62k | } |
100 | 6.62k | } |
101 | 7.34M | } else { |
102 | | // Single-byte OpCode case. |
103 | 7.34M | switch (Prefix) { |
104 | 0 | #define UseOpCode |
105 | 0 | #define Line(NAME, STRING, PREFIX) \ |
106 | 7.34M | case PREFIX: \ |
107 | 7.34M | return OpCode::NAME; |
108 | 0 | #define Line_FB(NAME, STRING, PREFIX, EXTEND) |
109 | 0 | #define Line_FC(NAME, STRING, PREFIX, EXTEND) |
110 | 0 | #define Line_FD(NAME, STRING, PREFIX, EXTEND) |
111 | 0 | #define Line_FE(NAME, STRING, PREFIX, EXTEND) |
112 | 0 | #include "common/enum.inc" |
113 | 0 | #undef Line |
114 | 0 | #undef Line_FB |
115 | 0 | #undef Line_FC |
116 | 0 | #undef Line_FD |
117 | 0 | #undef Line_FE |
118 | 0 | #undef UseOpCode |
119 | 250 | default: |
120 | 250 | return Unexpect(ErrCode::Value::IllegalOpCode); |
121 | 7.34M | } |
122 | 7.34M | } |
123 | 8.23M | } |
124 | | |
125 | | // Load instruction sequence. See "include/loader/loader.h". |
126 | 32.3k | Expect<AST::InstrVec> Loader::loadInstrSeq(std::optional<uint64_t> SizeBound) { |
127 | 32.3k | AST::InstrVec Instrs; |
128 | 32.3k | std::vector<std::pair<OpCode, uint32_t>> BlockStack; |
129 | 32.3k | uint32_t Cnt = 0; |
130 | 32.3k | bool IsReachEnd = false; |
131 | | // Read opcode until the End code of the top block. |
132 | 8.23M | do { |
133 | | // Read the opcode and check if error. |
134 | 8.23M | uint64_t Offset = FMgr.getOffset(); |
135 | 8.23M | EXPECTED_TRY(OpCode Code, loadOpCode().map_error([this](auto E) { |
136 | 8.23M | return logLoadError(E, FMgr.getLastOffset(), ASTNodeAttr::Instruction); |
137 | 8.23M | })); |
138 | | |
139 | | // Check with proposals. |
140 | 8.23M | if (auto Res = Conf.isInstrNeedProposal(Code); unlikely(!!Res)) { |
141 | 79 | return logNeedProposal(ErrCode::Value::IllegalOpCode, Res.value(), Offset, |
142 | 79 | ASTNodeAttr::Instruction); |
143 | 79 | } |
144 | | |
145 | 8.23M | auto logIllegalOpCode = [this, &Offset, |
146 | 8.23M | &SizeBound]() -> Unexpected<ErrCode> { |
147 | 48 | if (SizeBound.has_value() && FMgr.getOffset() > SizeBound.value()) { |
148 | 19 | return logLoadError(ErrCode::Value::ENDCodeExpected, Offset, |
149 | 19 | ASTNodeAttr::Instruction); |
150 | 29 | } else { |
151 | 29 | return logLoadError(ErrCode::Value::IllegalOpCode, Offset, |
152 | 29 | ASTNodeAttr::Instruction); |
153 | 29 | } |
154 | 48 | }; |
155 | | |
156 | | // Process the instruction which contains a block. |
157 | 8.23M | switch (Code) { |
158 | 107k | case OpCode::Block: |
159 | 215k | case OpCode::Loop: |
160 | 271k | case OpCode::If: |
161 | 274k | case OpCode::Try_table: |
162 | 274k | BlockStack.emplace_back(Code, Cnt); |
163 | 274k | break; |
164 | 3.14k | case OpCode::Else: { |
165 | 3.14k | if (BlockStack.size() == 0 || BlockStack.back().first != OpCode::If) { |
166 | | // An Else instruction appeared outside the If-block. |
167 | 44 | return logIllegalOpCode(); |
168 | 44 | } |
169 | 3.10k | uint32_t Pos = BlockStack.back().second; |
170 | 3.10k | if (Instrs[Pos].getJumpElse() > 0) { |
171 | | // An Else instruction appeared before in this If-block. |
172 | 4 | return logIllegalOpCode(); |
173 | 4 | } |
174 | 3.09k | Instrs[Pos].setJumpElse(Cnt - Pos); |
175 | 3.09k | break; |
176 | 3.10k | } |
177 | 7.95M | default: |
178 | 7.95M | break; |
179 | 8.23M | } |
180 | | |
181 | | // Create the instruction node and load contents. |
182 | 8.23M | Instrs.emplace_back(Code, static_cast<uint32_t>(Offset)); |
183 | 8.23M | EXPECTED_TRY(loadInstruction(Instrs.back())); |
184 | | |
185 | 8.23M | if (Code == OpCode::End) { |
186 | | // Post process the End instruction. |
187 | 59.4k | if (BlockStack.size() > 0) { |
188 | 30.5k | Instrs.back().setExprLast(false); |
189 | 30.5k | const auto &[BackOp, Pos] = BlockStack.back(); |
190 | 30.5k | if (BackOp == OpCode::Block || BackOp == OpCode::Loop || |
191 | 28.1k | BackOp == OpCode::If) { |
192 | 28.1k | Instrs.back().setTryBlockLast(false); |
193 | 28.1k | Instrs[Pos].setJumpEnd(Cnt - Pos); |
194 | 28.1k | if (BackOp == OpCode::If) { |
195 | 11.2k | if (Instrs[Pos].getJumpElse() == 0) { |
196 | | // If block without else. Set the else jump the same as end jump. |
197 | 8.39k | Instrs[Pos].setJumpElse(Cnt - Pos); |
198 | 8.39k | } else { |
199 | 2.84k | const uint32_t ElsePos = Pos + Instrs[Pos].getJumpElse(); |
200 | 2.84k | Instrs[ElsePos].setJumpEnd(Cnt - ElsePos); |
201 | 2.84k | } |
202 | 11.2k | } |
203 | 28.1k | } else if (BackOp == OpCode::Try_table) { |
204 | 2.38k | Instrs.back().setTryBlockLast(true); |
205 | 2.38k | Instrs[Pos].getTryCatch().JumpEnd = Cnt - Pos; |
206 | 2.38k | } |
207 | 30.5k | BlockStack.pop_back(); |
208 | 30.5k | } else { |
209 | 28.9k | Instrs.back().setExprLast(true); |
210 | 28.9k | IsReachEnd = true; |
211 | 28.9k | } |
212 | 59.4k | } |
213 | 8.23M | Cnt++; |
214 | 8.23M | } while (!IsReachEnd); |
215 | | |
216 | | // Check the loaded offset should match the segment boundary. |
217 | 28.9k | if (SizeBound.has_value()) { |
218 | 19.4k | auto Offset = FMgr.getOffset(); |
219 | 19.4k | if (Offset < SizeBound.value()) { |
220 | 10 | return logLoadError(ErrCode::Value::JunkSection, Offset, |
221 | 10 | ASTNodeAttr::Instruction); |
222 | 19.4k | } else if (Offset > SizeBound.value()) { |
223 | 100 | return logLoadError(ErrCode::Value::SectionSizeMismatch, Offset, |
224 | 100 | ASTNodeAttr::Instruction); |
225 | 100 | } |
226 | 19.4k | } |
227 | 28.8k | return Instrs; |
228 | 28.9k | } |
229 | | |
230 | | // Load instruction node. See "include/loader/loader.h". |
231 | 8.24M | Expect<void> Loader::loadInstruction(AST::Instruction &Instr) { |
232 | | // Node: The instruction has checked for the proposals. Need to check their |
233 | | // immediates. |
234 | | |
235 | 8.24M | auto ReportError = [this](auto E) { |
236 | 717 | return logLoadError(E, FMgr.getLastOffset(), ASTNodeAttr::Instruction); |
237 | 717 | }; |
238 | | |
239 | 8.24M | auto readU8 = [this, ReportError](uint8_t &Dst) -> Expect<void> { |
240 | 51.1k | EXPECTED_TRY(Dst, FMgr.readByte().map_error(ReportError)); |
241 | 51.1k | return {}; |
242 | 51.1k | }; |
243 | | |
244 | 8.24M | auto readU32 = [this, ReportError](uint32_t &Dst) -> Expect<void> { |
245 | 600k | EXPECTED_TRY(Dst, FMgr.readU32().map_error(ReportError)); |
246 | 600k | return {}; |
247 | 600k | }; |
248 | | |
249 | 8.24M | auto readU64 = [this, ReportError](uint64_t &Dst) -> Expect<void> { |
250 | 0 | EXPECTED_TRY(Dst, FMgr.readU64().map_error(ReportError)); |
251 | 0 | return {}; |
252 | 0 | }; |
253 | | |
254 | 8.24M | auto readMemImmediate = [this, readU32, readU64, &Instr]() -> Expect<void> { |
255 | 156k | Instr.getTargetIndex() = 0; |
256 | 156k | EXPECTED_TRY(readU32(Instr.getMemoryAlign())); |
257 | 156k | if (Conf.hasProposal(Proposal::MultiMemories) && |
258 | 156k | Instr.getMemoryAlign() >= 64) { |
259 | 551 | Instr.getMemoryAlign() -= 64; |
260 | 551 | EXPECTED_TRY(readU32(Instr.getTargetIndex())); |
261 | 551 | } |
262 | 156k | uint32_t MaxAlign = Conf.hasProposal(Proposal::Memory64) ? 64U : 32U; |
263 | 156k | if (unlikely(Instr.getMemoryAlign() >= MaxAlign)) { |
264 | 209 | return logLoadError(ErrCode::Value::MalformedMemoryOpFlags, |
265 | 209 | FMgr.getLastOffset(), ASTNodeAttr::Instruction); |
266 | 209 | } |
267 | 156k | if (Conf.hasProposal(Proposal::Memory64)) { |
268 | | // TODO: MEMORY64 - fully support implementation. |
269 | 0 | uint64_t Offset; |
270 | 0 | EXPECTED_TRY(readU64(Offset)); |
271 | 0 | Instr.getMemoryOffset() = static_cast<uint32_t>(Offset); |
272 | 156k | } else { |
273 | 156k | EXPECTED_TRY(readU32(Instr.getMemoryOffset())); |
274 | 156k | } |
275 | 156k | return {}; |
276 | 156k | }; |
277 | | |
278 | 8.24M | auto readCheckZero = [this, readU8](uint32_t &Dst) -> Expect<void> { |
279 | 1.04k | uint8_t C = 0; |
280 | 1.04k | EXPECTED_TRY(readU8(C)); |
281 | 1.04k | if (C != UINT8_C(0)) { |
282 | 4 | return logLoadError(ErrCode::Value::ExpectedZeroByte, |
283 | 4 | FMgr.getLastOffset(), ASTNodeAttr::Instruction); |
284 | 4 | } |
285 | 1.03k | Dst = 0; |
286 | 1.03k | return {}; |
287 | 1.04k | }; |
288 | | |
289 | 8.24M | auto readBlockType = [this, ReportError](BlockType &Dst) -> Expect<void> { |
290 | 274k | auto StartOffset = FMgr.getOffset(); |
291 | | // Read the block return type. |
292 | 274k | EXPECTED_TRY(int64_t Code, FMgr.readS33().map_error(ReportError)); |
293 | 274k | if (Code < 0) { |
294 | 58.0k | TypeCode TypeByte = static_cast<TypeCode>(Code & INT64_C(0x7F)); |
295 | 58.0k | if (TypeByte == TypeCode::Epsilon) { |
296 | | // Empty case. |
297 | 5.48k | Dst.setEmpty(); |
298 | 52.5k | } else { |
299 | | // Value type case. Seek back to the origin offset and read the |
300 | | // valtype. |
301 | 52.5k | FMgr.seek(StartOffset); |
302 | | // The AST node information is handled. |
303 | 52.5k | EXPECTED_TRY(auto Type, loadValType(ASTNodeAttr::Instruction)); |
304 | 52.5k | Dst.setData(Type); |
305 | 52.5k | } |
306 | 216k | } else { |
307 | | // Type index case. |
308 | 216k | if (unlikely(!Conf.hasProposal(Proposal::MultiValue))) { |
309 | 0 | return logNeedProposal(ErrCode::Value::MalformedValType, |
310 | 0 | Proposal::MultiValue, FMgr.getLastOffset(), |
311 | 0 | ASTNodeAttr::Instruction); |
312 | 0 | } |
313 | 216k | Dst.setData(static_cast<uint32_t>(Code)); |
314 | 216k | } |
315 | 274k | return {}; |
316 | 274k | }; |
317 | | |
318 | 8.24M | switch (Instr.getOpCode()) { |
319 | | // Control instructions. |
320 | 3.16M | case OpCode::Unreachable: |
321 | 3.50M | case OpCode::Nop: |
322 | 3.51M | case OpCode::Return: |
323 | 3.51M | case OpCode::Throw_ref: |
324 | 3.57M | case OpCode::End: |
325 | 3.57M | case OpCode::Else: |
326 | 3.57M | return {}; |
327 | | |
328 | 107k | case OpCode::Block: |
329 | 215k | case OpCode::Loop: |
330 | 271k | case OpCode::If: |
331 | 271k | return readBlockType(Instr.getBlockType()); |
332 | | |
333 | 2.79k | case OpCode::Try_table: { |
334 | 2.79k | Instr.setTryCatch(); |
335 | | // Read the result type. |
336 | 2.79k | EXPECTED_TRY(readBlockType(Instr.getTryCatch().ResType)); |
337 | 5.57k | EXPECTED_TRY(uint32_t VecCnt, loadVecCnt().map_error(ReportError)); |
338 | 5.57k | Instr.getTryCatch().Catch.resize(VecCnt); |
339 | 25.7k | for (uint32_t I = 0; I < VecCnt; ++I) { |
340 | 22.9k | auto &Desc = Instr.getTryCatch().Catch[I]; |
341 | | // Read the catch flag. |
342 | 22.9k | EXPECTED_TRY(uint8_t Flag, FMgr.readByte().map_error(ReportError)); |
343 | 22.9k | Desc.IsRef = (Flag & 0x01U) ? true : false; |
344 | 22.9k | Desc.IsAll = (Flag & 0x02U) ? true : false; |
345 | 22.9k | if (!Desc.IsAll) { |
346 | | // Read the tag index. |
347 | 4.08k | EXPECTED_TRY(readU32(Desc.TagIndex)); |
348 | 4.08k | } |
349 | | // Read the label index. |
350 | 22.9k | EXPECTED_TRY(readU32(Desc.LabelIndex)); |
351 | 22.9k | } |
352 | 2.75k | return {}; |
353 | 5.57k | } |
354 | | |
355 | 440 | case OpCode::Throw: |
356 | 440 | return readU32(Instr.getTargetIndex()); |
357 | | |
358 | 7.51k | case OpCode::Br: |
359 | 13.3k | case OpCode::Br_if: |
360 | 13.6k | case OpCode::Br_on_null: |
361 | 13.9k | case OpCode::Br_on_non_null: |
362 | 13.9k | return readU32(Instr.getJump().TargetIndex); |
363 | | |
364 | 9.21k | case OpCode::Br_table: { |
365 | | // Read the vector of labels. |
366 | 9.21k | EXPECTED_TRY(uint32_t VecCnt, loadVecCnt().map_error(ReportError)); |
367 | 9.18k | Instr.setLabelListSize(VecCnt + 1); |
368 | 84.3k | for (uint32_t I = 0; I < VecCnt; ++I) { |
369 | 75.1k | EXPECTED_TRY(readU32(Instr.getLabelList()[I].TargetIndex)); |
370 | 75.1k | } |
371 | | // Read default label. |
372 | 9.17k | return readU32(Instr.getLabelList()[VecCnt].TargetIndex); |
373 | 9.18k | } |
374 | | |
375 | 8.83k | case OpCode::Call: |
376 | 9.16k | case OpCode::Return_call: |
377 | 15.0k | case OpCode::Call_ref: |
378 | 15.8k | case OpCode::Return_call_ref: |
379 | 15.8k | return readU32(Instr.getTargetIndex()); |
380 | | |
381 | 11.4k | case OpCode::Call_indirect: |
382 | 12.2k | case OpCode::Return_call_indirect: { |
383 | | // Read the type index. |
384 | 12.2k | EXPECTED_TRY(readU32(Instr.getTargetIndex())); |
385 | 12.2k | uint64_t SrcIdxOffset = FMgr.getOffset(); |
386 | | // Read the table index. |
387 | 12.2k | EXPECTED_TRY(readU32(Instr.getSourceIndex())); |
388 | 12.2k | if ((Instr.getSourceIndex() > 0 || FMgr.getOffset() - SrcIdxOffset > 1) && |
389 | 7.24k | !Conf.hasProposal(Proposal::ReferenceTypes)) { |
390 | 0 | return logNeedProposal(ErrCode::Value::ExpectedZeroByte, |
391 | 0 | Proposal::ReferenceTypes, FMgr.getLastOffset(), |
392 | 0 | ASTNodeAttr::Instruction); |
393 | 0 | } |
394 | 12.2k | return {}; |
395 | 12.2k | } |
396 | | |
397 | | // Reference Instructions. |
398 | 12.0k | case OpCode::Ref__null: |
399 | 12.7k | case OpCode::Ref__test_null: |
400 | 13.4k | case OpCode::Ref__cast_null: { |
401 | | // The AST node information is handled. |
402 | 13.4k | EXPECTED_TRY(auto Type, |
403 | 13.3k | loadHeapType(TypeCode::RefNull, ASTNodeAttr::Instruction)); |
404 | 13.3k | Instr.setValType(Type); |
405 | 13.3k | return {}; |
406 | 13.4k | } |
407 | 107 | case OpCode::Ref__test: |
408 | 1.16k | case OpCode::Ref__cast: { |
409 | | // The AST node information is handled. |
410 | 1.16k | EXPECTED_TRY(auto Type, |
411 | 1.15k | loadHeapType(TypeCode::Ref, ASTNodeAttr::Instruction)); |
412 | 1.15k | Instr.setValType(Type); |
413 | 1.15k | return {}; |
414 | 1.16k | } |
415 | 4.76k | case OpCode::Ref__is_null: |
416 | 7.19k | case OpCode::Ref__eq: |
417 | 8.39k | case OpCode::Ref__as_non_null: |
418 | 8.39k | return {}; |
419 | 7.89k | case OpCode::Ref__func: |
420 | 9.52k | case OpCode::Struct__new: |
421 | 9.93k | case OpCode::Struct__new_default: |
422 | 10.0k | case OpCode::Array__new: |
423 | 10.2k | case OpCode::Array__new_default: |
424 | 10.9k | case OpCode::Array__get: |
425 | 11.2k | case OpCode::Array__get_s: |
426 | 12.1k | case OpCode::Array__get_u: |
427 | 12.6k | case OpCode::Array__set: |
428 | 12.7k | case OpCode::Array__fill: |
429 | 12.7k | return readU32(Instr.getTargetIndex()); |
430 | 85 | case OpCode::Struct__get: |
431 | 1.47k | case OpCode::Struct__get_s: |
432 | 1.74k | case OpCode::Struct__get_u: |
433 | 2.02k | case OpCode::Struct__set: |
434 | 2.69k | case OpCode::Array__new_fixed: |
435 | 2.92k | case OpCode::Array__new_data: |
436 | 3.06k | case OpCode::Array__new_elem: |
437 | 3.20k | case OpCode::Array__copy: |
438 | 3.46k | case OpCode::Array__init_data: |
439 | 3.92k | case OpCode::Array__init_elem: |
440 | 3.92k | EXPECTED_TRY(readU32(Instr.getTargetIndex())); |
441 | 3.90k | return readU32(Instr.getSourceIndex()); |
442 | 352 | case OpCode::Br_on_cast: |
443 | 1.36k | case OpCode::Br_on_cast_fail: { |
444 | | // Read the flag. |
445 | 1.36k | uint8_t Flag = 0U; |
446 | 1.36k | EXPECTED_TRY(readU8(Flag).map_error(ReportError)); |
447 | | // Read the label index. |
448 | 1.36k | uint32_t LabelIdx = 0U; |
449 | 1.36k | EXPECTED_TRY(readU32(LabelIdx).map_error(ReportError)); |
450 | | // Read the heap types. |
451 | 1.36k | Instr.setBrCast(LabelIdx); |
452 | 1.36k | TypeCode TC = ((Flag & 0x01U) ? TypeCode::RefNull : TypeCode::Ref); |
453 | 1.36k | EXPECTED_TRY( |
454 | 1.36k | Instr.getBrCast().RType1, |
455 | 1.36k | loadHeapType(TC, ASTNodeAttr::Instruction).map_error(ReportError)); |
456 | 1.36k | TC = ((Flag & 0x02U) ? TypeCode::RefNull : TypeCode::Ref); |
457 | 1.36k | EXPECTED_TRY( |
458 | 1.36k | Instr.getBrCast().RType2, |
459 | 1.36k | loadHeapType(TC, ASTNodeAttr::Instruction).map_error(ReportError)); |
460 | 1.36k | return {}; |
461 | 1.36k | } |
462 | 91 | case OpCode::Array__len: |
463 | 192 | case OpCode::Any__convert_extern: |
464 | 537 | case OpCode::Extern__convert_any: |
465 | 664 | case OpCode::Ref__i31: |
466 | 887 | case OpCode::I31__get_s: |
467 | 1.30k | case OpCode::I31__get_u: |
468 | 1.30k | return {}; |
469 | | |
470 | | // Parametric Instructions. |
471 | 20.7k | case OpCode::Drop: |
472 | 44.1k | case OpCode::Select: |
473 | 44.1k | return {}; |
474 | 2.22k | case OpCode::Select_t: { |
475 | | // Read the vector of value types. |
476 | 2.22k | EXPECTED_TRY(uint32_t VecCnt, loadVecCnt().map_error(ReportError)); |
477 | 2.21k | Instr.setValTypeListSize(VecCnt); |
478 | 5.54k | for (uint32_t I = 0; I < VecCnt; ++I) { |
479 | | // The AST node information is handled. |
480 | 3.34k | EXPECTED_TRY(Instr.getValTypeList()[I], |
481 | 3.33k | loadValType(ASTNodeAttr::Instruction)); |
482 | 3.33k | } |
483 | 2.19k | return {}; |
484 | 2.21k | } |
485 | | |
486 | | // Variable Instructions. |
487 | 29.8k | case OpCode::Local__get: |
488 | 39.9k | case OpCode::Local__set: |
489 | 50.6k | case OpCode::Local__tee: |
490 | 51.8k | case OpCode::Global__get: |
491 | 52.9k | case OpCode::Global__set: |
492 | 52.9k | return readU32(Instr.getTargetIndex()); |
493 | | |
494 | | // Table Instructions. |
495 | 269 | case OpCode::Table__init: |
496 | 269 | EXPECTED_TRY(readU32(Instr.getSourceIndex())); |
497 | 267 | [[fallthrough]]; |
498 | 2.83k | case OpCode::Table__get: |
499 | 5.70k | case OpCode::Table__set: |
500 | 11.9k | case OpCode::Table__grow: |
501 | 12.9k | case OpCode::Table__size: |
502 | 13.7k | case OpCode::Table__fill: |
503 | 15.1k | case OpCode::Elem__drop: |
504 | 15.1k | return readU32(Instr.getTargetIndex()); |
505 | 3.38k | case OpCode::Table__copy: |
506 | 3.38k | EXPECTED_TRY(readU32(Instr.getTargetIndex())); |
507 | 3.37k | return readU32(Instr.getSourceIndex()); |
508 | | |
509 | | // Memory Instructions. |
510 | 4.29k | case OpCode::I32__load: |
511 | 11.0k | case OpCode::I64__load: |
512 | 11.6k | case OpCode::F32__load: |
513 | 14.2k | case OpCode::F64__load: |
514 | 17.3k | case OpCode::I32__load8_s: |
515 | 18.5k | case OpCode::I32__load8_u: |
516 | 20.8k | case OpCode::I32__load16_s: |
517 | 27.9k | case OpCode::I32__load16_u: |
518 | 31.8k | case OpCode::I64__load8_s: |
519 | 35.9k | case OpCode::I64__load8_u: |
520 | 40.9k | case OpCode::I64__load16_s: |
521 | 49.3k | case OpCode::I64__load16_u: |
522 | 52.9k | case OpCode::I64__load32_s: |
523 | 56.4k | case OpCode::I64__load32_u: |
524 | 58.3k | case OpCode::I32__store: |
525 | 63.5k | case OpCode::I64__store: |
526 | 66.5k | case OpCode::F32__store: |
527 | 67.7k | case OpCode::F64__store: |
528 | 71.3k | case OpCode::I32__store8: |
529 | 75.8k | case OpCode::I32__store16: |
530 | 77.9k | case OpCode::I64__store8: |
531 | 80.7k | case OpCode::I64__store16: |
532 | 81.9k | case OpCode::I64__store32: |
533 | 81.9k | return readMemImmediate(); |
534 | | |
535 | 735 | case OpCode::Memory__init: |
536 | 735 | if (!HasDataSection) { |
537 | 2 | return logLoadError(ErrCode::Value::DataCountRequired, Instr.getOffset(), |
538 | 2 | ASTNodeAttr::Instruction); |
539 | 2 | } |
540 | 733 | EXPECTED_TRY(readU32(Instr.getSourceIndex())); |
541 | 727 | [[fallthrough]]; |
542 | 10.1k | case OpCode::Memory__grow: |
543 | 17.7k | case OpCode::Memory__size: |
544 | 20.4k | case OpCode::Memory__fill: |
545 | 20.4k | if (Conf.hasProposal(Proposal::MultiMemories)) { |
546 | 20.4k | return readU32(Instr.getTargetIndex()); |
547 | 20.4k | } |
548 | 0 | return readCheckZero(Instr.getTargetIndex()); |
549 | 945 | case OpCode::Memory__copy: |
550 | 945 | if (Conf.hasProposal(Proposal::MultiMemories)) { |
551 | 945 | EXPECTED_TRY(readU32(Instr.getTargetIndex())); |
552 | 944 | return readU32(Instr.getSourceIndex()); |
553 | 945 | } |
554 | 0 | EXPECTED_TRY(readCheckZero(Instr.getTargetIndex())); |
555 | 0 | return readCheckZero(Instr.getSourceIndex()); |
556 | 677 | case OpCode::Data__drop: |
557 | 677 | if (!HasDataSection) { |
558 | 1 | return logLoadError(ErrCode::Value::DataCountRequired, Instr.getOffset(), |
559 | 1 | ASTNodeAttr::Instruction); |
560 | 1 | } |
561 | 676 | return readU32(Instr.getTargetIndex()); |
562 | | |
563 | | // Const Instructions. |
564 | 1.94M | case OpCode::I32__const: |
565 | 1.94M | EXPECTED_TRY(FMgr.readS32().map_error(ReportError).map([&](int32_t Num) { |
566 | 1.94M | Instr.setNum(static_cast<uint32_t>(Num)); |
567 | 1.94M | })); |
568 | 1.94M | return {}; |
569 | 257k | case OpCode::I64__const: |
570 | 257k | EXPECTED_TRY(FMgr.readS64().map_error(ReportError).map([&](int64_t Num) { |
571 | 257k | Instr.setNum(static_cast<uint64_t>(Num)); |
572 | 257k | })); |
573 | 257k | return {}; |
574 | 35.3k | case OpCode::F32__const: |
575 | 35.3k | EXPECTED_TRY(FMgr.readF32().map_error(ReportError).map([&](float Num) { |
576 | 35.3k | Instr.setNum(Num); |
577 | 35.3k | })); |
578 | 35.3k | return {}; |
579 | 16.2k | case OpCode::F64__const: |
580 | 16.2k | EXPECTED_TRY(FMgr.readF64().map_error(ReportError).map([&](double Num) { |
581 | 16.1k | Instr.setNum(Num); |
582 | 16.1k | })); |
583 | 16.1k | return {}; |
584 | | |
585 | | // Unary Numeric Instructions. |
586 | 21.6k | case OpCode::I32__eqz: |
587 | 38.8k | case OpCode::I32__clz: |
588 | 44.7k | case OpCode::I32__ctz: |
589 | 114k | case OpCode::I32__popcnt: |
590 | 125k | case OpCode::I64__eqz: |
591 | 127k | case OpCode::I64__clz: |
592 | 130k | case OpCode::I64__ctz: |
593 | 149k | case OpCode::I64__popcnt: |
594 | 151k | case OpCode::F32__abs: |
595 | 154k | case OpCode::F32__neg: |
596 | 158k | case OpCode::F32__ceil: |
597 | 160k | case OpCode::F32__floor: |
598 | 164k | case OpCode::F32__trunc: |
599 | 171k | case OpCode::F32__nearest: |
600 | 179k | case OpCode::F32__sqrt: |
601 | 181k | case OpCode::F64__abs: |
602 | 184k | case OpCode::F64__neg: |
603 | 192k | case OpCode::F64__ceil: |
604 | 195k | case OpCode::F64__floor: |
605 | 203k | case OpCode::F64__trunc: |
606 | 206k | case OpCode::F64__nearest: |
607 | 213k | case OpCode::F64__sqrt: |
608 | 217k | case OpCode::I32__wrap_i64: |
609 | 224k | case OpCode::I32__trunc_f32_s: |
610 | 231k | case OpCode::I32__trunc_f32_u: |
611 | 234k | case OpCode::I32__trunc_f64_s: |
612 | 239k | case OpCode::I32__trunc_f64_u: |
613 | 248k | case OpCode::I64__extend_i32_s: |
614 | 253k | case OpCode::I64__extend_i32_u: |
615 | 255k | case OpCode::I64__trunc_f32_s: |
616 | 257k | case OpCode::I64__trunc_f32_u: |
617 | 262k | case OpCode::I64__trunc_f64_s: |
618 | 267k | case OpCode::I64__trunc_f64_u: |
619 | 275k | case OpCode::F32__convert_i32_s: |
620 | 279k | case OpCode::F32__convert_i32_u: |
621 | 283k | case OpCode::F32__convert_i64_s: |
622 | 288k | case OpCode::F32__convert_i64_u: |
623 | 290k | case OpCode::F32__demote_f64: |
624 | 297k | case OpCode::F64__convert_i32_s: |
625 | 304k | case OpCode::F64__convert_i32_u: |
626 | 328k | case OpCode::F64__convert_i64_s: |
627 | 330k | case OpCode::F64__convert_i64_u: |
628 | 332k | case OpCode::F64__promote_f32: |
629 | 337k | case OpCode::I32__reinterpret_f32: |
630 | 341k | case OpCode::I64__reinterpret_f64: |
631 | 359k | case OpCode::F32__reinterpret_i32: |
632 | 367k | case OpCode::F64__reinterpret_i64: |
633 | 376k | case OpCode::I32__extend8_s: |
634 | 386k | case OpCode::I32__extend16_s: |
635 | 390k | case OpCode::I64__extend8_s: |
636 | 414k | case OpCode::I64__extend16_s: |
637 | 421k | case OpCode::I64__extend32_s: |
638 | 425k | case OpCode::I32__trunc_sat_f32_s: |
639 | 428k | case OpCode::I32__trunc_sat_f32_u: |
640 | 432k | case OpCode::I32__trunc_sat_f64_s: |
641 | 433k | case OpCode::I32__trunc_sat_f64_u: |
642 | 434k | case OpCode::I64__trunc_sat_f32_s: |
643 | 436k | case OpCode::I64__trunc_sat_f32_u: |
644 | 440k | case OpCode::I64__trunc_sat_f64_s: |
645 | 442k | case OpCode::I64__trunc_sat_f64_u: |
646 | | |
647 | | // Binary Numeric Instructions. |
648 | 447k | case OpCode::I32__eq: |
649 | 453k | case OpCode::I32__ne: |
650 | 465k | case OpCode::I32__lt_s: |
651 | 489k | case OpCode::I32__lt_u: |
652 | 497k | case OpCode::I32__gt_s: |
653 | 517k | case OpCode::I32__gt_u: |
654 | 528k | case OpCode::I32__le_s: |
655 | 532k | case OpCode::I32__le_u: |
656 | 540k | case OpCode::I32__ge_s: |
657 | 547k | case OpCode::I32__ge_u: |
658 | 549k | case OpCode::I64__eq: |
659 | 554k | case OpCode::I64__ne: |
660 | 561k | case OpCode::I64__lt_s: |
661 | 562k | case OpCode::I64__lt_u: |
662 | 565k | case OpCode::I64__gt_s: |
663 | 567k | case OpCode::I64__gt_u: |
664 | 570k | case OpCode::I64__le_s: |
665 | 577k | case OpCode::I64__le_u: |
666 | 578k | case OpCode::I64__ge_s: |
667 | 581k | case OpCode::I64__ge_u: |
668 | 584k | case OpCode::F32__eq: |
669 | 585k | case OpCode::F32__ne: |
670 | 588k | case OpCode::F32__lt: |
671 | 604k | case OpCode::F32__gt: |
672 | 611k | case OpCode::F32__le: |
673 | 615k | case OpCode::F32__ge: |
674 | 624k | case OpCode::F64__eq: |
675 | 643k | case OpCode::F64__ne: |
676 | 646k | case OpCode::F64__lt: |
677 | 649k | case OpCode::F64__gt: |
678 | 652k | case OpCode::F64__le: |
679 | 657k | case OpCode::F64__ge: |
680 | | |
681 | 661k | case OpCode::I32__add: |
682 | 671k | case OpCode::I32__sub: |
683 | 677k | case OpCode::I32__mul: |
684 | 713k | case OpCode::I32__div_s: |
685 | 732k | case OpCode::I32__div_u: |
686 | 739k | case OpCode::I32__rem_s: |
687 | 747k | case OpCode::I32__rem_u: |
688 | 751k | case OpCode::I32__and: |
689 | 758k | case OpCode::I32__or: |
690 | 772k | case OpCode::I32__xor: |
691 | 798k | case OpCode::I32__shl: |
692 | 807k | case OpCode::I32__shr_s: |
693 | 827k | case OpCode::I32__shr_u: |
694 | 840k | case OpCode::I32__rotl: |
695 | 846k | case OpCode::I32__rotr: |
696 | 857k | case OpCode::I64__add: |
697 | 863k | case OpCode::I64__sub: |
698 | 868k | case OpCode::I64__mul: |
699 | 874k | case OpCode::I64__div_s: |
700 | 886k | case OpCode::I64__div_u: |
701 | 893k | case OpCode::I64__rem_s: |
702 | 896k | case OpCode::I64__rem_u: |
703 | 899k | case OpCode::I64__and: |
704 | 907k | case OpCode::I64__or: |
705 | 910k | case OpCode::I64__xor: |
706 | 912k | case OpCode::I64__shl: |
707 | 916k | case OpCode::I64__shr_s: |
708 | 920k | case OpCode::I64__shr_u: |
709 | 929k | case OpCode::I64__rotl: |
710 | 936k | case OpCode::I64__rotr: |
711 | 940k | case OpCode::F32__add: |
712 | 945k | case OpCode::F32__sub: |
713 | 949k | case OpCode::F32__mul: |
714 | 951k | case OpCode::F32__div: |
715 | 952k | case OpCode::F32__min: |
716 | 955k | case OpCode::F32__max: |
717 | 956k | case OpCode::F32__copysign: |
718 | 960k | case OpCode::F64__add: |
719 | 969k | case OpCode::F64__sub: |
720 | 971k | case OpCode::F64__mul: |
721 | 973k | case OpCode::F64__div: |
722 | 975k | case OpCode::F64__min: |
723 | 978k | case OpCode::F64__max: |
724 | 980k | case OpCode::F64__copysign: |
725 | 980k | return {}; |
726 | | |
727 | | // SIMD Memory Instruction. |
728 | 23.7k | case OpCode::V128__load: |
729 | 27.8k | case OpCode::V128__load8x8_s: |
730 | 28.5k | case OpCode::V128__load8x8_u: |
731 | 29.5k | case OpCode::V128__load16x4_s: |
732 | 33.2k | case OpCode::V128__load16x4_u: |
733 | 35.6k | case OpCode::V128__load32x2_s: |
734 | 36.4k | case OpCode::V128__load32x2_u: |
735 | 38.1k | case OpCode::V128__load8_splat: |
736 | 41.4k | case OpCode::V128__load16_splat: |
737 | 44.2k | case OpCode::V128__load32_splat: |
738 | 47.2k | case OpCode::V128__load64_splat: |
739 | 50.9k | case OpCode::V128__load32_zero: |
740 | 51.5k | case OpCode::V128__load64_zero: |
741 | 53.2k | case OpCode::V128__store: |
742 | 53.2k | return readMemImmediate(); |
743 | 813 | case OpCode::V128__load8_lane: |
744 | 5.31k | case OpCode::V128__load16_lane: |
745 | 6.36k | case OpCode::V128__load32_lane: |
746 | 8.03k | case OpCode::V128__load64_lane: |
747 | 9.92k | case OpCode::V128__store8_lane: |
748 | 10.5k | case OpCode::V128__store16_lane: |
749 | 14.6k | case OpCode::V128__store32_lane: |
750 | 16.0k | case OpCode::V128__store64_lane: |
751 | | // Read memory immediate. |
752 | 16.0k | EXPECTED_TRY(readMemImmediate()); |
753 | | // Read lane index. |
754 | 16.0k | return readU8(Instr.getMemoryLane()); |
755 | | |
756 | | // SIMD Const Instruction. |
757 | 827 | case OpCode::V128__const: |
758 | | // SIMD Shuffle Instruction. |
759 | 2.17k | case OpCode::I8x16__shuffle: { |
760 | | // Read value. |
761 | 2.17k | uint128_t Value = 0U; |
762 | 36.7k | for (uint32_t I = 0U; I < 16U; ++I) { |
763 | 34.5k | EXPECTED_TRY(FMgr.readByte().map_error(ReportError).map([&](uint8_t B) { |
764 | 34.5k | Value |= static_cast<uint128_t>(static_cast<uint32_t>(B)) << (I * 8U); |
765 | 34.5k | })); |
766 | 34.5k | } |
767 | 2.15k | Instr.setNum(Value); |
768 | 2.15k | return {}; |
769 | 2.17k | } |
770 | | |
771 | | // SIMD Lane Instructions. |
772 | 4.22k | case OpCode::I8x16__extract_lane_s: |
773 | 4.75k | case OpCode::I8x16__extract_lane_u: |
774 | 8.15k | case OpCode::I8x16__replace_lane: |
775 | 11.9k | case OpCode::I16x8__extract_lane_s: |
776 | 13.3k | case OpCode::I16x8__extract_lane_u: |
777 | 15.0k | case OpCode::I16x8__replace_lane: |
778 | 20.3k | case OpCode::I32x4__extract_lane: |
779 | 23.1k | case OpCode::I32x4__replace_lane: |
780 | 24.2k | case OpCode::I64x2__extract_lane: |
781 | 26.2k | case OpCode::I64x2__replace_lane: |
782 | 27.2k | case OpCode::F32x4__extract_lane: |
783 | 28.7k | case OpCode::F32x4__replace_lane: |
784 | 30.5k | case OpCode::F64x2__extract_lane: |
785 | 32.7k | case OpCode::F64x2__replace_lane: |
786 | | // Read lane index. |
787 | 32.7k | return readU8(Instr.getMemoryLane()); |
788 | | |
789 | | // SIMD Numeric Instructions. |
790 | 5.96k | case OpCode::I8x16__swizzle: |
791 | 150k | case OpCode::I8x16__splat: |
792 | 192k | case OpCode::I16x8__splat: |
793 | 202k | case OpCode::I32x4__splat: |
794 | 205k | case OpCode::I64x2__splat: |
795 | 206k | case OpCode::F32x4__splat: |
796 | 211k | case OpCode::F64x2__splat: |
797 | | |
798 | 216k | case OpCode::I8x16__eq: |
799 | 217k | case OpCode::I8x16__ne: |
800 | 220k | case OpCode::I8x16__lt_s: |
801 | 222k | case OpCode::I8x16__lt_u: |
802 | 227k | case OpCode::I8x16__gt_s: |
803 | 228k | case OpCode::I8x16__gt_u: |
804 | 229k | case OpCode::I8x16__le_s: |
805 | 231k | case OpCode::I8x16__le_u: |
806 | 232k | case OpCode::I8x16__ge_s: |
807 | 235k | case OpCode::I8x16__ge_u: |
808 | | |
809 | 237k | case OpCode::I16x8__eq: |
810 | 241k | case OpCode::I16x8__ne: |
811 | 244k | case OpCode::I16x8__lt_s: |
812 | 249k | case OpCode::I16x8__lt_u: |
813 | 253k | case OpCode::I16x8__gt_s: |
814 | 259k | case OpCode::I16x8__gt_u: |
815 | 261k | case OpCode::I16x8__le_s: |
816 | 262k | case OpCode::I16x8__le_u: |
817 | 264k | case OpCode::I16x8__ge_s: |
818 | 269k | case OpCode::I16x8__ge_u: |
819 | | |
820 | 271k | case OpCode::I32x4__eq: |
821 | 272k | case OpCode::I32x4__ne: |
822 | 276k | case OpCode::I32x4__lt_s: |
823 | 276k | case OpCode::I32x4__lt_u: |
824 | 277k | case OpCode::I32x4__gt_s: |
825 | 279k | case OpCode::I32x4__gt_u: |
826 | 284k | case OpCode::I32x4__le_s: |
827 | 285k | case OpCode::I32x4__le_u: |
828 | 286k | case OpCode::I32x4__ge_s: |
829 | 288k | case OpCode::I32x4__ge_u: |
830 | | |
831 | 298k | case OpCode::F32x4__eq: |
832 | 299k | case OpCode::F32x4__ne: |
833 | 300k | case OpCode::F32x4__lt: |
834 | 301k | case OpCode::F32x4__gt: |
835 | 304k | case OpCode::F32x4__le: |
836 | 306k | case OpCode::F32x4__ge: |
837 | | |
838 | 317k | case OpCode::F64x2__eq: |
839 | 319k | case OpCode::F64x2__ne: |
840 | 320k | case OpCode::F64x2__lt: |
841 | 324k | case OpCode::F64x2__gt: |
842 | 326k | case OpCode::F64x2__le: |
843 | 330k | case OpCode::F64x2__ge: |
844 | | |
845 | 333k | case OpCode::V128__not: |
846 | 334k | case OpCode::V128__and: |
847 | 335k | case OpCode::V128__andnot: |
848 | 338k | case OpCode::V128__or: |
849 | 340k | case OpCode::V128__xor: |
850 | 341k | case OpCode::V128__bitselect: |
851 | 343k | case OpCode::V128__any_true: |
852 | | |
853 | 353k | case OpCode::I8x16__abs: |
854 | 364k | case OpCode::I8x16__neg: |
855 | 366k | case OpCode::I8x16__popcnt: |
856 | 367k | case OpCode::I8x16__all_true: |
857 | 370k | case OpCode::I8x16__bitmask: |
858 | 373k | case OpCode::I8x16__narrow_i16x8_s: |
859 | 374k | case OpCode::I8x16__narrow_i16x8_u: |
860 | 377k | case OpCode::I8x16__shl: |
861 | 380k | case OpCode::I8x16__shr_s: |
862 | 381k | case OpCode::I8x16__shr_u: |
863 | 382k | case OpCode::I8x16__add: |
864 | 385k | case OpCode::I8x16__add_sat_s: |
865 | 386k | case OpCode::I8x16__add_sat_u: |
866 | 391k | case OpCode::I8x16__sub: |
867 | 395k | case OpCode::I8x16__sub_sat_s: |
868 | 397k | case OpCode::I8x16__sub_sat_u: |
869 | 399k | case OpCode::I8x16__min_s: |
870 | 406k | case OpCode::I8x16__min_u: |
871 | 407k | case OpCode::I8x16__max_s: |
872 | 410k | case OpCode::I8x16__max_u: |
873 | 411k | case OpCode::I8x16__avgr_u: |
874 | | |
875 | 413k | case OpCode::I16x8__abs: |
876 | 414k | case OpCode::I16x8__neg: |
877 | 416k | case OpCode::I16x8__all_true: |
878 | 418k | case OpCode::I16x8__bitmask: |
879 | 420k | case OpCode::I16x8__narrow_i32x4_s: |
880 | 423k | case OpCode::I16x8__narrow_i32x4_u: |
881 | 428k | case OpCode::I16x8__extend_low_i8x16_s: |
882 | 428k | case OpCode::I16x8__extend_high_i8x16_s: |
883 | 430k | case OpCode::I16x8__extend_low_i8x16_u: |
884 | 431k | case OpCode::I16x8__extend_high_i8x16_u: |
885 | 432k | case OpCode::I16x8__shl: |
886 | 434k | case OpCode::I16x8__shr_s: |
887 | 434k | case OpCode::I16x8__shr_u: |
888 | 436k | case OpCode::I16x8__add: |
889 | 437k | case OpCode::I16x8__add_sat_s: |
890 | 439k | case OpCode::I16x8__add_sat_u: |
891 | 443k | case OpCode::I16x8__sub: |
892 | 447k | case OpCode::I16x8__sub_sat_s: |
893 | 448k | case OpCode::I16x8__sub_sat_u: |
894 | 449k | case OpCode::I16x8__mul: |
895 | 451k | case OpCode::I16x8__min_s: |
896 | 453k | case OpCode::I16x8__min_u: |
897 | 456k | case OpCode::I16x8__max_s: |
898 | 458k | case OpCode::I16x8__max_u: |
899 | 462k | case OpCode::I16x8__avgr_u: |
900 | 464k | case OpCode::I16x8__extmul_low_i8x16_s: |
901 | 466k | case OpCode::I16x8__extmul_high_i8x16_s: |
902 | 467k | case OpCode::I16x8__extmul_low_i8x16_u: |
903 | 472k | case OpCode::I16x8__extmul_high_i8x16_u: |
904 | 474k | case OpCode::I16x8__q15mulr_sat_s: |
905 | 476k | case OpCode::I16x8__extadd_pairwise_i8x16_s: |
906 | 481k | case OpCode::I16x8__extadd_pairwise_i8x16_u: |
907 | | |
908 | 483k | case OpCode::I32x4__abs: |
909 | 484k | case OpCode::I32x4__neg: |
910 | 488k | case OpCode::I32x4__all_true: |
911 | 491k | case OpCode::I32x4__bitmask: |
912 | 493k | case OpCode::I32x4__extend_low_i16x8_s: |
913 | 495k | case OpCode::I32x4__extend_high_i16x8_s: |
914 | 506k | case OpCode::I32x4__extend_low_i16x8_u: |
915 | 507k | case OpCode::I32x4__extend_high_i16x8_u: |
916 | 511k | case OpCode::I32x4__shl: |
917 | 512k | case OpCode::I32x4__shr_s: |
918 | 515k | case OpCode::I32x4__shr_u: |
919 | 516k | case OpCode::I32x4__add: |
920 | 517k | case OpCode::I32x4__sub: |
921 | 519k | case OpCode::I32x4__mul: |
922 | 521k | case OpCode::I32x4__min_s: |
923 | 522k | case OpCode::I32x4__min_u: |
924 | 523k | case OpCode::I32x4__max_s: |
925 | 525k | case OpCode::I32x4__max_u: |
926 | 526k | case OpCode::I32x4__extmul_low_i16x8_s: |
927 | 527k | case OpCode::I32x4__extmul_high_i16x8_s: |
928 | 528k | case OpCode::I32x4__extmul_low_i16x8_u: |
929 | 529k | case OpCode::I32x4__extmul_high_i16x8_u: |
930 | 533k | case OpCode::I32x4__extadd_pairwise_i16x8_s: |
931 | 540k | case OpCode::I32x4__extadd_pairwise_i16x8_u: |
932 | | |
933 | 542k | case OpCode::I64x2__abs: |
934 | 545k | case OpCode::I64x2__neg: |
935 | 546k | case OpCode::I64x2__bitmask: |
936 | 547k | case OpCode::I64x2__extend_low_i32x4_s: |
937 | 550k | case OpCode::I64x2__extend_high_i32x4_s: |
938 | 553k | case OpCode::I64x2__extend_low_i32x4_u: |
939 | 558k | case OpCode::I64x2__extend_high_i32x4_u: |
940 | 558k | case OpCode::I64x2__shl: |
941 | 561k | case OpCode::I64x2__shr_s: |
942 | 561k | case OpCode::I64x2__shr_u: |
943 | 563k | case OpCode::I64x2__add: |
944 | 564k | case OpCode::I64x2__sub: |
945 | 566k | case OpCode::I64x2__mul: |
946 | 567k | case OpCode::I64x2__eq: |
947 | 569k | case OpCode::I64x2__ne: |
948 | 571k | case OpCode::I64x2__lt_s: |
949 | 572k | case OpCode::I64x2__gt_s: |
950 | 573k | case OpCode::I64x2__le_s: |
951 | 576k | case OpCode::I64x2__ge_s: |
952 | 578k | case OpCode::I64x2__all_true: |
953 | 579k | case OpCode::I64x2__extmul_low_i32x4_s: |
954 | 581k | case OpCode::I64x2__extmul_high_i32x4_s: |
955 | 582k | case OpCode::I64x2__extmul_low_i32x4_u: |
956 | 585k | case OpCode::I64x2__extmul_high_i32x4_u: |
957 | | |
958 | 586k | case OpCode::F32x4__abs: |
959 | 588k | case OpCode::F32x4__neg: |
960 | 589k | case OpCode::F32x4__sqrt: |
961 | 593k | case OpCode::F32x4__add: |
962 | 595k | case OpCode::F32x4__sub: |
963 | 597k | case OpCode::F32x4__mul: |
964 | 599k | case OpCode::F32x4__div: |
965 | 600k | case OpCode::F32x4__min: |
966 | 602k | case OpCode::F32x4__max: |
967 | 609k | case OpCode::F32x4__pmin: |
968 | 611k | case OpCode::F32x4__pmax: |
969 | | |
970 | 613k | case OpCode::F64x2__abs: |
971 | 617k | case OpCode::F64x2__neg: |
972 | 618k | case OpCode::F64x2__sqrt: |
973 | 620k | case OpCode::F64x2__add: |
974 | 624k | case OpCode::F64x2__sub: |
975 | 625k | case OpCode::F64x2__mul: |
976 | 626k | case OpCode::F64x2__div: |
977 | 627k | case OpCode::F64x2__min: |
978 | 627k | case OpCode::F64x2__max: |
979 | 629k | case OpCode::F64x2__pmin: |
980 | 630k | case OpCode::F64x2__pmax: |
981 | | |
982 | 632k | case OpCode::I32x4__trunc_sat_f32x4_s: |
983 | 652k | case OpCode::I32x4__trunc_sat_f32x4_u: |
984 | 654k | case OpCode::F32x4__convert_i32x4_s: |
985 | 658k | case OpCode::F32x4__convert_i32x4_u: |
986 | 662k | case OpCode::I32x4__trunc_sat_f64x2_s_zero: |
987 | 673k | case OpCode::I32x4__trunc_sat_f64x2_u_zero: |
988 | 677k | case OpCode::F64x2__convert_low_i32x4_s: |
989 | 685k | case OpCode::F64x2__convert_low_i32x4_u: |
990 | 688k | case OpCode::F32x4__demote_f64x2_zero: |
991 | 692k | case OpCode::F64x2__promote_low_f32x4: |
992 | | |
993 | 693k | case OpCode::I32x4__dot_i16x8_s: |
994 | 698k | case OpCode::F32x4__ceil: |
995 | 705k | case OpCode::F32x4__floor: |
996 | 712k | case OpCode::F32x4__trunc: |
997 | 713k | case OpCode::F32x4__nearest: |
998 | 716k | case OpCode::F64x2__ceil: |
999 | 718k | case OpCode::F64x2__floor: |
1000 | 721k | case OpCode::F64x2__trunc: |
1001 | 723k | case OpCode::F64x2__nearest: |
1002 | 723k | return {}; |
1003 | | |
1004 | 204 | case OpCode::I8x16__relaxed_swizzle: |
1005 | 583 | case OpCode::I32x4__relaxed_trunc_f32x4_s: |
1006 | 1.03k | case OpCode::I32x4__relaxed_trunc_f32x4_u: |
1007 | 1.52k | case OpCode::I32x4__relaxed_trunc_f64x2_s_zero: |
1008 | 1.70k | case OpCode::I32x4__relaxed_trunc_f64x2_u_zero: |
1009 | 2.21k | case OpCode::F32x4__relaxed_madd: |
1010 | 2.30k | case OpCode::F32x4__relaxed_nmadd: |
1011 | 2.77k | case OpCode::F64x2__relaxed_madd: |
1012 | 2.85k | case OpCode::F64x2__relaxed_nmadd: |
1013 | 2.99k | case OpCode::I8x16__relaxed_laneselect: |
1014 | 3.13k | case OpCode::I16x8__relaxed_laneselect: |
1015 | 3.27k | case OpCode::I32x4__relaxed_laneselect: |
1016 | 3.67k | case OpCode::I64x2__relaxed_laneselect: |
1017 | 3.90k | case OpCode::F32x4__relaxed_min: |
1018 | 4.04k | case OpCode::F32x4__relaxed_max: |
1019 | 4.13k | case OpCode::F64x2__relaxed_min: |
1020 | 4.55k | case OpCode::F64x2__relaxed_max: |
1021 | 4.68k | case OpCode::I16x8__relaxed_q15mulr_s: |
1022 | 5.06k | case OpCode::I16x8__relaxed_dot_i8x16_i7x16_s: |
1023 | 5.90k | case OpCode::I32x4__relaxed_dot_i8x16_i7x16_add_s: |
1024 | 5.90k | return {}; |
1025 | | |
1026 | | // Atomic Memory Instructions. |
1027 | 1.04k | case OpCode::Atomic__fence: |
1028 | 1.04k | return readCheckZero(Instr.getTargetIndex()); |
1029 | | |
1030 | 2.92k | case OpCode::Memory__atomic__notify: |
1031 | 5.36k | case OpCode::Memory__atomic__wait32: |
1032 | 5.49k | case OpCode::Memory__atomic__wait64: |
1033 | | |
1034 | 5.49k | case OpCode::I32__atomic__load: |
1035 | 5.49k | case OpCode::I64__atomic__load: |
1036 | 5.49k | case OpCode::I32__atomic__load8_u: |
1037 | 5.49k | case OpCode::I32__atomic__load16_u: |
1038 | 5.49k | case OpCode::I64__atomic__load8_u: |
1039 | 5.49k | case OpCode::I64__atomic__load16_u: |
1040 | 5.49k | case OpCode::I64__atomic__load32_u: |
1041 | 5.49k | case OpCode::I32__atomic__store: |
1042 | 5.49k | case OpCode::I64__atomic__store: |
1043 | 5.49k | case OpCode::I32__atomic__store8: |
1044 | 5.49k | case OpCode::I32__atomic__store16: |
1045 | 5.49k | case OpCode::I64__atomic__store8: |
1046 | 5.49k | case OpCode::I64__atomic__store16: |
1047 | 5.49k | case OpCode::I64__atomic__store32: |
1048 | 5.49k | case OpCode::I32__atomic__rmw__add: |
1049 | 5.49k | case OpCode::I64__atomic__rmw__add: |
1050 | 5.49k | case OpCode::I32__atomic__rmw8__add_u: |
1051 | 5.49k | case OpCode::I32__atomic__rmw16__add_u: |
1052 | 5.49k | case OpCode::I64__atomic__rmw8__add_u: |
1053 | 5.49k | case OpCode::I64__atomic__rmw16__add_u: |
1054 | 5.49k | case OpCode::I64__atomic__rmw32__add_u: |
1055 | 5.49k | case OpCode::I32__atomic__rmw__sub: |
1056 | 5.49k | case OpCode::I64__atomic__rmw__sub: |
1057 | 5.49k | case OpCode::I32__atomic__rmw8__sub_u: |
1058 | 5.49k | case OpCode::I32__atomic__rmw16__sub_u: |
1059 | 5.49k | case OpCode::I64__atomic__rmw8__sub_u: |
1060 | 5.49k | case OpCode::I64__atomic__rmw16__sub_u: |
1061 | 5.49k | case OpCode::I64__atomic__rmw32__sub_u: |
1062 | 5.49k | case OpCode::I32__atomic__rmw__and: |
1063 | 5.49k | case OpCode::I64__atomic__rmw__and: |
1064 | 5.49k | case OpCode::I32__atomic__rmw8__and_u: |
1065 | 5.49k | case OpCode::I32__atomic__rmw16__and_u: |
1066 | 5.49k | case OpCode::I64__atomic__rmw8__and_u: |
1067 | 5.49k | case OpCode::I64__atomic__rmw16__and_u: |
1068 | 5.49k | case OpCode::I64__atomic__rmw32__and_u: |
1069 | 5.49k | case OpCode::I32__atomic__rmw__or: |
1070 | 5.49k | case OpCode::I64__atomic__rmw__or: |
1071 | 5.49k | case OpCode::I32__atomic__rmw8__or_u: |
1072 | 5.49k | case OpCode::I32__atomic__rmw16__or_u: |
1073 | 5.49k | case OpCode::I64__atomic__rmw8__or_u: |
1074 | 5.49k | case OpCode::I64__atomic__rmw16__or_u: |
1075 | 5.49k | case OpCode::I64__atomic__rmw32__or_u: |
1076 | 5.49k | case OpCode::I32__atomic__rmw__xor: |
1077 | 5.49k | case OpCode::I64__atomic__rmw__xor: |
1078 | 5.49k | case OpCode::I32__atomic__rmw8__xor_u: |
1079 | 5.49k | case OpCode::I32__atomic__rmw16__xor_u: |
1080 | 5.49k | case OpCode::I64__atomic__rmw8__xor_u: |
1081 | 5.49k | case OpCode::I64__atomic__rmw16__xor_u: |
1082 | 5.49k | case OpCode::I64__atomic__rmw32__xor_u: |
1083 | 5.49k | case OpCode::I32__atomic__rmw__xchg: |
1084 | 5.49k | case OpCode::I64__atomic__rmw__xchg: |
1085 | 5.49k | case OpCode::I32__atomic__rmw8__xchg_u: |
1086 | 5.49k | case OpCode::I32__atomic__rmw16__xchg_u: |
1087 | 5.49k | case OpCode::I64__atomic__rmw8__xchg_u: |
1088 | 5.49k | case OpCode::I64__atomic__rmw16__xchg_u: |
1089 | 5.49k | case OpCode::I64__atomic__rmw32__xchg_u: |
1090 | 5.49k | case OpCode::I32__atomic__rmw__cmpxchg: |
1091 | 5.49k | case OpCode::I64__atomic__rmw__cmpxchg: |
1092 | 5.49k | case OpCode::I32__atomic__rmw8__cmpxchg_u: |
1093 | 5.49k | case OpCode::I32__atomic__rmw16__cmpxchg_u: |
1094 | 5.49k | case OpCode::I64__atomic__rmw8__cmpxchg_u: |
1095 | 5.49k | case OpCode::I64__atomic__rmw16__cmpxchg_u: |
1096 | 5.49k | case OpCode::I64__atomic__rmw32__cmpxchg_u: |
1097 | 5.49k | return readMemImmediate(); |
1098 | | |
1099 | 0 | default: |
1100 | 0 | assumingUnreachable(); |
1101 | 8.24M | } |
1102 | 8.24M | } |
1103 | | |
1104 | | } // namespace Loader |
1105 | | } // namespace WasmEdge |