Coverage Report

Created: 2025-02-15 06:25

/src/wireshark/epan/dissectors/packet-nvme.c
Line
Count
Source (jump to first uncovered line)
1
/* packet-nvme.c
2
 * Routines for NVM Express dissection
3
 * Copyright 2016
4
 * Code by Parav Pandit
5
 *
6
 * Wireshark - Network traffic analyzer
7
 * By Gerald Combs <gerald@wireshark.org>
8
 * Copyright 1998 Gerald Combs
9
 *
10
 * SPDX-License-Identifier: GPL-2.0-or-later
11
 */
12
13
/* This file dissects NVMe packets received from the underlying
14
 * fabric such as RDMA, FC.
15
 * This is fabric agnostic dissector and depends on cmd_ctx and q_ctx
16
 * It currently aligns to below specification.
17
 * http://www.nvmexpress.org/wp-content/uploads/NVM-Express-1_2a.pdf
18
 */
19
20
#include "config.h"
21
22
#include <epan/packet.h>
23
#include <epan/tfs.h>
24
#include <epan/unit_strings.h>
25
26
#include <wsutil/array.h>
27
#include "packet-nvme.h"
28
29
void proto_register_nvme(void);
30
31
static int proto_nvme;
32
33
34
/* NVMeOF fields */
35
/* NVMe Fabric Cmd */
36
static int hf_nvmeof_cmd;
37
static int hf_nvmeof_cmd_opc;
38
static int hf_nvmeof_cmd_rsvd;
39
static int hf_nvmeof_cmd_cid;
40
static int hf_nvmeof_cmd_fctype;
41
static int hf_nvmeof_cmd_connect_rsvd1;
42
static int hf_nvmeof_cmd_connect_sgl1;
43
static int hf_nvmeof_cmd_connect_recfmt;
44
static int hf_nvmeof_cmd_connect_qid;
45
static int hf_nvmeof_cmd_connect_sqsize;
46
static int hf_nvmeof_cmd_connect_cattr[5];
47
static int hf_nvmeof_cmd_connect_rsvd2;
48
static int hf_nvmeof_cmd_connect_kato;
49
static int hf_nvmeof_cmd_connect_rsvd3;
50
static int hf_nvmeof_cmd_connect_data_hostid;
51
static int hf_nvmeof_cmd_connect_data_cntlid;
52
static int hf_nvmeof_cmd_connect_data_rsvd0;
53
static int hf_nvmeof_cmd_connect_data_subnqn;
54
static int hf_nvmeof_cmd_connect_data_hostnqn;
55
static int hf_nvmeof_cmd_connect_data_rsvd1;
56
57
static int hf_nvmeof_cmd_auth_rsdv1;
58
static int hf_nvmeof_cmd_auth_sgl1;
59
static int hf_nvmeof_cmd_auth_rsdv2;
60
static int hf_nvmeof_cmd_auth_spsp0;
61
static int hf_nvmeof_cmd_auth_spsp1;
62
static int hf_nvmeof_cmd_auth_secp;
63
static int hf_nvmeof_cmd_auth_al;
64
static int hf_nvmeof_cmd_auth_rsdv3;
65
66
static int hf_nvmeof_cmd_disconnect_rsvd0;
67
static int hf_nvmeof_cmd_disconnect_recfmt;
68
static int hf_nvmeof_cmd_disconnect_rsvd1;
69
70
static int hf_nvmeof_cmd_prop_get_set_rsvd0;
71
static int hf_nvmeof_cmd_prop_get_set_attrib[3];
72
static int hf_nvmeof_cmd_prop_get_set_rsvd1;
73
static int hf_nvmeof_cmd_prop_get_set_offset;
74
static int hf_nvmeof_cmd_prop_get_rsvd2;
75
76
static int hf_nvmeof_cmd_prop_set_rsvd;
77
78
static int hf_nvmeof_cmd_generic_rsvd1;
79
static int hf_nvmeof_cmd_generic_field;
80
81
static int hf_nvmeof_prop_get_set_data;
82
static int hf_nvmeof_prop_get_set_data_4B;
83
static int hf_nvmeof_prop_get_set_data_4B_rsvd;
84
static int hf_nvmeof_prop_get_set_data_8B;
85
static int hf_nvmeof_prop_get_set_cc[10];
86
static int hf_nvmeof_prop_get_set_csts[7];
87
static int hf_nvmeof_prop_get_set_nssr[2];
88
static int hf_nvmeof_prop_get_vs[4];
89
static int hf_nvmeof_prop_get_ccap[17];
90
91
92
/* NVMe Fabric CQE */
93
static int hf_nvmeof_cqe;
94
static int hf_nvmeof_cqe_sts;
95
96
static int hf_nvmeof_cqe_connect_cntlid;
97
static int hf_nvmeof_cqe_connect_authreq;
98
static int hf_nvmeof_cqe_connect_rsvd;
99
static int hf_nvmeof_cqe_prop_set_rsvd;
100
101
/* tracking Cmd and its respective CQE */
102
int hf_nvmeof_cmd_pkt;
103
int hf_nvmeof_data_req;
104
static int hf_nvmeof_data_tr[NVME_CMD_MAX_TRS];
105
static int hf_nvmeof_cqe_pkt;
106
static int hf_nvmeof_cmd_latency;
107
108
static const value_string fctype_tbl[] = {
109
    { NVME_FCTYPE_PROP_SET,      "Property Set" },
110
    { NVME_FCTYPE_CONNECT,       "Connect" },
111
    { NVME_FCTYPE_PROP_GET,      "Property Get" },
112
    { NVME_FCTYPE_AUTH_SEND,     "Authentication Send" },
113
    { NVME_FCTYPE_AUTH_RECV,     "Authentication Recv" },
114
    { NVME_FCTYPE_DISCONNECT,     "Disconnect" },
115
    { 0, NULL}
116
};
117
118
static const value_string pclass_tbl[] = {
119
    { 0x0, "Urgent" },
120
    { 0x1, "High" },
121
    { 0x2, "Medium" },
122
    { 0x3, "Low", },
123
    { 0, NULL}
124
};
125
126
static const value_string prop_offset_tbl[] = {
127
    { 0x0,      "Controller Capabilities"},
128
    { 0x8,      "Version"},
129
    { 0xc,      "Reserved"},
130
    { 0x10,     "Reserved"},
131
    { 0x14,     "Controller Configuration"},
132
    { 0x18,     "Reserved"},
133
    { 0x1c,     "Controller Status"},
134
    { 0x20,     "NVM Subsystem Reset"},
135
    { 0x24,     "Reserved"},
136
    { 0x28,     "Reserved"},
137
    { 0x30,     "Reserved"},
138
    { 0x38,     "Reserved"},
139
    { 0x3c,     "Reserved"},
140
    { 0x40,     "Reserved"},
141
    { 0, NULL}
142
};
143
144
static const value_string attr_size_tbl[] = {
145
    { 0,       "4 bytes"},
146
    { 1,       "8 bytes"},
147
    { 0, NULL}
148
};
149
150
static const value_string css_table[] = {
151
     { 0x0, "NVM IO Command Set"},
152
     { 0x1, "Admin Command Set Only"},
153
     { 0x0, NULL}
154
};
155
static const value_string sn_table[] = {
156
    { 0x0, "No Shutdown"},
157
    { 0x1, "Normal Shutdown"},
158
    { 0x2, "Abrupt Shutdown"},
159
    { 0x3, "Reserved"},
160
    { 0x0, NULL}
161
};
162
static const value_string ams_table[] = {
163
    { 0x0, "Round Robin"},
164
    { 0x1, "Weighted Round Robin with Urgent Priority Class"},
165
    { 0x2, "Reserved"},
166
    { 0x3, "Reserved"},
167
    { 0x4, "Reserved"},
168
    { 0x5, "Reserved"},
169
    { 0x6, "Reserved"},
170
    { 0x7, "Vendor Specific"},
171
    { 0x0, NULL}
172
};
173
174
static const value_string shst_table[] = {
175
    { 0x0, "No Shutdown"},
176
    { 0x1, "Shutdown in Process"},
177
    { 0x2, "Shutdown Complete"},
178
    { 0x3, "Reserved"},
179
    { 0x0, NULL}
180
};
181
182
/* NVMe Cmd fields */
183
static int hf_nvme_cmd_opc;
184
static int hf_nvme_cmd_rsvd;
185
static int hf_nvme_cmd_cid;
186
static int hf_nvme_cmd_fuse_op;
187
static int hf_nvme_cmd_psdt;
188
static int hf_nvme_cmd_nsid;
189
static int hf_nvme_cmd_rsvd1;
190
static int hf_nvme_cmd_mptr;
191
static int hf_nvme_cmd_sgl;
192
static int hf_nvme_cmd_sgl_desc_type;
193
static int hf_nvme_cmd_sgl_desc_sub_type;
194
static int hf_nvme_cmd_sgl_desc_addr;
195
static int hf_nvme_cmd_sgl_desc_addr_rsvd;
196
static int hf_nvme_cmd_sgl_desc_len;
197
static int hf_nvme_cmd_sgl_desc_rsvd;
198
static int hf_nvme_cmd_sgl_desc_key;
199
static int hf_nvme_cmd_dword10;
200
static int hf_nvme_cmd_dword11;
201
static int hf_nvme_cmd_dword12;
202
static int hf_nvme_cmd_dword13;
203
static int hf_nvme_cmd_dword14;
204
static int hf_nvme_cmd_dword15;
205
static int hf_nvme_cmd_slba;
206
static int hf_nvme_cmd_nlb;
207
static int hf_nvme_cmd_rsvd2;
208
static int hf_nvme_cmd_prinfo;
209
static int hf_nvme_cmd_prinfo_prchk_lbrtag;
210
static int hf_nvme_cmd_prinfo_prchk_apptag;
211
static int hf_nvme_cmd_prinfo_prchk_guard;
212
static int hf_nvme_cmd_prinfo_pract;
213
static int hf_nvme_cmd_fua;
214
static int hf_nvme_cmd_lr;
215
static int hf_nvme_cmd_eilbrt;
216
static int hf_nvme_cmd_elbat;
217
static int hf_nvme_cmd_elbatm;
218
static int hf_nvme_cmd_dsm;
219
static int hf_nvme_cmd_dsm_access_freq;
220
static int hf_nvme_cmd_dsm_access_lat;
221
static int hf_nvme_cmd_dsm_seq_req;
222
static int hf_nvme_cmd_dsm_incompressible;
223
static int hf_nvme_cmd_rsvd3;
224
static int hf_nvme_identify_dword10[4];
225
static int hf_nvme_identify_dword11[3];
226
static int hf_nvme_identify_dword14[3];
227
228
static int hf_nvme_get_logpage_dword10[6];
229
static int hf_nvme_get_logpage_numd;
230
static int hf_nvme_get_logpage_dword11[3];
231
static int hf_nvme_get_logpage_lpo;
232
static int hf_nvme_get_logpage_dword14[3];
233
static int hf_nvme_set_features_dword10[4];
234
static int hf_nvme_set_features_dword14[3];
235
static int hf_nvme_cmd_set_features_dword11_arb[6];
236
static int hf_nvme_cmd_set_features_dword11_pm[4];
237
static int hf_nvme_cmd_set_features_dword11_lbart[3];
238
static int hf_nvme_cmd_set_features_dword11_tt[5];
239
static int hf_nvme_cmd_set_features_dword11_erec[4];
240
static int hf_nvme_cmd_set_features_dword11_vwce[3];
241
static int hf_nvme_cmd_set_features_dword11_nq[3];
242
static int hf_nvme_cmd_set_features_dword11_irqc[3];
243
static int hf_nvme_cmd_set_features_dword11_irqv[4];
244
static int hf_nvme_cmd_set_features_dword11_wan[3];
245
static int hf_nvme_cmd_set_features_dword11_aec[11];
246
static int hf_nvme_cmd_set_features_dword11_apst[3];
247
static int hf_nvme_cmd_set_features_dword11_kat[2];
248
static int hf_nvme_cmd_set_features_dword11_hctm[3];
249
static int hf_nvme_cmd_set_features_dword11_nops[3];
250
static int hf_nvme_cmd_set_features_dword11_rrl[3];
251
static int hf_nvme_cmd_set_features_dword12_rrl[3];
252
static int hf_nvme_cmd_set_features_dword11_plmc[3];
253
static int hf_nvme_cmd_set_features_dword12_plmc[3];
254
static int hf_nvme_cmd_set_features_dword11_plmw[3];
255
static int hf_nvme_cmd_set_features_dword12_plmw[3];
256
static int hf_nvme_cmd_set_features_dword11_lbasi[3];
257
static int hf_nvme_cmd_set_features_dword11_san[3];
258
static int hf_nvme_cmd_set_features_dword11_eg[4];
259
static int hf_nvme_cmd_set_features_dword11_swp[3];
260
static int hf_nvme_cmd_set_features_dword11_hid[3];
261
static int hf_nvme_cmd_set_features_dword11_rsrvn[6];
262
static int hf_nvme_cmd_set_features_dword11_rsrvp[3];
263
static int hf_nvme_cmd_set_features_dword11_nswp[3];
264
static int hf_nvme_set_features_tr_lbart;
265
static int hf_nvme_set_features_tr_lbart_type;
266
static int hf_nvme_set_features_tr_lbart_attr[4];
267
static int hf_nvme_set_features_tr_lbart_rsvd0;
268
static int hf_nvme_set_features_tr_lbart_slba;
269
static int hf_nvme_set_features_tr_lbart_nlb;
270
static int hf_nvme_set_features_tr_lbart_guid;
271
static int hf_nvme_set_features_tr_lbart_rsvd1;
272
static int hf_nvme_set_features_tr_apst[5];
273
static int hf_nvme_set_features_tr_tst[3];
274
static int hf_nvme_set_features_tr_plmc;
275
static int hf_nvme_set_features_tr_plmc_ee[7];
276
static int hf_nvme_set_features_tr_plmc_rsvd0;
277
static int hf_nvme_set_features_tr_plmc_dtwinrt;
278
static int hf_nvme_set_features_tr_plmc_dtwinwt;
279
static int hf_nvme_set_features_tr_plmc_dtwintt;
280
static int hf_nvme_set_features_tr_plmc_rsvd1;
281
static int hf_nvme_set_features_tr_hbs;
282
static int hf_nvme_set_features_tr_hbs_acre;
283
static int hf_nvme_set_features_tr_hbs_rsvd;
284
static int hf_nvme_get_features_dword10[4];
285
static int hf_nvme_get_features_dword14[3];
286
static int hf_nvme_cmd_get_features_dword11_rrl[3];
287
static int hf_nvme_cmd_get_features_dword11_plmc[3];
288
static int hf_nvme_cmd_get_features_dword11_plmw[3];
289
static int hf_nvme_identify_ns_nsze;
290
static int hf_nvme_identify_ns_ncap;
291
static int hf_nvme_identify_ns_nuse;
292
static int hf_nvme_identify_ns_nsfeat;
293
static int hf_nvme_identify_ns_nlbaf;
294
static int hf_nvme_identify_ns_flbas;
295
static int hf_nvme_identify_ns_mc;
296
static int hf_nvme_identify_ns_dpc;
297
static int hf_nvme_identify_ns_dps;
298
static int hf_nvme_identify_ns_nmic;
299
static int hf_nvme_identify_ns_nguid;
300
static int hf_nvme_identify_ns_eui64;
301
static int hf_nvme_identify_ns_lbafs;
302
static int hf_nvme_identify_ns_lbaf;
303
static int hf_nvme_identify_ns_rsvd;
304
static int hf_nvme_identify_ns_vs;
305
static int hf_nvme_identify_ctrl_vid;
306
static int hf_nvme_identify_ctrl_ssvid;
307
static int hf_nvme_identify_ctrl_sn;
308
static int hf_nvme_identify_ctrl_mn;
309
static int hf_nvme_identify_ctrl_fr;
310
static int hf_nvme_identify_ctrl_rab;
311
static int hf_nvme_identify_ctrl_ieee;
312
static int hf_nvme_identify_ctrl_cmic[6];
313
static int hf_nvme_identify_ctrl_mdts;
314
static int hf_nvme_identify_ctrl_cntlid;
315
static int hf_nvme_identify_ctrl_ver;
316
static int hf_nvme_identify_ctrl_ver_min;
317
static int hf_nvme_identify_ctrl_ver_mjr;
318
static int hf_nvme_identify_ctrl_ver_ter;
319
static int hf_nvme_identify_ctrl_rtd3r;
320
static int hf_nvme_identify_ctrl_rtd3e;
321
static int hf_nvme_identify_ctrl_oaes[10];
322
static int hf_nvme_identify_ctrl_ctratt[12];
323
static int hf_nvme_identify_ctrl_rrls[17];
324
static int hf_nvme_identify_ctrl_rsvd0;
325
static int hf_nvme_identify_ctrl_cntrltype;
326
static int hf_nvme_identify_ctrl_fguid;
327
static int hf_nvme_identify_ctrl_fguid_vse;
328
static int hf_nvme_identify_ctrl_fguid_oui;
329
static int hf_nvme_identify_ctrl_fguid_ei;
330
static int hf_nvme_identify_ctrl_crdt1;
331
static int hf_nvme_identify_ctrl_crdt2;
332
static int hf_nvme_identify_ctrl_crdt3;
333
static int hf_nvme_identify_ctrl_rsvd1;
334
static int hf_nvme_identify_ctrl_mi;
335
static int hf_nvme_identify_ctrl_mi_rsvd;
336
static int hf_nvme_identify_ctrl_mi_nvmsr[4];
337
static int hf_nvme_identify_ctrl_mi_vwci[3];
338
static int hf_nvme_identify_ctrl_mi_mec[4];
339
static int hf_nvme_identify_ctrl_oacs[12];
340
static int hf_nvme_identify_ctrl_acl;
341
static int hf_nvme_identify_ctrl_aerl;
342
static int hf_nvme_identify_ctrl_frmw[5];
343
static int hf_nvme_identify_ctrl_lpa[7];
344
static int hf_nvme_identify_ctrl_elpe;
345
static int hf_nvme_identify_ctrl_npss;
346
static int hf_nvme_identify_ctrl_avscc[3];
347
static int hf_nvme_identify_ctrl_apsta[3];
348
static int hf_nvme_identify_ctrl_wctemp;
349
static int hf_nvme_identify_ctrl_cctemp;
350
static int hf_nvme_identify_ctrl_mtfa;
351
static int hf_nvme_identify_ctrl_hmpre;
352
static int hf_nvme_identify_ctrl_hmmin;
353
static int hf_nvme_identify_ctrl_tnvmcap;
354
static int  hf_nvme_identify_ctrl_unvmcap;
355
static int hf_nvme_identify_ctrl_rpmbs[6];
356
static int hf_nvme_identify_ctrl_edstt;
357
static int hf_nvme_identify_ctrl_dsto[3];
358
static int hf_nvme_identify_ctrl_fwug;
359
static int hf_nvme_identify_ctrl_kas;
360
static int hf_nvme_identify_ctrl_hctma[3];
361
static int hf_nvme_identify_ctrl_mntmt;
362
static int hf_nvme_identify_ctrl_mxtmt;
363
static int hf_nvme_identify_ctrl_sanicap[7];
364
static int hf_nvme_identify_ctrl_hmmminds;
365
static int hf_nvme_identify_ctrl_hmmaxd;
366
static int hf_nvme_identify_ctrl_nsetidmax;
367
static int hf_nvme_identify_ctrl_endgidmax;
368
static int hf_nvme_identify_ctrl_anatt;
369
static int hf_nvme_identify_ctrl_anacap[9];
370
static int hf_nvme_identify_ctrl_anagrpmax;
371
static int hf_nvme_identify_ctrl_nanagrpid;
372
static int hf_nvme_identify_ctrl_pels;
373
static int hf_nvme_identify_ctrl_rsvd2;
374
static int hf_nvme_identify_ctrl_sqes[3];
375
static int hf_nvme_identify_ctrl_cqes[3];
376
static int hf_nvme_identify_ctrl_maxcmd;
377
static int hf_nvme_identify_ctrl_nn;
378
static int hf_nvme_identify_ctrl_oncs[10];
379
static int hf_nvme_identify_ctrl_fuses[3];
380
static int hf_nvme_identify_ctrl_fna[5];
381
static int hf_nvme_identify_ctrl_vwc[4];
382
static int hf_nvme_identify_ctrl_awun;
383
static int hf_nvme_identify_ctrl_awupf;
384
static int hf_nvme_identify_ctrl_nvscc[3];
385
static int hf_nvme_identify_ctrl_nwpc[5];
386
static int hf_nvme_identify_ctrl_acwu;
387
static int hf_nvme_identify_ctrl_rsvd3;
388
static int hf_nvme_identify_ctrl_sgls[11];
389
static int hf_nvme_identify_ctrl_mnan;
390
static int hf_nvme_identify_ctrl_rsvd4;
391
static int hf_nvme_identify_ctrl_subnqn;
392
static int hf_nvme_identify_ctrl_rsvd5;
393
static int hf_nvme_identify_ctrl_nvmeof;
394
static int hf_nvme_identify_ctrl_nvmeof_ioccsz;
395
static int hf_nvme_identify_ctrl_nvmeof_iorcsz;
396
static int hf_nvme_identify_ctrl_nvmeof_icdoff;
397
static int hf_nvme_identify_ctrl_nvmeof_fcatt[3];
398
static int hf_nvme_identify_ctrl_nvmeof_msdbd;
399
static int hf_nvme_identify_ctrl_nvmeof_ofcs[3];
400
static int hf_nvme_identify_ctrl_nvmeof_rsvd;
401
static int hf_nvme_identify_ctrl_psds;
402
static int hf_nvme_identify_ctrl_psd;
403
static int hf_nvme_identify_ctrl_psd_mp;
404
static int hf_nvme_identify_ctrl_psd_rsvd0;
405
static int hf_nvme_identify_ctrl_psd_mxps;
406
static int hf_nvme_identify_ctrl_psd_nops;
407
static int hf_nvme_identify_ctrl_psd_rsvd1;
408
static int hf_nvme_identify_ctrl_psd_enlat;
409
static int hf_nvme_identify_ctrl_psd_exlat;
410
static int hf_nvme_identify_ctrl_psd_rrt;
411
static int hf_nvme_identify_ctrl_psd_rsvd2;
412
static int hf_nvme_identify_ctrl_psd_rrl;
413
static int hf_nvme_identify_ctrl_psd_rsvd3;
414
static int hf_nvme_identify_ctrl_psd_rwt;
415
static int hf_nvme_identify_ctrl_psd_rsvd4;
416
static int hf_nvme_identify_ctrl_psd_rwl;
417
static int hf_nvme_identify_ctrl_psd_rsvd5;
418
static int hf_nvme_identify_ctrl_psd_idlp;
419
static int hf_nvme_identify_ctrl_psd_rsvd6;
420
static int hf_nvme_identify_ctrl_psd_ips;
421
static int hf_nvme_identify_ctrl_psd_rsvd7;
422
static int hf_nvme_identify_ctrl_psd_actp;
423
static int hf_nvme_identify_ctrl_psd_apw;
424
static int hf_nvme_identify_ctrl_psd_rsvd8;
425
static int hf_nvme_identify_ctrl_psd_aps;
426
static int hf_nvme_identify_ctrl_psd_rsvd9;
427
static int hf_nvme_identify_ctrl_vs;
428
429
static int hf_nvme_identify_nslist_nsid;
430
431
/* get logpage response */
432
static int hf_nvme_get_logpage_ify_genctr;
433
static int hf_nvme_get_logpage_ify_numrec;
434
static int hf_nvme_get_logpage_ify_recfmt;
435
static int hf_nvme_get_logpage_ify_rsvd;
436
static int hf_nvme_get_logpage_ify_rcrd;
437
static int hf_nvme_get_logpage_ify_rcrd_trtype;
438
static int hf_nvme_get_logpage_ify_rcrd_adrfam;
439
static int hf_nvme_get_logpage_ify_rcrd_subtype;
440
static int hf_nvme_get_logpage_ify_rcrd_treq[4];
441
static int hf_nvme_get_logpage_ify_rcrd_portid;
442
static int hf_nvme_get_logpage_ify_rcrd_cntlid;
443
static int hf_nvme_get_logpage_ify_rcrd_asqsz;
444
static int hf_nvme_get_logpage_ify_rcrd_rsvd0;
445
static int hf_nvme_get_logpage_ify_rcrd_trsvcid;
446
static int hf_nvme_get_logpage_ify_rcrd_rsvd1;
447
static int hf_nvme_get_logpage_ify_rcrd_subnqn;
448
static int hf_nvme_get_logpage_ify_rcrd_traddr;
449
static int hf_nvme_get_logpage_ify_rcrd_tsas;
450
static int hf_nvme_get_logpage_ify_rcrd_tsas_rdma_qptype;
451
static int hf_nvme_get_logpage_ify_rcrd_tsas_rdma_prtype;
452
static int hf_nvme_get_logpage_ify_rcrd_tsas_rdma_cms;
453
static int hf_nvme_get_logpage_ify_rcrd_tsas_rdma_rsvd0;
454
static int hf_nvme_get_logpage_ify_rcrd_tsas_rdma_pkey;
455
static int hf_nvme_get_logpage_ify_rcrd_tsas_rdma_rsvd1;
456
static int hf_nvme_get_logpage_ify_rcrd_tsas_tcp_sectype;
457
static int hf_nvme_get_logpage_ify_rcrd_tsas_tcp_rsvd;
458
static int hf_nvme_get_logpage_errinf_errcnt;
459
static int hf_nvme_get_logpage_errinf_sqid;
460
static int hf_nvme_get_logpage_errinf_cid;
461
static int hf_nvme_get_logpage_errinf_sf[3];
462
static int hf_nvme_get_logpage_errinf_pel[4];
463
static int hf_nvme_get_logpage_errinf_lba;
464
static int hf_nvme_get_logpage_errinf_ns;
465
static int hf_nvme_get_logpage_errinf_vsi;
466
static int hf_nvme_get_logpage_errinf_trtype;
467
static int hf_nvme_get_logpage_errinf_rsvd0;
468
static int hf_nvme_get_logpage_errinf_csi;
469
static int hf_nvme_get_logpage_errinf_tsi;
470
static int hf_nvme_get_logpage_errinf_rsvd1;
471
static int hf_nvme_get_logpage_smart_cw[8];
472
static int hf_nvme_get_logpage_smart_ct;
473
static int hf_nvme_get_logpage_smart_asc;
474
static int hf_nvme_get_logpage_smart_ast;
475
static int hf_nvme_get_logpage_smart_lpu;
476
static int hf_nvme_get_logpage_smart_egcws[6];
477
static int hf_nvme_get_logpage_smart_rsvd0;
478
static int hf_nvme_get_logpage_smart_dur;
479
static int hf_nvme_get_logpage_smart_duw;
480
static int hf_nvme_get_logpage_smart_hrc;
481
static int hf_nvme_get_logpage_smart_hwc;
482
static int hf_nvme_get_logpage_smart_cbt;
483
static int hf_nvme_get_logpage_smart_pc;
484
static int hf_nvme_get_logpage_smart_poh;
485
static int hf_nvme_get_logpage_smart_us;
486
static int hf_nvme_get_logpage_smart_mie;
487
static int hf_nvme_get_logpage_smart_ele;
488
static int hf_nvme_get_logpage_smart_wctt;
489
static int hf_nvme_get_logpage_smart_cctt;
490
static int hf_nvme_get_logpage_smart_ts[9];
491
static int hf_nvme_get_logpage_smart_tmt1c;
492
static int hf_nvme_get_logpage_smart_tmt2c;
493
static int hf_nvme_get_logpage_smart_tmt1t;
494
static int hf_nvme_get_logpage_smart_tmt2t;
495
static int hf_nvme_get_logpage_smart_rsvd1;
496
static int hf_nvme_get_logpage_fw_slot_afi[5];
497
static int hf_nvme_get_logpage_fw_slot_rsvd0;
498
static int hf_nvme_get_logpage_fw_slot_frs[8];
499
static int hf_nvme_get_logpage_fw_slot_rsvd1;
500
static int hf_nvme_get_logpage_changed_nslist;
501
static int hf_nvme_get_logpage_cmd_and_eff_cs;
502
static int hf_nvme_get_logpage_cmd_and_eff_cseds[10];
503
static int hf_nvme_get_logpage_selftest_csto[3];
504
static int hf_nvme_get_logpage_selftest_cstc[3];
505
static int hf_nvme_get_logpage_selftest_rsvd;
506
static int hf_nvme_get_logpage_selftest_res;
507
static int hf_nvme_get_logpage_selftest_res_status[3];
508
static int hf_nvme_get_logpage_selftest_res_sn;
509
static int hf_nvme_get_logpage_selftest_res_vdi[6];
510
static int hf_nvme_get_logpage_selftest_res_rsvd;
511
static int hf_nvme_get_logpage_selftest_res_poh;
512
static int hf_nvme_get_logpage_selftest_res_nsid;
513
static int hf_nvme_get_logpage_selftest_res_flba;
514
static int hf_nvme_get_logpage_selftest_res_sct[3];
515
static int hf_nvme_get_logpage_selftest_res_sc;
516
static int hf_nvme_get_logpage_selftest_res_vs;
517
static int hf_nvme_get_logpage_telemetry_li;
518
static int hf_nvme_get_logpage_telemetry_rsvd0;
519
static int hf_nvme_get_logpage_telemetry_ieee;
520
static int hf_nvme_get_logpage_telemetry_da1lb;
521
static int hf_nvme_get_logpage_telemetry_da2lb;
522
static int hf_nvme_get_logpage_telemetry_da3lb;
523
static int hf_nvme_get_logpage_telemetry_rsvd1;
524
static int hf_nvme_get_logpage_telemetry_da;
525
static int hf_nvme_get_logpage_telemetry_dgn;
526
static int hf_nvme_get_logpage_telemetry_ri;
527
static int hf_nvme_get_logpage_telemetry_db;
528
static int hf_nvme_get_logpage_egroup_cw[6];
529
static int hf_nvme_get_logpage_egroup_rsvd0;
530
static int hf_nvme_get_logpage_egroup_as;
531
static int hf_nvme_get_logpage_egroup_ast;
532
static int hf_nvme_get_logpage_egroup_pu;
533
static int hf_nvme_get_logpage_egroup_rsvd1;
534
static int hf_nvme_get_logpage_egroup_ee;
535
static int hf_nvme_get_logpage_egroup_dur;
536
static int hf_nvme_get_logpage_egroup_duw;
537
static int hf_nvme_get_logpage_egroup_muw;
538
static int hf_nvme_get_logpage_egroup_hrc;
539
static int hf_nvme_get_logpage_egroup_hwc;
540
static int hf_nvme_get_logpage_egroup_mdie;
541
static int hf_nvme_get_logpage_egroup_ele;
542
static int hf_nvme_get_logpage_egroup_rsvd2;
543
static int hf_nvme_get_logpage_pred_lat_status[3];
544
static int hf_nvme_get_logpage_pred_lat_rsvd0;
545
static int hf_nvme_get_logpage_pred_lat_etype[7];
546
static int hf_nvme_get_logpage_pred_lat_rsvd1;
547
static int hf_nvme_get_logpage_pred_lat_dtwin_rt;
548
static int hf_nvme_get_logpage_pred_lat_dtwin_wt;
549
static int hf_nvme_get_logpage_pred_lat_dtwin_tm;
550
static int hf_nvme_get_logpage_pred_lat_ndwin_tmh;
551
static int hf_nvme_get_logpage_pred_lat_ndwin_tml;
552
static int hf_nvme_get_logpage_pred_lat_rsvd2;
553
static int hf_nvme_get_logpage_pred_lat_dtwin_re;
554
static int hf_nvme_get_logpage_pred_lat_dtwin_we;
555
static int hf_nvme_get_logpage_pred_lat_dtwin_te;
556
static int hf_nvme_get_logpage_pred_lat_rsvd3;
557
static int hf_nvme_get_logpage_pred_lat_aggreg_ne;
558
static int hf_nvme_get_logpage_pred_lat_aggreg_nset;
559
static int hf_nvme_get_logpage_ana_chcnt;
560
static int hf_nvme_get_logpage_ana_ngd;
561
static int hf_nvme_get_logpage_ana_rsvd;
562
static int hf_nvme_get_logpage_ana_grp;
563
static int hf_nvme_get_logpage_ana_grp_id;
564
static int hf_nvme_get_logpage_ana_grp_nns;
565
static int hf_nvme_get_logpage_ana_grp_chcnt;
566
static int hf_nvme_get_logpage_ana_grp_anas[3];
567
static int hf_nvme_get_logpage_ana_grp_rsvd;
568
static int hf_nvme_get_logpage_ana_grp_nsid;
569
static int hf_nvme_get_logpage_lba_status_lslplen;
570
static int hf_nvme_get_logpage_lba_status_nlslne;
571
static int hf_nvme_get_logpage_lba_status_estulb;
572
static int hf_nvme_get_logpage_lba_status_rsvd;
573
static int hf_nvme_get_logpage_lba_status_lsgc;
574
static int hf_nvme_get_logpage_lba_status_nel;
575
static int hf_nvme_get_logpage_lba_status_nel_ne;
576
static int hf_nvme_get_logpage_lba_status_nel_ne_neid;
577
static int hf_nvme_get_logpage_lba_status_nel_ne_nlrd;
578
static int hf_nvme_get_logpage_lba_status_nel_ne_ratype;
579
static int hf_nvme_get_logpage_lba_status_nel_ne_rsvd;
580
static int hf_nvme_get_logpage_lba_status_nel_ne_rd;
581
static int hf_nvme_get_logpage_lba_status_nel_ne_rd_rslba;
582
static int hf_nvme_get_logpage_lba_status_nel_ne_rd_rnlb;
583
static int hf_nvme_get_logpage_lba_status_nel_ne_rd_rsvd;
584
static int hf_nvme_get_logpage_egroup_aggreg_ne;
585
static int hf_nvme_get_logpage_egroup_aggreg_eg;
586
static int hf_nvme_get_logpage_reserv_notif_lpc;
587
static int hf_nvme_get_logpage_reserv_notif_lpt;
588
static int hf_nvme_get_logpage_reserv_notif_nalp;
589
static int hf_nvme_get_logpage_reserv_notif_rsvd0;
590
static int hf_nvme_get_logpage_reserv_notif_nsid;
591
static int hf_nvme_get_logpage_reserv_notif_rsvd1;
592
static int hf_nvme_get_logpage_sanitize_sprog;
593
static int hf_nvme_get_logpage_sanitize_sstat[5];
594
static int hf_nvme_get_logpage_sanitize_scdw10;
595
static int hf_nvme_get_logpage_sanitize_eto;
596
static int hf_nvme_get_logpage_sanitize_etbe;
597
static int hf_nvme_get_logpage_sanitize_etce;
598
static int hf_nvme_get_logpage_sanitize_etond;
599
static int hf_nvme_get_logpage_sanitize_etbend;
600
static int hf_nvme_get_logpage_sanitize_etcend;
601
static int hf_nvme_get_logpage_sanitize_rsvd;
602
static int hf_nvme_get_logpage_disc_rcrd_eflags[4];
603
604
/* NVMe CQE fields */
605
static int hf_nvme_cqe_dword0;
606
static int hf_nvme_cqe_aev_dword0[6];
607
static int hf_nvme_cqe_dword0_sf_nq[3];
608
static int hf_nvme_cqe_dword0_sf_err;
609
610
static int hf_nvme_cqe_get_features_dword0_arb[6];
611
static int hf_nvme_cqe_get_features_dword0_pm[4];
612
static int hf_nvme_cqe_get_features_dword0_lbart[3];
613
static int hf_nvme_cqe_get_features_dword0_tt[5];
614
static int hf_nvme_cqe_get_features_dword0_erec[4];
615
static int hf_nvme_cqe_get_features_dword0_vwce[3];
616
static int hf_nvme_cqe_get_features_dword0_nq[3];
617
static int hf_nvme_cqe_get_features_dword0_irqc[3];
618
static int hf_nvme_cqe_get_features_dword0_irqv[4];
619
static int hf_nvme_cqe_get_features_dword0_wan[3];
620
static int hf_nvme_cqe_get_features_dword0_aec[11];
621
static int hf_nvme_cqe_get_features_dword0_apst[3];
622
static int hf_nvme_cqe_get_features_dword0_kat[2];
623
static int hf_nvme_cqe_get_features_dword0_hctm[3];
624
static int hf_nvme_cqe_get_features_dword0_nops[3];
625
static int hf_nvme_cqe_get_features_dword0_rrl[3];
626
static int hf_nvme_cqe_get_features_dword0_plmc[3];
627
static int hf_nvme_cqe_get_features_dword0_plmw[3];
628
static int hf_nvme_cqe_get_features_dword0_lbasi[3];
629
static int hf_nvme_cqe_get_features_dword0_san[3];
630
static int hf_nvme_cqe_get_features_dword0_eg[4];
631
static int hf_nvme_cqe_get_features_dword0_swp[3];
632
static int hf_nvme_cqe_get_features_dword0_hid[3];
633
static int hf_nvme_cqe_get_features_dword0_rsrvn[6];
634
static int hf_nvme_cqe_get_features_dword0_rsrvp[3];
635
static int hf_nvme_cqe_get_features_dword0_nswp[3];
636
637
static int hf_nvme_cqe_dword1;
638
static int hf_nvme_cqe_sqhd;
639
static int hf_nvme_cqe_sqid;
640
static int hf_nvme_cqe_cid;
641
static int hf_nvme_cqe_status[7];
642
static int hf_nvme_cqe_status_rsvd;
643
644
/* tracking Cmd and its respective CQE */
645
static int hf_nvme_cmd_pkt;
646
static int hf_nvme_data_req;
647
static int hf_nvme_data_tr[NVME_CMD_MAX_TRS];
648
static int hf_nvme_cqe_pkt;
649
static int hf_nvme_cmd_latency;
650
651
/* Data response fields */
652
static int hf_nvme_gen_data;
653
/* Initialize the subtree pointers */
654
static int ett_data;
655
656
#define NVME_AQ_OPC_DELETE_SQ           0x0
657
#define NVME_AQ_OPC_CREATE_SQ           0x1
658
0
#define NVME_AQ_OPC_GET_LOG_PAGE        0x2
659
#define NVME_AQ_OPC_DELETE_CQ           0x4
660
#define NVME_AQ_OPC_CREATE_CQ           0x5
661
0
#define NVME_AQ_OPC_IDENTIFY            0x6
662
#define NVME_AQ_OPC_ABORT               0x8
663
0
#define NVME_AQ_OPC_SET_FEATURES        0x9
664
0
#define NVME_AQ_OPC_GET_FEATURES        0xa
665
0
#define NVME_AQ_OPC_ASYNC_EVE_REQ       0xc
666
#define NVME_AQ_OPC_NS_MGMT             0xd
667
#define NVME_AQ_OPC_FW_COMMIT           0x10
668
#define NVME_AQ_OPC_FW_IMG_DOWNLOAD     0x11
669
#define NVME_AQ_OPC_NS_ATTACH           0x15
670
#define NVME_AQ_OPC_KEEP_ALIVE          0x18
671
672
0
#define NVME_IOQ_OPC_FLUSH                  0x0
673
0
#define NVME_IOQ_OPC_WRITE                  0x1
674
0
#define NVME_IOQ_OPC_READ                   0x2
675
0
#define NVME_IOQ_OPC_WRITE_UNCORRECTABLE    0x4
676
0
#define NVME_IOQ_OPC_COMPARE                0x5
677
0
#define NVME_IOQ_OPC_WRITE_ZEROS            0x8
678
0
#define NVME_IOQ_OPC_DATASET_MGMT           0x9
679
0
#define NVME_IOQ_OPC_RESV_REG               0xd
680
0
#define NVME_IOQ_OPC_RESV_REPORT            0xe
681
0
#define NVME_IOQ_OPC_RESV_ACQUIRE           0x11
682
0
#define NVME_IOQ_OPC_RESV_RELEASE           0x15
683
684
0
#define NVME_IDENTIFY_CNS_IDENTIFY_NS       0x0
685
0
#define NVME_IDENTIFY_CNS_IDENTIFY_CTRL     0x1
686
0
#define NVME_IDENTIFY_CNS_IDENTIFY_NSLIST   0x2
687
688
typedef enum {
689
    NVME_CQE_SCT_GENERIC = 0x0,
690
    NVME_CQE_SCT_COMMAND = 0x1,
691
    NVME_CQE_SCT_MEDIA = 0x2,
692
    NVME_CQE_SCT_PATH = 0x3,
693
    NVME_CQE_SCT_VENDOR = 0x7,
694
} nvme_cqe_sct_t;
695
696
typedef enum {
697
    NVME_CQE_SC_GEN_CMD_OK = 0x00,
698
    NVME_CQE_SC_CMD_INVALID_OPCODE = 0x01,
699
    NVME_CQE_SC_GEN_CMD_INVALID_FIELD = 0x02,
700
    NVME_CQE_SC_GEN_CMD_CID_CONFLICT = 0x03,
701
    NVME_CQE_SC_GEN_DATA_TRANSFER_ERR = 0x04,
702
    NVME_CQE_SC_GEN_ABORT_DUE_TO_POWER_LOSS = 0x05,
703
    NVME_CQE_SC_GEN_INTERNAL_ERROR = 0x06,
704
    NVME_CQE_SC_GEN_ABORT_REQUESTED = 0x07,
705
    NVME_CQE_SC_GEN_ABORT_DUE_TO_SQ_DELETE = 0x08,
706
    NVME_CQE_SC_GEN_ABORT_DUE_TO_FAILED_FUSE = 0x09,
707
    NVME_CQE_SC_GEN_ABORT_DUE_TO_MISSED_FUSE = 0x0A,
708
    NVME_CQE_SC_GEN_INVALID_NAMESPACE_OR_FMT = 0x0B,
709
    NVME_CQE_SC_GEN_COMMAND_SEQUENCE_ERR = 0x0C,
710
    NVME_CQE_SC_GEN_INVALID_SGL_SD = 0x0D,
711
    NVME_CQE_SC_GEN_INVALID_SGL_SD_NUM = 0x0E,
712
    NVME_CQE_SC_GEN_INVALID_SGL_LEN = 0x0F,
713
    NVME_CQE_SC_GEN_INVALID_MDATA_SGL_LEN = 0x10,
714
    NVME_CQE_SC_GEN_INVALID_SGL_SD_TYPE = 0x11,
715
    NVME_CQE_SC_GEN_INVALID_USE_OF_MC_BUF = 0x12,
716
    NVME_CQE_SC_GEN_INVALID_PRP_OFFSET = 0x13,
717
    NVME_CQE_SC_GEN_ATOMIC_WRITE_UNIT_EXCEED = 0x14,
718
    NVME_CQE_SC_GEN_OPERATION_DENIED = 0x15,
719
    NVME_CQE_SC_GEN_INVALID_SGL_OFFSET = 0x16,
720
    NVME_CQE_SC_GEN_RESERVED_17H = 0x17,
721
    NVME_CQE_SC_GEN_HOST_ID_INVALID_FMT = 0x18,
722
    NVME_CQE_SC_GEN_KEEP_ALLIVE_EXPIRED = 0x19,
723
    NVME_CQE_SC_GEN_KEEP_ALIVE_INVALID = 0x1A,
724
    NVME_CQE_SC_GEN_ABORT_DUE_TO_PREEMPT_ABRT = 0x1B,
725
    NVME_CQE_SC_GEN_SANITIZE_FAILED = 0x1C,
726
    NVME_CQE_SC_GEN_SANITZE_IN_PROGRESS = 0x1D,
727
    NVME_CQE_SC_GEN_SGL_BLOCK_GRAN_INVALID = 0x1E,
728
    NVME_CQE_SC_GEN_CMD_NOT_SUPP_IN_CMB = 0x1F,
729
    NVME_CQE_SC_GEN_NAMESPACE_IS_WP = 0x20,
730
    NVME_CQE_SC_GEN_COMMAND_INTERRUPTED = 0x21,
731
    NVME_CQE_SC_GEN_TRANSIENT_TRASPORT_ERROR = 0x22,
732
    NVME_CQE_SC_GEN_LBA_OUT_OF_RANGE = 0x80,
733
    NVME_CQE_SC_GEN_CAPACITY_EXCEED = 0x81,
734
    NVME_CQE_SC_GEN_NAMESPACE_NOT_ERADY = 0x82,
735
    NVME_CQE_SC_GEN_RESERVATION_CONFLICT = 0x83,
736
    NVME_CQE_SC_GEN_FMT_IN_PROGRESS = 0x84,
737
} nvme_cqe_sc_gen_t;
738
739
typedef enum {
740
    NVME_CQE_SC_CMD_INVALID_CQ = 0x00,
741
    NVME_CQE_SC_CMD_INVALID_QID = 0x01,
742
    NVME_CQE_SC_CMD_INVALID_QUEUE_SIZE = 0x02,
743
    NVME_CQE_SC_CMD_ABORT_LIMIT_EXCEED = 0x03,
744
    NVME_CQE_SC_CMD_RESERVED_4H = 0x04,
745
    NVME_CQE_SC_CMD_ASYNC_REQ_LIMIT_EXCEED = 0x05,
746
    NVME_CQE_SC_CMD_INVALID_FW_SLOT = 0x06,
747
    NVME_CQE_SC_CMD_INVALID_FW_IMAGE = 0x07,
748
    NVME_CQE_SC_CMD_INVALID_IRQ_VECTOR = 0x08,
749
    NVME_CQE_SC_CMD_INVALID_LOG_PAGE = 0x09,
750
    NVME_CQE_SC_CMD_INVALID_FMT = 0x0A,
751
    NVME_CQE_SC_CMD_FW_ACTIVATION_NEEDS_RESET = 0x0B,
752
    NVME_CQE_SC_CMD_INVALID_QUEUE_DELETE = 0x0C,
753
    NVME_CQE_SC_CMD_FEATURE_ID_NOT_SAVEABLE = 0x0D,
754
    NVME_CQE_SC_CMD_FEATURE_NOT_CHANGEABLE = 0x0E,
755
    NVME_CQE_SC_CMD_FEATURE_NOT_NAMESPACE = 0x0F,
756
    NVME_CQE_SC_CMD_FEATURE_ACTIVATION_NEEDS_NVM_RESET = 0x10,
757
    NVME_CQE_SC_CMD_FEATURE_ACTIVATION_NEEDS_CNTRL_RESET = 0x11,
758
    NVME_CQE_SC_CMD_FW_ACTIVATION_NEED_MAX_TIME = 0x12,
759
    NVME_CQE_SC_CMD_FW_ACTIVATION_PROHIBITED = 0x13,
760
    NVME_CQE_SC_CMD_OVERLAPPING_RANGE = 0x14,
761
    NVME_CQE_SC_CMD_NAMESPACE_INSUF_CAPACITY = 0x15,
762
    NVME_CQE_SC_CMD_NAMESPACE_ID_NOT_AVAILABLE = 0x16,
763
    NVME_CQE_SC_CMD_RESERVED_17H = 0x17,
764
    NVME_CQE_SC_CMD_NAMESPACE_ALREADY_ATATCHED = 0x18,
765
    NVME_CQE_SC_CMD_NAMESPACE_IS_PRIVATE = 0x19,
766
    NVME_CQE_SC_CMD_NAMESPACE_NOT_ATTACHED = 0x1A,
767
    NVME_CQE_SC_CMD_THIN_PROVISION_NOT_SUPP = 0x1B,
768
    NVME_CQE_SC_CMD_INVALID_CNTRL_LIST = 0x1C,
769
    NVME_CQE_SC_CMD_SELF_TEST_IN_PROGRESS = 0x1D,
770
    NVME_CQE_SC_CMD_BOOT_PART_WRITE_PROHIBIT = 0x1E,
771
    NVME_CQE_SC_CMD_INVALID_CNTRL_ID = 0x1F,
772
    NVME_CQE_SC_CMD_INVALID_SECOND_CNTRL_STATE = 0x20,
773
    NVME_CQE_SC_CMD_IBVALID_CNRL_RES_NUM = 0x21,
774
    NVME_CQE_SC_CMD_INVALID_RESOURSE_ID = 0x22,
775
    NVME_CQE_SC_CMD_SANITIZE_PROHIBIT_WITH_PMR = 0x23,
776
    NVME_CQE_SC_CMD_INVALID_ANA_GROUP_ID = 0x24,
777
    NVME_CQE_SC_CMD_ANA_ATTACH_FAILED = 0x25,
778
    NVME_CQE_SC_CMD_CONFLICTING_ATTRS = 0x80,
779
    NVME_CQE_SC_CMD_INVALID_PROTECTION_INF = 0x81,
780
    NVME_CQE_SC_CMD_WRITE_TO_RO_REGION = 0x82,
781
} nvme_cqe_sc_cmd_t;
782
783
typedef enum {
784
    NVMEOF_CQE_SC_CMD_INCOMPAT_FORMAT = 0x80,
785
    NVMEOF_CQE_SC_CMD_CONT_BUSY = 0x81,
786
    NVMEOF_CQE_SC_CMD_CNCT_INV_PARAMS = 0x82,
787
    NVMEOF_CQE_SC_CMD_CNCT_RESTART_DISC = 0x83,
788
    NVMEOF_CQE_SC_CMD_CNCT_INV_HOST = 0x84,
789
    NVMEOF_CQE_SC_CMD_INV_QUEUE_TYPE = 0x85,
790
    NVMEOF_CQE_SC_CMD_DISC_RESTART = 0x90,
791
    NVMEOF_CQE_SC_CMD_AUTH_REQ = 0x91,
792
} nvmeof_cqe_sc_cmd_t;
793
794
typedef enum {
795
    NVME_CQE_SC_MEDIA_WRITE_FAULT = 0x80,
796
    NVME_CQE_SC_MEDIA_READ_FAULT = 0x81,
797
    NVME_CQE_SC_MEDIA_ETE_GUARD_CHECK_ERR = 0x82,
798
    NVME_CQE_SC_MEDIA_ETE_APPTAG_CHECK_ERR = 0x83,
799
    NVME_CQE_SC_MEDIA_ETE_REFTAG_CHECK_ERR = 0x84,
800
    NVME_CQE_SC_MEDIA_COMPARE_FAILURE = 0x85,
801
    NVME_CQE_SC_MEDIA_ACCESS_DENIED = 0x86,
802
    NVME_CQE_SC_MEDIA_DEALLOCATED_LBA = 0x87,
803
} nvme_cqe_sc_media_t;
804
805
typedef enum {
806
    NVME_CQE_SC_PATH_INTERNAL_PATH_ERROR = 0x00,
807
    NVME_CQE_SC_PATH_ANA_PERSISTENT_LOSS = 0x01,
808
    NVME_CQE_SC_PATH_ANA_INACCESSIBLE = 0x02,
809
    NVME_CQE_SC_PATH_ANA_TRANSIENT = 0x03,
810
    NVME_CQE_SC_PATH_CNTRL_PATH_ERROR = 0x60,
811
    NVME_CQE_SC_PATH_HOST_PATH_ERROR = 0x70,
812
    NVME_CQE_SC_PATH_CMD_ABORT = 0x71,
813
} nvme_cqe_sc_path_t;
814
815
static const value_string nvme_cqe_sct_tbl[] = {
816
    { NVME_CQE_SCT_GENERIC, "Generic Command Status" },
817
    { NVME_CQE_SCT_COMMAND, "Command Specific Status" },
818
    { NVME_CQE_SCT_MEDIA, "Media and Data Integrity Errors" },
819
    { NVME_CQE_SCT_PATH, "Path Related Status" },
820
    { NVME_CQE_SCT_VENDOR, "Vendor Specific" },
821
    { 0, NULL },
822
};
823
824
static const value_string nvme_cqe_sc_gen_tbl[] = {
825
    { NVME_CQE_SC_GEN_CMD_OK, "Successful Completion" },
826
    { NVME_CQE_SC_CMD_INVALID_OPCODE, "Invalid opcode field" },
827
    { NVME_CQE_SC_GEN_CMD_INVALID_FIELD, "Invalid Field in Command" },
828
    { NVME_CQE_SC_GEN_CMD_CID_CONFLICT, "Command ID Conflict" },
829
    { NVME_CQE_SC_GEN_DATA_TRANSFER_ERR, "Data Transfer Error" },
830
    { NVME_CQE_SC_GEN_ABORT_DUE_TO_POWER_LOSS, "Commands Aborted due to Power Loss Notification" },
831
    { NVME_CQE_SC_GEN_INTERNAL_ERROR, "Internal Error" },
832
    { NVME_CQE_SC_GEN_ABORT_REQUESTED, "Command Abort Requested" },
833
    { NVME_CQE_SC_GEN_ABORT_DUE_TO_SQ_DELETE, "Command Aborted due to SQ Deletion" },
834
    { NVME_CQE_SC_GEN_ABORT_DUE_TO_FAILED_FUSE, "Command Aborted due to Failed Fused Command" },
835
    { NVME_CQE_SC_GEN_ABORT_DUE_TO_MISSED_FUSE, "Command Aborted due to Missing Fused Command" },
836
    { NVME_CQE_SC_GEN_INVALID_NAMESPACE_OR_FMT, "Invalid Namespace or Format" },
837
    { NVME_CQE_SC_GEN_COMMAND_SEQUENCE_ERR, "Command Sequence Error" },
838
    { NVME_CQE_SC_GEN_INVALID_SGL_SD, "Invalid SGL Segment Descriptor" },
839
    { NVME_CQE_SC_GEN_INVALID_SGL_SD_NUM, "Invalid Number of SGL Descriptors" },
840
    { NVME_CQE_SC_GEN_INVALID_SGL_LEN, "Data SGL Length Invalid" },
841
    { NVME_CQE_SC_GEN_INVALID_MDATA_SGL_LEN, "Metadata SGL Length Invalid" },
842
    { NVME_CQE_SC_GEN_INVALID_SGL_SD_TYPE, "SGL Descriptor Type Invalid" },
843
    { NVME_CQE_SC_GEN_INVALID_USE_OF_MC_BUF, "Invalid Use of Controller Memory Buffer" },
844
    { NVME_CQE_SC_GEN_INVALID_PRP_OFFSET, "PRP Offset Invalid" },
845
    { NVME_CQE_SC_GEN_ATOMIC_WRITE_UNIT_EXCEED, "Atomic Write Unit Exceeded" },
846
    { NVME_CQE_SC_GEN_OPERATION_DENIED, "Operation Denied" },
847
    { NVME_CQE_SC_GEN_INVALID_SGL_OFFSET, "SGL Offset Invalid" },
848
    { NVME_CQE_SC_GEN_RESERVED_17H, "Reserved" },
849
    { NVME_CQE_SC_GEN_HOST_ID_INVALID_FMT, "Host Identifier Inconsistent Format" },
850
    { NVME_CQE_SC_GEN_KEEP_ALLIVE_EXPIRED, "Keep Alive Timer Expired" },
851
    { NVME_CQE_SC_GEN_KEEP_ALIVE_INVALID, "Keep Alive Timeout Invalid" },
852
    { NVME_CQE_SC_GEN_ABORT_DUE_TO_PREEMPT_ABRT, "Command Aborted due to Preempt and Abort" },
853
    { NVME_CQE_SC_GEN_SANITIZE_FAILED, "Sanitize Failed" },
854
    { NVME_CQE_SC_GEN_SANITZE_IN_PROGRESS,"Sanitize In Progress"  },
855
    { NVME_CQE_SC_GEN_SGL_BLOCK_GRAN_INVALID, "SGL Data Block Granularity Invalid" },
856
    { NVME_CQE_SC_GEN_CMD_NOT_SUPP_IN_CMB, "Command Not Supported for Queue in CMB" },
857
    { NVME_CQE_SC_GEN_NAMESPACE_IS_WP, "Namespace is Write Protected" },
858
    { NVME_CQE_SC_GEN_COMMAND_INTERRUPTED,"Command Interrupted" },
859
    { NVME_CQE_SC_GEN_TRANSIENT_TRASPORT_ERROR, "Transient Transport Error"},
860
    { NVME_CQE_SC_GEN_LBA_OUT_OF_RANGE, "LBA Out of Range" },
861
    { NVME_CQE_SC_GEN_CAPACITY_EXCEED, "Capacity Exceeded" },
862
    { NVME_CQE_SC_GEN_NAMESPACE_NOT_ERADY, "Namespace Not Ready" },
863
    { NVME_CQE_SC_GEN_RESERVATION_CONFLICT, "Reservation Conflict" },
864
    { NVME_CQE_SC_GEN_FMT_IN_PROGRESS, "Format In Progress"},
865
    { 0, NULL },
866
};
867
868
static const value_string nvme_cqe_sc_cmd_tbl[] = {
869
    { NVME_CQE_SC_CMD_INVALID_CQ, "Completion Queue Invalid" },
870
    { NVME_CQE_SC_CMD_INVALID_QID, "Invalid Queue Identifier" },
871
    { NVME_CQE_SC_CMD_INVALID_QUEUE_SIZE, "Invalid Queue Size" },
872
    { NVME_CQE_SC_CMD_ABORT_LIMIT_EXCEED, "Abort Command Limit Exceeded" },
873
    { NVME_CQE_SC_CMD_RESERVED_4H, "Reserved" },
874
    { NVME_CQE_SC_CMD_ASYNC_REQ_LIMIT_EXCEED, "Asynchronous Event Request Limit Exceeded" },
875
    { NVME_CQE_SC_CMD_INVALID_FW_SLOT, "Invalid Firmware Slot" },
876
    { NVME_CQE_SC_CMD_INVALID_FW_IMAGE, "Invalid Firmware Image" },
877
    { NVME_CQE_SC_CMD_INVALID_IRQ_VECTOR, "Invalid Interrupt Vector" },
878
    { NVME_CQE_SC_CMD_INVALID_LOG_PAGE, "Invalid Log Page" },
879
    { NVME_CQE_SC_CMD_INVALID_FMT, "Invalid Format" },
880
    { NVME_CQE_SC_CMD_FW_ACTIVATION_NEEDS_RESET, "Firmware Activation Requires Conventional Reset" },
881
    { NVME_CQE_SC_CMD_INVALID_QUEUE_DELETE, "Invalid Queue Deletion" },
882
    { NVME_CQE_SC_CMD_FEATURE_ID_NOT_SAVEABLE, "Feature Identifier Not Saveable" },
883
    { NVME_CQE_SC_CMD_FEATURE_NOT_CHANGEABLE, "Feature Not Changeable" },
884
    { NVME_CQE_SC_CMD_FEATURE_NOT_NAMESPACE, "Feature Not Namespace Specific" },
885
    { NVME_CQE_SC_CMD_FEATURE_ACTIVATION_NEEDS_NVM_RESET, "Firmware Activation Requires NVM Subsystem Reset" },
886
    { NVME_CQE_SC_CMD_FEATURE_ACTIVATION_NEEDS_CNTRL_RESET, "Firmware Activation Requires Controller Level Reset" },
887
    { NVME_CQE_SC_CMD_FW_ACTIVATION_NEED_MAX_TIME, "Firmware Activation Requires Maximum Time Violation" },
888
    { NVME_CQE_SC_CMD_FW_ACTIVATION_PROHIBITED, "Firmware Activation Prohibited" },
889
    { NVME_CQE_SC_CMD_OVERLAPPING_RANGE, "Overlapping Range" },
890
    { NVME_CQE_SC_CMD_NAMESPACE_INSUF_CAPACITY, "Namespace Insufficient Capacity" },
891
    { NVME_CQE_SC_CMD_NAMESPACE_ID_NOT_AVAILABLE, "Namespace Identifier Unavailable" },
892
    { NVME_CQE_SC_CMD_RESERVED_17H, "Reserved" },
893
    { NVME_CQE_SC_CMD_NAMESPACE_ALREADY_ATATCHED, "Namespace Already Attached" },
894
    { NVME_CQE_SC_CMD_NAMESPACE_IS_PRIVATE, "Namespace Is Private" },
895
    { NVME_CQE_SC_CMD_NAMESPACE_NOT_ATTACHED, "Namespace Not Attached" },
896
    { NVME_CQE_SC_CMD_THIN_PROVISION_NOT_SUPP, "Thin Provisioning Not Supported" },
897
    { NVME_CQE_SC_CMD_INVALID_CNTRL_LIST, "Controller List Invalid" },
898
    { NVME_CQE_SC_CMD_SELF_TEST_IN_PROGRESS, "Device Self-test In Progress" },
899
    { NVME_CQE_SC_CMD_BOOT_PART_WRITE_PROHIBIT, "Boot Partition Write Prohibited" },
900
    { NVME_CQE_SC_CMD_INVALID_CNTRL_ID, "Invalid Controller Identifier" },
901
    { NVME_CQE_SC_CMD_INVALID_SECOND_CNTRL_STATE, "Invalid Secondary Controller State" },
902
    { NVME_CQE_SC_CMD_IBVALID_CNRL_RES_NUM, "Invalid Number of Controller Resources" },
903
    { NVME_CQE_SC_CMD_INVALID_RESOURSE_ID, "Invalid Resource Identifier" },
904
    { NVME_CQE_SC_CMD_SANITIZE_PROHIBIT_WITH_PMR, "Sanitize Prohibited While Persistent Memory Region  is Enabled" },
905
    { NVME_CQE_SC_CMD_INVALID_ANA_GROUP_ID, "ANA Group Identifier Invalid" },
906
    { NVME_CQE_SC_CMD_ANA_ATTACH_FAILED, "ANA Attach Failed" },
907
    { NVME_CQE_SC_CMD_CONFLICTING_ATTRS, "Conflicting Attributes" },
908
    { NVME_CQE_SC_CMD_INVALID_PROTECTION_INF, "Invalid Protection Information" },
909
    { NVME_CQE_SC_CMD_WRITE_TO_RO_REGION, "Attempted Write to Read Only Range" },
910
    { 0, NULL },
911
};
912
913
static const value_string nvmeof_cqe_sc_cmd_tbl[] = {
914
    { NVMEOF_CQE_SC_CMD_INCOMPAT_FORMAT, "Incompatible Format" },
915
    { NVMEOF_CQE_SC_CMD_CONT_BUSY, "Controller Busy" },
916
    { NVMEOF_CQE_SC_CMD_CNCT_INV_PARAMS, "Connect Invalid Parameters" },
917
    { NVMEOF_CQE_SC_CMD_CNCT_RESTART_DISC, "Connect Restart Discovery" },
918
    { NVMEOF_CQE_SC_CMD_CNCT_INV_HOST, "Connect Invalid Host" },
919
    { NVMEOF_CQE_SC_CMD_INV_QUEUE_TYPE, "Invalid Queue Type" },
920
    { NVMEOF_CQE_SC_CMD_DISC_RESTART, "Discover Restart" },
921
    { NVMEOF_CQE_SC_CMD_AUTH_REQ, "Authentication Required" },
922
    { 0, NULL },
923
};
924
925
static const value_string nvme_cqe_sc_media_tbl[] = {
926
    { NVME_CQE_SC_MEDIA_WRITE_FAULT, "Write Fault" },
927
    { NVME_CQE_SC_MEDIA_READ_FAULT, "Unrecovered Read Error" },
928
    { NVME_CQE_SC_MEDIA_ETE_GUARD_CHECK_ERR, "End-to-end Guard Check Error" },
929
    { NVME_CQE_SC_MEDIA_ETE_APPTAG_CHECK_ERR, "End-to-end Application Tag Check Error" },
930
    { NVME_CQE_SC_MEDIA_ETE_REFTAG_CHECK_ERR, "End-to-end Reference Tag Check Error" },
931
    { NVME_CQE_SC_MEDIA_COMPARE_FAILURE, "Compare Failure" },
932
    { NVME_CQE_SC_MEDIA_ACCESS_DENIED, "Access Denied" },
933
    { NVME_CQE_SC_MEDIA_DEALLOCATED_LBA, "Deallocated or Unwritten Logical Block" },
934
    { 0, NULL },
935
};
936
937
static const value_string nvme_cqe_sc_path_tbl[] = {
938
    { NVME_CQE_SC_PATH_INTERNAL_PATH_ERROR, "Internal Path Error" },
939
    { NVME_CQE_SC_PATH_ANA_PERSISTENT_LOSS, "Asymmetric Access Persistent Loss" },
940
    { NVME_CQE_SC_PATH_ANA_INACCESSIBLE, "Asymmetric Access Inaccessible" },
941
    { NVME_CQE_SC_PATH_ANA_TRANSIENT, "Asymmetric Access Transition" },
942
    { NVME_CQE_SC_PATH_CNTRL_PATH_ERROR, "Controller Pathing Error" },
943
    { NVME_CQE_SC_PATH_HOST_PATH_ERROR, "Host Pathing Error" },
944
    { NVME_CQE_SC_PATH_CMD_ABORT, "Command Aborted By Host" },
945
    { 0, NULL },
946
};
947
948
static const value_string aq_opc_tbl[] = {
949
    { NVME_AQ_OPC_DELETE_SQ,     "Delete SQ"},
950
    { NVME_AQ_OPC_CREATE_SQ,     "Create SQ"},
951
    { NVME_AQ_OPC_GET_LOG_PAGE,  "Get Log Page"},
952
    { NVME_AQ_OPC_DELETE_CQ,     "Delete CQ"},
953
    { NVME_AQ_OPC_CREATE_CQ,     "Create CQ"},
954
    { NVME_AQ_OPC_IDENTIFY,      "Identify"},
955
    { NVME_AQ_OPC_ABORT,         "Abort"},
956
    { NVME_AQ_OPC_SET_FEATURES,  "Set Features"},
957
    { NVME_AQ_OPC_GET_FEATURES,  "Get Features"},
958
    { NVME_AQ_OPC_ASYNC_EVE_REQ, "Async Event Request"},
959
    { NVME_AQ_OPC_NS_MGMT,       "Namespace Management"},
960
    { NVME_AQ_OPC_FW_COMMIT,     "Firmware Commit"},
961
    { NVME_AQ_OPC_FW_IMG_DOWNLOAD, "Firmware Image Download"},
962
    { NVME_AQ_OPC_NS_ATTACH,     "Namespace attach"},
963
    { NVME_AQ_OPC_KEEP_ALIVE,    "Keep Alive"},
964
    { 0, NULL}
965
};
966
967
static const value_string ioq_opc_tbl[] = {
968
    { NVME_IOQ_OPC_FLUSH,         "Flush"},
969
    { NVME_IOQ_OPC_WRITE,         "Write"},
970
    { NVME_IOQ_OPC_READ,          "Read"},
971
    { NVME_IOQ_OPC_WRITE_UNCORRECTABLE, "Write Uncorrectable"},
972
    { NVME_IOQ_OPC_COMPARE,       "Compare"},
973
    { NVME_IOQ_OPC_WRITE_ZEROS,   "Write Zero"},
974
    { NVME_IOQ_OPC_DATASET_MGMT,  "Dataset Management"},
975
    { NVME_IOQ_OPC_RESV_REG,      "Reserve Register"},
976
    { NVME_IOQ_OPC_RESV_REPORT,   "Reserve Report"},
977
    { NVME_IOQ_OPC_RESV_ACQUIRE,  "Reserve Acquire"},
978
    { NVME_IOQ_OPC_RESV_RELEASE,  "Reserve Release"},
979
    { 0, NULL}
980
};
981
982
0
#define NVME_CMD_SGL_DATA_DESC          0x0
983
0
#define NVME_CMD_SGL_BIT_BUCKET_DESC    0x1
984
0
#define NVME_CMD_SGL_SEGMENT_DESC       0x2
985
0
#define NVME_CMD_SGL_LAST_SEGMENT_DESC  0x3
986
0
#define NVME_CMD_SGL_KEYED_DATA_DESC    0x4
987
0
#define NVME_CMD_SGL_VENDOR_DESC        0xf
988
989
static const value_string sgl_type_tbl[] = {
990
    { NVME_CMD_SGL_DATA_DESC,         "Data Block"},
991
    { NVME_CMD_SGL_BIT_BUCKET_DESC,   "Bit Bucket"},
992
    { NVME_CMD_SGL_SEGMENT_DESC,      "Segment"},
993
    { NVME_CMD_SGL_LAST_SEGMENT_DESC, "Last Segment"},
994
    { NVME_CMD_SGL_KEYED_DATA_DESC,   "Keyed Data Block"},
995
    { NVME_CMD_SGL_VENDOR_DESC,       "Vendor Specific"},
996
    { 0, NULL}
997
};
998
999
#define NVME_CMD_SGL_SUB_DESC_ADDR      0x0
1000
#define NVME_CMD_SGL_SUB_DESC_OFFSET    0x1
1001
#define NVME_CMD_SGL_SUB_DESC_TRANSPORT 0xf
1002
1003
static const value_string sgl_sub_type_tbl[] = {
1004
    { NVME_CMD_SGL_SUB_DESC_ADDR,      "Address"},
1005
    { NVME_CMD_SGL_SUB_DESC_OFFSET,    "Offset"},
1006
    { NVME_CMD_SGL_SUB_DESC_TRANSPORT, "Transport specific"},
1007
    { 0, NULL}
1008
};
1009
1010
1011
static const value_string cns_table[] = {
1012
    { 0, "Namespace"},
1013
    { 1, "Controller"},
1014
    { 2, "Active Namespace List"},
1015
    { 3, "Namespace Identification Descriptor"},
1016
    {4, "NVM Set List"},
1017
    {0x10, "Allocated Namespace ID List"},
1018
    {0x11, "Namespace Data Structure"},
1019
    {0x12, "Controller List Attached to NSID"},
1020
    {0x13, "Existing Controllers List"},
1021
    {0x14, "Primary Controller Capabilities"},
1022
    {0x15, "Secondary Controller List"},
1023
    {0x16, "Namespace Granularity List"},
1024
    {0x17, "UUID List"},
1025
    {0, NULL}
1026
};
1027
1028
static const value_string dsm_acc_freq_tbl[] = {
1029
    { 0, "No frequency"},
1030
    { 1, "Typical"},
1031
    { 2, "Infrequent Read/Write"},
1032
    { 3, "Infrequent Writes, Frequent Reads"},
1033
    { 4, "Frequent Writes, Infrequent Reads"},
1034
    { 5, "Frequent Read/Write"},
1035
    { 6, "One time read"},
1036
    { 7, "Speculative read"},
1037
    { 8, "Likely tobe overwritten"},
1038
    { 0, NULL}
1039
};
1040
1041
static const value_string dsm_acc_lat_tbl[] = {
1042
    { 0, "None"},
1043
    { 1, "Idle (Longer)"},
1044
    { 2, "Normal (Typical)"},
1045
    { 3, "Low (Smallest)"},
1046
    { 0, NULL}
1047
};
1048
1049
1050
void
1051
nvme_publish_qid(proto_tree *tree, int field_index, uint16_t qid)
1052
0
{
1053
0
    proto_item *cmd_ref_item;
1054
1055
0
    cmd_ref_item = proto_tree_add_uint_format_value(tree, field_index, NULL,
1056
0
                       0, 0, qid,
1057
0
                     qid ? "%d (IOQ)" : "%d (AQ)",
1058
0
                                     qid);
1059
1060
0
    proto_item_set_generated(cmd_ref_item);
1061
0
}
1062
1063
static void nvme_build_pending_cmd_key(wmem_tree_key_t *cmd_key, uint32_t *key)
1064
0
{
1065
0
    cmd_key[0].length = 1;
1066
0
    cmd_key[0].key = key;
1067
0
    cmd_key[1].length = 0;
1068
0
    cmd_key[1].key = NULL;
1069
0
}
1070
1071
static void
1072
nvme_build_done_frame_key(wmem_tree_key_t *cmd_key, uint32_t *key, uint32_t *frame)
1073
0
{
1074
0
    unsigned idx = 0;
1075
0
    if (key) {
1076
0
        cmd_key[0].length = 1;
1077
0
        cmd_key[0].key = key;
1078
0
        idx = 1;
1079
0
    }
1080
0
    cmd_key[idx].length = 1;
1081
0
    cmd_key[idx].key = frame;
1082
0
    idx++;
1083
1084
0
    cmd_key[idx].length = 0;
1085
0
    cmd_key[idx].key = NULL;
1086
0
}
1087
1088
void
1089
nvme_add_cmd_to_pending_list(packet_info *pinfo, struct nvme_q_ctx *q_ctx,
1090
                             struct nvme_cmd_ctx *cmd_ctx,
1091
                             void *ctx, uint16_t cmd_id)
1092
0
{
1093
0
    wmem_tree_key_t cmd_key[3];
1094
0
    uint32_t key = cmd_id;
1095
1096
0
    cmd_ctx->cmd_pkt_num = pinfo->num;
1097
0
    cmd_ctx->cqe_pkt_num = 0;
1098
0
    cmd_ctx->cmd_start_time = pinfo->abs_ts;
1099
0
    nstime_set_zero(&cmd_ctx->cmd_end_time);
1100
1101
    /* this is a new cmd, create a new command context and map it to the
1102
       unmatched table
1103
     */
1104
0
    nvme_build_pending_cmd_key(cmd_key, &key);
1105
0
    wmem_tree_insert32_array(q_ctx->pending_cmds, cmd_key, (void *)ctx);
1106
0
}
1107
1108
void* nvme_lookup_cmd_in_pending_list(struct nvme_q_ctx *q_ctx, uint16_t cmd_id)
1109
0
{
1110
0
    wmem_tree_key_t cmd_key[3];
1111
0
    uint32_t key = cmd_id;
1112
1113
0
    nvme_build_pending_cmd_key(cmd_key, &key);
1114
0
    return wmem_tree_lookup32_array(q_ctx->pending_cmds, cmd_key);
1115
0
}
1116
1117
1118
static void nvme_build_pending_transfer_key(wmem_tree_key_t *key, struct keyed_data_req *req)
1119
0
{
1120
0
    key[0].length = 2;
1121
0
    key[0].key = (uint32_t *)&req->addr;
1122
0
    key[1].length = 1;
1123
0
    key[1].key = &req->key;
1124
0
    key[2].length = 1;
1125
0
    key[2].key = &req->size;
1126
0
    key[3].length = 0;
1127
0
    key[3].key = NULL;
1128
0
}
1129
1130
void nvme_add_data_request(struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd_ctx,
1131
                                        struct keyed_data_req *req)
1132
0
{
1133
0
    wmem_tree_key_t tr_key[4];
1134
1135
0
    memset(cmd_ctx->data_tr_pkt_num, 0, sizeof(cmd_ctx->data_tr_pkt_num));
1136
0
    nvme_build_pending_transfer_key(tr_key, req);
1137
0
    wmem_tree_insert32_array(q_ctx->data_requests, tr_key, (void *)cmd_ctx);
1138
0
}
1139
1140
struct nvme_cmd_ctx* nvme_lookup_data_request(struct nvme_q_ctx *q_ctx,
1141
                                        struct keyed_data_req *req)
1142
0
{
1143
0
    wmem_tree_key_t tr_key[4];
1144
1145
0
    nvme_build_pending_transfer_key(tr_key, req);
1146
0
    return (struct nvme_cmd_ctx*)wmem_tree_lookup32_array(q_ctx->data_requests, tr_key);
1147
0
}
1148
1149
void
1150
nvme_add_data_tr_pkt(struct nvme_q_ctx *q_ctx,
1151
                       struct nvme_cmd_ctx *cmd_ctx, uint32_t rkey, uint32_t frame_num)
1152
0
{
1153
0
    wmem_tree_key_t cmd_key[3];
1154
1155
0
    nvme_build_done_frame_key(cmd_key, rkey ? &rkey : NULL, &frame_num);
1156
0
    wmem_tree_insert32_array(q_ctx->data_responses, cmd_key, (void*)cmd_ctx);
1157
0
}
1158
1159
struct nvme_cmd_ctx*
1160
nvme_lookup_data_tr_pkt(struct nvme_q_ctx *q_ctx,
1161
                          uint32_t rkey, uint32_t frame_num)
1162
0
{
1163
0
    wmem_tree_key_t cmd_key[3];
1164
1165
0
    nvme_build_done_frame_key(cmd_key, rkey ? &rkey : NULL, &frame_num);
1166
0
    return (struct nvme_cmd_ctx*)wmem_tree_lookup32_array(q_ctx->data_responses, cmd_key);
1167
0
}
1168
1169
void
1170
nvme_add_data_tr_off(struct nvme_q_ctx *q_ctx, uint32_t off, uint32_t frame_num)
1171
0
{
1172
0
    wmem_tree_key_t cmd_key[2];
1173
1174
0
    nvme_build_done_frame_key(cmd_key, NULL, &frame_num);
1175
0
    wmem_tree_insert32_array(q_ctx->data_offsets, cmd_key, GUINT_TO_POINTER(off));
1176
0
}
1177
1178
uint32_t
1179
nvme_lookup_data_tr_off(struct nvme_q_ctx *q_ctx, uint32_t frame_num)
1180
0
{
1181
0
    wmem_tree_key_t cmd_key[2];
1182
1183
0
    nvme_build_done_frame_key(cmd_key, NULL, &frame_num);
1184
0
    return GPOINTER_TO_UINT(wmem_tree_lookup32_array(q_ctx->data_offsets, cmd_key));
1185
0
}
1186
1187
void
1188
nvme_add_cmd_cqe_to_done_list(struct nvme_q_ctx *q_ctx,
1189
                              struct nvme_cmd_ctx *cmd_ctx, uint16_t cmd_id)
1190
0
{
1191
0
    wmem_tree_key_t cmd_key[3];
1192
0
    uint32_t key = cmd_id;
1193
0
    uint32_t frame_num;
1194
1195
0
    nvme_build_done_frame_key(cmd_key, &key, &frame_num);
1196
1197
    /* found matchng entry. Add entries to the matched table for both cmd and cqe.
1198
     */
1199
0
    frame_num = cmd_ctx->cqe_pkt_num;
1200
0
    wmem_tree_insert32_array(q_ctx->done_cmds, cmd_key, (void*)cmd_ctx);
1201
1202
0
    frame_num = cmd_ctx->cmd_pkt_num;
1203
0
    wmem_tree_insert32_array(q_ctx->done_cmds, cmd_key, (void*)cmd_ctx);
1204
0
}
1205
1206
void*
1207
nvme_lookup_cmd_in_done_list(packet_info *pinfo, struct nvme_q_ctx *q_ctx,
1208
                             uint16_t cmd_id)
1209
0
{
1210
0
    wmem_tree_key_t cmd_key[3];
1211
0
    uint32_t key = cmd_id;
1212
0
    uint32_t frame_num = pinfo->num;
1213
1214
0
    nvme_build_done_frame_key(cmd_key, &key, &frame_num);
1215
1216
0
    return wmem_tree_lookup32_array(q_ctx->done_cmds, cmd_key);
1217
0
}
1218
1219
void
1220
nvme_publish_cmd_latency(proto_tree *tree, struct nvme_cmd_ctx *cmd_ctx,
1221
                         int field_index)
1222
0
{
1223
0
    proto_item *cmd_ref_item;
1224
0
    nstime_t ns;
1225
0
    double cmd_latency;
1226
1227
0
    nstime_delta(&ns, &cmd_ctx->cmd_end_time, &cmd_ctx->cmd_start_time);
1228
0
    cmd_latency = nstime_to_msec(&ns);
1229
0
    cmd_ref_item = proto_tree_add_double_format_value(tree, field_index,
1230
0
                            NULL, 0, 0, cmd_latency,
1231
0
                            "%.3f ms", cmd_latency);
1232
0
    proto_item_set_generated(cmd_ref_item);
1233
0
}
1234
1235
void nvme_update_cmd_end_info(packet_info *pinfo, struct nvme_cmd_ctx *cmd_ctx)
1236
0
{
1237
0
    cmd_ctx->cmd_end_time = pinfo->abs_ts;
1238
0
    cmd_ctx->cqe_pkt_num = pinfo->num;
1239
0
}
1240
1241
void
1242
nvme_publish_link(proto_tree *tree, tvbuff_t *tvb, int hf_index,
1243
                                       uint32_t pkt_no, bool zero_ok)
1244
0
{
1245
0
    proto_item *ref_item;
1246
1247
0
    if (pkt_no || zero_ok) {
1248
0
        ref_item = proto_tree_add_uint(tree, hf_index,
1249
0
                                 tvb, 0, 0, pkt_no);
1250
0
        proto_item_set_generated(ref_item);
1251
0
    }
1252
0
}
1253
1254
void
1255
nvme_publish_to_cmd_link(proto_tree *tree, tvbuff_t *tvb,
1256
                          int hf_index, struct nvme_cmd_ctx *cmd_ctx)
1257
0
{
1258
0
    nvme_publish_link(tree, tvb, hf_index, cmd_ctx->cmd_pkt_num, true);
1259
0
}
1260
1261
void
1262
nvme_publish_to_cqe_link(proto_tree *tree, tvbuff_t *tvb,
1263
                             int hf_index, struct nvme_cmd_ctx *cmd_ctx)
1264
0
{
1265
0
    nvme_publish_link(tree, tvb, hf_index, cmd_ctx->cqe_pkt_num, false);
1266
0
}
1267
1268
void
1269
nvme_publish_to_data_req_link(proto_tree *tree, tvbuff_t *tvb,
1270
                             int hf_index, struct nvme_cmd_ctx *cmd_ctx)
1271
0
{
1272
0
    nvme_publish_link(tree, tvb, hf_index, cmd_ctx->data_req_pkt_num, false);
1273
0
}
1274
1275
static void
1276
nvme_publish_to_data_tr_links(proto_tree *tree, tvbuff_t *tvb,
1277
                             int *index_arr, struct nvme_cmd_ctx *cmd_ctx)
1278
0
{
1279
0
    unsigned i;
1280
0
    for (i = 0; i < NVME_CMD_MAX_TRS; i++)
1281
0
        nvme_publish_link(tree, tvb, index_arr[i], cmd_ctx->data_tr_pkt_num[i], false);
1282
0
}
1283
1284
void nvme_publish_to_data_resp_link(proto_tree *tree, tvbuff_t *tvb,
1285
                             int hf_index, struct nvme_cmd_ctx *cmd_ctx)
1286
0
{
1287
0
    nvme_publish_link(tree, tvb, hf_index, cmd_ctx->data_tr_pkt_num[0], false);
1288
0
}
1289
1290
void dissect_nvme_cmd_sgl(tvbuff_t *cmd_tvb, proto_tree *cmd_tree,
1291
                          int field_index, struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd_ctx, unsigned cmd_off, bool visited)
1292
0
{
1293
0
    proto_item *ti, *sgl_tree, *type_item, *sub_type_item;
1294
0
    uint8_t sgl_identifier, desc_type, desc_sub_type;
1295
0
    int offset = 24 + cmd_off;
1296
1297
0
    ti = proto_tree_add_item(cmd_tree, field_index, cmd_tvb, offset,
1298
0
                             16, ENC_NA);
1299
0
    sgl_tree = proto_item_add_subtree(ti, ett_data);
1300
1301
0
    sgl_identifier = tvb_get_uint8(cmd_tvb, offset + 15);
1302
0
    desc_type = (sgl_identifier & 0xff) >> 4;
1303
0
    desc_sub_type = sgl_identifier & 0x0f;
1304
1305
0
    type_item = proto_tree_add_item(sgl_tree, hf_nvme_cmd_sgl_desc_type,
1306
0
                                    cmd_tvb, offset + 15, 1, ENC_LITTLE_ENDIAN);
1307
0
    proto_item_append_text(type_item, " %s",
1308
0
                           val_to_str_const(desc_type, sgl_type_tbl, "Reserved"));
1309
1310
0
    sub_type_item = proto_tree_add_item(sgl_tree, hf_nvme_cmd_sgl_desc_sub_type,
1311
0
                                        cmd_tvb,
1312
0
                                        offset + 15, 1, ENC_LITTLE_ENDIAN);
1313
0
    proto_item_append_text(sub_type_item, " %s",
1314
0
                           val_to_str_const(desc_sub_type, sgl_sub_type_tbl, "Reserved"));
1315
1316
0
    switch (desc_type) {
1317
0
    case NVME_CMD_SGL_DATA_DESC:
1318
0
    case NVME_CMD_SGL_LAST_SEGMENT_DESC:
1319
0
    case NVME_CMD_SGL_SEGMENT_DESC:
1320
0
        proto_tree_add_item(sgl_tree, hf_nvme_cmd_sgl_desc_addr, cmd_tvb,
1321
0
                            offset, 8, ENC_LITTLE_ENDIAN);
1322
0
        proto_tree_add_item(sgl_tree, hf_nvme_cmd_sgl_desc_len, cmd_tvb,
1323
0
                            offset + 8, 4, ENC_LITTLE_ENDIAN);
1324
0
        proto_tree_add_item(sgl_tree, hf_nvme_cmd_sgl_desc_rsvd, cmd_tvb,
1325
0
                            offset + 12, 3, ENC_NA);
1326
0
        break;
1327
0
    case NVME_CMD_SGL_BIT_BUCKET_DESC:
1328
0
        proto_tree_add_item(sgl_tree, hf_nvme_cmd_sgl_desc_addr_rsvd, cmd_tvb,
1329
0
                            offset, 8, ENC_LITTLE_ENDIAN);
1330
0
        proto_tree_add_item(sgl_tree, hf_nvme_cmd_sgl_desc_len, cmd_tvb,
1331
0
                            offset + 8, 4, ENC_LITTLE_ENDIAN);
1332
0
        proto_tree_add_item(sgl_tree, hf_nvme_cmd_sgl_desc_rsvd, cmd_tvb,
1333
0
                            offset + 12, 3, ENC_NA);
1334
0
        break;
1335
0
    case NVME_CMD_SGL_KEYED_DATA_DESC:
1336
0
    {
1337
0
        struct keyed_data_req req;
1338
0
        proto_tree_add_item_ret_uint64(sgl_tree, hf_nvme_cmd_sgl_desc_addr, cmd_tvb,
1339
0
                            offset, 8, ENC_LITTLE_ENDIAN, &req.addr);
1340
0
        proto_tree_add_item_ret_uint(sgl_tree, hf_nvme_cmd_sgl_desc_len, cmd_tvb,
1341
0
                            offset + 8, 3, ENC_LITTLE_ENDIAN, &req.size);
1342
0
        proto_tree_add_item_ret_uint(sgl_tree, hf_nvme_cmd_sgl_desc_key, cmd_tvb,
1343
0
                            offset + 11, 4, ENC_LITTLE_ENDIAN, &req.key);
1344
0
        if (!visited && cmd_ctx && q_ctx && q_ctx->data_requests)
1345
0
            nvme_add_data_request(q_ctx, cmd_ctx, &req);
1346
0
        break;
1347
0
    }
1348
0
    case NVME_CMD_SGL_VENDOR_DESC:
1349
0
    default:
1350
0
        break;
1351
0
    }
1352
0
}
1353
1354
static void
1355
dissect_nvme_rwc_common_word_10_11_12_14_15(tvbuff_t *cmd_tvb, proto_tree *cmd_tree)
1356
0
{
1357
0
    proto_item *ti, *prinfo_tree;
1358
0
    uint16_t num_lba;
1359
1360
    /* word 10, 11 */
1361
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_slba, cmd_tvb,
1362
0
                        40, 8, ENC_LITTLE_ENDIAN);
1363
    /* add 1 for readability, as its zero based value */
1364
0
    num_lba = tvb_get_uint16(cmd_tvb, 48, ENC_LITTLE_ENDIAN) + 1;
1365
1366
    /* word 12 */
1367
0
    proto_tree_add_uint(cmd_tree, hf_nvme_cmd_nlb,
1368
0
                        cmd_tvb, 48, 2, num_lba);
1369
1370
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_rsvd2, cmd_tvb,
1371
0
                        50, 2, ENC_LITTLE_ENDIAN);
1372
1373
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_cmd_prinfo, cmd_tvb, 50,
1374
0
                             1, ENC_NA);
1375
0
    prinfo_tree = proto_item_add_subtree(ti, ett_data);
1376
1377
0
    proto_tree_add_item(prinfo_tree, hf_nvme_cmd_prinfo_prchk_lbrtag, cmd_tvb,
1378
0
                        50, 2, ENC_LITTLE_ENDIAN);
1379
0
    proto_tree_add_item(prinfo_tree, hf_nvme_cmd_prinfo_prchk_apptag, cmd_tvb,
1380
0
                        50, 2, ENC_LITTLE_ENDIAN);
1381
0
    proto_tree_add_item(prinfo_tree, hf_nvme_cmd_prinfo_prchk_guard, cmd_tvb,
1382
0
                        50, 2, ENC_LITTLE_ENDIAN);
1383
0
    proto_tree_add_item(prinfo_tree, hf_nvme_cmd_prinfo_pract, cmd_tvb,
1384
0
                        50, 2, ENC_LITTLE_ENDIAN);
1385
1386
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_fua, cmd_tvb,
1387
0
                        50, 2, ENC_LITTLE_ENDIAN);
1388
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_lr, cmd_tvb,
1389
0
                        50, 2, ENC_LITTLE_ENDIAN);
1390
1391
    /* word 14, 15 */
1392
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_eilbrt, cmd_tvb,
1393
0
                        56, 4, ENC_LITTLE_ENDIAN);
1394
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_elbat, cmd_tvb,
1395
0
                        60, 2, ENC_LITTLE_ENDIAN);
1396
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_elbatm, cmd_tvb,
1397
0
                        62, 2, ENC_LITTLE_ENDIAN);
1398
0
}
1399
1400
static void dissect_nvme_identify_ns_lbafs(tvbuff_t *cmd_tvb, proto_tree *cmd_tree)
1401
0
{
1402
0
    proto_item *ti, *lbafs_tree, *item;
1403
0
    int lbaf_off, i;
1404
0
    uint8_t nlbaf, lbads;
1405
0
    uint16_t ms;
1406
0
    uint32_t lbaf_raw;
1407
1408
0
    nlbaf = tvb_get_uint8(cmd_tvb, 25) + 1; // +1 for zero-base value
1409
1410
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_lbafs, cmd_tvb,
1411
0
                             128, 64, ENC_NA);
1412
0
    lbafs_tree = proto_item_add_subtree(ti, ett_data);
1413
1414
0
    for (i = 0; i < nlbaf; i++) {
1415
0
        lbaf_off = 128 + i * 4;
1416
1417
0
        lbaf_raw = tvb_get_uint32(cmd_tvb, lbaf_off, ENC_LITTLE_ENDIAN);
1418
0
        ms = lbaf_raw & 0xFF;
1419
0
        lbads = (lbaf_raw >> 16) & 0xF;
1420
0
        item = proto_tree_add_item(lbafs_tree, hf_nvme_identify_ns_lbaf,
1421
0
                                   cmd_tvb, lbaf_off, 4, ENC_LITTLE_ENDIAN);
1422
0
        proto_item_set_text(item, "LBAF%d: lbads %d ms %d", i, lbads, ms);
1423
0
    }
1424
0
}
1425
1426
static void dissect_nvme_identify_ns_resp(tvbuff_t *cmd_tvb,
1427
                                            proto_tree *cmd_tree, unsigned off, unsigned len)
1428
0
{
1429
0
    proto_item *ti;
1430
0
    unsigned start;
1431
0
    if (!off) {
1432
        /* minimal MTU fits this block */
1433
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_nsze, cmd_tvb,
1434
0
                        0, 8, ENC_LITTLE_ENDIAN);
1435
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_ncap, cmd_tvb,
1436
0
                        8, 8, ENC_LITTLE_ENDIAN);
1437
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_nuse, cmd_tvb,
1438
0
                        16, 8, ENC_LITTLE_ENDIAN);
1439
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_nsfeat, cmd_tvb,
1440
0
                        24, 1, ENC_LITTLE_ENDIAN);
1441
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_nlbaf, cmd_tvb,
1442
0
                        25, 1, ENC_LITTLE_ENDIAN);
1443
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_flbas, cmd_tvb,
1444
0
                        26, 1, ENC_LITTLE_ENDIAN);
1445
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_mc, cmd_tvb,
1446
0
                        27, 1, ENC_LITTLE_ENDIAN);
1447
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_dpc, cmd_tvb,
1448
0
                        28, 1, ENC_LITTLE_ENDIAN);
1449
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_dps, cmd_tvb,
1450
0
                        29, 1, ENC_LITTLE_ENDIAN);
1451
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_nmic, cmd_tvb,
1452
0
                        30, 1, ENC_LITTLE_ENDIAN);
1453
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_nguid, cmd_tvb,
1454
0
                        104, 16, ENC_NA);
1455
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_eui64, cmd_tvb,
1456
0
                        120, 8, ENC_NA);
1457
1458
0
        dissect_nvme_identify_ns_lbafs(cmd_tvb, cmd_tree);
1459
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_rsvd, cmd_tvb,
1460
0
                        192, 192, ENC_NA);
1461
0
    }
1462
0
    if (off >= 384)
1463
0
        start = 0;
1464
0
    else
1465
0
        start = 384 - off;
1466
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ns_vs, cmd_tvb,
1467
0
                        start, len - start, ENC_NA);
1468
0
    proto_item_append_text(ti, " (offset %u)", (off <= 384) ? 0 : off-384);
1469
0
}
1470
1471
static void dissect_nvme_identify_nslist_resp(tvbuff_t *cmd_tvb,
1472
                                              proto_tree *cmd_tree, unsigned off, unsigned len)
1473
0
{
1474
0
    uint32_t nsid;
1475
0
    proto_item *item;
1476
0
    unsigned done = 0;
1477
1478
0
    for (; off < 4096 && (done + 4) <= len; off += 4) {
1479
0
        nsid = tvb_get_uint32(cmd_tvb, done, ENC_LITTLE_ENDIAN);
1480
0
        if (nsid == 0)
1481
0
            break;
1482
1483
0
        item = proto_tree_add_item(cmd_tree, hf_nvme_identify_nslist_nsid,
1484
0
                                   cmd_tvb, done, 4, ENC_LITTLE_ENDIAN);
1485
0
        proto_item_set_text(item, "nsid[%u]: %u", off / 4, nsid);
1486
0
        done += 4;
1487
0
    }
1488
0
}
1489
1490
0
#define ASPEC(_x_) _x_, array_length(_x_)
1491
1492
static void add_group_mask_entry(tvbuff_t *tvb, proto_tree *tree, unsigned offset, unsigned bytes, int *array, unsigned array_len)
1493
0
{
1494
0
    proto_item *ti;
1495
0
    proto_tree *grp;
1496
0
    unsigned i;
1497
1498
0
    ti = proto_tree_add_item(tree, array[0], tvb, offset, bytes, ENC_LITTLE_ENDIAN);
1499
0
    grp =  proto_item_add_subtree(ti, ett_data);
1500
1501
0
    for (i = 1; i < array_len; i++)
1502
0
        proto_tree_add_item(grp, array[i], tvb, offset, bytes, ENC_LITTLE_ENDIAN);
1503
0
}
1504
1505
static void add_ctrl_x16_bytes( char *result, uint32_t val)
1506
0
{
1507
0
    snprintf(result, ITEM_LABEL_LENGTH, "%x (%u bytes)", val, val * 16);
1508
0
}
1509
1510
static void dissect_nvme_identify_ctrl_resp_nvmeof(tvbuff_t *cmd_tvb, proto_tree *cmd_tree, uint32_t off)
1511
0
{
1512
0
    proto_item *ti;
1513
0
    proto_tree *grp;
1514
1515
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_nvmeof, cmd_tvb, 1792-off, 256, ENC_NA);
1516
0
    grp =  proto_item_add_subtree(ti, ett_data);
1517
1518
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_nvmeof_ioccsz, cmd_tvb, 1792-off, 4, ENC_LITTLE_ENDIAN);
1519
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_nvmeof_iorcsz, cmd_tvb, 1796-off, 4, ENC_LITTLE_ENDIAN);
1520
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_nvmeof_icdoff, cmd_tvb, 1800-off, 2, ENC_LITTLE_ENDIAN);
1521
1522
0
    add_group_mask_entry(cmd_tvb, grp, 1802-off, 1, ASPEC(hf_nvme_identify_ctrl_nvmeof_fcatt));
1523
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_nvmeof_msdbd, cmd_tvb, 1803-off, 1, ENC_LITTLE_ENDIAN);
1524
0
    add_group_mask_entry(cmd_tvb, grp, 1804-off, 2, ASPEC(hf_nvme_identify_ctrl_nvmeof_ofcs));
1525
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_nvmeof_rsvd, cmd_tvb, 1806-off, 242, ENC_NA);
1526
0
}
1527
1528
1529
static const true_false_string units_watts = {
1530
    "1 (0.0001 Watt units)",
1531
    "0 (0.01 Watt units)"
1532
};
1533
1534
1535
static const value_string power_scale_tbl[] = {
1536
    { 0, "not reported for this power state" },
1537
    { 1, "0.0001 Watt units" },
1538
    { 2, "0.01 Watt units" },
1539
    { 3,  "reserved value" },
1540
    { 0, NULL}
1541
};
1542
1543
static void dissect_nvme_identify_ctrl_resp_power_state_descriptor(tvbuff_t *cmd_tvb, proto_tree *tree, uint8_t idx, uint32_t off)
1544
0
{
1545
0
    proto_item *ti;
1546
0
    proto_tree *grp;
1547
1548
0
    off = 2048 - off + idx *32;
1549
0
    ti = proto_tree_add_bytes_format(tree, hf_nvme_identify_ctrl_psd, cmd_tvb, off, 32, NULL,
1550
0
                                           "Power State %u Descriptor (PSD%u)", idx, idx);
1551
0
    grp =  proto_item_add_subtree(ti, ett_data);
1552
1553
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_mp, cmd_tvb, off, 2, ENC_LITTLE_ENDIAN);
1554
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd0, cmd_tvb, off+2, 1, ENC_LITTLE_ENDIAN);
1555
1556
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_mxps, cmd_tvb, off+3, 1, ENC_LITTLE_ENDIAN);
1557
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_nops, cmd_tvb, off+3, 1, ENC_LITTLE_ENDIAN);
1558
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd1, cmd_tvb, off+3, 1, ENC_LITTLE_ENDIAN);
1559
1560
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_enlat, cmd_tvb, off+4, 4, ENC_LITTLE_ENDIAN);
1561
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_exlat, cmd_tvb, off+8, 4, ENC_LITTLE_ENDIAN);
1562
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rrt, cmd_tvb, off+12, 1, ENC_LITTLE_ENDIAN);
1563
1564
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd2, cmd_tvb, off+12, 1, ENC_LITTLE_ENDIAN);
1565
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rrl, cmd_tvb, off+13, 1, ENC_LITTLE_ENDIAN);
1566
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd3, cmd_tvb, off+13, 1, ENC_LITTLE_ENDIAN);
1567
1568
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rwt, cmd_tvb, off+14, 1, ENC_LITTLE_ENDIAN);
1569
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd4, cmd_tvb, off+14, 1, ENC_LITTLE_ENDIAN);
1570
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rwl, cmd_tvb, off+15, 1, ENC_LITTLE_ENDIAN);
1571
1572
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd5, cmd_tvb, off+15, 1, ENC_LITTLE_ENDIAN);
1573
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_idlp, cmd_tvb, off+16, 2, ENC_LITTLE_ENDIAN);
1574
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd6, cmd_tvb, off+18, 1, ENC_LITTLE_ENDIAN);
1575
1576
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_ips, cmd_tvb, off+18, 1, ENC_LITTLE_ENDIAN);
1577
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd7, cmd_tvb, off+19, 1, ENC_LITTLE_ENDIAN);
1578
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_actp, cmd_tvb, off+20, 2, ENC_LITTLE_ENDIAN);
1579
1580
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_apw, cmd_tvb, off+22, 1, ENC_LITTLE_ENDIAN);
1581
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd8, cmd_tvb, off+22, 1, ENC_LITTLE_ENDIAN);
1582
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_aps, cmd_tvb, off+22, 1, ENC_LITTLE_ENDIAN);
1583
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_psd_rsvd9, cmd_tvb, off+23, 9, ENC_NA);
1584
0
}
1585
1586
static void dissect_nvme_identify_ctrl_resp_power_state_descriptors(tvbuff_t *cmd_tvb, proto_tree *cmd_tree, uint32_t off)
1587
0
{
1588
0
    proto_item *ti;
1589
0
    proto_tree *grp;
1590
0
    unsigned i;
1591
1592
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_psds, cmd_tvb, 2048-off, 1024, ENC_NA);
1593
0
    grp =  proto_item_add_subtree(ti, ett_data);
1594
0
    for (i = 0; i < 32; i++)
1595
0
        dissect_nvme_identify_ctrl_resp_power_state_descriptor(cmd_tvb, grp, i, off);
1596
0
}
1597
1598
1599
static void add_ctrl_rab(char *result, uint32_t val)
1600
0
{
1601
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x (%"PRIu64" command%s)", val, ((uint64_t)1) << val, val ? "s" : "");
1602
0
}
1603
1604
static void add_ctrl_mdts(char *result, uint32_t val)
1605
0
{
1606
0
    if (val)
1607
0
        snprintf(result, ITEM_LABEL_LENGTH, "0x%x (%"PRIu64" pages)", val, ((uint64_t)1) << val);
1608
0
    else
1609
0
        snprintf(result, ITEM_LABEL_LENGTH, "0x%x (unlimited)", val);
1610
0
}
1611
1612
static void add_ctrl_rtd3(char *result, uint32_t val)
1613
0
{
1614
0
    if (!val)
1615
0
        snprintf(result, ITEM_LABEL_LENGTH, "0 (not reported)");
1616
0
    else
1617
0
        snprintf(result, ITEM_LABEL_LENGTH, "%u (%u microsecond%s)", val, val, (val > 1) ? "%s" : "");
1618
0
}
1619
1620
static const value_string ctrl_type_tbl[] = {
1621
    { 0,  "Reserved (not reported)" },
1622
    { 1,  "I/O Controller" },
1623
    { 2,  "Discovery Controller" },
1624
    { 3,  "Administrative Controller" },
1625
    { 0, NULL}
1626
};
1627
1628
static void add_ctrl_ms(char *result, uint32_t val)
1629
0
{
1630
0
    snprintf(result, ITEM_LABEL_LENGTH, "%u (%u ms)", val, val * 100);
1631
0
}
1632
1633
static void dissect_nvme_identify_ctrl_resp_ver(tvbuff_t *cmd_tvb, proto_tree *cmd_tree, uint32_t off)
1634
0
{
1635
0
    proto_item *ti;
1636
0
    proto_tree *grp;
1637
1638
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_ver, cmd_tvb,  80-off, 4, ENC_LITTLE_ENDIAN);
1639
0
    grp =  proto_item_add_subtree(ti, ett_data);
1640
1641
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_ver_mjr, cmd_tvb, 82-off, 2, ENC_LITTLE_ENDIAN);
1642
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_ver_min, cmd_tvb, 81-off, 1, ENC_LITTLE_ENDIAN);
1643
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_ver_ter, cmd_tvb, 80-off, 1, ENC_LITTLE_ENDIAN);
1644
0
}
1645
1646
static void dissect_nvme_identify_ctrl_resp_fguid(tvbuff_t *cmd_tvb, proto_tree *cmd_tree, uint32_t off)
1647
0
{
1648
0
    proto_item *ti;
1649
0
    proto_tree *grp;
1650
1651
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_fguid, cmd_tvb, 112-off, 16, ENC_NA);
1652
0
    grp =  proto_item_add_subtree(ti, ett_data);
1653
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_fguid_vse, cmd_tvb, 112-off, 8, ENC_LITTLE_ENDIAN);
1654
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_fguid_oui, cmd_tvb, 120-off, 3, ENC_LITTLE_ENDIAN);
1655
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_fguid_ei, cmd_tvb, 123-off, 5, ENC_LITTLE_ENDIAN);
1656
0
}
1657
1658
static void dissect_nvme_identify_ctrl_resp_mi(tvbuff_t *cmd_tvb, proto_tree *cmd_tree, uint32_t off)
1659
0
{
1660
0
    proto_item *ti;
1661
0
    proto_tree *grp;
1662
1663
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_mi, cmd_tvb, 240-off, 16, ENC_NA);
1664
0
    grp =  proto_item_add_subtree(ti, ett_data);
1665
0
    proto_tree_add_item(grp, hf_nvme_identify_ctrl_mi_rsvd, cmd_tvb, 240-off, 13, ENC_NA);
1666
0
    add_group_mask_entry(cmd_tvb, grp, 253-off, 1, ASPEC(hf_nvme_identify_ctrl_mi_nvmsr));
1667
0
    add_group_mask_entry(cmd_tvb, grp, 254-off, 1, ASPEC(hf_nvme_identify_ctrl_mi_vwci));
1668
0
    add_group_mask_entry(cmd_tvb, grp, 255-off, 1, ASPEC(hf_nvme_identify_ctrl_mi_mec));
1669
0
}
1670
1671
static void add_ctrl_commands(char *result, uint32_t val)
1672
0
{
1673
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x: (%u command%s)", val, val+1, val ? "s" : "");
1674
0
}
1675
1676
static void add_ctrl_events(char *result, uint32_t val)
1677
0
{
1678
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x: (%u event%s)", val, val+1, val ? "s" : "");
1679
0
}
1680
1681
static void add_ctrl_entries(char *result, uint32_t val)
1682
0
{
1683
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x: (%u entr%s)", val, val+1, val ? "ies" : "y");
1684
0
}
1685
1686
static void add_ctrl_states(char *result, uint32_t val)
1687
0
{
1688
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x: (%u state%s)", val, val+1, val ? "s" : "");
1689
0
}
1690
1691
static void add_ctrl_hmpre(char *result, uint32_t val)
1692
0
{
1693
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x (%"PRIu64" bytes)", val, ((uint64_t)(val)) * 4096);
1694
0
}
1695
1696
static void post_add_bytes_from_16bytes(proto_item *ti, tvbuff_t *tvb, unsigned off, uint8_t shiftl)
1697
0
{
1698
0
    uint64_t lo = tvb_get_uint64(tvb, off, 0);
1699
0
    uint64_t hi = tvb_get_uint64(tvb, off, 8);
1700
1701
0
    if (shiftl) {
1702
0
        hi = hi << shiftl;
1703
0
        hi |= (lo >> (64-shiftl));
1704
0
        lo = lo << shiftl;
1705
0
    }
1706
0
    if (hi) {
1707
0
        if (!(hi >> 10))
1708
0
            proto_item_append_text(ti, " (%" PRIu64 " KiB)", (hi << 54) | (lo >> 10));
1709
0
        else if (!(hi >> 20))
1710
0
            proto_item_append_text(ti, " (%" PRIu64 " MiB)", (hi << 44) | (lo >> 20));
1711
0
        else if (!(hi >> 30))
1712
0
            proto_item_append_text(ti, " (%" PRIu64 " GiB)", (hi << 34) | (lo >> 30));
1713
0
        else if (!(hi >> 40))
1714
0
            proto_item_append_text(ti, " (%" PRIu64 " TiB)", (hi << 24) | (lo >> 40));
1715
0
        else if (!(hi >> 50))
1716
0
            proto_item_append_text(ti, " (%" PRIu64 " PiB)", (hi << 14) | (lo >> 50));
1717
0
        else if (!(hi >> 60))
1718
0
            proto_item_append_text(ti, " (%" PRIu64 " EiB)", (hi << 4) | (lo >> 60));
1719
0
        else
1720
0
            proto_item_append_text(ti, " (%" PRIu64 " ZiB)", hi >> 6);
1721
0
    } else {
1722
0
        proto_item_append_text(ti, " (%" PRIu64 " bytes)", lo);
1723
0
    }
1724
0
}
1725
1726
static void add_ctrl_tmt(char *result, uint32_t val)
1727
0
{
1728
0
    if (!val)
1729
0
        snprintf(result, ITEM_LABEL_LENGTH, "0 (not supported)");
1730
0
    else
1731
0
        snprintf(result, ITEM_LABEL_LENGTH, "%u degrees K", val);
1732
0
}
1733
1734
static const value_string mmas_type_tbl[] = {
1735
    { 0,  "modification not defined" },
1736
    { 1,  "no modification after sanitize completion" },
1737
    { 2,  "additional modification after sanitize completion" },
1738
    { 0, NULL}
1739
};
1740
1741
static void add_ctrl_pow2_bytes(char *result, uint32_t val)
1742
0
{
1743
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x (%" PRIu64" bytes)", val, ((uint64_t)1) << val);
1744
0
}
1745
1746
static void add_ctrl_pow2_page_size(char *result, uint32_t val)
1747
0
{
1748
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x (%" PRIu64" bytes)", val, ((uint64_t)1) << (12+val));
1749
0
}
1750
1751
static void add_ctrl_pow2_dstrd_size(char *result, uint32_t val)
1752
0
{
1753
0
    snprintf(result, ITEM_LABEL_LENGTH, "0x%x (%" PRIu64" bytes)", val, ((uint64_t)1) << (2+val));
1754
0
}
1755
1756
1757
static const value_string fcb_type_tbl[] = {
1758
    { 0, "support for the NSID field set to FFFFFFFFh is not indicated" },
1759
    { 1, "reserved value" },
1760
    { 2, "Flush command does not support the NSID field set to FFFFFFFFh" },
1761
    { 3, "Flush command supports the NSID field set to FFFFFFFFh" },
1762
    { 0, NULL}
1763
};
1764
1765
1766
static void add_ctrl_lblocks(char *result, uint32_t val)
1767
0
{
1768
0
    snprintf(result, ITEM_LABEL_LENGTH, "%u logical block%s", val + 1, val ? "%s" : "");
1769
0
}
1770
1771
static const value_string sgls_ify_type_tbl[] = {
1772
    { 0,  "SGLs are not supported." },
1773
    { 1, "SGLs are supported without alignment or granularity limitations" },
1774
    { 2, "SGLs are supported with DWORD alignment and granularity limitation" },
1775
    { 3,  "reserved value" },
1776
    { 0, NULL}
1777
};
1778
1779
0
#define CHECK_STOP_PARSE(__field_off__, __field_len__) \
1780
0
do { \
1781
0
    if ((__field_off__ - off + __field_len__) > len) \
1782
0
        return; \
1783
0
} while(0)
1784
1785
static void dissect_nvme_identify_ctrl_resp(tvbuff_t *cmd_tvb,
1786
                                            proto_tree *cmd_tree, unsigned off, unsigned len)
1787
0
{
1788
0
    proto_item *ti;
1789
1790
0
    if (!off) {
1791
0
        CHECK_STOP_PARSE(0, 2);
1792
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_vid, cmd_tvb, 0, 2, ENC_LITTLE_ENDIAN);
1793
0
    }
1794
0
    if (off <= 2) {
1795
0
        CHECK_STOP_PARSE(2, 2);
1796
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_ssvid, cmd_tvb, 2-off, 2, ENC_LITTLE_ENDIAN);
1797
0
    }
1798
0
    if (off <= 4) {
1799
0
        CHECK_STOP_PARSE(4, 20);
1800
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_sn, cmd_tvb, 4-off, 20, ENC_ASCII);
1801
0
    }
1802
0
    if (off <= 24) {
1803
0
        CHECK_STOP_PARSE(24, 40);
1804
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_mn, cmd_tvb, 24-off, 40, ENC_ASCII);
1805
0
    }
1806
0
    if (off <= 64) {
1807
0
        CHECK_STOP_PARSE(64, 8);
1808
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_fr, cmd_tvb, 64-off, 8, ENC_NA);
1809
0
    }
1810
0
    if (off <= 72) {
1811
0
        CHECK_STOP_PARSE(72, 1);
1812
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rab, cmd_tvb, 72-off, 1, ENC_LITTLE_ENDIAN);
1813
0
    }
1814
0
    if (off <= 73) {
1815
0
        CHECK_STOP_PARSE(73, 3);
1816
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_ieee, cmd_tvb, 73-off, 3, ENC_LITTLE_ENDIAN);
1817
0
    }
1818
0
    if (off <= 76) {
1819
0
        CHECK_STOP_PARSE(76, 1);
1820
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 76-off, 1, ASPEC(hf_nvme_identify_ctrl_cmic));
1821
0
    }
1822
0
    if (off <= 77) {
1823
0
        CHECK_STOP_PARSE(77, 1);
1824
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_mdts, cmd_tvb, 77-off, 1, ENC_LITTLE_ENDIAN);
1825
0
    }
1826
1827
0
    if (off <= 78) {
1828
0
        CHECK_STOP_PARSE(78, 2);
1829
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_cntlid, cmd_tvb, 78-off, 2, ENC_LITTLE_ENDIAN);
1830
0
    }
1831
0
    if (off <= 80) {
1832
0
        CHECK_STOP_PARSE(80, 4);
1833
0
        dissect_nvme_identify_ctrl_resp_ver(cmd_tvb, cmd_tree, off);
1834
0
    }
1835
0
    if (off <= 84) {
1836
0
        CHECK_STOP_PARSE(84, 4);
1837
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rtd3r, cmd_tvb, 84-off, 4, ENC_LITTLE_ENDIAN);
1838
0
    }
1839
1840
0
    if (off <= 88) {
1841
0
        CHECK_STOP_PARSE(88, 4);
1842
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rtd3e, cmd_tvb, 88-off, 4, ENC_LITTLE_ENDIAN);
1843
0
    }
1844
0
    if (off <= 92) {
1845
0
        CHECK_STOP_PARSE(92, 4);
1846
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 92-off, 4, ASPEC(hf_nvme_identify_ctrl_oaes));
1847
0
    }
1848
0
    if (off <= 96) {
1849
0
        CHECK_STOP_PARSE(96, 4);
1850
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 96-off, 4, ASPEC(hf_nvme_identify_ctrl_ctratt));
1851
0
    }
1852
1853
0
    if (off <= 100) {
1854
0
        CHECK_STOP_PARSE(100, 2);
1855
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 100-off, 2, ASPEC(hf_nvme_identify_ctrl_rrls));
1856
0
    }
1857
0
    if (off <= 102) {
1858
0
        CHECK_STOP_PARSE(102, 9);
1859
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rsvd0, cmd_tvb, 102-off, 9, ENC_NA);
1860
0
    }
1861
0
    if (off <= 111) {
1862
0
        CHECK_STOP_PARSE(111, 1);
1863
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_cntrltype, cmd_tvb, 111-off, 1, ENC_LITTLE_ENDIAN);
1864
0
    }
1865
0
    if (off <= 112) {
1866
0
        CHECK_STOP_PARSE(112, 16);
1867
0
        dissect_nvme_identify_ctrl_resp_fguid(cmd_tvb, cmd_tree, off);
1868
0
    }
1869
1870
0
    if (off <= 128) {
1871
0
        CHECK_STOP_PARSE(128, 2);
1872
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_crdt1, cmd_tvb, 128-off, 2, ENC_LITTLE_ENDIAN);
1873
0
    }
1874
0
    if (off <= 130) {
1875
0
        CHECK_STOP_PARSE(130, 2);
1876
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_crdt2, cmd_tvb, 130-off, 2, ENC_LITTLE_ENDIAN);
1877
0
    }
1878
0
    if (off <= 132)  {
1879
0
        CHECK_STOP_PARSE(132, 2);
1880
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_crdt3, cmd_tvb, 132-off, 2, ENC_LITTLE_ENDIAN);
1881
0
    }
1882
1883
0
    if (off <= 132)  {
1884
0
        CHECK_STOP_PARSE(134, 2);
1885
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rsvd1, cmd_tvb, 134-off, 106, ENC_NA);
1886
0
    }
1887
0
    if (off <= 240)  {
1888
0
        CHECK_STOP_PARSE(240, 16);
1889
0
        dissect_nvme_identify_ctrl_resp_mi(cmd_tvb, cmd_tree, off);
1890
0
    }
1891
0
    if (off <= 256)  {
1892
0
        CHECK_STOP_PARSE(256, 2);
1893
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 256-off, 2, ASPEC(hf_nvme_identify_ctrl_oacs));
1894
0
    }
1895
1896
0
    if (off <= 258)  {
1897
0
        CHECK_STOP_PARSE(258, 1);
1898
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_acl, cmd_tvb,  258-off, 1, ENC_LITTLE_ENDIAN);
1899
0
    }
1900
0
    if (off <= 259)  {
1901
0
        CHECK_STOP_PARSE(259, 1);
1902
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_aerl, cmd_tvb, 259-off, 1, ENC_LITTLE_ENDIAN);
1903
0
    }
1904
0
    if (off <= 260)  {
1905
0
        CHECK_STOP_PARSE(260, 1);
1906
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 260, 1, ASPEC(hf_nvme_identify_ctrl_frmw));
1907
0
    }
1908
1909
0
    if (off <= 261)  {
1910
0
        CHECK_STOP_PARSE(261, 1);
1911
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 261-off, 1, ASPEC(hf_nvme_identify_ctrl_lpa));
1912
0
    }
1913
0
    if (off <= 262)  {
1914
0
        CHECK_STOP_PARSE(262, 1);
1915
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_elpe, cmd_tvb, 262-off, 1, ENC_LITTLE_ENDIAN);
1916
0
    }
1917
0
    if (off <= 263)  {
1918
0
        CHECK_STOP_PARSE(263, 1);
1919
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_npss, cmd_tvb, 263-off, 1, ENC_LITTLE_ENDIAN);
1920
0
    }
1921
1922
0
    if (off <= 264)  {
1923
0
        CHECK_STOP_PARSE(264, 1);
1924
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 264-off, 1, ASPEC(hf_nvme_identify_ctrl_avscc));
1925
0
    }
1926
0
    if (off <= 265)  {
1927
0
        CHECK_STOP_PARSE(265, 1);
1928
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 265-off, 1, ASPEC(hf_nvme_identify_ctrl_apsta));
1929
0
    }
1930
0
    if (off <= 266)  {
1931
0
        CHECK_STOP_PARSE(266, 1);
1932
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_wctemp, cmd_tvb, 266-off, 2, ENC_LITTLE_ENDIAN);
1933
1934
0
    }
1935
0
    if (off <= 268)  {
1936
0
        CHECK_STOP_PARSE(268, 2);
1937
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_cctemp, cmd_tvb, 268-off, 2, ENC_LITTLE_ENDIAN);
1938
0
    }
1939
0
    if (off <= 270)  {
1940
0
        CHECK_STOP_PARSE(270, 2);
1941
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_mtfa, cmd_tvb, 270-off, 2, ENC_LITTLE_ENDIAN);
1942
0
    }
1943
0
    if (off <= 272)  {
1944
0
        CHECK_STOP_PARSE(272, 4);
1945
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_hmpre, cmd_tvb, 272-off, 4, ENC_LITTLE_ENDIAN);
1946
0
    }
1947
0
    if (off <= 276)  {
1948
0
        CHECK_STOP_PARSE(276, 4);
1949
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_hmmin, cmd_tvb, 276-off, 4, ENC_LITTLE_ENDIAN);
1950
0
    }
1951
1952
0
    if (off <= 280)  {
1953
0
        CHECK_STOP_PARSE(280, 16);
1954
0
        ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_tnvmcap, cmd_tvb, 280-off, 16, ENC_NA);
1955
0
        post_add_bytes_from_16bytes(ti, cmd_tvb, 280-off, 0);
1956
0
    }
1957
0
    if (off <= 296)  {
1958
0
        CHECK_STOP_PARSE(296, 16);
1959
0
        ti = proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_unvmcap, cmd_tvb, 296-off, 16, ENC_NA);
1960
0
        post_add_bytes_from_16bytes(ti, cmd_tvb, 296-off, 0);
1961
0
    }
1962
1963
0
    if (off <= 312)  {
1964
0
        CHECK_STOP_PARSE(312, 4);
1965
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 312-off, 4, ASPEC(hf_nvme_identify_ctrl_rpmbs));
1966
0
    }
1967
0
    if (off <= 316)  {
1968
0
        CHECK_STOP_PARSE(316, 2);
1969
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_edstt, cmd_tvb, 316-off, 2, ENC_LITTLE_ENDIAN);
1970
0
    }
1971
0
    if (off <= 318)  {
1972
0
        CHECK_STOP_PARSE(318, 1);
1973
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 318-off, 1, ASPEC(hf_nvme_identify_ctrl_dsto));
1974
0
    }
1975
1976
0
    if (off <= 319)  {
1977
0
        CHECK_STOP_PARSE(319, 1);
1978
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_fwug, cmd_tvb, 319-off, 1, ENC_LITTLE_ENDIAN);
1979
0
    }
1980
0
    if (off <= 320)  {
1981
0
        CHECK_STOP_PARSE(320, 2);
1982
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_kas, cmd_tvb, 320-off, 2, ENC_LITTLE_ENDIAN);
1983
0
    }
1984
0
    if (off <= 322)  {
1985
0
        CHECK_STOP_PARSE(322, 2);
1986
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 322-off, 2, ASPEC(hf_nvme_identify_ctrl_hctma));
1987
0
    }
1988
1989
0
    if (off <= 324)  {
1990
0
        CHECK_STOP_PARSE(324, 2);
1991
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_mntmt, cmd_tvb, 324-off, 2, ENC_LITTLE_ENDIAN);
1992
0
    }
1993
0
    if (off <= 326)  {
1994
0
        CHECK_STOP_PARSE(326, 2);
1995
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_mxtmt, cmd_tvb, 326-off, 2, ENC_LITTLE_ENDIAN);
1996
0
    }
1997
0
    if (off <= 328)  {
1998
0
        CHECK_STOP_PARSE(328, 2);
1999
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 328-off, 2, ASPEC(hf_nvme_identify_ctrl_sanicap));
2000
0
    }
2001
2002
0
    if (off <= 332)  {
2003
0
        CHECK_STOP_PARSE(332, 4);
2004
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_hmmminds, cmd_tvb, 332-off, 4, ENC_LITTLE_ENDIAN);
2005
0
    }
2006
0
    if (off <= 336)  {
2007
0
        CHECK_STOP_PARSE(336, 2);
2008
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_hmmaxd, cmd_tvb, 336-off, 2, ENC_LITTLE_ENDIAN);
2009
0
    }
2010
0
    if (off <= 338)  {
2011
0
        CHECK_STOP_PARSE(338, 2);
2012
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_nsetidmax, cmd_tvb, 338-off, 2, ENC_LITTLE_ENDIAN);
2013
0
    }
2014
2015
0
    if (off <= 340)  {
2016
0
        CHECK_STOP_PARSE(340, 2);
2017
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_endgidmax, cmd_tvb, 340-off, 2, ENC_LITTLE_ENDIAN);
2018
0
    }
2019
0
    if (off <= 342)  {
2020
0
        CHECK_STOP_PARSE(342, 2);
2021
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_anatt, cmd_tvb, 342-off, 1, ENC_LITTLE_ENDIAN);
2022
0
    }
2023
0
    if (off <= 343)  {
2024
0
        CHECK_STOP_PARSE(343, 1);
2025
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 343-off, 1, ASPEC(hf_nvme_identify_ctrl_anacap));
2026
0
    }
2027
2028
0
    if (off <= 344)  {
2029
0
        CHECK_STOP_PARSE(344, 4);
2030
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_anagrpmax, cmd_tvb, 344-off, 4, ENC_LITTLE_ENDIAN);
2031
0
    }
2032
0
    if (off <= 348)  {
2033
0
        CHECK_STOP_PARSE(348, 4);
2034
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_nanagrpid, cmd_tvb, 348-off, 4, ENC_LITTLE_ENDIAN);
2035
0
    }
2036
0
    if (off <= 352)  {
2037
0
        CHECK_STOP_PARSE(352, 4);
2038
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_pels, cmd_tvb, 352-off, 4, ENC_LITTLE_ENDIAN);
2039
0
    }
2040
2041
0
    if (off <= 356)  {
2042
0
        CHECK_STOP_PARSE(356, 156);
2043
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rsvd2, cmd_tvb, 356-off, 156, ENC_NA);
2044
0
    }
2045
0
    if (off <= 512)  {
2046
0
        CHECK_STOP_PARSE(512, 1);
2047
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 512-off, 1, ASPEC(hf_nvme_identify_ctrl_sqes));
2048
0
    }
2049
0
    if (off <= 513)  {
2050
0
        CHECK_STOP_PARSE(513, 1);
2051
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 513-off, 1, ASPEC(hf_nvme_identify_ctrl_cqes));
2052
0
    }
2053
2054
0
    if (off <= 514)  {
2055
0
        CHECK_STOP_PARSE(514, 2);
2056
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_maxcmd, cmd_tvb, 514-off, 2, ENC_LITTLE_ENDIAN);
2057
0
    }
2058
0
    if (off <= 516)  {
2059
0
        CHECK_STOP_PARSE(516, 4);
2060
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_nn, cmd_tvb, 516-off, 4, ENC_LITTLE_ENDIAN);
2061
0
    }
2062
0
    if (off <= 520)  {
2063
0
        CHECK_STOP_PARSE(520, 2);
2064
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 520-off, 2, ASPEC(hf_nvme_identify_ctrl_oncs));
2065
0
    }
2066
2067
0
    if (off <= 522)  {
2068
0
        CHECK_STOP_PARSE(522, 2);
2069
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 522-off, 2, ASPEC(hf_nvme_identify_ctrl_fuses));
2070
0
    }
2071
0
    if (off <= 524)  {
2072
0
        CHECK_STOP_PARSE(524, 1);
2073
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 524-off, 1, ASPEC(hf_nvme_identify_ctrl_fna));
2074
0
    }
2075
0
    if (off <= 525)  {
2076
0
        CHECK_STOP_PARSE(525, 1);
2077
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 525-off, 1, ASPEC(hf_nvme_identify_ctrl_vwc));
2078
0
    }
2079
2080
0
    if (off <= 526)  {
2081
0
        CHECK_STOP_PARSE(526, 2);
2082
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_awun, cmd_tvb, 526-off, 2, ENC_LITTLE_ENDIAN);
2083
0
    }
2084
0
    if (off <= 528)  {
2085
0
        CHECK_STOP_PARSE(528, 2);
2086
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_awupf, cmd_tvb, 528-off, 2, ENC_LITTLE_ENDIAN);
2087
0
    }
2088
0
    if (off <= 530)  {
2089
0
        CHECK_STOP_PARSE(530, 1);
2090
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 530-off, 1, ASPEC(hf_nvme_identify_ctrl_nvscc));
2091
0
    }
2092
2093
0
    if (off <= 531)  {
2094
0
        CHECK_STOP_PARSE(531, 1);
2095
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 531-off, 1, ASPEC(hf_nvme_identify_ctrl_nwpc));
2096
0
    }
2097
0
    if (off <= 532)  {
2098
0
        CHECK_STOP_PARSE(532, 3);
2099
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_acwu, cmd_tvb, 532-off, 2, ENC_LITTLE_ENDIAN);
2100
0
    }
2101
0
    if (off <= 534)  {
2102
0
        CHECK_STOP_PARSE(534, 2);
2103
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rsvd3, cmd_tvb, 534-off, 2, ENC_NA);
2104
0
    }
2105
2106
0
    if (off <= 536)  {
2107
0
        CHECK_STOP_PARSE(536, 4);
2108
0
        add_group_mask_entry(cmd_tvb, cmd_tree, 536-off, 4, ASPEC(hf_nvme_identify_ctrl_sgls));
2109
0
    }
2110
0
    if (off <= 540)  {
2111
0
        CHECK_STOP_PARSE(540, 4);
2112
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_mnan, cmd_tvb, 540-off, 4, ENC_LITTLE_ENDIAN);
2113
0
    }
2114
0
    if (off <= 544)  {
2115
0
        CHECK_STOP_PARSE(544, 224);
2116
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rsvd4, cmd_tvb, 544-off, 224, ENC_NA);
2117
0
    }
2118
2119
0
    if (off <= 768)  {
2120
0
        CHECK_STOP_PARSE(768, 256);
2121
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_subnqn, cmd_tvb, 768-off, 256, ENC_ASCII);
2122
0
    }
2123
0
    if (off <= 1024)  {
2124
0
        CHECK_STOP_PARSE(1024, 768);
2125
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_rsvd5, cmd_tvb, 1024-off, 768, ENC_NA);
2126
0
    }
2127
0
    if (off <= 1792)  {
2128
0
        CHECK_STOP_PARSE(1792, 256);
2129
0
        dissect_nvme_identify_ctrl_resp_nvmeof(cmd_tvb, cmd_tree, off);
2130
0
    }
2131
2132
0
    if (off <= 2048)  {
2133
0
        CHECK_STOP_PARSE(2048, 1024);
2134
0
        dissect_nvme_identify_ctrl_resp_power_state_descriptors(cmd_tvb, cmd_tree, off);
2135
0
    }
2136
2137
0
    if (off <= 3072)  {
2138
0
        CHECK_STOP_PARSE(3072, 1024);
2139
0
        proto_tree_add_item(cmd_tree, hf_nvme_identify_ctrl_vs, cmd_tvb, 3072-off, 1024, ENC_NA);
2140
0
    }
2141
0
}
2142
2143
static void dissect_nvme_identify_resp(tvbuff_t *cmd_tvb, proto_tree *cmd_tree,
2144
                                       struct nvme_cmd_ctx *cmd_ctx, unsigned off, unsigned len)
2145
0
{
2146
0
    switch(cmd_ctx->cmd_ctx.cmd_identify.cns) {
2147
0
    case NVME_IDENTIFY_CNS_IDENTIFY_NS:
2148
0
        dissect_nvme_identify_ns_resp(cmd_tvb, cmd_tree, off, len);
2149
0
        break;
2150
0
    case NVME_IDENTIFY_CNS_IDENTIFY_CTRL:
2151
0
        dissect_nvme_identify_ctrl_resp(cmd_tvb, cmd_tree, off, len);
2152
0
        break;
2153
0
    case NVME_IDENTIFY_CNS_IDENTIFY_NSLIST:
2154
0
        dissect_nvme_identify_nslist_resp(cmd_tvb, cmd_tree, off, len);
2155
0
        break;
2156
0
    default:
2157
0
        break;
2158
0
    }
2159
0
}
2160
2161
static void dissect_nvme_identify_cmd(tvbuff_t *cmd_tvb, proto_tree *cmd_tree)
2162
0
{
2163
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 40, 4, ASPEC(hf_nvme_identify_dword10));
2164
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_identify_dword11));
2165
2166
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword12, cmd_tvb, 48, 4, ENC_LITTLE_ENDIAN);
2167
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword13, cmd_tvb, 52, 4, ENC_LITTLE_ENDIAN);
2168
2169
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 56, 4, ASPEC(hf_nvme_identify_dword14));
2170
2171
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword15, cmd_tvb, 60, 4, ENC_LITTLE_ENDIAN);
2172
0
}
2173
2174
static const value_string logpage_tbl[] = {
2175
    { 0, "Unspecified" },
2176
    { 1, "Error Information" },
2177
    { 2, "SMART/Health Information" },
2178
    { 3, "Firmware Slot Information" },
2179
    { 4, "Changed Namespace List" },
2180
    { 5, "Commands Supported and Effects" },
2181
    { 6, "Device Self-test" },
2182
    { 7, "Telemetry Host-Initiated" },
2183
    { 8, "Telemetry Controller-Initiated" },
2184
    { 9, "Endurance Group Information" },
2185
    { 10, "Predictable Latency Per NVM Set" },
2186
    { 11, "Predictable Latency Event Aggregate" },
2187
    { 12, "Asymmetric Namespace Access" },
2188
    { 13, "Persistent Event Log" },
2189
    { 14, "LBA Status Information" },
2190
    { 15, "Endurance Group Event Aggregate" },
2191
    { 0x70, "NVMeOF Discovery" },
2192
    { 0x80, "Reservation Notification" },
2193
    { 0x81, "Sanitize Status" },
2194
    { 0, NULL }
2195
};
2196
2197
static const char *get_logpage_name(unsigned lid)
2198
0
{
2199
0
    if (lid > 0x70 && lid < 0x80)
2200
0
        return "NVMeoF Reserved Page name";
2201
0
    else if (lid > 0x81 && lid < 0xc0)
2202
0
        return "IO Command Set Specific Page";
2203
0
    else if (lid >= 0xc0)
2204
0
        return "Vendor Specific Page";
2205
0
    else
2206
0
        return val_to_str_const(lid, logpage_tbl, "Reserved Page Name");
2207
0
}
2208
2209
static void add_logpage_lid(char *result, uint32_t val)
2210
0
{
2211
0
    snprintf(result, ITEM_LABEL_LENGTH, "%s (0x%x)", get_logpage_name(val), val);
2212
0
}
2213
2214
static const value_string sec_type_tbl[] = {
2215
    { 0, "No security" },
2216
    { 1, "Transport Layer Security (TLS) version >= 1.2" },
2217
    { 0, NULL }
2218
};
2219
2220
static void dissect_nvme_get_logpage_ify_rcrd_tsas_tcp(tvbuff_t *cmd_tvb, proto_item *ti, unsigned off)
2221
0
{
2222
0
    proto_tree *grp =  proto_item_add_subtree(ti, ett_data);
2223
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas_tcp_sectype, cmd_tvb, off, 1, ENC_LITTLE_ENDIAN);
2224
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas_tcp_rsvd, cmd_tvb, off+1, 255, ENC_NA);
2225
0
}
2226
2227
static const value_string qp_type_tbl[] = {
2228
    { 1, "Reliable Connected" },
2229
    { 2, "Reliable Datagram" },
2230
    { 0, NULL }
2231
};
2232
2233
static const value_string pr_type_tbl[] = {
2234
    { 1, "No provider specified" },
2235
    { 2, "InfiniBand" },
2236
    { 3, "RoCE (v1)" },
2237
    { 4, "RoCE (v2)" },
2238
    { 5, "iWARP" },
2239
    { 0, NULL }
2240
};
2241
2242
static const value_string cms_type_tbl[] = {
2243
    { 1, "RDMA_IP_CM" },
2244
    { 0, NULL }
2245
};
2246
2247
static void dissect_nvme_get_logpage_ify_rcrd_tsas_rdma(tvbuff_t *cmd_tvb, proto_item *ti, unsigned off)
2248
0
{
2249
0
    proto_tree *grp;
2250
2251
0
    grp =  proto_item_add_subtree(ti, ett_data);
2252
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas_rdma_qptype, cmd_tvb, off, 1, ENC_LITTLE_ENDIAN);
2253
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas_rdma_prtype, cmd_tvb, off+1, 1, ENC_LITTLE_ENDIAN);
2254
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas_rdma_cms, cmd_tvb, off+2, 1, ENC_LITTLE_ENDIAN);
2255
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas_rdma_rsvd0, cmd_tvb, off+3, 5, ENC_NA);
2256
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas_rdma_pkey, cmd_tvb, off+8, 2, ENC_LITTLE_ENDIAN);
2257
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas_rdma_rsvd1, cmd_tvb, off+10, 246, ENC_NA);
2258
0
}
2259
2260
static const value_string trt_type_tbl[] = {
2261
    { 0, "Reserved" },
2262
    { 1, "RDMA Transport" },
2263
    { 2, "Fibre Channel Transport" },
2264
    { 3, "TCP Transport" },
2265
    { 254, "Itra-host Transport" },
2266
    { 0, NULL }
2267
};
2268
2269
static const value_string adrfam_type_tbl[] = {
2270
    { 0, "Reserved" },
2271
    { 1, "AF_INET" },
2272
    { 2, "AF_INET6" },
2273
    { 3, "AF_IB" },
2274
    { 4, "Fibre Channel" },
2275
    { 254, "Intra-Host" },
2276
    { 0, NULL }
2277
};
2278
2279
static const value_string sub_type_tbl[] = {
2280
    { 0, "Reserved" },
2281
    { 1, "Referral to another Discovery Subsystem" },
2282
    { 2, "NVM subsystem with IO controllers" },
2283
    { 3, "Current Discovery Subsystem" },
2284
    { 0, NULL }
2285
};
2286
2287
static void dissect_nvme_get_logpage_ify_rcrd_resp(tvbuff_t *cmd_tvb, proto_tree *tree, uint64_t rcrd, unsigned roff, int off, unsigned len)
2288
0
{
2289
0
    proto_item *ti;
2290
0
    proto_tree *grp;
2291
0
    unsigned tr_type;
2292
2293
0
    ti = proto_tree_add_bytes_format(tree, hf_nvme_get_logpage_ify_rcrd, cmd_tvb, off,
2294
0
        (len < 1024) ? len : 1024, NULL, "Discovery Log Entry %"PRIu64" (DLE%"PRIu64")", rcrd, rcrd);
2295
0
    grp =  proto_item_add_subtree(ti, ett_data);
2296
2297
0
    if (!roff)
2298
0
        proto_tree_add_item_ret_uint(grp, hf_nvme_get_logpage_ify_rcrd_trtype, cmd_tvb, off, 1, ENC_LITTLE_ENDIAN, &tr_type);
2299
2300
0
    if (roff <= 1 && (2-roff) <= len)
2301
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_adrfam, cmd_tvb, off-roff+1, 1, ENC_LITTLE_ENDIAN);
2302
2303
0
    if (roff <= 2 && (3-roff) <= len)
2304
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_subtype, cmd_tvb, off-roff+2, 1, ENC_LITTLE_ENDIAN);
2305
2306
0
    if (roff <= 3 && (4-roff) <= len)
2307
0
        add_group_mask_entry(cmd_tvb, grp, off-roff+3, 1, ASPEC(hf_nvme_get_logpage_ify_rcrd_treq));
2308
2309
0
    if (roff <= 4 && (6-roff) <= len)
2310
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_portid, cmd_tvb, off-roff+4, 2, ENC_LITTLE_ENDIAN);
2311
2312
0
    if (roff <= 6 && (8-roff) <= len)
2313
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_cntlid, cmd_tvb, off-roff+6, 2, ENC_LITTLE_ENDIAN);
2314
2315
0
    if (roff <= 8 && (10-roff) <= len)
2316
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_asqsz, cmd_tvb, off-roff+8, 2, ENC_LITTLE_ENDIAN);
2317
2318
0
    if (roff <= 10 && (12-roff) <= len)
2319
0
        add_group_mask_entry(cmd_tvb, grp, off-roff+10, 2, ASPEC(hf_nvme_get_logpage_disc_rcrd_eflags));
2320
2321
0
    if (roff <= 12 && (32-roff) <= len)
2322
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_rsvd0, cmd_tvb, off-roff+12, 20, ENC_NA);
2323
2324
0
    if (roff <= 32 && (64-roff) <= len)
2325
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_trsvcid, cmd_tvb, off-roff+32, 32, ENC_ASCII);
2326
2327
0
    if (roff <= 64 && (256-roff) <= len)
2328
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_rsvd1, cmd_tvb, off-roff+64, 192, ENC_NA);
2329
2330
0
    if (roff <= 256 && (512-roff) <= len)
2331
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_subnqn, cmd_tvb, off-roff+256, 256, ENC_ASCII);
2332
2333
0
    if (roff <= 512 && (768-roff) <= len)
2334
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_traddr, cmd_tvb, off-roff+512, 256, ENC_ASCII);
2335
2336
0
    if (roff <= 768 && (1024-roff) <= len) {
2337
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rcrd_tsas, cmd_tvb, off-roff+768, 256, ENC_NA);
2338
0
        if (tr_type == 1)
2339
0
            dissect_nvme_get_logpage_ify_rcrd_tsas_rdma(cmd_tvb, ti, off-roff+768);
2340
0
        else if (tr_type == 3)
2341
0
            dissect_nvme_get_logpage_ify_rcrd_tsas_tcp(cmd_tvb, ti, off-roff+768);
2342
0
    }
2343
0
}
2344
2345
static void dissect_nvme_get_logpage_ify_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned tr_off, unsigned len)
2346
0
{
2347
0
    uint64_t off = cmd_ctx->cmd_ctx.get_logpage.off + tr_off;
2348
0
    proto_tree *grp;
2349
0
    unsigned poff;
2350
0
    unsigned roff;
2351
0
    unsigned max_bytes;
2352
0
    uint64_t rcrd, rcrd_ctr = 0;
2353
0
    uint64_t recnum = 0;
2354
2355
0
    grp =  proto_item_add_subtree(ti, ett_data);
2356
2357
0
    if (!off && len >= 8)
2358
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_genctr, cmd_tvb, 0, 8, ENC_LITTLE_ENDIAN);
2359
2360
    /* unsigned casts are to silence clang-11 compile errors */
2361
0
    if (off <= 8 && (16 - (unsigned)off) <= len)
2362
0
        proto_tree_add_item_ret_uint64(grp, hf_nvme_get_logpage_ify_numrec, cmd_tvb, (unsigned)(8-off), 8, ENC_LITTLE_ENDIAN, &recnum);
2363
2364
0
    if (off <= 16 && (18 - (unsigned)off) <= len) {
2365
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_recfmt, cmd_tvb, (unsigned)(16-off), 2, ENC_LITTLE_ENDIAN);
2366
0
        cmd_ctx->cmd_ctx.get_logpage.records = (recnum & 0xffffffff);
2367
0
    } else if (tr_off) {
2368
0
        recnum = cmd_ctx->cmd_ctx.get_logpage.records;
2369
0
    }
2370
2371
0
    if (off <= 18 && (1024 - (unsigned)off) <= len)
2372
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ify_rsvd, cmd_tvb, (unsigned)(18-off), 1006, ENC_NA);
2373
2374
0
    if (off <= 1024) {
2375
0
        poff = (1024 - (unsigned)off); /* clang-11 is so strange, hence the cast */
2376
0
        if (poff >= len)
2377
0
            return;
2378
0
        max_bytes = 1024;
2379
0
        rcrd = 0;
2380
0
        roff = 0;
2381
0
        len -= poff;
2382
0
    } else {
2383
0
        poff = 0;
2384
0
        roff = (off & 1023);
2385
0
        max_bytes = 1024 - (roff);
2386
0
        rcrd = (off - roff) / 1024 - 1;
2387
0
    }
2388
2389
0
    max_bytes = (max_bytes <= len) ? max_bytes : len;
2390
0
    dissect_nvme_get_logpage_ify_rcrd_resp(cmd_tvb, grp, rcrd, roff, poff, len);
2391
0
    poff += max_bytes;
2392
0
    len -= max_bytes;
2393
0
    rcrd++;
2394
0
    rcrd_ctr++;
2395
2396
0
    if (!recnum)
2397
0
        recnum = (len  + 1023) / 1024;
2398
2399
0
    while (len && rcrd_ctr <= recnum) {
2400
0
        max_bytes = (len >= 1024) ? 1024 : len;
2401
0
        dissect_nvme_get_logpage_ify_rcrd_resp(cmd_tvb, grp, rcrd, 0, poff, len);
2402
0
        poff += max_bytes;
2403
0
        len -= max_bytes;
2404
0
        rcrd++;
2405
0
        rcrd_ctr++;
2406
0
    }
2407
0
}
2408
2409
static void dissect_nvme_get_logpage_err_inf_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned len)
2410
0
{
2411
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
2412
0
    proto_tree *grp;
2413
2414
0
    grp =  proto_item_add_subtree(ti, ett_data);
2415
2416
0
    if (cmd_ctx->cmd_ctx.get_logpage.off > 42)
2417
0
        return; /* max allowed offset is 42, so we do not loose bits by casting to unsigned type */
2418
2419
0
    if (!off && len >= 8)
2420
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_errcnt, cmd_tvb, 0, 8, ENC_LITTLE_ENDIAN);
2421
0
    if (off <= 8 && (10-off) <= len)
2422
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_sqid, cmd_tvb, 8-off, 2, ENC_LITTLE_ENDIAN);
2423
0
    if (off <= 10 && (12-off) <= len)
2424
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_cid, cmd_tvb, 10-off, 2, ENC_LITTLE_ENDIAN);
2425
0
    if (off <= 12 && (14-off) <= len)
2426
0
        add_group_mask_entry(cmd_tvb, grp, 12-off, 2, ASPEC(hf_nvme_get_logpage_errinf_sf));
2427
0
    if (off <= 14 && (16-off) <= len)
2428
0
        add_group_mask_entry(cmd_tvb, grp, 14-off, 2, ASPEC(hf_nvme_get_logpage_errinf_pel));
2429
0
    if (off <= 16 && (24-off) <= len)
2430
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_lba, cmd_tvb, 16-off, 8, ENC_LITTLE_ENDIAN);
2431
0
    if (off <= 24 && (28-off) <= len)
2432
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_ns, cmd_tvb, 24-off, 4, ENC_LITTLE_ENDIAN);
2433
0
    if (off <= 28 && (29-off) <= len)
2434
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_vsi, cmd_tvb, 28-off, 1, ENC_LITTLE_ENDIAN);
2435
0
    if (off <= 29 && (30-off) <= len)
2436
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_trtype, cmd_tvb, 29-off, 1, ENC_LITTLE_ENDIAN);
2437
0
    if (off <= 30 && (32-off) <= len)
2438
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_rsvd0, cmd_tvb, 30-off, 2, ENC_NA);
2439
0
    if (off <= 32 && (40-off) <= len)
2440
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_csi, cmd_tvb, 32-off, 8, ENC_LITTLE_ENDIAN);
2441
0
    if (off <= 40 && (42-off) <= len)
2442
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_tsi, cmd_tvb, 40-off, 2, ENC_LITTLE_ENDIAN);
2443
0
    if (off <= 42 && (64-off) <= len)
2444
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_errinf_rsvd1, cmd_tvb, 42-off, 24, ENC_NA);
2445
0
}
2446
2447
static void post_add_intval_from_16bytes(proto_item *ti, tvbuff_t *tvb, unsigned off)
2448
0
{
2449
0
    uint64_t lo = tvb_get_uint64(tvb, off, 0);
2450
0
    uint64_t hi = tvb_get_uint64(tvb, off, 8);
2451
0
    double res;
2452
2453
0
    res = (double)hi;
2454
0
    res *= (((uint64_t)1) << 63);
2455
0
    res *= 2;
2456
0
    res += lo;
2457
0
    if (res > 99999999)
2458
0
        proto_item_append_text(ti, " (%.8le)", res);
2459
0
    else
2460
0
        proto_item_append_text(ti, " (%.0lf)", res);
2461
0
}
2462
2463
static void decode_smart_resp_temps(proto_tree *grp, tvbuff_t *cmd_tvb, unsigned off, unsigned len)
2464
0
{
2465
0
    proto_item *ti;
2466
0
    unsigned bytes;
2467
0
    unsigned poff;
2468
0
    unsigned max_bytes;
2469
0
    unsigned i;
2470
2471
2472
0
    poff = (off < 200) ? 200-off : off;
2473
2474
0
    if (off > 214 || (poff + 2) > len)
2475
0
        return;
2476
2477
0
    bytes = len - poff;
2478
0
    max_bytes = (off <= 200) ? 16 : (216 - off);
2479
2480
0
    if (bytes > max_bytes)
2481
0
        bytes = max_bytes;
2482
2483
0
    ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_ts[0],  cmd_tvb, poff, bytes, ENC_NA);
2484
0
    grp =  proto_item_add_subtree(ti, ett_data);
2485
0
    for (i = 0; i < 8; i++) {
2486
0
        unsigned pos = 200 + i * 2;
2487
0
        if (off <= pos && (off + pos + 2) <= len)
2488
0
            proto_tree_add_item(grp, hf_nvme_get_logpage_smart_ts[i+1],  cmd_tvb, pos - off, 2, ENC_LITTLE_ENDIAN);
2489
0
    }
2490
0
}
2491
2492
static void dissect_nvme_get_logpage_smart_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned len)
2493
0
{
2494
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
2495
0
    proto_tree *grp;
2496
2497
0
    if (cmd_ctx->cmd_ctx.get_logpage.off >= 512)
2498
0
        return; /* max allowed offset is < 512, so we do not loose bits by casting to unsigned type */
2499
2500
0
    grp =  proto_item_add_subtree(ti, ett_data);
2501
0
    if (!off && len >= 1)
2502
0
        add_group_mask_entry(cmd_tvb, grp, 0, 1, ASPEC(hf_nvme_get_logpage_smart_cw));
2503
0
    if (off <= 1 && (3 -off) <= len)
2504
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_ct,  cmd_tvb, 1-off, 2, ENC_LITTLE_ENDIAN);
2505
0
    if (off <= 3 && (4 -off) <= len)
2506
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_asc,  cmd_tvb, 3-off, 1, ENC_LITTLE_ENDIAN);
2507
0
    if (off <= 4 && (5 -off) <= len)
2508
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_ast,  cmd_tvb, 4-off, 1, ENC_LITTLE_ENDIAN);
2509
0
    if (off <= 5 && (6 -off) <= len)
2510
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_lpu,  cmd_tvb, 5-off, 1, ENC_LITTLE_ENDIAN);
2511
0
    if (off <= 6 && (7 -off) <= len)
2512
0
        add_group_mask_entry(cmd_tvb, grp, 6-off, 1, ASPEC(hf_nvme_get_logpage_smart_egcws));
2513
0
    if (off <= 7 && (32 -off) <= len)
2514
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_rsvd0,  cmd_tvb, 7-off, 25, ENC_NA);
2515
0
    if (off <= 32 && (48 -off) <= len) {
2516
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_dur,  cmd_tvb, 32-off, 16, ENC_NA);
2517
0
        post_add_bytes_from_16bytes(ti, cmd_tvb, 32-off, 16);
2518
0
    }
2519
0
    if (off <= 48 && (64 -off) <= len) {
2520
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_duw,  cmd_tvb, 48-off, 16, ENC_NA);
2521
0
        post_add_bytes_from_16bytes(ti, cmd_tvb, 48-off, 16);
2522
0
    }
2523
0
    if (off <= 64 && (80 -off) <= len) {
2524
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_hrc,  cmd_tvb, 64-off, 16, ENC_NA);
2525
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 64-off);
2526
0
    }
2527
0
    if (off <= 80 && (96 -off) <= len) {
2528
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_hwc,  cmd_tvb, 80-off, 16, ENC_NA);
2529
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 80-off);
2530
0
    }
2531
0
    if (off <= 96 && (112 -off) <= len) {
2532
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_cbt,  cmd_tvb, 96-off, 16, ENC_NA);
2533
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 96-off);
2534
0
    }
2535
0
    if (off <= 112 && (128 -off) <= len) {
2536
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_pc,  cmd_tvb, 112-off, 16, ENC_NA);
2537
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 112-off);
2538
0
    }
2539
0
    if (off <= 128 && (144 -off) <= len) {
2540
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_poh,  cmd_tvb, 128-off, 16, ENC_NA);
2541
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 128-off);
2542
0
    }
2543
0
    if (off <= 144 && (160 -off) <= len) {
2544
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_us,  cmd_tvb, 144-off, 16, ENC_NA);
2545
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 144-off);
2546
0
    }
2547
0
    if (off <= 160 && (176 -off) <= len) {
2548
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_mie,  cmd_tvb, 160-off, 16, ENC_NA);
2549
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 160-off);
2550
0
    }
2551
0
    if (off <= 176 && (192 -off) <= len) {
2552
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_smart_ele,  cmd_tvb, 176-off, 16, ENC_NA);
2553
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 176-off);
2554
0
    }
2555
0
    if (off <= 192 && (196 -off) <= len)
2556
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_wctt,  cmd_tvb, 192-off, 4, ENC_LITTLE_ENDIAN);
2557
0
    if (off <= 196 && (200 -off) <= len)
2558
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_cctt,  cmd_tvb, 196-off, 4, ENC_LITTLE_ENDIAN);
2559
2560
0
    decode_smart_resp_temps(grp, cmd_tvb, off, len);
2561
2562
0
    if (off <= 216 && (220 -off) <= len)
2563
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_tmt1c,  cmd_tvb, 216-off, 4, ENC_LITTLE_ENDIAN);
2564
0
    if (off <= 220 && (224 -off) <= len)
2565
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_tmt2c,  cmd_tvb, 220-off, 4, ENC_LITTLE_ENDIAN);
2566
0
    if (off <= 224 && (228 -off) <= len)
2567
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_tmt1t,  cmd_tvb, 224-off, 4, ENC_LITTLE_ENDIAN);
2568
0
    if (off <= 228 && (232 -off) <= len)
2569
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_tmt2t,  cmd_tvb, 228-off, 4, ENC_LITTLE_ENDIAN);
2570
0
    if (off < 512) {
2571
0
        unsigned poff = (off < 232) ? 232 : off;
2572
0
        unsigned max_len = (off <= 232) ? 280 : 512 - off;
2573
0
        len -= poff;
2574
0
        if (len > max_len)
2575
0
            len = max_len;
2576
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_smart_rsvd1,  cmd_tvb, poff, len, ENC_NA);
2577
0
    }
2578
0
}
2579
2580
static void decode_fw_slot_frs(proto_tree *grp, tvbuff_t *cmd_tvb, uint32_t off, unsigned len)
2581
0
{
2582
0
    proto_item *ti;
2583
0
    unsigned bytes;
2584
0
    unsigned poff;
2585
0
    unsigned max_bytes;
2586
0
    unsigned i;
2587
2588
2589
0
    poff = (off < 8) ? 8-off : off;
2590
2591
0
    if (off > 56 || (poff + 8) > len)
2592
0
        return;
2593
2594
0
    bytes = len - poff;
2595
0
    max_bytes = (off <= 8) ? 56 : (64 - off);
2596
2597
0
    if (bytes > max_bytes)
2598
0
        bytes = max_bytes;
2599
2600
0
    ti = proto_tree_add_item(grp, hf_nvme_get_logpage_fw_slot_frs[0],  cmd_tvb, poff, bytes, ENC_NA);
2601
0
    grp =  proto_item_add_subtree(ti, ett_data);
2602
0
    for (i = 0; i < 7; i++) {
2603
0
        unsigned pos = 8 + i * 8;
2604
0
        if (off <= pos && (pos + 8 - off) <= len)
2605
0
            proto_tree_add_item(grp, hf_nvme_get_logpage_fw_slot_frs[i+1],  cmd_tvb, pos - off, 8, ENC_LITTLE_ENDIAN);
2606
0
    }
2607
0
}
2608
2609
static void dissect_nvme_get_logpage_fw_slot_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned len)
2610
0
{
2611
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
2612
0
    proto_tree *grp;
2613
2614
0
    if (cmd_ctx->cmd_ctx.get_logpage.off >= 512)
2615
0
        return;  /* max allowed offset is < 512, so we do not loose bits by casting to unsigned type */
2616
2617
0
    grp =  proto_item_add_subtree(ti, ett_data);
2618
2619
0
    if (!off && len > 1)
2620
0
        add_group_mask_entry(cmd_tvb, grp, 0, 1, ASPEC(hf_nvme_get_logpage_fw_slot_afi));
2621
0
    if (off <= 1 && (8-off) <= len)
2622
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_fw_slot_rsvd0,  cmd_tvb, 1-off, 7, ENC_NA);
2623
2624
0
    decode_fw_slot_frs(grp, cmd_tvb, off, len);
2625
2626
0
    if (off < 512) {
2627
0
        unsigned poff = (off < 64) ? 64 : off;
2628
0
        unsigned max_len = (off <= 64) ? 448 : 512 - off;
2629
0
        len -= poff;
2630
0
        if (len > max_len)
2631
0
            len = max_len;
2632
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_fw_slot_rsvd1,  cmd_tvb, poff, len, ENC_NA);
2633
0
    }
2634
0
}
2635
2636
static void dissect_nvme_get_logpage_changed_nslist_resp(proto_item *ti, tvbuff_t *cmd_tvb, unsigned len)
2637
0
{
2638
0
    proto_tree *grp;
2639
0
    unsigned off = 0;
2640
2641
0
    grp =  proto_item_add_subtree(ti, ett_data);
2642
0
    while (len >= 4) {
2643
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_changed_nslist,  cmd_tvb, off, 4, ENC_LITTLE_ENDIAN);
2644
0
        len -= 4;
2645
0
        off += 4;
2646
0
    }
2647
0
}
2648
2649
static const value_string cmd_eff_cse_tbl[] = {
2650
    { 0, "No command submission or execution restriction" },
2651
    { 1, "One concurrent command per namespace" },
2652
    { 2, "One concurrent command per system" },
2653
    { 0, NULL}
2654
};
2655
2656
static void dissect_nvme_get_logpage_cmd_sup_and_eff_grp(proto_tree *grp, tvbuff_t *cmd_tvb, unsigned poff, unsigned nrec, unsigned fidx, bool acs)
2657
0
{
2658
0
    unsigned i;
2659
0
    proto_item *ti;
2660
0
    for (i = 0; i < nrec; i++) {
2661
0
        if (acs)
2662
0
            ti = proto_tree_add_bytes_format(grp, hf_nvme_get_logpage_cmd_and_eff_cs, cmd_tvb, poff, 4, NULL, "Admin Command Supported %u (ACS%u)", fidx+i, fidx+1);
2663
0
        else
2664
0
            ti = proto_tree_add_bytes_format(grp, hf_nvme_get_logpage_cmd_and_eff_cs, cmd_tvb, poff, 4, NULL, "I/0 Command Supported %u (IOCS%u)", fidx+i, fidx+1);
2665
0
        grp =  proto_item_add_subtree(ti, ett_data);
2666
0
        add_group_mask_entry(cmd_tvb, grp, poff, 4, ASPEC(hf_nvme_get_logpage_cmd_and_eff_cseds));
2667
0
        poff += 4;
2668
0
    }
2669
0
}
2670
2671
2672
static void dissect_nvme_get_logpage_cmd_sup_and_eff_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned tr_off, unsigned len)
2673
0
{
2674
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
2675
0
    proto_tree *grp;
2676
0
    unsigned nrec = 0;
2677
0
    unsigned fidx;
2678
2679
0
    off += tr_off;
2680
0
    if (cmd_ctx->cmd_ctx.get_logpage.off >= 4096)
2681
0
        return; /* max allowed offset is < 4096, so we do not loose bits by casting to unsigned type */
2682
2683
0
    grp =  proto_item_add_subtree(ti, ett_data);
2684
0
    if (off <= 1024 && len >= 4) {
2685
0
        fidx = off / 4;
2686
0
        nrec = (1024-off) / 4;
2687
0
        if (nrec > (len / 4))
2688
0
            nrec = len / 4;
2689
0
        dissect_nvme_get_logpage_cmd_sup_and_eff_grp(grp, cmd_tvb, 0, nrec, fidx, true);
2690
0
    }
2691
2692
0
    nrec = len / 4 - nrec;
2693
0
    if (!nrec)
2694
0
        return;
2695
0
    if (nrec > 256)
2696
0
        nrec = 256;
2697
2698
0
    fidx = (off > 1028) ? (off - 1028) / 4 : 0;
2699
0
    off = (off < 1028) ? (1028 - off) : 0;
2700
2701
0
    dissect_nvme_get_logpage_cmd_sup_and_eff_grp(grp, cmd_tvb, off, nrec, fidx, false);
2702
0
}
2703
2704
static const value_string stest_type_active_tbl[] = {
2705
    { 0,  "No device self-test operation in progress" },
2706
    { 1,  "Short device self-test operation in progress" },
2707
    { 2,  "Extended device self-test operation in progress" },
2708
    { 0xE,  "Vendor Specific" },
2709
    { 0, NULL}
2710
};
2711
2712
static const value_string stest_result_tbl[] = {
2713
    { 0, "Operation completed without error" },
2714
    { 1, "Operation was aborted by a Device Self-test command" },
2715
    { 2, "Operation was aborted by a Controller Level Reset" },
2716
    { 3, "Operation was aborted due to a removal of a namespace from the namespace inventory" },
2717
    { 4, "Operation was aborted due to the processing of a Format NVM command" },
2718
    { 5, "A fatal error or unknown test error occurred while the controller was executing the device self-test operation and the operation did not complete" },
2719
    { 6, "Operation completed with a segment that failed and the segment that failed is not known" },
2720
    { 7, "Operation completed with one or more failed segments and the first segment that failed is indicated in the Segment Number field" },
2721
    { 8, "Operation was aborted for unknown reason" },
2722
    { 9, "Operation was aborted due to a sanitize operation" },
2723
    { 0xF, "Entry not used (does not contain a test result)" },
2724
    {  0, NULL}
2725
};
2726
2727
static const value_string stest_type_done_tbl[] = {
2728
    { 1,  "Short device self-test operation in progress" },
2729
    { 2,  "Extended device self-test operation in progress" },
2730
    { 0xE,  "Vendor Specific" },
2731
    { 0, NULL}
2732
};
2733
2734
static void dissect_nvme_get_logpage_selftest_result(proto_tree *grp, tvbuff_t *cmd_tvb, uint32_t off, unsigned tst_idx)
2735
0
{
2736
0
    proto_item *ti;
2737
2738
0
    ti = proto_tree_add_bytes_format(grp, hf_nvme_get_logpage_selftest_res, cmd_tvb, off, 24, NULL,
2739
0
                                "Latest Self-test Result Data Structure (latest %u)", tst_idx);
2740
0
    grp =  proto_item_add_subtree(ti, ett_data);
2741
0
    add_group_mask_entry(cmd_tvb, grp, off, 1, ASPEC(hf_nvme_get_logpage_selftest_res_status));
2742
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_selftest_res_sn, cmd_tvb, off+1, 1, ENC_LITTLE_ENDIAN);
2743
0
    add_group_mask_entry(cmd_tvb, grp, off+2, 1, ASPEC(hf_nvme_get_logpage_selftest_res_vdi));
2744
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_selftest_res_rsvd, cmd_tvb, off+3, 1, ENC_LITTLE_ENDIAN);
2745
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_selftest_res_poh, cmd_tvb, off+4, 8, ENC_LITTLE_ENDIAN);
2746
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_selftest_res_nsid, cmd_tvb, off+12, 4, ENC_LITTLE_ENDIAN);
2747
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_selftest_res_flba, cmd_tvb, off+16, 8, ENC_LITTLE_ENDIAN);
2748
0
    add_group_mask_entry(cmd_tvb, grp, off+24, 1, ASPEC(hf_nvme_get_logpage_selftest_res_sct));
2749
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_selftest_res_sc, cmd_tvb, off+25, 1, ENC_LITTLE_ENDIAN);
2750
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_selftest_res_vs, cmd_tvb, off+26, 2, ENC_LITTLE_ENDIAN);
2751
0
}
2752
2753
static void dissect_nvme_get_logpage_selftest_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned tr_off, unsigned len)
2754
0
{
2755
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
2756
0
    proto_tree *grp;
2757
0
    unsigned tst_idx;
2758
2759
0
    off += tr_off;
2760
0
    if (cmd_ctx->cmd_ctx.get_logpage.off > 536)
2761
0
        return; /* max offset is <= 536, so we do not loose bits by casting to unsigned type */
2762
2763
0
    grp =  proto_item_add_subtree(ti, ett_data);
2764
2765
0
    if (!off && len >= 1)
2766
0
        add_group_mask_entry(cmd_tvb, grp, 0, 1, ASPEC(hf_nvme_get_logpage_selftest_csto));
2767
0
    if (off <= 1 && (2 - off) <= len)
2768
0
        add_group_mask_entry(cmd_tvb, grp, 1-off, 1, ASPEC(hf_nvme_get_logpage_selftest_cstc));
2769
0
    if (off <= 2 && (4 - off) <= len)
2770
0
         proto_tree_add_item(grp, hf_nvme_get_logpage_selftest_rsvd, cmd_tvb, 2-off, 2, ENC_LITTLE_ENDIAN);
2771
2772
0
    if (off <= 4) {
2773
0
        len -= (4-off);
2774
0
        tst_idx = 0;
2775
0
        off = 4;
2776
0
    } else {
2777
0
        tst_idx = (off - 4 + 27) / 28;
2778
0
        len -= (tst_idx * 28 - (off - 4));
2779
0
        off = 4 + (tst_idx * 8);
2780
0
    }
2781
0
    while (len >= 28) {
2782
0
        dissect_nvme_get_logpage_selftest_result(grp, cmd_tvb, off, tst_idx);
2783
0
        off += 28;
2784
0
        len -= 28;
2785
0
    }
2786
0
}
2787
2788
static void dissect_nvme_get_logpage_telemetry_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned tr_off, unsigned len)
2789
0
{
2790
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off  & 0xffffffff; /* need unsigned type to silence clang-11 errors */
2791
0
    proto_tree *grp;
2792
0
    uint64_t next_block;
2793
0
    uint32_t poff;
2794
0
    const char *pfx = (cmd_ctx->cmd_ctx.get_logpage.lid == 0x7) ? "Host-Initiated" : "Controller-Initiated";
2795
2796
0
    off += tr_off;
2797
0
    poff = 512 - (off & 0x1ff);
2798
0
    next_block = (off + poff) / 512;
2799
2800
0
    grp =  proto_item_add_subtree(ti, ett_data);
2801
2802
2803
0
    if (poff >= len && cmd_ctx->cmd_ctx.get_logpage.off >= 384)
2804
0
        return;
2805
2806
0
    if (!off && len >= 1)
2807
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_li, cmd_tvb, 0, 1, ENC_LITTLE_ENDIAN);
2808
0
    if (off <= 1 && (5 - off) <= len)
2809
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_rsvd0, cmd_tvb, 1-off, 4, ENC_LITTLE_ENDIAN);
2810
0
    if (off <= 5 && (8 - off) <= len)
2811
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_ieee, cmd_tvb, 5-off, 3, ENC_LITTLE_ENDIAN);
2812
0
    if (off <= 8 && (10 - off) <= len)
2813
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_da1lb, cmd_tvb, 8-off, 2, ENC_LITTLE_ENDIAN);
2814
0
    if (off <= 10 && (12 - off) <= len)
2815
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_da2lb, cmd_tvb, 10-off, 2, ENC_LITTLE_ENDIAN);
2816
0
    if (off <= 12 && (14 - off) <= len)
2817
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_da3lb, cmd_tvb, 12-off, 2, ENC_LITTLE_ENDIAN);
2818
0
    if (off <= 14 && (372 - off) <= len)
2819
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_rsvd1, cmd_tvb, 14-off, 368, ENC_NA);
2820
0
    if (off <= 382 && (383 - off) <= len)
2821
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_da, cmd_tvb, 382-off, 1, ENC_LITTLE_ENDIAN);
2822
0
    if (off <= 383 && (384 - off) <= len)
2823
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_dgn, cmd_tvb, 383-off, 1, ENC_LITTLE_ENDIAN);
2824
0
    if (off <= 384 && (512 - off) <= len)
2825
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_telemetry_ri, cmd_tvb, 384-off, 128, ENC_NA);
2826
2827
0
    len -= poff;
2828
0
    while (len >= 512) {
2829
0
         proto_tree_add_bytes_format_value(grp, hf_nvme_get_logpage_telemetry_db, cmd_tvb, poff, 512, NULL,
2830
0
                                           "Telemetry %s data block %"PRIu64, pfx, next_block);
2831
0
        len -= 512;
2832
0
        next_block++;
2833
0
        poff += 512;
2834
0
    }
2835
0
}
2836
2837
static void dissect_nvme_get_logpage_egroup_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned len)
2838
0
{
2839
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
2840
0
    proto_tree *grp;
2841
2842
0
    if (cmd_ctx->cmd_ctx.get_logpage.off >= 512)
2843
0
        return; /* max allowed offset is < 512, so we do not loose bits by casting to unsigned type */
2844
2845
0
    grp =  proto_item_add_subtree(ti, ett_data);
2846
0
    if (!off && len >= 1)
2847
0
        add_group_mask_entry(cmd_tvb, grp, 0, 1, ASPEC(hf_nvme_get_logpage_egroup_cw));
2848
0
    if (off <= 1 && (3 - off) <= len)
2849
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_rsvd0,  cmd_tvb, 1-off, 2, ENC_LITTLE_ENDIAN);
2850
0
    if (off <= 3 && (4 - off) <= len)
2851
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_as,  cmd_tvb, 3-off, 1, ENC_LITTLE_ENDIAN);
2852
0
    if (off <= 4 && (5 - off) <= len)
2853
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_ast,  cmd_tvb, 4-off, 1, ENC_LITTLE_ENDIAN);
2854
0
    if (off <= 5 && (6 - off) <= len)
2855
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_pu,  cmd_tvb, 5-off, 1, ENC_LITTLE_ENDIAN);
2856
0
    if (off <= 6 && (32 - off) <= len)
2857
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_rsvd1,  cmd_tvb, 6-off, 26, ENC_NA);
2858
0
    if (off <= 32 && (48 - off) <= len) {
2859
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_ee,  cmd_tvb, 32-off, 16, ENC_NA);
2860
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 32-off);
2861
0
    }
2862
0
    if (off <= 48 && (64 - off) <= len) {
2863
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_dur,  cmd_tvb, 48-off, 16, ENC_NA);
2864
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 48-off);
2865
0
    }
2866
0
    if (off <= 64 && (80 - off) <= len) {
2867
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_duw,  cmd_tvb, 64-off, 16, ENC_NA);
2868
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 64-off);
2869
0
    }
2870
0
    if (off <= 80 && (96 - off) <= len) {
2871
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_muw,  cmd_tvb, 80-off, 16, ENC_NA);
2872
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 80-off);
2873
0
    }
2874
0
    if (off <= 96 && (112 - off) <= len) {
2875
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_hrc,  cmd_tvb, 96-off, 16, ENC_NA);
2876
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 96-off);
2877
0
    }
2878
0
    if (off <= 112 && (128 - off) <= len) {
2879
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_hwc,  cmd_tvb, 112-off, 16, ENC_NA);
2880
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 112-off);
2881
0
    }
2882
0
    if (off <= 128 && (144 - off) <= len) {
2883
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_mdie,  cmd_tvb, 128-off, 16, ENC_NA);
2884
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 128-off);
2885
0
    }
2886
0
    if (off <= 144 && (160 - off) <= len) {
2887
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_ele,  cmd_tvb, 144-off, 16, ENC_NA);
2888
0
        post_add_intval_from_16bytes(ti, cmd_tvb, 144-off);
2889
0
    }
2890
0
    if (off <= 508 && (512 - off) <= len) {
2891
0
        unsigned poff = (off <= 160) ? (160 - off) : (off - 160);
2892
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_rsvd2,  cmd_tvb, poff, len - poff, ENC_NA);
2893
0
    }
2894
0
}
2895
static const value_string plat_status_tbl[] = {
2896
    { 0,  "Predictable Latency Mode not Enabled" },
2897
    { 1,  "Deterministic Window (DTWIN)" },
2898
    { 2,  "Non-Deterministic Window (NDWIN)" },
2899
    { 0, NULL}
2900
};
2901
2902
static void dissect_nvme_get_logpage_pred_lat_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned len)
2903
0
{
2904
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
2905
0
    proto_tree *grp;
2906
0
    unsigned poff;
2907
2908
0
    if (cmd_ctx->cmd_ctx.get_logpage.off > 508)
2909
0
        return; /* max allowed offset is < 508, so we do not loose bits by casting to unsigned type */
2910
2911
0
    grp =  proto_item_add_subtree(ti, ett_data);
2912
0
    if (!off && len >= 1)
2913
0
        add_group_mask_entry(cmd_tvb, grp, 0, 1, ASPEC(hf_nvme_get_logpage_pred_lat_status));
2914
0
    if (off <= 1 && (2 - off) <= len)
2915
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_rsvd0,  cmd_tvb, 1-off, 1, ENC_LITTLE_ENDIAN);
2916
0
    if (off <= 2 && (4 - off) <= len)
2917
0
        add_group_mask_entry(cmd_tvb, grp, 2-off, 2, ASPEC(hf_nvme_get_logpage_pred_lat_etype));
2918
0
    if (off <= 4 && (32 - off) <= len)
2919
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_rsvd1,  cmd_tvb, 4-off, 28, ENC_NA);
2920
0
    if (off <= 32 && (40 - off) <= len)
2921
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_dtwin_rt,  cmd_tvb, 32-off, 8, ENC_LITTLE_ENDIAN);
2922
0
    if (off <= 40 && (48 - off) <= len)
2923
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_dtwin_wt,  cmd_tvb, 40-off, 8, ENC_LITTLE_ENDIAN);
2924
0
    if (off <= 48 && (56 - off) <= len)
2925
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_dtwin_tm,  cmd_tvb, 48-off, 8, ENC_LITTLE_ENDIAN);
2926
0
    if (off <= 56 && (64 - off) <= len)
2927
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_ndwin_tmh,  cmd_tvb, 56-off, 8, ENC_LITTLE_ENDIAN);
2928
0
    if (off <= 64 && (72 - off) <= len)
2929
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_ndwin_tml,  cmd_tvb, 64-off, 8, ENC_LITTLE_ENDIAN);
2930
0
    if (off <= 72 && (128 - off) <= len)
2931
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_rsvd2,  cmd_tvb, 72-off, 56, ENC_NA);
2932
0
    if (off <= 128 && (136 - off) <= len)
2933
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_dtwin_re,  cmd_tvb, 128-off, 8, ENC_LITTLE_ENDIAN);
2934
0
    if (off <= 136 && (144 - off) <= len)
2935
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_dtwin_we,  cmd_tvb, 136-off, 8, ENC_LITTLE_ENDIAN);
2936
0
    if (off <= 144 && (152 - off) <= len)
2937
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_dtwin_te,  cmd_tvb, 144-off, 8, ENC_LITTLE_ENDIAN);
2938
0
    poff = (off <= 152) ? (152 - off) : 0;
2939
0
    if (poff > len)
2940
0
        return;
2941
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_rsvd3,  cmd_tvb, poff, len - poff, ENC_NA);
2942
0
}
2943
2944
static void dissect_nvme_get_logpage_pred_lat_aggreg_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned tr_off, unsigned len)
2945
0
{
2946
0
    uint64_t off = cmd_ctx->cmd_ctx.get_logpage.off;
2947
0
    proto_tree *grp;
2948
0
    unsigned poff;
2949
2950
0
    off += tr_off;
2951
0
    if (off < 8) {
2952
0
        poff = (cmd_ctx->cmd_ctx.get_logpage.off & 0x7);
2953
0
        poff = 8 - poff;
2954
0
    } else {
2955
0
        poff = 0;
2956
0
    }
2957
0
    if (len < (poff + 2) && off)
2958
0
        return; /* nothing to display */
2959
2960
0
    grp =  proto_item_add_subtree(ti, ett_data);
2961
0
    if (!off && len >= 8)
2962
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_aggreg_ne,  cmd_tvb, 0, 8, ENC_LITTLE_ENDIAN);
2963
0
    len -= poff;
2964
0
    while (len >= 2) {
2965
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_pred_lat_aggreg_nset,  cmd_tvb, poff, 2, ENC_LITTLE_ENDIAN);
2966
0
        poff += 2;
2967
0
        len -= 2;
2968
0
    }
2969
0
}
2970
2971
static const value_string ana_state_tbl[] = {
2972
    { 0x1,  "ANA Optimized State" },
2973
    { 0x2,  "ANA Non-Optimized State" },
2974
    { 0x3,  "ANA Inaccessible State" },
2975
    { 0x4,  "ANA Persistent Loss State" },
2976
    { 0xF,  "ANA Change Sate" },
2977
    { 0, NULL}
2978
};
2979
2980
static unsigned dissect_nvme_get_logpage_ana_resp_grp(proto_tree *grp, tvbuff_t *cmd_tvb,  struct nvme_cmd_ctx *cmd_ctx, unsigned len, uint32_t poff)
2981
0
{
2982
0
    unsigned done = 0;
2983
0
    unsigned bytes;
2984
0
    proto_item *ti;
2985
0
    unsigned group_id;
2986
0
    unsigned nns;
2987
0
    unsigned prev_off = cmd_ctx->cmd_ctx.get_logpage.tr_off;
2988
2989
0
    if (len < 4) {
2990
0
        if (prev_off)
2991
0
            cmd_ctx->cmd_ctx.get_logpage.tr_off += len;
2992
0
        return 0;
2993
0
    }
2994
2995
0
    if (prev_off <= 4) {
2996
0
        nns = tvb_get_uint32(cmd_tvb, poff+4-prev_off, ENC_LITTLE_ENDIAN);
2997
0
        bytes = 32 + 4 * nns;
2998
0
        cmd_ctx->cmd_ctx.get_logpage.tr_sub_entries = nns;
2999
0
    } else if (prev_off ) {
3000
0
        nns = cmd_ctx->cmd_ctx.get_logpage.tr_sub_entries;
3001
0
        bytes = (prev_off > 32) ? 4 * nns : ((32-prev_off) + 4 * nns);
3002
0
    } else {
3003
0
        bytes = len;
3004
0
    }
3005
3006
0
    if (bytes > len)
3007
0
            bytes = len;
3008
3009
0
    ti = proto_tree_add_bytes_format_value(grp, hf_nvme_get_logpage_ana_grp, cmd_tvb, poff, bytes, NULL,
3010
0
            "ANA Group Descriptor");
3011
0
    grp =  proto_item_add_subtree(ti, ett_data);
3012
3013
0
    if (prev_off) {
3014
0
        group_id = cmd_ctx->cmd_ctx.get_logpage.tr_rcrd_id;
3015
0
        proto_item_append_text(ti, " %u (continued)", group_id);
3016
0
    } else {
3017
0
        proto_tree_add_item_ret_uint(grp, hf_nvme_get_logpage_ana_grp_id,  cmd_tvb, poff, 4, ENC_LITTLE_ENDIAN, &group_id);
3018
0
        done += 4;
3019
0
        proto_item_append_text(ti, " %u", group_id);
3020
0
        cmd_ctx->cmd_ctx.get_logpage.tr_rcrd_id = group_id;
3021
0
    }
3022
3023
0
    if (prev_off <= 4) {
3024
0
        if ((len - done) < 4) {
3025
0
            cmd_ctx->cmd_ctx.get_logpage.tr_off += done;
3026
0
            return done;
3027
0
        }
3028
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ana_grp_nns,  cmd_tvb, poff+4-prev_off, 4, ENC_LITTLE_ENDIAN);
3029
0
        done += 4;
3030
0
    }
3031
0
    if (prev_off <= 8) {
3032
0
        if ((len - done) < 8) {
3033
0
            cmd_ctx->cmd_ctx.get_logpage.tr_off += done;
3034
0
            return done;
3035
0
        }
3036
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ana_grp_chcnt,  cmd_tvb, poff+8-prev_off, 8, ENC_LITTLE_ENDIAN);
3037
0
        done += 8;
3038
0
    }
3039
3040
0
    if (prev_off <= 16) {
3041
0
        if ((len - done) < 1) {
3042
0
            cmd_ctx->cmd_ctx.get_logpage.tr_off += done;
3043
0
            return done;
3044
0
        }
3045
0
        add_group_mask_entry(cmd_tvb, grp, poff+16-prev_off, 1, ASPEC(hf_nvme_get_logpage_ana_grp_anas));
3046
0
        done += 1;
3047
0
    }
3048
3049
0
    if (prev_off <= 17) {
3050
0
        if ((len - done) < 15) {
3051
0
            cmd_ctx->cmd_ctx.get_logpage.tr_off += done;
3052
0
            return done;
3053
0
        }
3054
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ana_grp_rsvd,  cmd_tvb, poff+17-prev_off, 15, ENC_NA);
3055
0
        done += 15;
3056
0
    }
3057
3058
0
    poff += done;
3059
0
    while ((len - done) >= 4 && nns) {
3060
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ana_grp_nsid,  cmd_tvb, poff, 4, ENC_LITTLE_ENDIAN);
3061
0
        poff += 4;
3062
0
        done += 4;
3063
0
        nns--;
3064
0
    }
3065
0
    if (nns) {
3066
0
        cmd_ctx->cmd_ctx.get_logpage.tr_off += done;
3067
0
        cmd_ctx->cmd_ctx.get_logpage.tr_sub_entries = nns;
3068
0
    } else {
3069
0
        cmd_ctx->cmd_ctx.get_logpage.tr_off = 0;
3070
0
        cmd_ctx->cmd_ctx.get_logpage.tr_sub_entries = 0;
3071
0
        cmd_ctx->cmd_ctx.get_logpage.tr_rcrd_id = 0;
3072
0
        cmd_ctx->cmd_ctx.get_logpage.records--;
3073
0
    }
3074
0
    return done;
3075
0
}
3076
3077
static unsigned dissect_nvme_get_logpage_ana_resp_header(proto_tree *grp, tvbuff_t *cmd_tvb, unsigned len, uint32_t off)
3078
0
{
3079
0
    unsigned groups=1;
3080
0
    if (!off && len >= 8)
3081
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ana_chcnt,  cmd_tvb, off, 8, ENC_LITTLE_ENDIAN);
3082
0
    if (off <= 8 && (10 - off) <= len)
3083
0
        proto_tree_add_item_ret_uint(grp, hf_nvme_get_logpage_ana_ngd,  cmd_tvb, 8-off, 2, ENC_LITTLE_ENDIAN, &groups);
3084
0
    if (off <= 10 && (16 - off) <= len)
3085
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_ana_rsvd,  cmd_tvb, 10-off, 6, ENC_LITTLE_ENDIAN);
3086
0
    return groups;
3087
0
}
3088
3089
static void dissect_nvme_get_logpage_ana_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned tr_off, unsigned len)
3090
0
{
3091
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
3092
0
    proto_tree *grp;
3093
0
    unsigned poff = 0;
3094
0
    unsigned groups = 1;
3095
3096
0
    grp =  proto_item_add_subtree(ti, ett_data);
3097
0
    if (cmd_ctx->cmd_ctx.get_logpage.off < 16 && !tr_off) {
3098
0
        groups = dissect_nvme_get_logpage_ana_resp_header(grp, cmd_tvb, len, off);
3099
0
        cmd_ctx->cmd_ctx.get_logpage.records = groups;
3100
0
        poff = 16 - off;
3101
0
    } else if (tr_off) {
3102
0
        groups = cmd_ctx->cmd_ctx.get_logpage.records;
3103
0
    }
3104
0
    len -= poff;
3105
0
    while (len >= 4 && groups) {
3106
0
        unsigned done = dissect_nvme_get_logpage_ana_resp_grp(grp, cmd_tvb, cmd_ctx, len, poff);
3107
0
        poff += done;
3108
0
        len -= done;
3109
0
        groups--;
3110
0
    }
3111
0
}
3112
3113
static void dissect_nvme_get_logpage_lba_status_resp_header(proto_tree *grp, tvbuff_t *cmd_tvb, unsigned len, uint32_t off)
3114
0
{
3115
0
    if (!off && len >= 4)
3116
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_lslplen,  cmd_tvb, off, 4, ENC_LITTLE_ENDIAN);
3117
0
    if (off <= 4 && (8 - off) <= len)
3118
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nlslne,  cmd_tvb, 4-off, 4, ENC_LITTLE_ENDIAN);
3119
0
    if (off <= 8 && (12 - off) <= len)
3120
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_estulb,  cmd_tvb, 8-off, 4, ENC_LITTLE_ENDIAN);
3121
0
    if (off <= 12 && (14 - off) <= len)
3122
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_rsvd,  cmd_tvb, 12-off, 2, ENC_LITTLE_ENDIAN);
3123
0
    if (off <= 14 && (16 - off) <= len)
3124
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_lsgc,  cmd_tvb, 14-off, 2, ENC_LITTLE_ENDIAN);
3125
0
    if (off <= 16 && (20 - off) <= len)
3126
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel,  cmd_tvb, 16-off, len - (16-off), ENC_NA);
3127
0
}
3128
3129
static unsigned dissect_nvme_get_logpage_lba_status_lba_range(proto_tree *grp, tvbuff_t *cmd_tvb, unsigned len, uint32_t poff)
3130
0
{
3131
0
    uint32_t slen;
3132
0
    proto_item *ti;
3133
0
    unsigned done;
3134
3135
0
    if (len >= 16) {
3136
0
        slen = tvb_get_uint8(cmd_tvb, 4);
3137
0
        if (!slen || slen == 0xffffffff)
3138
0
            slen = 16;
3139
0
        else
3140
0
            slen = 16 * (slen + 1);
3141
0
        if (slen > len)
3142
0
            slen = len;
3143
0
    } else {
3144
0
        slen = len;
3145
0
    }
3146
0
    ti = proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne,  cmd_tvb, poff, slen, ENC_NA);
3147
0
    grp =  proto_item_add_subtree(ti, ett_data);
3148
3149
0
    if (len >= 4)
3150
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne_neid,  cmd_tvb, poff, 4, ENC_LITTLE_ENDIAN);
3151
0
    if (len >= 8)
3152
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne_nlrd,  cmd_tvb, poff+4, 4, ENC_LITTLE_ENDIAN);
3153
0
    if (len >= 9)
3154
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne_ratype,  cmd_tvb, poff+8, 1, ENC_LITTLE_ENDIAN);
3155
0
    if (len >= 16)
3156
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne_rsvd,  cmd_tvb, poff+9, 7, ENC_NA);
3157
3158
0
    if (len <= 16)
3159
0
        return len;
3160
3161
0
    len -= 16;
3162
0
    poff += 16;
3163
0
    done = 16;
3164
0
    while (len >= 8) {
3165
0
        ti = proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne_rd,  cmd_tvb, poff, len >= 16 ? 16 : len, ENC_NA);
3166
0
        grp =  proto_item_add_subtree(ti, ett_data);
3167
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne_rd_rslba, cmd_tvb, poff, 8, ENC_LITTLE_ENDIAN);
3168
0
        if (len >= 12)
3169
0
            proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne_rd_rnlb, cmd_tvb, poff+8, 4, ENC_LITTLE_ENDIAN);
3170
0
        if (len >= 16)
3171
0
            proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel_ne_rd_rsvd, cmd_tvb, poff+12, 4, ENC_LITTLE_ENDIAN);
3172
0
        if (len >= 16) {
3173
0
            done += 16;
3174
0
            poff += 16;
3175
0
        } else {
3176
0
            done += len;
3177
0
            len = 0;
3178
0
        }
3179
0
    }
3180
0
    return done;
3181
0
}
3182
3183
static void dissect_nvme_get_logpage_lba_status_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned tr_off, unsigned len)
3184
0
{
3185
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
3186
0
    proto_tree *grp = NULL;
3187
0
    unsigned poff = 0;
3188
3189
0
    off += tr_off;
3190
0
    if (off < 16) {
3191
0
        grp =  proto_item_add_subtree(ti, ett_data);
3192
0
        dissect_nvme_get_logpage_lba_status_resp_header(grp, cmd_tvb, len, off);
3193
0
        poff = 16 - off;
3194
0
    } else if (off & 15) {
3195
0
        poff = 16 - (off & 15);
3196
0
    }
3197
3198
0
    if (len < (poff + 8))
3199
0
        return;
3200
3201
0
    if (off >= 16)
3202
0
        grp =  proto_item_add_subtree(ti, ett_data);
3203
3204
0
    len -= poff;
3205
0
    ti = proto_tree_add_item(grp, hf_nvme_get_logpage_lba_status_nel,  cmd_tvb, poff, len, ENC_NA);
3206
0
    grp =  proto_item_add_subtree(ti, ett_data);
3207
3208
0
    while (len >= 8) {
3209
0
        unsigned done = dissect_nvme_get_logpage_lba_status_lba_range(grp, cmd_tvb, len, poff);
3210
0
        poff += done;
3211
0
        len -= done;
3212
0
    }
3213
0
}
3214
3215
static void dissect_nvme_get_logpage_egroup_aggreg_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned tr_off, unsigned len)
3216
0
{
3217
0
    proto_tree *grp;
3218
0
    unsigned poff = 0;
3219
3220
0
    if (!tr_off) {
3221
0
        if (cmd_ctx->cmd_ctx.get_logpage.off < 8) {
3222
0
            poff = 8 - (unsigned)cmd_ctx->cmd_ctx.get_logpage.off;
3223
0
            if (poff > len || (cmd_ctx->cmd_ctx.get_logpage.off && poff == len))
3224
0
                return;
3225
0
        } else if (len < 2) {
3226
0
            return;
3227
0
        }
3228
0
    }
3229
3230
0
    len -= poff;
3231
0
    grp =  proto_item_add_subtree(ti, ett_data);
3232
0
    if (!(cmd_ctx->cmd_ctx.get_logpage.off + tr_off))
3233
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_aggreg_ne, cmd_tvb, 0, 8, ENC_LITTLE_ENDIAN);
3234
0
    while (len >= 2) {
3235
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_egroup_aggreg_eg, cmd_tvb, poff, 2, ENC_LITTLE_ENDIAN);
3236
0
        len -= 2;
3237
0
        poff += 2;
3238
0
    }
3239
0
}
3240
3241
static const value_string rnlpt_tbl[] = {
3242
    { 0,  "Empty Log Page" },
3243
    { 1,  "Registration Preempted" },
3244
    { 2,  "Reservation Released" },
3245
    { 3,  "Reservation Preempted" },
3246
    { 0, NULL}
3247
};
3248
3249
static void dissect_nvme_get_logpage_reserv_notif_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned len)
3250
0
{
3251
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
3252
0
    proto_tree *grp;
3253
0
    unsigned poff = 0;
3254
3255
0
    if (cmd_ctx->cmd_ctx.get_logpage.off > 60)
3256
0
        return; /* max allowed offset is < 60, so we do not loose bits by casting to unsigned type */
3257
3258
0
    grp =  proto_item_add_subtree(ti, ett_data);
3259
0
    if (!off && len >= 8)
3260
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_reserv_notif_lpc,  cmd_tvb, 0, 8, ENC_LITTLE_ENDIAN);
3261
0
    if (off <= 8 && (9 - off) <= len)
3262
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_reserv_notif_lpt,  cmd_tvb, 8-off, 1, ENC_LITTLE_ENDIAN);
3263
0
    if (off <= 9 && (10 - off) <= len)
3264
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_reserv_notif_nalp,  cmd_tvb, 9-off, 1, ENC_LITTLE_ENDIAN);
3265
0
    if (off <= 10 && (12 - off) <= len)
3266
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_reserv_notif_rsvd0,  cmd_tvb, 10-off, 2, ENC_LITTLE_ENDIAN);
3267
0
    if (off <= 12 && (16 - off) <= len)
3268
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_reserv_notif_nsid,  cmd_tvb, 12-off, 4, ENC_LITTLE_ENDIAN);
3269
0
    if (off < 16) {
3270
0
        poff = 16 - off;
3271
0
        if (len <= poff)
3272
0
            return;
3273
0
        len -= poff;
3274
0
        if (len > 48)
3275
0
            len = 48; /* max padding size is 48 */
3276
0
    } else {
3277
0
        if (len > (64 - off))
3278
0
            len = 64 - off; /* max padding size is 48 */
3279
0
    }
3280
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_reserv_notif_rsvd1, cmd_tvb, poff, len, ENC_NA);
3281
0
}
3282
3283
3284
static const value_string san_mrst_tbl[] = {
3285
    { 0, "The NVM subsystem has never been sanitized" },
3286
    { 1, "The most recent sanitize operation completed successfully" },
3287
    { 2, "A sanitize operation is currently in progress" },
3288
    { 3, "The most recent sanitize operation failed" },
3289
    { 4, "The most recent sanitize operation with No-Deallocate has completed successfully with deallocation of all logical blocks"},
3290
    { 0, NULL}
3291
};
3292
3293
static void dissect_nvme_get_logpage_sanitize_resp(proto_item *ti, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd_ctx, unsigned len)
3294
0
{
3295
0
    uint32_t off = cmd_ctx->cmd_ctx.get_logpage.off & 0xffffffff; /* need unsigned type to silence clang-11 errors */
3296
0
    proto_tree *grp;
3297
0
    unsigned poff = 0;
3298
3299
0
    if (cmd_ctx->cmd_ctx.get_logpage.off > 508)
3300
0
        return; /* max allowed offset is < 508, so we do not loose bits by casting to unsigned type */
3301
3302
0
    grp =  proto_item_add_subtree(ti, ett_data);
3303
0
    if (!off && len >= 2)
3304
0
         proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_sprog,  cmd_tvb, 0, 2, ENC_LITTLE_ENDIAN);
3305
0
    if (off <= 2 && (4 - off) <= len)
3306
0
        add_group_mask_entry(cmd_tvb, grp, 2 - off, 2, ASPEC(hf_nvme_get_logpage_sanitize_sstat));
3307
0
    if (off <= 4 && (8 - off) <= len)
3308
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_scdw10,  cmd_tvb, 4-off, 4, ENC_LITTLE_ENDIAN);
3309
0
    if (off <= 8 && (12 - off) <= len)
3310
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_eto,  cmd_tvb, 8-off, 4, ENC_LITTLE_ENDIAN);
3311
0
    if (off <= 12 && (16 - off) <= len)
3312
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_etbe,  cmd_tvb, 12-off, 4, ENC_LITTLE_ENDIAN);
3313
0
    if (off <= 16 && (20 - off) <= len)
3314
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_etce,  cmd_tvb, 16-off, 4, ENC_LITTLE_ENDIAN);
3315
0
    if (off <= 20 && (24 - off) <= len)
3316
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_etond,  cmd_tvb, 20-off, 4, ENC_LITTLE_ENDIAN);
3317
0
    if (off <= 24 && (28 - off) <= len)
3318
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_etbend,  cmd_tvb, 24-off, 4, ENC_LITTLE_ENDIAN);
3319
0
    if (off <= 28 && (32 - off) <= len)
3320
0
        proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_etcend,  cmd_tvb, 28-off, 4, ENC_LITTLE_ENDIAN);
3321
0
    if (off < 32) {
3322
0
        poff = 32 - off;
3323
0
        if (poff <= len)
3324
0
            return;
3325
0
        len -= poff;
3326
0
        if (len > (512 - poff))
3327
0
            len = 512 - poff;
3328
0
    } else {
3329
0
        if (len > (512 - off))
3330
0
            len = 512 - off;
3331
0
    }
3332
0
    proto_tree_add_item(grp, hf_nvme_get_logpage_sanitize_rsvd,  cmd_tvb, poff, len, ENC_NA);
3333
0
}
3334
3335
static void dissect_nvme_get_logpage_resp(tvbuff_t *cmd_tvb, proto_tree *cmd_tree, struct nvme_cmd_ctx *cmd_ctx, unsigned off, unsigned len)
3336
0
{
3337
0
    proto_item *ti = proto_tree_add_bytes_format_value(cmd_tree, hf_nvme_gen_data, cmd_tvb, 0, len, NULL,
3338
0
                            "NVMe Get Log Page (%s)", get_logpage_name(cmd_ctx->cmd_ctx.get_logpage.lid));
3339
0
    switch(cmd_ctx->cmd_ctx.get_logpage.lid) {
3340
0
        case 0x70:
3341
0
            dissect_nvme_get_logpage_ify_resp(ti, cmd_tvb, cmd_ctx, off, len); break;
3342
0
        case 0x1:
3343
            /* fits smallest mtu */
3344
0
            dissect_nvme_get_logpage_err_inf_resp(ti, cmd_tvb, cmd_ctx, len); break;
3345
0
        case 0x2:
3346
            /* fits smallest mtu */
3347
0
            dissect_nvme_get_logpage_smart_resp(ti, cmd_tvb, cmd_ctx, len); break;
3348
0
        case 0x3:
3349
            /* fits smallest mtu */
3350
0
            dissect_nvme_get_logpage_fw_slot_resp(ti, cmd_tvb, cmd_ctx, len); break;
3351
0
        case 0x4:
3352
            /* decodes array of integers, does need to know packet offset */
3353
0
            dissect_nvme_get_logpage_changed_nslist_resp(ti, cmd_tvb, len); break;
3354
0
        case 0x5:
3355
0
            dissect_nvme_get_logpage_cmd_sup_and_eff_resp(ti, cmd_tvb, cmd_ctx, off, len); break;
3356
0
        case 0x6:
3357
0
            dissect_nvme_get_logpage_selftest_resp(ti, cmd_tvb, cmd_ctx, off, len); break;
3358
0
        case 0x7:
3359
0
        case 0x8:
3360
0
            dissect_nvme_get_logpage_telemetry_resp(ti, cmd_tvb, cmd_ctx, off, len); break;
3361
0
        case 0x9:
3362
            /* fits smallest mtu */
3363
0
            dissect_nvme_get_logpage_egroup_resp(ti, cmd_tvb, cmd_ctx, len); break;
3364
0
        case 0xA:
3365
            /* fits smallest mtu */
3366
0
            dissect_nvme_get_logpage_pred_lat_resp(ti, cmd_tvb, cmd_ctx, len); break;
3367
0
        case 0xB:
3368
0
            dissect_nvme_get_logpage_pred_lat_aggreg_resp(ti, cmd_tvb, cmd_ctx, off, len); break;
3369
0
        case 0xC:
3370
0
            dissect_nvme_get_logpage_ana_resp(ti, cmd_tvb, cmd_ctx, off, len); break;
3371
0
        case 0xE:
3372
0
            dissect_nvme_get_logpage_lba_status_resp(ti, cmd_tvb, cmd_ctx, off, len); break;
3373
0
        case 0xF:
3374
0
            dissect_nvme_get_logpage_egroup_aggreg_resp(ti, cmd_tvb, cmd_ctx, off, len); break;
3375
0
        case 0x80:
3376
            /* fits smallest mtu */
3377
0
            dissect_nvme_get_logpage_reserv_notif_resp(ti, cmd_tvb, cmd_ctx, len); break;
3378
0
        case 0x81:
3379
            /* fits smallest mtu */
3380
0
            dissect_nvme_get_logpage_sanitize_resp(ti, cmd_tvb, cmd_ctx, len); break;
3381
0
        default:
3382
0
            return;
3383
0
    }
3384
0
}
3385
3386
static void dissect_nvme_get_logpage_cmd(tvbuff_t *cmd_tvb, proto_tree *cmd_tree,
3387
                                      struct nvme_cmd_ctx *cmd_ctx)
3388
0
{
3389
0
    proto_item *ti;
3390
0
    unsigned val;
3391
3392
0
    cmd_ctx->cmd_ctx.get_logpage.lid = tvb_get_uint8(cmd_tvb, 40);
3393
0
    cmd_ctx->cmd_ctx.get_logpage.lsp = tvb_get_uint8(cmd_tvb, 41) & 0xf;
3394
0
    cmd_ctx->cmd_ctx.get_logpage.lsi = tvb_get_uint16(cmd_tvb, 46, ENC_LITTLE_ENDIAN);
3395
0
    cmd_ctx->cmd_ctx.get_logpage.uid_idx = tvb_get_uint8(cmd_tvb, 56) & 0x7f;
3396
3397
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 40, 4, ASPEC(hf_nvme_get_logpage_dword10));
3398
0
    ti = proto_tree_add_item_ret_uint(cmd_tree, hf_nvme_get_logpage_numd, cmd_tvb, 42, 4, ENC_LITTLE_ENDIAN, &val);
3399
0
    proto_item_append_text(ti, " (%"PRIu64" bytes)", ((uint64_t)(val+1)) * 4);
3400
3401
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_get_logpage_dword11));
3402
3403
0
    proto_tree_add_item_ret_uint64(cmd_tree, hf_nvme_get_logpage_lpo, cmd_tvb, 48, 8, ENC_LITTLE_ENDIAN, &cmd_ctx->cmd_ctx.get_logpage.off);
3404
0
    cmd_ctx->cmd_ctx.get_logpage.off &= (~((uint64_t)3)); /* clear two low bits, the target shall either deny the command or clear the bits */
3405
3406
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword13, cmd_tvb, 52, 4, ENC_LITTLE_ENDIAN);
3407
3408
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 56, 4, ASPEC(hf_nvme_get_logpage_dword14));
3409
3410
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword15, cmd_tvb, 60, 4, ENC_LITTLE_ENDIAN);
3411
0
}
3412
3413
typedef enum {
3414
    F_ARBITRATION = 0x01,
3415
    F_POWER_MGMT = 0x02,
3416
    F_LBA_RANGE_TYPE = 0x03,
3417
    F_TEMP_THRESHOLD = 0x04,
3418
    F_ERROR_RECOVERY = 0x05,
3419
    F_VOLATILE_WC = 0x06,
3420
    F_NUM_OF_QUEUES = 0x07,
3421
    F_IRQ_COALESCING = 0x08,
3422
    F_IRQ_VECTOR_CONF = 0x09,
3423
    F_WRITE_ATOM_NORM = 0x0A,
3424
    F_ASYNC_EVENT_CONF = 0x0B,
3425
    F_AUTO_PS_TRANSITION = 0x0C,
3426
    F_HOST_MEM_BUF = 0x0D,
3427
    F_TIMESTAMP = 0x0E,
3428
    F_KA_TIMER = 0x0F,
3429
    F_HOST_CNTL_THERM_MGMT = 0x10,
3430
    F_NO_POWER_STATE_CONF = 0x11,
3431
    F_READ_REC_LEVEL_CONF = 0x12,
3432
    F_PRED_LAT_MODE_CONF = 0x13,
3433
    F_PRED_LAT_MODE_WIND = 0x14,
3434
    F_LBA_ST_INF_REP_INT = 0x15,
3435
    F_HOST_BEHV_SUPPORT = 0x16,
3436
    F_SANITIZE_CON = 0x17,
3437
    F_END_GROUP_EV_CONF = 0x18,
3438
    F_SW_PR_MARKER = 0x80,
3439
    F_HOST_ID = 0x81,
3440
    F_RSRV_NOT_MASK = 0x82,
3441
    F_RSRV_PRST = 0x83,
3442
    F_NS_WRITE_CONF = 0x84,
3443
} nvme_setf_t;
3444
3445
3446
static const value_string fid_table[] = {
3447
    { F_ARBITRATION, "Arbitration" },
3448
    { F_POWER_MGMT, "Power Management" },
3449
    { F_LBA_RANGE_TYPE, "LBA Range Type" },
3450
    { F_TEMP_THRESHOLD, "Temperature Threshold" },
3451
    { F_ERROR_RECOVERY, "Error Recovery" },
3452
    { F_VOLATILE_WC, "Volatile Write Cache" },
3453
    { F_NUM_OF_QUEUES, "Number of Queues" },
3454
    { F_IRQ_COALESCING, "Interrupt Coalescing" },
3455
    { F_IRQ_VECTOR_CONF, "Interrupt Vector Configuration" },
3456
    { F_WRITE_ATOM_NORM, "Write Atomicity Normal" },
3457
    { F_ASYNC_EVENT_CONF, "Asynchronous Event Configuration" },
3458
    { F_AUTO_PS_TRANSITION, "Autonomous Power State Transition" },
3459
    { F_HOST_MEM_BUF, "Host Memory Buffer" },
3460
    { F_TIMESTAMP, "Timestamp" },
3461
    { F_KA_TIMER, "Keep Alive Timer" },
3462
    { F_HOST_CNTL_THERM_MGMT, "Host Controlled Thermal Management" },
3463
    { F_NO_POWER_STATE_CONF, "Non-Operational Power State Config" },
3464
    { F_READ_REC_LEVEL_CONF, "Read Recovery Level Config" },
3465
    { F_PRED_LAT_MODE_CONF, "Predictable Latency Mode Config" },
3466
    { F_PRED_LAT_MODE_WIND, "Predictable Latency Mode Window" },
3467
    { F_LBA_ST_INF_REP_INT, "LBA Status Information Report Interval" },
3468
    { F_HOST_BEHV_SUPPORT, "Host Behavior Support" },
3469
    { F_SANITIZE_CON, "Sanitize Config" },
3470
    { F_END_GROUP_EV_CONF, "Endurance Group Event Configuration" },
3471
    { F_SW_PR_MARKER, "Software Progress Marker" },
3472
    { F_HOST_ID, "Host Identifier" },
3473
    { F_RSRV_NOT_MASK, "Reservation Notification Mask" },
3474
    { F_RSRV_PRST, "Reservation Persistence" },
3475
    { F_NS_WRITE_CONF, "Namespace Write Protection Config" },
3476
    { 0, NULL },
3477
};
3478
3479
static const value_string sel_table[] = {
3480
    { 0, "Current" },
3481
    { 1, "Default" },
3482
    { 2, "Saved" },
3483
    { 3, "Supported Capabilities" },
3484
    { 0, NULL },
3485
};
3486
3487
static const value_string sf_tmpsel_table[] = {
3488
    { 0x0, "Composite Temperature" },
3489
    { 0x1, "Temperature Sensor 1" },
3490
    { 0x2, "Temperature Sensor 2" },
3491
    { 0x3, "Temperature Sensor 3" },
3492
    { 0x4, "Temperature Sensor 4" },
3493
    { 0x5, "Temperature Sensor 5" },
3494
    { 0x6, "Temperature Sensor 6" },
3495
    { 0x7, "Temperature Sensor 7" },
3496
    { 0x8, "Temperature Sensor 8" },
3497
    { 0xF, "All Temperature Sensors" },
3498
    { 0, NULL },
3499
};
3500
3501
static const value_string sf_thpsel_table[] = {
3502
    { 0x0, "Over Temperature Threshold" },
3503
    { 0x1, "Under Temperature Threshold" },
3504
    { 0x2, "Reserved" },
3505
    { 0x3, "Reserved" },
3506
    { 0, NULL },
3507
};
3508
3509
static const value_string sf_ws_table[] = {
3510
    { 0x0, "Reserved" },
3511
    { 0x1, "Deterministic Window" },
3512
    { 0x2, "Non-Deterministic Window" },
3513
    { 0x3, "Reserved" },
3514
    { 0x4, "Reserved" },
3515
    { 0x5, "Reserved" },
3516
    { 0x6, "Reserved" },
3517
    { 0x7, "Reserved" },
3518
    { 0, NULL },
3519
};
3520
3521
static const value_string sf_wps[] = {
3522
    { 0x0, "No Write Protect" },
3523
    { 0x1, "Write Protect" },
3524
    { 0x2, "Write Protect Until Power Cycle" },
3525
    { 0x3, "Permanent Write Protect" },
3526
    { 0x4, "Reserved" },
3527
    { 0x5, "Reserved" },
3528
    { 0x6, "Reserved" },
3529
    { 0x7, "Reserved" },
3530
    { 0, NULL },
3531
};
3532
3533
static void add_nvme_queues(char *result, uint32_t val)
3534
0
{
3535
0
    snprintf(result, ITEM_LABEL_LENGTH, "%x (%u)", val, val+1);
3536
0
}
3537
3538
static void dissect_nvme_set_features_dword11(tvbuff_t *cmd_tvb, proto_tree *cmd_tree, unsigned fid)
3539
0
{
3540
0
    switch (fid) {
3541
0
        case F_ARBITRATION: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_arb)); break;
3542
0
        case F_POWER_MGMT: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_pm)); break;
3543
0
        case F_LBA_RANGE_TYPE: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_lbart)); break;
3544
0
        case F_TEMP_THRESHOLD: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_tt)); break;
3545
0
        case F_ERROR_RECOVERY: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_erec)); break;
3546
0
        case F_VOLATILE_WC: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_vwce)); break;
3547
0
        case F_NUM_OF_QUEUES: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_nq)); break;
3548
0
        case F_IRQ_COALESCING: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_irqc)); break;
3549
0
        case F_IRQ_VECTOR_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_irqv)); break;
3550
0
        case F_WRITE_ATOM_NORM: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_wan)); break;
3551
0
        case F_ASYNC_EVENT_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_aec)); break;
3552
0
        case F_AUTO_PS_TRANSITION: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_apst)); break;
3553
0
        case F_KA_TIMER: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_kat)); break;
3554
0
        case F_HOST_CNTL_THERM_MGMT: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_hctm)); break;
3555
0
        case F_NO_POWER_STATE_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_nops)); break;
3556
0
        case F_READ_REC_LEVEL_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_rrl)); break;
3557
0
        case F_PRED_LAT_MODE_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_plmc)); break;
3558
0
        case F_PRED_LAT_MODE_WIND: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_plmw)); break;
3559
0
        case F_LBA_ST_INF_REP_INT: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_lbasi)); break;
3560
0
        case F_SANITIZE_CON: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_san)); break;
3561
0
        case F_END_GROUP_EV_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_eg)); break;
3562
0
        case F_SW_PR_MARKER: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_swp)); break;
3563
0
        case F_HOST_ID: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_hid)); break;
3564
0
        case F_RSRV_NOT_MASK: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_rsrvn)); break;
3565
0
        case F_RSRV_PRST: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_rsrvp)); break;
3566
0
        case F_NS_WRITE_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_set_features_dword11_nswp)); break;
3567
0
        default: proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword11, cmd_tvb, 44, 4, ENC_LITTLE_ENDIAN);
3568
0
    }
3569
0
}
3570
3571
static void dissect_nvme_set_features_dword12(tvbuff_t *cmd_tvb, proto_tree *cmd_tree, unsigned fid)
3572
0
{
3573
0
    switch (fid) {
3574
0
        case F_READ_REC_LEVEL_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 48, 4, ASPEC(hf_nvme_cmd_set_features_dword12_rrl)); break;
3575
0
        case F_PRED_LAT_MODE_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 48, 4, ASPEC(hf_nvme_cmd_set_features_dword12_plmc)); break;
3576
0
        case F_PRED_LAT_MODE_WIND: add_group_mask_entry(cmd_tvb, cmd_tree, 48, 4, ASPEC(hf_nvme_cmd_set_features_dword12_plmw)); break;
3577
0
        default: proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword12, cmd_tvb, 48, 4, ENC_LITTLE_ENDIAN);
3578
0
    }
3579
0
}
3580
3581
static void dissect_nvme_set_features_cmd(tvbuff_t *cmd_tvb, proto_tree *cmd_tree,
3582
                                      struct nvme_cmd_ctx *cmd_ctx)
3583
0
{
3584
0
    cmd_ctx->cmd_ctx.set_features.fid = tvb_get_uint8(cmd_tvb, 40);
3585
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 40, 4, ASPEC(hf_nvme_set_features_dword10));
3586
0
    dissect_nvme_set_features_dword11(cmd_tvb, cmd_tree, cmd_ctx->cmd_ctx.set_features.fid);
3587
0
    dissect_nvme_set_features_dword12(cmd_tvb, cmd_tree, cmd_ctx->cmd_ctx.set_features.fid);
3588
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword13, cmd_tvb, 52, 4, ENC_LITTLE_ENDIAN);
3589
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 56, 4, ASPEC(hf_nvme_set_features_dword14));
3590
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword15, cmd_tvb, 60, 4, ENC_LITTLE_ENDIAN);
3591
0
}
3592
3593
static void dissect_nvme_get_features_cmd(tvbuff_t *cmd_tvb, proto_tree *cmd_tree,
3594
                                      struct nvme_cmd_ctx *cmd_ctx)
3595
0
{
3596
0
    cmd_ctx->cmd_ctx.set_features.fid = tvb_get_uint8(cmd_tvb, 40);
3597
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 40, 4, ASPEC(hf_nvme_get_features_dword10));
3598
0
    switch(cmd_ctx->cmd_ctx.set_features.fid) {
3599
0
        case F_READ_REC_LEVEL_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_get_features_dword11_rrl)); break;
3600
0
        case F_PRED_LAT_MODE_CONF: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_get_features_dword11_plmc)); break;
3601
0
        case F_PRED_LAT_MODE_WIND: add_group_mask_entry(cmd_tvb, cmd_tree, 44, 4, ASPEC(hf_nvme_cmd_get_features_dword11_plmw)); break;
3602
0
        default: proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword11, cmd_tvb, 44, 4, ENC_LITTLE_ENDIAN); break;
3603
0
    }
3604
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword12, cmd_tvb, 48, 4, ENC_LITTLE_ENDIAN);
3605
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword13, cmd_tvb, 52, 4, ENC_LITTLE_ENDIAN);
3606
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 56, 4, ASPEC(hf_nvme_get_features_dword14));
3607
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword15, cmd_tvb, 60, 4, ENC_LITTLE_ENDIAN);
3608
0
}
3609
3610
static void dissect_nvme_rw_cmd(tvbuff_t *cmd_tvb, proto_tree *cmd_tree)
3611
0
{
3612
0
    proto_item *ti, *dsm_tree, *item;
3613
0
    uint8_t val;
3614
3615
0
    dissect_nvme_rwc_common_word_10_11_12_14_15(cmd_tvb, cmd_tree);
3616
3617
0
    ti = proto_tree_add_item(cmd_tree, hf_nvme_cmd_dsm, cmd_tvb, 52,
3618
0
                             1, ENC_NA);
3619
0
    dsm_tree = proto_item_add_subtree(ti, ett_data);
3620
3621
0
    val = tvb_get_uint8(cmd_tvb, 52) & 0x0f;
3622
0
    item = proto_tree_add_item(dsm_tree, hf_nvme_cmd_dsm_access_freq, cmd_tvb,
3623
0
                               52, 1, ENC_LITTLE_ENDIAN);
3624
0
    proto_item_append_text(item, " %s",
3625
0
                           val_to_str_const(val, dsm_acc_freq_tbl, "Reserved"));
3626
3627
0
    val = (tvb_get_uint8(cmd_tvb, 52) & 0x30) >> 4;
3628
0
    item = proto_tree_add_item(dsm_tree, hf_nvme_cmd_dsm_access_lat, cmd_tvb,
3629
0
                               52, 1, ENC_LITTLE_ENDIAN);
3630
0
    proto_item_append_text(item, " %s",
3631
0
                           val_to_str_const(val, dsm_acc_lat_tbl, "Reserved"));
3632
3633
0
    proto_tree_add_item(dsm_tree, hf_nvme_cmd_dsm_seq_req, cmd_tvb,
3634
0
                        52, 1, ENC_LITTLE_ENDIAN);
3635
0
    proto_tree_add_item(dsm_tree, hf_nvme_cmd_dsm_incompressible, cmd_tvb,
3636
0
                        52, 1, ENC_LITTLE_ENDIAN);
3637
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_rsvd3, cmd_tvb,
3638
0
                        53, 3, ENC_NA);
3639
0
}
3640
3641
static const value_string sf_lbart_type_table[] = {
3642
    { 0x0, "General Purpose" },
3643
    { 0x1, "Filesystem" },
3644
    { 0x2, "RAID" },
3645
    { 0x3, "Cache" },
3646
    { 0x4, "Swap" },
3647
    { 0, NULL },
3648
};
3649
3650
static void dissect_nvme_set_features_transfer_lbart(tvbuff_t *tvb, proto_tree *tree, unsigned off, unsigned len)
3651
0
{
3652
0
    proto_tree *grp;
3653
0
    proto_item *ti;
3654
0
    unsigned done = 0;
3655
0
    while (len >= 64) {
3656
0
        ti =  proto_tree_add_bytes_format_value(tree, hf_nvme_set_features_tr_lbart, tvb, 0, 64, NULL, "LBA Range Structure %u", (done + off) / 64);
3657
0
        grp =  proto_item_add_subtree(ti, ett_data);
3658
0
        proto_tree_add_item(grp, hf_nvme_set_features_tr_lbart_type, tvb, done, 1, ENC_LITTLE_ENDIAN);
3659
0
        add_group_mask_entry(tvb, grp, done+1, 1, ASPEC(hf_nvme_set_features_tr_lbart_attr));
3660
0
        proto_tree_add_item(grp, hf_nvme_set_features_tr_lbart_rsvd0, tvb, done+2, 14, ENC_NA);
3661
0
        proto_tree_add_item(grp, hf_nvme_set_features_tr_lbart_slba, tvb, done+16, 8, ENC_LITTLE_ENDIAN);
3662
0
        proto_tree_add_item(grp, hf_nvme_set_features_tr_lbart_nlb, tvb, done+24, 8, ENC_LITTLE_ENDIAN);
3663
0
        proto_tree_add_item(grp, hf_nvme_set_features_tr_lbart_guid, tvb, done+32, 16, ENC_NA);
3664
0
        proto_tree_add_item(grp, hf_nvme_set_features_tr_lbart_rsvd1, tvb, done+48, 16, ENC_NA);
3665
0
        len -= 64;
3666
0
        done += 64;
3667
0
    }
3668
0
}
3669
3670
static void dissect_nvme_set_features_transfer_apst(tvbuff_t *tvb, proto_tree *tree, unsigned len)
3671
0
{
3672
0
    unsigned off = 0;
3673
0
    while (len >= 8) {
3674
0
        add_group_mask_entry(tvb, tree, off, 8, ASPEC(hf_nvme_set_features_tr_apst));
3675
0
        len -= 8;
3676
0
        off += 8;
3677
0
    }
3678
0
}
3679
3680
static void dissect_nvme_set_features_transfer_tst(tvbuff_t *tvb, proto_tree *tree)
3681
0
{
3682
0
    add_group_mask_entry(tvb, tree, 0, 8, ASPEC(hf_nvme_set_features_tr_tst));
3683
0
}
3684
3685
3686
static void dissect_nvme_set_features_transfer_plmc(tvbuff_t *tvb, proto_tree *tree, unsigned len)
3687
0
{
3688
0
    proto_tree *grp;
3689
0
    proto_item *ti;
3690
3691
0
    ti = proto_tree_add_item(tree, hf_nvme_set_features_tr_plmc, tvb, 0, len, ENC_NA);
3692
0
    grp =  proto_item_add_subtree(ti, ett_data);
3693
0
    add_group_mask_entry(tvb, grp, 0, 2, ASPEC(hf_nvme_set_features_tr_plmc_ee));
3694
0
    proto_tree_add_item(grp, hf_nvme_set_features_tr_plmc_rsvd0, tvb, 2, 30, ENC_NA);
3695
0
    proto_tree_add_item(grp, hf_nvme_set_features_tr_plmc_dtwinrt, tvb, 32, 8, ENC_LITTLE_ENDIAN);
3696
0
    proto_tree_add_item(grp, hf_nvme_set_features_tr_plmc_dtwinwt, tvb, 40, 8, ENC_LITTLE_ENDIAN);
3697
0
    proto_tree_add_item(grp, hf_nvme_set_features_tr_plmc_dtwintt, tvb, 48, 8, ENC_LITTLE_ENDIAN);
3698
0
    proto_tree_add_item(grp, hf_nvme_set_features_tr_plmc_rsvd1, tvb, 56, len-56, ENC_NA);
3699
0
}
3700
3701
static void dissect_nvme_set_features_transfer_hbs(tvbuff_t *tvb, proto_tree *tree, unsigned len)
3702
0
{
3703
0
    proto_tree *grp;
3704
0
    proto_item *ti;
3705
3706
0
    ti = proto_tree_add_item(tree, hf_nvme_set_features_tr_hbs, tvb, 0, len, ENC_NA);
3707
0
    grp =  proto_item_add_subtree(ti, ett_data);
3708
0
    proto_tree_add_item(grp, hf_nvme_set_features_tr_hbs_acre, tvb, 0, 1, ENC_LITTLE_ENDIAN);
3709
0
    proto_tree_add_item(grp, hf_nvme_set_features_tr_hbs_rsvd, tvb, 1, len-1, ENC_NA);
3710
0
}
3711
3712
static void dissect_nvme_set_features_transfer(tvbuff_t *tvb, proto_tree *tree, struct nvme_cmd_ctx *cmd_ctx, unsigned off, unsigned len)
3713
0
{
3714
0
    switch(cmd_ctx->cmd_ctx.set_features.fid) {
3715
0
        case F_LBA_RANGE_TYPE:
3716
0
            dissect_nvme_set_features_transfer_lbart(tvb, tree, off, len);
3717
0
            break;
3718
0
        case F_AUTO_PS_TRANSITION:
3719
0
            dissect_nvme_set_features_transfer_apst(tvb, tree, len);
3720
0
            break;
3721
0
        case F_TIMESTAMP:
3722
0
            dissect_nvme_set_features_transfer_tst(tvb, tree);
3723
0
            break;
3724
0
        case F_PRED_LAT_MODE_CONF:
3725
0
            dissect_nvme_set_features_transfer_plmc(tvb, tree, len);
3726
0
            break;
3727
0
        case F_HOST_BEHV_SUPPORT:
3728
0
            dissect_nvme_set_features_transfer_hbs(tvb, tree, len);
3729
0
            break;
3730
0
        default:
3731
0
            proto_tree_add_bytes_format_value(tree, hf_nvme_gen_data, tvb, 0, len, NULL,
3732
0
                (cmd_ctx->opcode == NVME_AQ_OPC_SET_FEATURES) ? "Unhandled Set Features Transfer" : "Unhandled Get Features Transfer");
3733
0
            break;
3734
0
    }
3735
0
}
3736
3737
3738
void nvme_update_transfer_request(packet_info *pinfo, struct nvme_cmd_ctx *cmd, struct nvme_q_ctx *q_ctx)
3739
0
{
3740
0
    if (cmd->fabric) {
3741
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMeOF Data Request for %s",
3742
0
            val_to_str_const(cmd->cmd_ctx.fabric_cmd.fctype, fctype_tbl, "Unknown Command"));
3743
0
        return;
3744
0
    }
3745
0
    if (!q_ctx->qid) {
3746
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMeOF Data Request for %s", val_to_str_const(cmd->opcode, aq_opc_tbl, "Unknown Command"));
3747
0
        if (cmd->opcode == NVME_AQ_OPC_IDENTIFY)
3748
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s", val_to_str_const(cmd->cmd_ctx.cmd_identify.cns, cns_table, "Unknown"));
3749
0
        else if (cmd->opcode == NVME_AQ_OPC_GET_LOG_PAGE)
3750
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s", get_logpage_name(cmd->cmd_ctx.get_logpage.lid));
3751
0
    } else {
3752
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMeOF Data Request for %s", val_to_str_const(cmd->opcode, ioq_opc_tbl, "Unknown Command"));
3753
0
    }
3754
0
}
3755
3756
void
3757
dissect_nvme_data_response(tvbuff_t *nvme_tvb, packet_info *pinfo, proto_tree *root_tree,
3758
                 struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd_ctx, unsigned len, bool is_inline)
3759
0
{
3760
0
    proto_tree *cmd_tree;
3761
0
    proto_item *ti;
3762
0
    const uint8_t *str_opcode;
3763
0
    uint32_t off;
3764
3765
0
    off = (PINFO_FD_VISITED(pinfo)) ? nvme_lookup_data_tr_off(q_ctx, pinfo->num) : cmd_ctx->tr_bytes;
3766
3767
0
    col_set_str(pinfo->cinfo, COL_PROTOCOL, "NVMe");
3768
0
    ti = proto_tree_add_item(root_tree, proto_nvme, nvme_tvb, 0,
3769
0
                             len, ENC_NA);
3770
0
    cmd_tree = proto_item_add_subtree(ti, ett_data);
3771
0
    if (q_ctx->qid) { //IOQ
3772
0
        str_opcode = val_to_str_const(cmd_ctx->opcode, ioq_opc_tbl,
3773
0
                                      "Unknown Command");
3774
0
      } else { //AQ
3775
0
        str_opcode = val_to_str_const(cmd_ctx->opcode, aq_opc_tbl,
3776
0
                                      "Unknown Command");
3777
0
        switch (cmd_ctx->opcode) {
3778
0
        case NVME_AQ_OPC_IDENTIFY:
3779
0
            dissect_nvme_identify_resp(nvme_tvb, cmd_tree, cmd_ctx, off, len);
3780
0
            break;
3781
0
        case NVME_AQ_OPC_GET_LOG_PAGE:
3782
0
                dissect_nvme_get_logpage_resp(nvme_tvb, cmd_tree, cmd_ctx, off, len);
3783
0
            break;
3784
3785
0
        case NVME_AQ_OPC_SET_FEATURES:
3786
0
        case NVME_AQ_OPC_GET_FEATURES:
3787
0
                dissect_nvme_set_features_transfer(nvme_tvb, cmd_tree, cmd_ctx, off, len);
3788
0
            break;
3789
3790
0
        default:
3791
0
            proto_tree_add_bytes_format_value(cmd_tree, hf_nvme_gen_data,
3792
0
                                              nvme_tvb, 0, len, NULL,
3793
0
                                              "%s, offset %u", str_opcode, off);
3794
0
            break;
3795
0
        }
3796
0
    }
3797
0
    if (is_inline)
3798
0
        return;
3799
0
    col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMeOF Data for %s", str_opcode);
3800
0
    if (!q_ctx->qid) {
3801
0
        if (cmd_ctx->opcode == NVME_AQ_OPC_IDENTIFY)
3802
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s, offset %u", val_to_str_const(cmd_ctx->cmd_ctx.cmd_identify.cns, cns_table, "Unknown"), off);
3803
0
        else if (cmd_ctx->opcode == NVME_AQ_OPC_GET_LOG_PAGE)
3804
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s, offset %u", get_logpage_name(cmd_ctx->cmd_ctx.get_logpage.lid), off);
3805
0
    } else {
3806
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, ", ", "offset %u", off);
3807
0
    }
3808
0
}
3809
3810
static void add_nvme_qid(char *result, uint32_t val)
3811
0
{
3812
0
    snprintf(result, ITEM_LABEL_LENGTH, "%x (%s)", val, val ? "IOQ" : "AQ");
3813
0
}
3814
3815
static void add_zero_base(char *result, uint32_t val)
3816
0
{
3817
0
    snprintf(result, ITEM_LABEL_LENGTH, "%u", val+1);
3818
0
}
3819
3820
static
3821
void dissect_nvmeof_fabric_connect_cmd(proto_tree *cmd_tree, packet_info *pinfo, tvbuff_t *cmd_tvb,
3822
        struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd, unsigned off)
3823
0
{
3824
0
    uint32_t qid;
3825
3826
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_connect_rsvd1, cmd_tvb,
3827
0
                        5+off, 19, ENC_NA);
3828
0
    dissect_nvme_cmd_sgl(cmd_tvb, cmd_tree, hf_nvmeof_cmd_connect_sgl1,
3829
0
        q_ctx, cmd, off, PINFO_FD_VISITED(pinfo));
3830
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_connect_recfmt, cmd_tvb,
3831
0
                        40+off, 2, ENC_LITTLE_ENDIAN);
3832
0
    proto_tree_add_item_ret_uint(cmd_tree, hf_nvmeof_cmd_connect_qid, cmd_tvb,
3833
0
                        42+off, 2, ENC_LITTLE_ENDIAN, &qid);
3834
0
    cmd->cmd_ctx.fabric_cmd.cnct.qid = qid;
3835
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_connect_sqsize, cmd_tvb,
3836
0
                        44+off, 2, ENC_LITTLE_ENDIAN);
3837
3838
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 46+off, 1, ASPEC(hf_nvmeof_cmd_connect_cattr));
3839
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_connect_rsvd2, cmd_tvb,
3840
0
                        47+off, 1, ENC_NA);
3841
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_connect_kato, cmd_tvb,
3842
0
                        48+off, 4, ENC_LITTLE_ENDIAN);
3843
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_connect_rsvd3, cmd_tvb,
3844
0
                        52+off, 12, ENC_NA);
3845
0
}
3846
3847
static
3848
void dissect_nvmeof_fabric_auth_cmd(proto_tree *cmd_tree, packet_info *pinfo, tvbuff_t *cmd_tvb,
3849
        struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd, unsigned off)
3850
0
{
3851
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_auth_rsdv1, cmd_tvb,
3852
0
                        5+off, 19, ENC_NA);
3853
0
    dissect_nvme_cmd_sgl(cmd_tvb, cmd_tree, hf_nvmeof_cmd_auth_sgl1,
3854
0
        q_ctx, cmd, off, PINFO_FD_VISITED(pinfo));
3855
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_auth_rsdv2, cmd_tvb,
3856
0
                        40+off, 1, ENC_LITTLE_ENDIAN);
3857
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_auth_spsp0, cmd_tvb,
3858
0
                        41+off, 1, ENC_LITTLE_ENDIAN);
3859
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_auth_spsp1, cmd_tvb,
3860
0
                        42+off, 1, ENC_LITTLE_ENDIAN);
3861
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_auth_secp, cmd_tvb,
3862
0
                        43+off, 1, ENC_LITTLE_ENDIAN);
3863
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_auth_al, cmd_tvb,
3864
0
                        44+off, 4, ENC_LITTLE_ENDIAN);
3865
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_auth_rsdv3, cmd_tvb,
3866
0
                        48+off, 16, ENC_NA);
3867
0
}
3868
3869
static void dissect_nvme_fabric_disconnect_cmd(proto_tree *cmd_tree, tvbuff_t *cmd_tvb,  unsigned off)
3870
0
{
3871
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_disconnect_rsvd0, cmd_tvb,
3872
0
                        5+off, 35, ENC_NA);
3873
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_disconnect_recfmt, cmd_tvb,
3874
0
                        40+off, 2, ENC_LITTLE_ENDIAN);
3875
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_disconnect_rsvd1, cmd_tvb,
3876
0
                        42+off, 22, ENC_NA);
3877
0
}
3878
3879
static void dissect_nvme_fabric_prop_cmd_common(proto_tree *cmd_tree, tvbuff_t *cmd_tvb, unsigned off)
3880
0
{
3881
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_prop_get_set_rsvd0, cmd_tvb,
3882
0
                        5+off, 35, ENC_NA);
3883
3884
0
    add_group_mask_entry(cmd_tvb, cmd_tree, 40+off, 1, ASPEC(hf_nvmeof_cmd_prop_get_set_attrib));
3885
3886
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_prop_get_set_rsvd1, cmd_tvb,
3887
0
                        41+off, 3, ENC_NA);
3888
3889
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_prop_get_set_offset, cmd_tvb,
3890
0
                        44+off, 4, ENC_LITTLE_ENDIAN);
3891
0
}
3892
3893
static void dissect_nvmeof_fabric_prop_get_cmd(proto_tree *cmd_tree, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd, unsigned off)
3894
0
{
3895
0
    cmd->cmd_ctx.fabric_cmd.prop_get.offset = tvb_get_uint8(cmd_tvb, 44+off);
3896
0
    dissect_nvme_fabric_prop_cmd_common(cmd_tree, cmd_tvb, off);
3897
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_prop_get_rsvd2, cmd_tvb,
3898
0
                        48+off, 16, ENC_NA);
3899
0
}
3900
3901
static void add_500ms_units(char *result, uint32_t val)
3902
0
{
3903
0
    snprintf(result, ITEM_LABEL_LENGTH, "%x (%u ms)", val, val * 500);
3904
0
}
3905
3906
static void add_ccap_css(char *result, uint32_t val)
3907
0
{
3908
0
    if (val & 0x1)
3909
0
        snprintf(result, ITEM_LABEL_LENGTH, "%x (NVM IO Command Set)", val);
3910
0
    else if (val & 0x80)
3911
0
        snprintf(result, ITEM_LABEL_LENGTH, "%x (Admin Command Set Only)", val);
3912
0
    else
3913
0
        snprintf(result, ITEM_LABEL_LENGTH, "%x (Reserved)", val);
3914
0
}
3915
3916
static void dissect_nvmeof_fabric_prop_data(proto_tree *tree, tvbuff_t *tvb, unsigned off, unsigned prop_off, uint8_t attr)
3917
0
{
3918
0
    proto_item *ti, *grp;
3919
0
    ti = proto_tree_add_item(tree, hf_nvmeof_prop_get_set_data, tvb, off, 8, ENC_NA);
3920
0
    grp =  proto_item_add_subtree(ti, ett_data);
3921
0
    switch(prop_off) {
3922
0
        case 0x0:  add_group_mask_entry(tvb, grp, off, 8, ASPEC(hf_nvmeof_prop_get_ccap)); attr=1; break;
3923
0
        case 0x8:  add_group_mask_entry(tvb, grp, off, 4, ASPEC(hf_nvmeof_prop_get_vs)); attr=0; break;
3924
0
        case 0x14: add_group_mask_entry(tvb, grp, off, 4, ASPEC(hf_nvmeof_prop_get_set_cc)); attr=0; break;
3925
0
        case 0x1c: add_group_mask_entry(tvb, grp, off, 4, ASPEC(hf_nvmeof_prop_get_set_csts)); attr=0; break;
3926
0
        case 0x20: add_group_mask_entry(tvb, grp, off, 4, ASPEC(hf_nvmeof_prop_get_set_nssr)); attr=0; break;
3927
0
        default:
3928
0
        {
3929
0
            if (attr == 0)
3930
0
            proto_tree_add_item(grp, hf_nvmeof_prop_get_set_data_4B, tvb,
3931
0
                            off, 4, ENC_LITTLE_ENDIAN);
3932
0
            else
3933
0
                proto_tree_add_item(grp, hf_nvmeof_prop_get_set_data_8B, tvb,
3934
0
                            off, 8, ENC_LITTLE_ENDIAN);
3935
0
            break;
3936
0
        }
3937
0
    }
3938
0
    if (attr == 0)
3939
0
        proto_tree_add_item(grp, hf_nvmeof_prop_get_set_data_4B_rsvd, tvb,
3940
0
                        off+4, 4, ENC_LITTLE_ENDIAN);
3941
0
}
3942
static void dissect_nvmeof_fabric_prop_set_cmd(proto_tree *cmd_tree, tvbuff_t *cmd_tvb, struct nvme_cmd_ctx *cmd, unsigned off)
3943
0
{
3944
0
    uint8_t attr;
3945
0
    uint32_t prop_off;
3946
3947
0
    dissect_nvme_fabric_prop_cmd_common(cmd_tree, cmd_tvb, off);
3948
0
    attr = tvb_get_uint8(cmd_tvb, 40+off) & 0x7;
3949
0
    prop_off = tvb_get_uint32(cmd_tvb, 44+off, ENC_LITTLE_ENDIAN);
3950
0
    cmd->cmd_ctx.fabric_cmd.prop_get.offset = prop_off;
3951
0
    dissect_nvmeof_fabric_prop_data(cmd_tree, cmd_tvb, 48+off, prop_off, attr);
3952
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_prop_set_rsvd, cmd_tvb,
3953
0
                        56+off, 8, ENC_NA);
3954
0
}
3955
3956
static void dissect_nvmeof_fabric_generic_cmd(proto_tree *cmd_tree, tvbuff_t *cmd_tvb, unsigned off)
3957
0
{
3958
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_generic_rsvd1, cmd_tvb,
3959
0
                        5+off, 35, ENC_NA);
3960
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_generic_field, cmd_tvb,
3961
0
                        40+off, 24, ENC_NA);
3962
0
}
3963
3964
void dissect_nvmeof_fabric_cmd(tvbuff_t *nvme_tvb, packet_info *pinfo, proto_tree *nvme_tree,
3965
        struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd, unsigned off, bool link_data_req)
3966
0
{
3967
0
    proto_tree *cmd_tree;
3968
0
    proto_item *ti;
3969
0
    uint8_t fctype;
3970
0
    uint32_t prop_off;
3971
3972
0
    fctype = tvb_get_uint8(nvme_tvb, 4+off);
3973
0
    cmd->cmd_ctx.fabric_cmd.fctype = fctype;
3974
3975
0
    ti = proto_tree_add_item(nvme_tree, hf_nvmeof_cmd, nvme_tvb, off,
3976
0
                             NVME_CMD_SIZE, ENC_NA);
3977
0
    cmd_tree = proto_item_add_subtree(ti, ett_data);
3978
3979
0
    proto_tree_add_bytes_format(cmd_tree, hf_nvmeof_cmd_opc, nvme_tvb, off, 1, NULL, "Opcode: 0x%x (Fabric Command)",
3980
0
                                NVME_FABRIC_OPC);
3981
0
    col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMeOF %s", val_to_str_const(fctype, fctype_tbl, "Unknown Command"));
3982
0
    prop_off = tvb_get_uint32(nvme_tvb, 44+off, ENC_LITTLE_ENDIAN);
3983
3984
0
    cmd->opcode = NVME_FABRIC_OPC;
3985
0
    if (link_data_req)
3986
0
        nvme_publish_to_data_req_link(cmd_tree, nvme_tvb, hf_nvmeof_data_req, cmd);
3987
0
    nvme_publish_to_data_tr_links(cmd_tree, nvme_tvb, hf_nvmeof_data_tr, cmd);
3988
0
    nvme_publish_to_cqe_link(cmd_tree, nvme_tvb, hf_nvmeof_cqe_pkt, cmd);
3989
3990
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_rsvd, nvme_tvb,
3991
0
                        1+off, 1, ENC_NA);
3992
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_cid, nvme_tvb,
3993
0
                        2+off, 2, ENC_LITTLE_ENDIAN);
3994
3995
0
    proto_tree_add_item(cmd_tree, hf_nvmeof_cmd_fctype, nvme_tvb,
3996
0
                        4+off, 1, ENC_LITTLE_ENDIAN);
3997
0
    switch(fctype) {
3998
0
    case NVME_FCTYPE_CONNECT:
3999
0
        dissect_nvmeof_fabric_connect_cmd(cmd_tree, pinfo, nvme_tvb, q_ctx, cmd, off);
4000
0
        break;
4001
0
    case NVME_FCTYPE_PROP_GET:
4002
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s", val_to_str_const(prop_off, prop_offset_tbl, "Unknown Property"));
4003
0
        dissect_nvmeof_fabric_prop_get_cmd(cmd_tree, nvme_tvb, cmd, off);
4004
0
        break;
4005
0
    case NVME_FCTYPE_PROP_SET:
4006
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s", val_to_str_const(prop_off, prop_offset_tbl, "Unknown Property"));
4007
0
        dissect_nvmeof_fabric_prop_set_cmd(cmd_tree, nvme_tvb, cmd, off);
4008
0
        break;
4009
0
    case NVME_FCTYPE_DISCONNECT:
4010
0
        dissect_nvme_fabric_disconnect_cmd(cmd_tree, nvme_tvb, off);
4011
0
        break;
4012
0
    case NVME_FCTYPE_AUTH_RECV:
4013
0
    case NVME_FCTYPE_AUTH_SEND:
4014
0
        dissect_nvmeof_fabric_auth_cmd(cmd_tree, pinfo, nvme_tvb, q_ctx, cmd, off);
4015
0
        break;
4016
0
    default:
4017
0
        dissect_nvmeof_fabric_generic_cmd(cmd_tree, nvme_tvb, off);
4018
0
        break;
4019
0
    }
4020
0
}
4021
4022
static void
4023
dissect_nvmeof_fabric_connect_cmd_data(tvbuff_t *data_tvb, proto_tree *data_tree,
4024
                                     unsigned pkt_off, unsigned off, unsigned len)
4025
0
{
4026
0
    if (!off) {
4027
0
        CHECK_STOP_PARSE(0, 16);
4028
0
        proto_tree_add_item(data_tree, hf_nvmeof_cmd_connect_data_hostid, data_tvb,
4029
0
                            pkt_off, 16, ENC_NA);
4030
0
    }
4031
0
    if (off <= 16) {
4032
0
        CHECK_STOP_PARSE(16, 2);
4033
0
        proto_tree_add_item(data_tree, hf_nvmeof_cmd_connect_data_cntlid, data_tvb,
4034
0
                            pkt_off + 16 - off, 2, ENC_LITTLE_ENDIAN);
4035
0
    }
4036
0
    if (off <= 18) {
4037
0
        CHECK_STOP_PARSE(18, 238);
4038
0
        proto_tree_add_item(data_tree, hf_nvmeof_cmd_connect_data_rsvd0, data_tvb,
4039
0
                            pkt_off + 18 - off, 238, ENC_NA);
4040
0
    }
4041
0
    if (off <= 256) {
4042
0
        CHECK_STOP_PARSE(256, 256);
4043
0
        proto_tree_add_item(data_tree, hf_nvmeof_cmd_connect_data_subnqn, data_tvb,
4044
0
                            pkt_off + 256 - off, 256, ENC_ASCII | ENC_NA);
4045
0
    }
4046
0
    if (off <= 512) {
4047
0
        CHECK_STOP_PARSE(512, 256);
4048
0
        proto_tree_add_item(data_tree, hf_nvmeof_cmd_connect_data_hostnqn, data_tvb,
4049
0
                            pkt_off + 512 - off, 256, ENC_ASCII | ENC_NA);
4050
0
    }
4051
0
    if (off <= 768) {
4052
0
        CHECK_STOP_PARSE(768, 256);
4053
0
        proto_tree_add_item(data_tree, hf_nvmeof_cmd_connect_data_rsvd1, data_tvb,
4054
0
                            pkt_off + 768 - off, 256, ENC_NA);
4055
0
    }
4056
0
}
4057
4058
void
4059
dissect_nvmeof_cmd_data(tvbuff_t *data_tvb, packet_info *pinfo, proto_tree *data_tree,
4060
                                 unsigned pkt_off, struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd, unsigned len)
4061
0
{
4062
0
    uint32_t tr_off = (PINFO_FD_VISITED(pinfo)) ? nvme_lookup_data_tr_off(q_ctx, pinfo->num) : cmd->tr_bytes;
4063
4064
0
    if (!pkt_off) {
4065
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMeoF Data for %s, offset %u",
4066
0
            val_to_str_const(cmd->cmd_ctx.fabric_cmd.fctype, fctype_tbl, "Unknown Command"), tr_off);
4067
0
    }
4068
0
    if (cmd->cmd_ctx.fabric_cmd.fctype == NVME_FCTYPE_CONNECT && len >= 768)
4069
0
        dissect_nvmeof_fabric_connect_cmd_data(data_tvb, data_tree, pkt_off, tr_off, len);
4070
0
}
4071
4072
static void
4073
dissect_nvmeof_status_prop_get(proto_tree *cqe_tree, tvbuff_t *cqe_tvb, struct nvme_cmd_ctx *cmd, unsigned off)
4074
0
{
4075
0
    dissect_nvmeof_fabric_prop_data(cqe_tree, cqe_tvb, off, cmd->cmd_ctx.fabric_cmd.prop_get.offset, 1);
4076
0
}
4077
4078
static void
4079
dissect_nvmeof_cqe_status_8B(proto_tree *cqe_tree, tvbuff_t *cqe_tvb,
4080
                                  struct nvme_cmd_ctx *cmd, unsigned off)
4081
0
{
4082
0
    switch (cmd->cmd_ctx.fabric_cmd.fctype) {
4083
0
    case NVME_FCTYPE_CONNECT:
4084
0
        proto_tree_add_item(cqe_tree, hf_nvmeof_cqe_connect_cntlid, cqe_tvb,
4085
0
                            0+off, 2, ENC_LITTLE_ENDIAN);
4086
0
        proto_tree_add_item(cqe_tree, hf_nvmeof_cqe_connect_authreq, cqe_tvb,
4087
0
                            2+off, 2, ENC_LITTLE_ENDIAN);
4088
0
        proto_tree_add_item(cqe_tree, hf_nvmeof_cqe_connect_rsvd, cqe_tvb,
4089
0
                            4+off, 4, ENC_NA);
4090
0
        break;
4091
0
    case NVME_FCTYPE_PROP_GET:
4092
0
        dissect_nvmeof_status_prop_get(cqe_tree, cqe_tvb, cmd, off);
4093
0
        break;
4094
0
    case NVME_FCTYPE_PROP_SET:
4095
0
        proto_tree_add_item(cqe_tree, hf_nvmeof_cqe_prop_set_rsvd, cqe_tvb,
4096
0
                            0+off, 8, ENC_NA);
4097
0
        break;
4098
0
    default:
4099
0
        proto_tree_add_item(cqe_tree, hf_nvmeof_cqe_sts, cqe_tvb,
4100
0
                            0+off, 8, ENC_LITTLE_ENDIAN);
4101
0
        break;
4102
0
    };
4103
0
}
4104
4105
4106
const char *get_nvmeof_cmd_string(uint8_t fctype)
4107
0
{
4108
0
    return val_to_str_const(fctype, fctype_tbl, "Unknown Fabric Command");
4109
0
}
4110
4111
static void dissect_nvme_cqe_common(tvbuff_t *nvme_tvb, proto_tree *cqe_tree, unsigned off, bool nvmeof);
4112
4113
void
4114
dissect_nvmeof_fabric_cqe(tvbuff_t *nvme_tvb, packet_info *pinfo,
4115
                        proto_tree *nvme_tree,
4116
                        struct nvme_cmd_ctx *cmd, unsigned off)
4117
0
{
4118
0
    proto_tree *cqe_tree;
4119
0
    proto_item *ti;
4120
0
    uint8_t fctype = cmd->cmd_ctx.fabric_cmd.fctype;
4121
4122
0
    ti = proto_tree_add_item(nvme_tree, hf_nvmeof_cqe, nvme_tvb,
4123
0
                             0+off, NVME_CQE_SIZE, ENC_NA);
4124
4125
0
    if (fctype != NVME_FCTYPE_PROP_GET && fctype != NVME_FCTYPE_PROP_SET)
4126
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMeOF CQE for %s", val_to_str_const(fctype, fctype_tbl, "Unknown Command"));
4127
0
    else
4128
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMeOF CQE for Property %s %s",
4129
0
                            (fctype == NVME_FCTYPE_PROP_GET) ? "Get" : "Set",
4130
0
                            val_to_str_const(cmd->cmd_ctx.fabric_cmd.prop_get.offset, prop_offset_tbl, "Unknown Property"));
4131
4132
0
    proto_item_append_text(ti, " (For Cmd: %s)", val_to_str_const(fctype, fctype_tbl, "Unknown Cmd"));
4133
4134
0
    cqe_tree = proto_item_add_subtree(ti, ett_data);
4135
4136
0
    nvme_publish_to_cmd_link(cqe_tree, nvme_tvb, hf_nvmeof_cmd_pkt,
4137
0
                                 cmd);
4138
0
    nvme_publish_cmd_latency(cqe_tree, cmd, hf_nvmeof_cmd_latency);
4139
4140
0
    dissect_nvmeof_cqe_status_8B(cqe_tree, nvme_tvb, cmd, off);
4141
4142
0
    dissect_nvme_cqe_common(nvme_tvb, cqe_tree, off, true);
4143
0
}
4144
4145
static void dissect_nvme_unhandled_cmd(tvbuff_t *nvme_tvb, proto_tree *cmd_tree)
4146
0
{
4147
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword10, nvme_tvb, 40, 4, ENC_LITTLE_ENDIAN);
4148
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword11, nvme_tvb, 44, 4, ENC_LITTLE_ENDIAN);
4149
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword12, nvme_tvb, 48, 4, ENC_LITTLE_ENDIAN);
4150
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword13, nvme_tvb, 52, 4, ENC_LITTLE_ENDIAN);
4151
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword14, nvme_tvb, 56, 4, ENC_LITTLE_ENDIAN);
4152
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_dword15, nvme_tvb, 60, 4, ENC_LITTLE_ENDIAN);
4153
0
}
4154
4155
void
4156
dissect_nvme_cmd(tvbuff_t *nvme_tvb, packet_info *pinfo, proto_tree *root_tree,
4157
                 struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd_ctx)
4158
0
{
4159
0
    proto_tree *cmd_tree;
4160
0
    proto_item *ti, *opc_item;
4161
4162
0
    col_set_str(pinfo->cinfo, COL_PROTOCOL, "NVMe");
4163
0
    ti = proto_tree_add_item(root_tree, proto_nvme, nvme_tvb, 0,
4164
0
                             NVME_CMD_SIZE, ENC_NA);
4165
0
    proto_item_append_text(ti, " (Cmd)");
4166
0
    cmd_tree = proto_item_add_subtree(ti, ett_data);
4167
4168
0
    cmd_ctx->opcode = tvb_get_uint8(nvme_tvb, 0);
4169
0
    opc_item = proto_tree_add_item(cmd_tree, hf_nvme_cmd_opc, nvme_tvb,
4170
0
                        0, 1, ENC_LITTLE_ENDIAN);
4171
0
    if (q_ctx->qid) {
4172
0
        proto_item_append_text(opc_item, " %s",
4173
0
                               val_to_str_const(cmd_ctx->opcode, ioq_opc_tbl, "Unknown"));
4174
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMe %s", val_to_str_const(cmd_ctx->opcode, ioq_opc_tbl, "Unknown Command"));
4175
0
    } else {
4176
0
        proto_item_append_text(opc_item, " %s",
4177
0
                               val_to_str_const(cmd_ctx->opcode, aq_opc_tbl, "Unknown"));
4178
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMe %s", val_to_str_const(cmd_ctx->opcode, aq_opc_tbl, "Unknown Command"));
4179
0
    }
4180
4181
0
    nvme_publish_to_data_req_link(cmd_tree, nvme_tvb, hf_nvme_data_req, cmd_ctx);
4182
0
    nvme_publish_to_data_tr_links(cmd_tree, nvme_tvb, hf_nvme_data_tr, cmd_ctx);
4183
0
    nvme_publish_to_cqe_link(cmd_tree, nvme_tvb, hf_nvme_cqe_pkt, cmd_ctx);
4184
4185
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_fuse_op, nvme_tvb,
4186
0
                        1, 1, ENC_NA);
4187
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_rsvd, nvme_tvb,
4188
0
                        1, 1, ENC_NA);
4189
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_psdt, nvme_tvb,
4190
0
                        1, 1, ENC_NA);
4191
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_cid, nvme_tvb,
4192
0
                        2, 2, ENC_LITTLE_ENDIAN);
4193
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_nsid, nvme_tvb,
4194
0
                        4, 4, ENC_LITTLE_ENDIAN);
4195
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_rsvd1, nvme_tvb,
4196
0
                        8, 8, ENC_NA);
4197
0
    proto_tree_add_item(cmd_tree, hf_nvme_cmd_mptr, nvme_tvb,
4198
0
                        16, 8, ENC_LITTLE_ENDIAN);
4199
4200
0
    dissect_nvme_cmd_sgl(nvme_tvb, cmd_tree, hf_nvme_cmd_sgl, q_ctx, cmd_ctx, 0, PINFO_FD_VISITED(pinfo));
4201
4202
0
    if (q_ctx->qid) { //IOQ
4203
0
        switch (cmd_ctx->opcode) {
4204
0
        case NVME_IOQ_OPC_READ:
4205
0
        case NVME_IOQ_OPC_WRITE:
4206
0
            dissect_nvme_rw_cmd(nvme_tvb, cmd_tree);
4207
0
            break;
4208
0
        default:
4209
0
            dissect_nvme_unhandled_cmd(nvme_tvb, cmd_tree);
4210
0
            break;
4211
0
        }
4212
0
    } else { //AQ
4213
0
        switch (cmd_ctx->opcode) {
4214
0
        case NVME_AQ_OPC_IDENTIFY:
4215
0
            cmd_ctx->cmd_ctx.cmd_identify.cns = tvb_get_uint16(nvme_tvb, 40, ENC_LITTLE_ENDIAN);
4216
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s", val_to_str_const(cmd_ctx->cmd_ctx.cmd_identify.cns, cns_table, "Unknown"));
4217
0
            dissect_nvme_identify_cmd(nvme_tvb, cmd_tree);
4218
0
            break;
4219
0
        case NVME_AQ_OPC_GET_LOG_PAGE:
4220
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s", get_logpage_name(tvb_get_uint8(nvme_tvb, 40)));
4221
0
            dissect_nvme_get_logpage_cmd(nvme_tvb, cmd_tree, cmd_ctx);
4222
0
            break;
4223
0
        case NVME_AQ_OPC_SET_FEATURES:
4224
0
            dissect_nvme_set_features_cmd(nvme_tvb, cmd_tree, cmd_ctx);
4225
0
            break;
4226
0
        case NVME_AQ_OPC_GET_FEATURES:
4227
0
            dissect_nvme_get_features_cmd(nvme_tvb, cmd_tree, cmd_ctx);
4228
0
            break;
4229
0
        default:
4230
0
            dissect_nvme_unhandled_cmd(nvme_tvb, cmd_tree);
4231
0
            break;
4232
0
        }
4233
0
    }
4234
0
}
4235
4236
const char *nvme_get_opcode_string(uint8_t opcode, uint16_t qid)
4237
0
{
4238
0
    if (qid)
4239
0
        return val_to_str_const(opcode, ioq_opc_tbl, "Reserved");
4240
0
    else
4241
0
        return val_to_str_const(opcode, aq_opc_tbl, "Reserved");
4242
0
}
4243
4244
int
4245
nvme_is_io_queue_opcode(uint8_t opcode)
4246
0
{
4247
0
    return ((opcode == NVME_IOQ_OPC_FLUSH) ||
4248
0
            (opcode == NVME_IOQ_OPC_WRITE) ||
4249
0
            (opcode == NVME_IOQ_OPC_READ) ||
4250
0
            (opcode == NVME_IOQ_OPC_WRITE_UNCORRECTABLE) ||
4251
0
            (opcode == NVME_IOQ_OPC_COMPARE) ||
4252
0
            (opcode == NVME_IOQ_OPC_WRITE_ZEROS) ||
4253
0
            (opcode == NVME_IOQ_OPC_DATASET_MGMT) ||
4254
0
            (opcode == NVME_IOQ_OPC_RESV_REG) ||
4255
0
            (opcode == NVME_IOQ_OPC_RESV_REPORT) ||
4256
0
            (opcode == NVME_IOQ_OPC_RESV_ACQUIRE) ||
4257
0
            (opcode == NVME_IOQ_OPC_RESV_RELEASE));
4258
0
}
4259
4260
static const char *get_cqe_sc_string(unsigned sct, unsigned sc, bool nvmeof)
4261
0
{
4262
0
    switch (sct) {
4263
0
        case NVME_CQE_SCT_GENERIC: return val_to_str_const(sc, nvme_cqe_sc_gen_tbl, "Unknown Status Code");
4264
0
        case NVME_CQE_SCT_COMMAND: return (nvmeof) ? val_to_str_const(sc, nvmeof_cqe_sc_cmd_tbl, "Unknown Fabrics Status Code") :
4265
0
            val_to_str_const(sc, nvme_cqe_sc_cmd_tbl, "Unknown Status Code");
4266
0
        case NVME_CQE_SCT_MEDIA: return val_to_str_const(sc, nvme_cqe_sc_media_tbl, "Unknown Status Code");
4267
0
        case NVME_CQE_SCT_PATH: return val_to_str_const(sc, nvme_cqe_sc_path_tbl, "Unknown Status Code");
4268
0
        case NVME_CQE_SCT_VENDOR: return "Vendor Error";
4269
0
        default: return "Unknown Status Code";
4270
0
    }
4271
0
}
4272
4273
static const value_string nvme_cqe_sc_sf_err_dword0_tbl[] = {
4274
    { 0xD, "Feature Identifier Not Saveable" },
4275
    { 0xE, "Feature Not Changeable" },
4276
    { 0xF, "Feature Not Namespace Specific" },
4277
    { 0x14, "Overlapping Range" },
4278
    { 0, NULL },
4279
};
4280
4281
static const value_string nvme_cqe_aev_aet_dword0_tbl[] = {
4282
    { 0x0, "Error status" },
4283
    { 0x1, "SMART / Health status" },
4284
    { 0x2, "Notice" },
4285
    { 0x6, "IO Command Set specific status" },
4286
    { 0x7, "Vendor specific" },
4287
    { 0, NULL },
4288
};
4289
4290
static const value_string nvme_cqe_aev_status_error_tbl[] = {
4291
    { 0x0, "Write to Invalid Doorbell Register" },
4292
    { 0x1, "Invalid Doorbell Write Value" },
4293
    { 0x2, "Diagnostic Failure" },
4294
    { 0x3, "Persistent Internal Error"},
4295
    { 0x4, "Transient Internal Error"},
4296
    { 0x5, "Firmware Image Load Error"},
4297
    { 0, NULL },
4298
};
4299
4300
static const value_string nvme_cqe_aev_status_smart_tbl[] = {
4301
    { 0x0, "NVM subsystem Reliability" },
4302
    { 0x1, "Temperature Threshold" },
4303
    { 0x2, "Spare Below Threshold" },
4304
    { 0, NULL },
4305
};
4306
4307
static const value_string nvme_cqe_aev_status_notice_tbl[] = {
4308
    { 0x0, "Namespace Attribute Changed" },
4309
    { 0x1, "Firmware Activation Starting" },
4310
    { 0x2, "Telemetry Log Changed" },
4311
    { 0x3, "Asymmetric Namespace Access Change" },
4312
    { 0x4, "Predictable Latency Event Aggregate Log Change" },
4313
    { 0x5, "LBA Status Information Alert" },
4314
    { 0x6, "Endurance Group Event Aggregate Log Page Change" },
4315
    { 0, NULL },
4316
};
4317
4318
static const value_string nvme_cqe_aev_status_nvm_tbl[] = {
4319
    { 0x0, "Reservation Log Page Available" },
4320
    { 0x1, "Sanitize Operation Completed" },
4321
    { 0x2, "Sanitize Operation Completed With Unexpected Deallocation" },
4322
    { 0, NULL },
4323
};
4324
4325
static void decode_dword0_cqe(tvbuff_t *nvme_tvb, proto_tree *cqe_tree, struct nvme_cmd_ctx *cmd_ctx)
4326
0
{
4327
0
    switch (cmd_ctx->opcode) {
4328
0
        case NVME_AQ_OPC_SET_FEATURES:
4329
0
        {
4330
0
            uint16_t sc = tvb_get_uint16(nvme_tvb, 14, ENC_LITTLE_ENDIAN);
4331
0
            sc = ((sc & 0x1fe) >> 9);
4332
0
            if (sc) {
4333
0
                proto_tree_add_item(cqe_tree, hf_nvme_cqe_dword0_sf_err, nvme_tvb, 0, 4, ENC_LITTLE_ENDIAN);
4334
0
            } else {
4335
0
                if (cmd_ctx->cmd_ctx.set_features.fid == F_NUM_OF_QUEUES)
4336
0
                    add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_dword0_sf_nq));
4337
0
                else
4338
0
                    proto_tree_add_item(cqe_tree, hf_nvme_cqe_dword0, nvme_tvb, 0, 4, ENC_LITTLE_ENDIAN);
4339
0
            }
4340
0
            break;
4341
0
        }
4342
0
        case NVME_AQ_OPC_GET_FEATURES:
4343
0
            switch (cmd_ctx->cmd_ctx.set_features.fid) {
4344
0
                case F_ARBITRATION: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_arb)); break;
4345
0
                case F_POWER_MGMT: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_pm)); break;
4346
0
                case F_LBA_RANGE_TYPE: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_lbart)); break;
4347
0
                case F_TEMP_THRESHOLD: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_tt)); break;
4348
0
                case F_ERROR_RECOVERY: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_erec)); break;
4349
0
                case F_VOLATILE_WC: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_vwce)); break;
4350
0
                case F_NUM_OF_QUEUES: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_nq)); break;
4351
0
                case F_IRQ_COALESCING: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_irqc)); break;
4352
0
                case F_IRQ_VECTOR_CONF: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_irqv)); break;
4353
0
                case F_WRITE_ATOM_NORM: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_wan)); break;
4354
0
                case F_ASYNC_EVENT_CONF: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_aec)); break;
4355
0
                case F_AUTO_PS_TRANSITION: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_apst)); break;
4356
0
                case F_KA_TIMER: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_kat)); break;
4357
0
                case F_HOST_CNTL_THERM_MGMT: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_hctm)); break;
4358
0
                case F_NO_POWER_STATE_CONF: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_nops)); break;
4359
0
                case F_READ_REC_LEVEL_CONF: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_rrl)); break;
4360
0
                case F_PRED_LAT_MODE_CONF: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_plmc)); break;
4361
0
                case F_PRED_LAT_MODE_WIND: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_plmw)); break;
4362
0
                case F_LBA_ST_INF_REP_INT: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_lbasi)); break;
4363
0
                case F_SANITIZE_CON: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_san)); break;
4364
0
                case F_END_GROUP_EV_CONF: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_eg)); break;
4365
0
                case F_SW_PR_MARKER: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_swp)); break;
4366
0
                case F_HOST_ID: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_hid)); break;
4367
0
                case F_RSRV_NOT_MASK: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_rsrvn)); break;
4368
0
                case F_RSRV_PRST: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_rsrvp)); break;
4369
0
                case F_NS_WRITE_CONF: add_group_mask_entry(nvme_tvb, cqe_tree, 0, 4, ASPEC(hf_nvme_cqe_get_features_dword0_nswp)); break;
4370
0
                default: proto_tree_add_item(cqe_tree, hf_nvme_cqe_dword0, nvme_tvb, 0, 4, ENC_LITTLE_ENDIAN); break;
4371
0
            }
4372
0
            break;
4373
0
        case NVME_AQ_OPC_ASYNC_EVE_REQ:
4374
0
        {
4375
0
            proto_item *ti;
4376
0
            proto_tree *grp;
4377
0
            unsigned i;
4378
0
            uint8_t aet;
4379
0
            uint8_t aei;
4380
0
            ti = proto_tree_add_item(cqe_tree, hf_nvme_cqe_aev_dword0[0], nvme_tvb, 0, 4, ENC_LITTLE_ENDIAN);
4381
0
            grp =  proto_item_add_subtree(ti, ett_data);
4382
0
            for (i = 1; i < 4; i++)
4383
0
                ti = proto_tree_add_item(grp, hf_nvme_cqe_aev_dword0[i], nvme_tvb, 0, 4, ENC_LITTLE_ENDIAN);
4384
0
            aet = tvb_get_uint8(nvme_tvb, 0) & 0x7;
4385
0
            aei = tvb_get_uint8(nvme_tvb, 2);
4386
0
            switch (aet) {
4387
0
                case 0: proto_item_append_text(ti, " (%s)", val_to_str_const(aei, nvme_cqe_aev_status_error_tbl, "Unknown")); break;
4388
0
                case 1: proto_item_append_text(ti, " (%s)", val_to_str_const(aei, nvme_cqe_aev_status_smart_tbl, "Unknown")); break;
4389
0
                case 2: proto_item_append_text(ti, " (%s)", val_to_str_const(aei, nvme_cqe_aev_status_notice_tbl, "Unknown")); break;
4390
0
                case 6: proto_item_append_text(ti, " (%s)", val_to_str_const(aei, nvme_cqe_aev_status_nvm_tbl, "Unknown")); break;
4391
0
            }
4392
0
            proto_tree_add_item(grp, hf_nvme_cqe_aev_dword0[4], nvme_tvb, 0, 4, ENC_LITTLE_ENDIAN);
4393
0
            proto_tree_add_item(grp, hf_nvme_cqe_aev_dword0[5], nvme_tvb, 0, 4, ENC_LITTLE_ENDIAN);
4394
0
            break;
4395
0
        }
4396
0
        default:
4397
0
            proto_tree_add_item(cqe_tree, hf_nvme_cqe_dword0, nvme_tvb, 0, 4, ENC_LITTLE_ENDIAN);
4398
0
            break;
4399
0
    }
4400
0
}
4401
4402
static void dissect_nvme_cqe_common(tvbuff_t *nvme_tvb, proto_tree *cqe_tree, unsigned off, bool nvmeof)
4403
0
{
4404
0
    proto_item *ti;
4405
0
    proto_tree *grp;
4406
0
    uint16_t val;
4407
0
    unsigned i;
4408
4409
0
    val = tvb_get_uint16(nvme_tvb, off+14, ENC_LITTLE_ENDIAN);
4410
0
    proto_tree_add_item(cqe_tree, hf_nvme_cqe_sqhd, nvme_tvb, off+8, 2, ENC_LITTLE_ENDIAN);
4411
0
    proto_tree_add_item(cqe_tree, hf_nvme_cqe_sqid, nvme_tvb, off+10, 2, ENC_LITTLE_ENDIAN);
4412
0
    proto_tree_add_item(cqe_tree, hf_nvme_cqe_cid, nvme_tvb, off+12, 2, ENC_LITTLE_ENDIAN);
4413
4414
0
    ti = proto_tree_add_item(cqe_tree, hf_nvme_cqe_status[0], nvme_tvb, off+14, 2, ENC_LITTLE_ENDIAN);
4415
0
    grp =  proto_item_add_subtree(ti, ett_data);
4416
0
    if (nvmeof)
4417
0
        proto_tree_add_item(grp, hf_nvme_cqe_status_rsvd, nvme_tvb, off+14, 2, ENC_LITTLE_ENDIAN);
4418
0
    else
4419
0
        proto_tree_add_item(grp, hf_nvme_cqe_status[1], nvme_tvb, off+14, 2, ENC_LITTLE_ENDIAN);
4420
4421
0
    ti = proto_tree_add_item(grp, hf_nvme_cqe_status[2], nvme_tvb, off+14, 2, ENC_LITTLE_ENDIAN);
4422
0
    proto_item_append_text(ti, " (%s)", get_cqe_sc_string((val & 0xE00) >> 9, (val & 0x1FE) >> 1, nvmeof));
4423
4424
0
    for (i = 3; i < array_length(hf_nvme_cqe_status); i++)
4425
0
        proto_tree_add_item(grp, hf_nvme_cqe_status[i], nvme_tvb, off+14, 2, ENC_LITTLE_ENDIAN);
4426
0
}
4427
4428
void dissect_nvme_cqe(tvbuff_t *nvme_tvb, packet_info *pinfo, proto_tree *root_tree, struct nvme_q_ctx *q_ctx, struct nvme_cmd_ctx *cmd_ctx)
4429
0
{
4430
0
    proto_tree *cqe_tree;
4431
0
    proto_item *ti;
4432
4433
0
    if (q_ctx->qid)
4434
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMe CQE for %s", val_to_str_const(cmd_ctx->opcode, ioq_opc_tbl, "Unknown Command"));
4435
0
    else
4436
0
        col_append_sep_fstr(pinfo->cinfo, COL_INFO, "| ", "NVMe CQE for %s", val_to_str_const(cmd_ctx->opcode, aq_opc_tbl, "Unknown Command"));
4437
4438
0
    if (!q_ctx->qid) {
4439
0
        if (cmd_ctx->opcode == NVME_AQ_OPC_IDENTIFY)
4440
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s", val_to_str_const(cmd_ctx->cmd_ctx.cmd_identify.cns, cns_table, "Unknown"));
4441
0
        else if (cmd_ctx->opcode == NVME_AQ_OPC_GET_LOG_PAGE)
4442
0
            col_append_sep_fstr(pinfo->cinfo, COL_INFO, " ", "%s", get_logpage_name(cmd_ctx->cmd_ctx.get_logpage.lid));
4443
0
    }
4444
0
    col_set_str(pinfo->cinfo, COL_PROTOCOL, "NVMe");
4445
0
    ti = proto_tree_add_item(root_tree, proto_nvme, nvme_tvb, 0,
4446
0
                             NVME_CQE_SIZE, ENC_NA);
4447
0
    proto_item_append_text(ti, " (Cqe)");
4448
0
    cqe_tree = proto_item_add_subtree(ti, ett_data);
4449
4450
0
    nvme_publish_to_cmd_link(cqe_tree, nvme_tvb, hf_nvme_cmd_pkt, cmd_ctx);
4451
0
    nvme_publish_cmd_latency(cqe_tree, cmd_ctx, hf_nvme_cmd_latency);
4452
4453
0
    decode_dword0_cqe(nvme_tvb, cqe_tree, cmd_ctx);
4454
0
    proto_tree_add_item(cqe_tree, hf_nvme_cqe_dword1, nvme_tvb, 4, 4, ENC_LITTLE_ENDIAN);
4455
0
    dissect_nvme_cqe_common(nvme_tvb, cqe_tree, 0, false);
4456
0
}
4457
4458
void
4459
proto_register_nvme(void)
4460
14
{
4461
14
    static hf_register_info hf[] = {
4462
        /* NVMeOF Fabric Command Fields */
4463
14
        { &hf_nvmeof_cmd,
4464
14
            { "Cmd", "nvme.fabrics.cmd",
4465
14
               FT_NONE, BASE_NONE, NULL, 0x0, NULL, HFILL}
4466
14
        },
4467
14
        { &hf_nvmeof_cmd_opc,
4468
14
            { "Opcode", "nvme.fabrics.cmd.opc",
4469
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4470
14
        },
4471
14
        { &hf_nvmeof_cmd_rsvd,
4472
14
            { "Reserved", "nvme.fabrics.cmd.rsvd",
4473
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
4474
14
        },
4475
14
        { &hf_nvmeof_cmd_cid,
4476
14
            { "Command Identifier", "nvme.fabrics.cmd.cid",
4477
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
4478
14
        },
4479
14
        { &hf_nvmeof_cmd_fctype,
4480
14
            { "Fabric Command Type", "nvme.fabrics.cmd.fctype",
4481
14
               FT_UINT8, BASE_HEX, VALS(fctype_tbl), 0x0, NULL, HFILL}
4482
14
        },
4483
14
        { &hf_nvmeof_cmd_connect_rsvd1,
4484
14
            { "Reserved", "nvme.fabrics.cmd.connect.rsvd1",
4485
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4486
14
        },
4487
14
        { &hf_nvmeof_cmd_connect_sgl1,
4488
14
            { "SGL1", "nvme.fabrics.cmd.connect.sgl1",
4489
14
               FT_NONE, BASE_NONE, NULL, 0x0, NULL, HFILL}
4490
14
        },
4491
14
        { &hf_nvmeof_cmd_connect_recfmt,
4492
14
            { "Record Format", "nvme.fabrics.cmd.connect.recfmt",
4493
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
4494
14
        },
4495
14
        { &hf_nvmeof_cmd_connect_qid,
4496
14
            { "Queue ID", "nvme.fabrics.cmd.connect.qid",
4497
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_nvme_qid), 0x0, NULL, HFILL}
4498
14
        },
4499
14
        { &hf_nvmeof_cmd_connect_sqsize,
4500
14
            { "Submission Queue Size", "nvme.fabrics.cmd.connect.sqsize",
4501
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_zero_base), 0x0, NULL, HFILL}
4502
14
        },
4503
14
        { &hf_nvmeof_cmd_connect_cattr[0],
4504
14
            { "Connect Attributes", "nvme.fabrics.cmd.connect.cattr",
4505
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
4506
14
        },
4507
14
        { &hf_nvmeof_cmd_connect_cattr[1],
4508
14
            { "Priority Class", "nvme.fabrics.cmd.connect.cattr.pc",
4509
14
               FT_UINT8, BASE_HEX, VALS(pclass_tbl), 0x3, NULL, HFILL}
4510
14
        },
4511
14
        { &hf_nvmeof_cmd_connect_cattr[2],
4512
14
            { "Disable SQ Flow Control", "nvme.fabrics.cmd.connect.cattr.dfc",
4513
14
               FT_UINT8, BASE_HEX, NULL, 0x4, NULL, HFILL}
4514
14
        },
4515
14
        { &hf_nvmeof_cmd_connect_cattr[3],
4516
14
            { "Support Deletion of IO Queues", "nvme.fabrics.cmd.connect.cattr.dioq",
4517
14
               FT_UINT8, BASE_HEX, NULL, 0x8, NULL, HFILL}
4518
14
        },
4519
14
        { &hf_nvmeof_cmd_connect_cattr[4],
4520
14
            { "Reserved", "nvme.fabrics.cmd.connect.cattr.rsvd",
4521
14
               FT_UINT8, BASE_HEX, NULL, 0xf0, NULL, HFILL}
4522
14
        },
4523
14
        { &hf_nvmeof_cmd_connect_rsvd2,
4524
14
            { "Reserved", "nvme.fabrics.cmd.connect.rsvd2",
4525
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4526
14
        },
4527
14
        { &hf_nvmeof_cmd_connect_kato,
4528
14
            { "Keep Alive Timeout", "nvme.fabrics.cmd.connect.kato",
4529
14
               FT_UINT32, BASE_DEC|BASE_UNIT_STRING, UNS(&units_milliseconds), 0x0, NULL, HFILL}
4530
14
        },
4531
14
        { &hf_nvmeof_cmd_connect_rsvd3,
4532
14
            { "Reserved", "nvme.fabrics.cmd.connect.rsvd3",
4533
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4534
14
        },
4535
14
        { &hf_nvmeof_cmd_connect_data_hostid,
4536
14
            { "Host Identifier", "nvme.fabrics.cmd.connect.data.hostid",
4537
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4538
14
        },
4539
14
        { &hf_nvmeof_cmd_connect_data_cntlid,
4540
14
            { "Controller ID", "nvme.fabrics.cmd.connect.data.cntrlid",
4541
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
4542
14
        },
4543
14
        { &hf_nvmeof_cmd_connect_data_rsvd0,
4544
14
            { "Reserved", "nvme.fabrics.cmd.connect.data.rsvd0",
4545
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4546
14
        },
4547
14
        { &hf_nvmeof_cmd_connect_data_subnqn,
4548
14
            { "Subsystem NQN", "nvme.fabrics.cmd.connect.data.subnqn",
4549
14
               FT_STRING, BASE_NONE, NULL, 0x0, NULL, HFILL}
4550
14
        },
4551
14
        { &hf_nvmeof_cmd_connect_data_hostnqn,
4552
14
            { "Host NQN", "nvme.fabrics.cmd.connect.data.hostnqn",
4553
14
               FT_STRING, BASE_NONE, NULL, 0x0, NULL, HFILL}
4554
14
        },
4555
14
        { &hf_nvmeof_cmd_connect_data_rsvd1,
4556
14
            { "Reserved", "nvme.fabrics.cmd.connect.data.rsvd1",
4557
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4558
14
        },
4559
14
        { &hf_nvmeof_cmd_auth_rsdv1,
4560
14
            { "Reserved", "nvme.fabrics.cmd.auth.rsvd1",
4561
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4562
14
        },
4563
14
        { &hf_nvmeof_cmd_auth_sgl1,
4564
14
            { "SGL1", "nvme.fabrics.cmd.auth.sgl1",
4565
14
               FT_NONE, BASE_NONE, NULL, 0x0, NULL, HFILL}
4566
14
        },
4567
14
        { &hf_nvmeof_cmd_auth_rsdv2,
4568
14
            { "Reserved", "nvme.fabrics.cmd.auth.rsvd2",
4569
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
4570
14
        },
4571
14
        { &hf_nvmeof_cmd_auth_spsp0,
4572
14
            { "SP Specific 0", "nvme.fabrics.cmd.auth.spsp0",
4573
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
4574
14
        },
4575
14
        { &hf_nvmeof_cmd_auth_spsp1,
4576
14
            { "SP Specific 1", "nvme.fabrics.cmd.auth.spsp1",
4577
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
4578
14
        },
4579
14
        { &hf_nvmeof_cmd_auth_secp,
4580
14
            { "Security Protocol", "nvme.fabrics.cmd.auth.secp",
4581
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
4582
14
        },
4583
14
        { &hf_nvmeof_cmd_auth_al,
4584
14
            { "Allocation Length", "nvme.fabrics.cmd.auth.al",
4585
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
4586
14
        },
4587
14
        { &hf_nvmeof_cmd_auth_rsdv3,
4588
14
            { "Reserved", "nvme.fabrics.cmd.auth.rsvd3",
4589
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4590
14
        },
4591
14
        { &hf_nvmeof_cmd_disconnect_rsvd0,
4592
14
            { "Reserved", "nvme.fabrics.cmd.disconnect.rsvd0",
4593
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4594
14
        },
4595
14
        { &hf_nvmeof_cmd_disconnect_recfmt,
4596
14
            { "Record Format", "nvme.fabrics.cmd.disconnect.recfmt",
4597
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
4598
14
        },
4599
14
        { &hf_nvmeof_cmd_disconnect_rsvd1,
4600
14
            { "Reserved", "nvme.fabrics.cmd.disconnect.rsvd1",
4601
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4602
14
        },
4603
14
        { &hf_nvmeof_cmd_prop_get_set_rsvd0,
4604
14
            { "Reserved", "nvme.fabrics.cmd.prop_get_set.rsvd0",
4605
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4606
14
        },
4607
14
        { &hf_nvmeof_cmd_prop_get_set_attrib[0],
4608
14
            { "Attributes", "nvme.fabrics.cmd.prop_get_set.attrib",
4609
14
               FT_UINT8, BASE_HEX, NULL, 0x7, NULL, HFILL}
4610
14
        },
4611
14
        { &hf_nvmeof_cmd_prop_get_set_attrib[1],
4612
14
            { "Property Size", "nvme.fabrics.cmd.prop_get_set.attrib.size",
4613
14
               FT_UINT8, BASE_HEX, VALS(attr_size_tbl), 0x7, NULL, HFILL}
4614
14
        },
4615
14
        { &hf_nvmeof_cmd_prop_get_set_attrib[2],
4616
14
            { "Reserved", "nvme.fabrics.cmd.prop_get_set.attrib.rsvd",
4617
14
               FT_UINT8, BASE_HEX, NULL, 0xf8, NULL, HFILL}
4618
14
        },
4619
14
        { &hf_nvmeof_cmd_prop_get_set_rsvd1,
4620
14
            { "Reserved", "nvme.fabrics.cmd.prop_get_set.rsvd1",
4621
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4622
14
        },
4623
14
        { &hf_nvmeof_cmd_prop_get_set_offset,
4624
14
            { "Offset", "nvme.fabrics.cmd.prop_get_set.offset",
4625
14
               FT_UINT32, BASE_HEX, VALS(prop_offset_tbl), 0x0, NULL, HFILL}
4626
14
        },
4627
14
        { &hf_nvmeof_cmd_prop_get_rsvd2,
4628
14
            { "Reserved", "nvme.fabrics.cmd.prop_get.rsvd2",
4629
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4630
14
        },
4631
14
        { &hf_nvmeof_prop_get_set_data,
4632
14
            { "Property Data", "nvme.fabrics.prop_get_set.data",
4633
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4634
14
        },
4635
14
        { &hf_nvmeof_prop_get_set_data_4B,
4636
14
            { "Value", "nvme.fabrics.prop_get_set.data.4B",
4637
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
4638
14
        },
4639
14
        { &hf_nvmeof_prop_get_set_data_4B_rsvd,
4640
14
            { "Reserved", "nvme.fabrics.prop_get_set.data.rsvd",
4641
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
4642
14
        },
4643
14
        { &hf_nvmeof_prop_get_set_data_8B,
4644
14
            { "Value", "nvme.fabrics.prop_get_set.data.8B",
4645
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
4646
14
        },
4647
14
        { &hf_nvmeof_prop_get_set_cc[0],
4648
14
            { "Controller Configuration", "nvme.fabrics.prop_get_set.cc",
4649
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
4650
14
        },
4651
14
        { &hf_nvmeof_prop_get_set_cc[1],
4652
14
            { "Enable", "nvme.fabrics.prop_get_set.cc.en",
4653
14
               FT_UINT32, BASE_HEX, NULL, 0x1, NULL, HFILL}
4654
14
        },
4655
14
        { &hf_nvmeof_prop_get_set_cc[2],
4656
14
            { "Reserved", "nvme.fabrics.prop_get_set.cc.rsvd0",
4657
14
               FT_UINT32, BASE_HEX, NULL, 0xE, NULL, HFILL}
4658
14
        },
4659
14
        { &hf_nvmeof_prop_get_set_cc[3],
4660
14
            { "IO Command Set Selected", "nvme.fabrics.prop_get_set.cc.css",
4661
14
               FT_UINT32, BASE_HEX, VALS(css_table), 0x70, NULL, HFILL}
4662
14
        },
4663
14
        { &hf_nvmeof_prop_get_set_cc[4],
4664
14
            { "Memory Page Size", "nvme.fabrics.prop_get_set.cc.mps",
4665
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_page_size), 0x780, NULL, HFILL}
4666
14
        },
4667
14
        { &hf_nvmeof_prop_get_set_cc[5],
4668
14
            { "Arbitration Mechanism Selected", "nvme.fabrics.prop_get_set.cc.ams",
4669
14
               FT_UINT32, BASE_HEX, VALS(ams_table), 0x3800, NULL, HFILL}
4670
14
        },
4671
14
        { &hf_nvmeof_prop_get_set_cc[6],
4672
14
            { "Shutdown Notification", "nvme.fabrics.prop_get_set.cc.shn",
4673
14
               FT_UINT32, BASE_HEX, VALS(sn_table), 0xc000, NULL, HFILL}
4674
14
        },
4675
14
        { &hf_nvmeof_prop_get_set_cc[7],
4676
14
            { "IO Submission Queue Entry Size", "nvme.fabrics.prop_get_set.cc.iosqes",
4677
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_bytes), 0xF0000, NULL, HFILL}
4678
14
        },
4679
14
        { &hf_nvmeof_prop_get_set_cc[8],
4680
14
            { "IO Completion Queue Entry Size", "nvme.fabrics.prop_get_set.cc.iocqes",
4681
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_bytes), 0xF00000, NULL, HFILL}
4682
14
        },
4683
14
        { &hf_nvmeof_prop_get_set_cc[9],
4684
14
            { "Reserved", "nvme.fabrics.prop_get_set.cc.rsvd1",
4685
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
4686
14
        },
4687
14
        { &hf_nvmeof_prop_get_set_csts[0],
4688
14
            { "Controller Status", "nvme.fabrics.prop_get_set.csts",
4689
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
4690
14
        },
4691
14
        { &hf_nvmeof_prop_get_set_csts[1],
4692
14
            { "Ready", "nvme.fabrics.prop_get_set.csts.rdy",
4693
14
               FT_UINT32, BASE_HEX, NULL, 0x1, NULL, HFILL}
4694
14
        },
4695
14
        { &hf_nvmeof_prop_get_set_csts[2],
4696
14
            { "Controller Fatal Status", "nvme.fabrics.prop_get_set.csts.cfs",
4697
14
               FT_UINT32, BASE_HEX, NULL, 0x2, NULL, HFILL}
4698
14
        },
4699
14
        { &hf_nvmeof_prop_get_set_csts[3],
4700
14
            { "Shutdown Status", "nvme.fabrics.prop_get_set.csts.shst",
4701
14
               FT_UINT32, BASE_HEX, VALS(shst_table), 0xC, NULL, HFILL}
4702
14
        },
4703
14
        { &hf_nvmeof_prop_get_set_csts[4],
4704
14
            { "NVM Subsystem Reset Occurred", "nvme.fabrics.prop_get_set.csts.nssro",
4705
14
               FT_UINT32, BASE_HEX, NULL, 0x10, NULL, HFILL}
4706
14
        },
4707
14
        { &hf_nvmeof_prop_get_set_csts[5],
4708
14
            { "Processing Paused", "nvme.fabrics.prop_get_set.csts.pp",
4709
14
               FT_UINT32, BASE_HEX, NULL, 0x20, NULL, HFILL}
4710
14
        },
4711
14
        { &hf_nvmeof_prop_get_set_csts[6],
4712
14
            { "Reserved", "nvme.fabrics.prop_get_set.csts.rsvd",
4713
14
               FT_UINT32, BASE_HEX, NULL, 0xffffffC0, NULL, HFILL}
4714
14
        },
4715
14
        { &hf_nvmeof_prop_get_set_nssr[0],
4716
14
            { "NVM Subsystem Reset", "nvme.fabrics.cmd.prop_attr.set.nssr",
4717
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
4718
14
        },
4719
14
        { &hf_nvmeof_prop_get_set_nssr[1],
4720
14
            { "NVM Subsystem Reset Control", "nvme.fabrics.cmd.prop_attr.set.nssr.nssrc",
4721
14
               FT_UINT32, BASE_HEX, NULL, 0xffffffff, NULL, HFILL}
4722
14
        },
4723
14
        { &hf_nvmeof_cmd_prop_set_rsvd,
4724
14
            { "Reserved", "nvme.fabrics.cmd.prop_set.rsvd",
4725
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4726
14
        },
4727
14
        { &hf_nvmeof_cmd_generic_rsvd1,
4728
14
            { "Reserved", "nvme.fabrics.cmd.generic.rsvd1",
4729
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4730
14
        },
4731
14
        { &hf_nvmeof_cmd_generic_field,
4732
14
            { "Fabric Cmd specific field", "nvme.fabrics.cmd.generic.field",
4733
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4734
14
        },
4735
        /* NVMeOF Fabric Commands CQE fields */
4736
14
        { &hf_nvmeof_cqe,
4737
14
            { "Cqe", "nvme.fabrics.cqe",
4738
14
               FT_NONE, BASE_NONE, NULL, 0x0, NULL, HFILL}
4739
14
        },
4740
14
        { &hf_nvmeof_cqe_sts,
4741
14
            { "Cmd specific Status", "nvme.fabrics.cqe.sts",
4742
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
4743
14
        },
4744
14
        { &hf_nvmeof_prop_get_ccap[0],
4745
14
            { "Controller Capabilities", "nvme.fabrics.prop_get.ccap",
4746
14
               FT_UINT64, BASE_HEX, NULL, 0, NULL, HFILL}
4747
14
        },
4748
14
        { &hf_nvmeof_prop_get_ccap[1],
4749
14
            { "Maximum Queue Entries Supported", "nvme.fabrics.prop_get.ccap.mqes",
4750
14
               FT_UINT64, BASE_CUSTOM, CF_FUNC(add_zero_base), 0xffff, NULL, HFILL}
4751
14
        },
4752
14
        { &hf_nvmeof_prop_get_ccap[2],
4753
14
            { "Contiguous Queues Required", "nvme.fabrics.prop_get.ccap.cqr",
4754
14
               FT_BOOLEAN, 64, NULL, 0x10000, NULL, HFILL}
4755
14
        },
4756
14
        { &hf_nvmeof_prop_get_ccap[3],
4757
14
            { "Supports Arbitration Mechanism with Weighted Round Robin and Urgent Priority Class", "nvme.fabrics.prop_get.ccap.ams.wrr",
4758
14
               FT_BOOLEAN, 64, NULL, 0x20000, NULL, HFILL}
4759
14
        },
4760
14
        { &hf_nvmeof_prop_get_ccap[4],
4761
14
            { "Supports Arbitration Mechanism Vendor Specific", "nvme.fabrics.prop_get.ccap.ams.vs",
4762
14
               FT_BOOLEAN, 64, NULL, 0x40000, NULL, HFILL}
4763
14
        },
4764
14
        { &hf_nvmeof_prop_get_ccap[5],
4765
14
            { "Reserved", "nvme.fabrics.prop_get.ccap.rsvd0",
4766
14
               FT_UINT64, BASE_HEX, NULL, 0xF80000, NULL, HFILL}
4767
14
        },
4768
14
        { &hf_nvmeof_prop_get_ccap[6],
4769
14
            { "Timeout (to ready status)", "nvme.fabrics.prop_get.ccap.to",
4770
14
               FT_UINT64, BASE_CUSTOM, CF_FUNC(add_500ms_units), 0xFF000000, NULL, HFILL}
4771
14
        },
4772
14
        { &hf_nvmeof_prop_get_ccap[7],
4773
14
            { "Doorbell Stride", "nvme.fabrics.prop_get.ccap.dstrd",
4774
14
               FT_UINT64, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_dstrd_size), 0xF00000000, NULL, HFILL}
4775
14
        },
4776
14
        { &hf_nvmeof_prop_get_ccap[8],
4777
14
            { "NVM Subsystem Reset Supported", "nvme.fabrics.prop_get.ccap.nssrs",
4778
14
               FT_BOOLEAN, 64, NULL, 0x1000000000, NULL, HFILL}
4779
14
        },
4780
14
        { &hf_nvmeof_prop_get_ccap[9],
4781
14
            { "Command Sets Supported", "nvme.fabrics.prop_get.ccap.css",
4782
14
               FT_UINT64, BASE_CUSTOM, CF_FUNC(add_ccap_css), 0x1FE000000000, NULL, HFILL}
4783
14
        },
4784
14
        { &hf_nvmeof_prop_get_ccap[10],
4785
14
            { "Boot Partition Support", "nvme.fabrics.prop_get.ccap.bps",
4786
14
               FT_BOOLEAN, 64, NULL, 0x200000000000, NULL, HFILL}
4787
14
        },
4788
14
        { &hf_nvmeof_prop_get_ccap[11],
4789
14
            { "Reserved", "nvme.fabrics.prop_get.ccap.rsdv1",
4790
14
               FT_UINT64, BASE_HEX, NULL, 0xC00000000000, NULL, HFILL}
4791
14
        },
4792
14
        { &hf_nvmeof_prop_get_ccap[12],
4793
14
            { "Memory Page Size Minimum", "nvme.fabrics.prop_get.ccap.mpsmin",
4794
14
               FT_UINT64, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_page_size), 0xF000000000000, NULL, HFILL}
4795
14
        },
4796
14
        { &hf_nvmeof_prop_get_ccap[13],
4797
14
            { "Memory Page Size Maximum", "nvme.fabrics.prop_get.ccap.mpsmax",
4798
14
               FT_UINT64, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_page_size), 0xF0000000000000, NULL, HFILL}
4799
14
        },
4800
14
        { &hf_nvmeof_prop_get_ccap[14],
4801
14
            { "Persistent Memory Region Supported", "nvme.fabrics.prop_get.ccap.pmrs",
4802
14
               FT_BOOLEAN, 64, NULL, 0x100000000000000, NULL, HFILL}
4803
14
        },
4804
14
        { &hf_nvmeof_prop_get_ccap[15],
4805
14
            { "Controller Memory Buffer Supported", "nvme.fabrics.prop_get.ccap.cmbs",
4806
14
               FT_BOOLEAN, 64, NULL, 0x200000000000000, NULL, HFILL}
4807
14
        },
4808
14
        { &hf_nvmeof_prop_get_ccap[16],
4809
14
            { "Reserved", "nvme.fabrics.prop_get.ccap.rsvd2",
4810
14
               FT_UINT64, BASE_HEX, NULL, 0xFC00000000000000, NULL, HFILL}
4811
14
        },
4812
14
        { &hf_nvmeof_prop_get_vs[0],
4813
14
            { "Version", "nvme.fabrics.prop_get.vs",
4814
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
4815
14
        },
4816
14
        { &hf_nvmeof_prop_get_vs[1],
4817
14
            { "Tertiary Version", "nvme.fabrics.prop_get.vs.ter",
4818
14
               FT_UINT32, BASE_DEC, NULL, 0xff, NULL, HFILL}
4819
14
        },
4820
14
        { &hf_nvmeof_prop_get_vs[2],
4821
14
            { "Minor Version", "nvme.fabrics.prop_get.vs.mnr",
4822
14
               FT_UINT32, BASE_DEC, NULL, 0xff00, NULL, HFILL}
4823
14
        },
4824
14
        { &hf_nvmeof_prop_get_vs[3],
4825
14
            { "Major Version", "nvme.fabrics.prop_get.vs.mjr",
4826
14
               FT_UINT32, BASE_DEC, NULL, 0xffff0000, NULL, HFILL}
4827
14
        },
4828
14
        { &hf_nvmeof_cqe_connect_cntlid,
4829
14
            { "Controller ID", "nvme.fabrics.cqe.connect.cntrlid",
4830
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
4831
14
        },
4832
14
        { &hf_nvmeof_cqe_connect_authreq,
4833
14
            { "Authentication Required", "nvme.fabrics.cqe.connect.authreq",
4834
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
4835
14
        },
4836
14
        { &hf_nvmeof_cqe_connect_rsvd,
4837
14
            { "Reserved", "nvme.fabrics.cqe.connect.rsvd",
4838
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4839
14
        },
4840
14
        { &hf_nvmeof_cqe_prop_set_rsvd,
4841
14
            { "Reserved", "nvme.fabrics.cqe.prop_set.rsvd",
4842
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
4843
14
        },
4844
        /* Tracking commands, completions and transfers */
4845
14
                { &hf_nvmeof_cmd_pkt,
4846
14
            { "Fabric Cmd in", "nvme.fabrics.cmd_pkt",
4847
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4848
14
              "The Cmd for this transaction is in this frame", HFILL }
4849
14
        },
4850
14
        { &hf_nvmeof_cqe_pkt,
4851
14
            { "Fabric Cqe in", "nvme.fabrics.cqe_pkt",
4852
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4853
14
              "The Cqe for this transaction is in this frame", HFILL }
4854
14
        },
4855
14
        { &hf_nvmeof_data_req,
4856
14
            { "DATA Transfer Request", "nvme.fabrics.data_req",
4857
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4858
14
              "DATA transfer request for this transaction is in this frame", HFILL }
4859
14
        },
4860
14
        { &hf_nvmeof_data_tr[0],
4861
14
            { "DATA Transfer 0", "nvme.fabrics.data.tr0",
4862
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4863
14
              "DATA transfer 0 for this transaction is in this frame", HFILL }
4864
14
        },
4865
14
        { &hf_nvmeof_data_tr[1],
4866
14
            { "DATA Transfer 1", "nvme.fabrics.data_tr1",
4867
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4868
14
              "DATA transfer 1 for this transaction is in this frame", HFILL }
4869
14
        },
4870
14
        { &hf_nvmeof_data_tr[2],
4871
14
            { "DATA Transfer 2", "nvme.fabrics.data_tr2",
4872
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4873
14
              "DATA transfer 2 for this transaction is in this frame", HFILL }
4874
14
        },
4875
14
        { &hf_nvmeof_data_tr[3],
4876
14
            { "DATA Transfer 3", "nvme.fabrics.data_tr3",
4877
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4878
14
              "DATA transfer 3 for this transaction is in this frame", HFILL }
4879
14
        },
4880
14
        { &hf_nvmeof_data_tr[4],
4881
14
            { "DATA Transfer 4", "nvme.fabrics.data_tr4",
4882
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4883
14
              "DATA transfer 4 for this transaction is in this frame", HFILL }
4884
14
        },
4885
14
        { &hf_nvmeof_data_tr[5],
4886
14
            { "DATA Transfer 5", "nvme.fabrics.data_tr5",
4887
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4888
14
              "DATA transfer 5 for this transaction is in this frame", HFILL }
4889
14
        },
4890
14
        { &hf_nvmeof_data_tr[6],
4891
14
            { "DATA Transfer 6", "nvme.fabrics.data_tr6",
4892
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4893
14
              "DATA transfer 6 for this transaction is in this frame", HFILL }
4894
14
        },
4895
14
        { &hf_nvmeof_data_tr[7],
4896
14
            { "DATA Transfer 7", "nvme.fabrics.data_tr7",
4897
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4898
14
              "DATA transfer 7 for this transaction is in this frame", HFILL }
4899
14
        },
4900
14
        { &hf_nvmeof_data_tr[8],
4901
14
            { "DATA Transfer 8", "nvme.fabrics.data_tr8",
4902
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4903
14
              "DATA transfer 8 for this transaction is in this frame", HFILL }
4904
14
        },
4905
14
        { &hf_nvmeof_data_tr[9],
4906
14
            { "DATA Transfer 9", "nvme.fabrics.data_tr9",
4907
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4908
14
              "DATA transfer 9 for this transaction is in this frame", HFILL }
4909
14
        },
4910
14
        { &hf_nvmeof_data_tr[10],
4911
14
            { "DATA Transfer 10", "nvme.fabrics.data_tr10",
4912
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4913
14
              "DATA transfer 10 for this transaction is in this frame", HFILL }
4914
14
        },
4915
14
        { &hf_nvmeof_data_tr[11],
4916
14
            { "DATA Transfer 11", "nvme.fabrics.data_tr11",
4917
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4918
14
              "DATA transfer 11 for this transaction is in this frame", HFILL }
4919
14
        },
4920
14
        { &hf_nvmeof_data_tr[12],
4921
14
            { "DATA Transfer 12", "nvme.fabrics.data_tr12",
4922
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4923
14
              "DATA transfer 12 for this transaction is in this frame", HFILL }
4924
14
        },
4925
14
        { &hf_nvmeof_data_tr[13],
4926
14
            { "DATA Transfer 13", "nvme.fabrics.data_tr13",
4927
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4928
14
              "DATA transfer 13 for this transaction is in this frame", HFILL }
4929
14
        },
4930
14
        { &hf_nvmeof_data_tr[14],
4931
14
            { "DATA Transfer 14", "nvme.fabrics.data_tr14",
4932
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4933
14
              "DATA transfer 14 for this transaction is in this frame", HFILL }
4934
14
        },
4935
14
        { &hf_nvmeof_data_tr[15],
4936
14
            { "DATA Transfer 15", "nvme.fabrics.data_tr15",
4937
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
4938
14
              "DATA transfer 15 for this transaction is in this frame", HFILL }
4939
14
        },
4940
14
        { &hf_nvmeof_cmd_latency,
4941
14
            { "Cmd Latency", "nvme.fabrics.cmd_latency",
4942
14
              FT_DOUBLE, BASE_NONE, NULL, 0x0,
4943
14
              "The time between the command and completion, in usec", HFILL }
4944
14
        },
4945
        /* NVMe Command fields */
4946
14
        { &hf_nvme_cmd_opc,
4947
14
            { "Opcode", "nvme.cmd.opc",
4948
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
4949
14
        },
4950
14
        { &hf_nvme_cmd_fuse_op,
4951
14
            { "Fuse Operation", "nvme.cmd.fuse_op",
4952
14
               FT_UINT8, BASE_HEX, NULL, 0x3, NULL, HFILL}
4953
14
        },
4954
14
        { &hf_nvme_cmd_rsvd,
4955
14
            { "Reserved", "nvme.cmd.rsvd",
4956
14
               FT_UINT8, BASE_HEX, NULL, 0x3c, NULL, HFILL}
4957
14
        },
4958
14
        { &hf_nvme_cmd_psdt,
4959
14
            { "PRP Or SGL", "nvme.cmd.psdt",
4960
14
               FT_UINT8, BASE_HEX, NULL, 0xc0, NULL, HFILL}
4961
14
        },
4962
14
        { &hf_nvme_cmd_cid,
4963
14
            { "Command ID", "nvme.cmd.cid",
4964
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
4965
14
        },
4966
14
        { &hf_nvme_cmd_nsid,
4967
14
            { "Namespace Id", "nvme.cmd.nsid",
4968
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
4969
14
        },
4970
14
        { &hf_nvme_cmd_rsvd1,
4971
14
            { "Reserved", "nvme.cmd.rsvd1",
4972
14
               FT_BYTES, BASE_NONE, NULL, 0, NULL, HFILL}
4973
14
        },
4974
14
        { &hf_nvme_cmd_mptr,
4975
14
            { "Metadata Pointer", "nvme.cmd.mptr",
4976
14
               FT_UINT64, BASE_HEX, NULL, 0, NULL, HFILL}
4977
14
        },
4978
14
        { &hf_nvme_cmd_sgl,
4979
14
            { "SGL1", "nvme.cmd.sgl1",
4980
14
               FT_NONE, BASE_NONE, NULL, 0, NULL, HFILL}
4981
14
        },
4982
14
        { &hf_nvme_cmd_sgl_desc_sub_type,
4983
14
            { "Descriptor Sub Type", "nvme.cmd.sgl.subtype",
4984
14
               FT_UINT8, BASE_HEX, NULL, 0x0f, NULL, HFILL}
4985
14
        },
4986
14
        { &hf_nvme_cmd_sgl_desc_type,
4987
14
            { "Descriptor Type", "nvme.cmd.sgl.type",
4988
14
               FT_UINT8, BASE_HEX, NULL, 0xf0, NULL, HFILL}
4989
14
        },
4990
14
        { &hf_nvme_cmd_sgl_desc_addr,
4991
14
            { "Address", "nvme.cmd.sgl1.addr",
4992
14
               FT_UINT64, BASE_HEX, NULL, 0, NULL, HFILL}
4993
14
        },
4994
14
        { &hf_nvme_cmd_sgl_desc_addr_rsvd,
4995
14
            { "Reserved", "nvme.cmd.sgl1.addr_rsvd",
4996
14
               FT_UINT64, BASE_HEX, NULL, 0, NULL, HFILL}
4997
14
        },
4998
14
        { &hf_nvme_cmd_sgl_desc_len,
4999
14
            { "Length", "nvme.cmd.sgl1.len",
5000
14
               FT_UINT32, BASE_DEC, NULL, 0, NULL, HFILL}
5001
14
        },
5002
14
        { &hf_nvme_cmd_sgl_desc_key,
5003
14
            { "Key", "nvme.cmd.sgl1.key",
5004
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5005
14
        },
5006
14
        { &hf_nvme_cmd_sgl_desc_rsvd,
5007
14
            { "Reserved", "nvme.cmd.sgl1.rsvd",
5008
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5009
14
        },
5010
14
        { &hf_nvme_cmd_dword10,
5011
14
            { "DWORD10", "nvme.cmd.dword10",
5012
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5013
14
        },
5014
14
        { &hf_nvme_cmd_dword11,
5015
14
            { "DWORD11", "nvme.cmd.dword11",
5016
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5017
14
        },
5018
14
        { &hf_nvme_cmd_dword12,
5019
14
            { "DWORD12", "nvme.cmd.dword12",
5020
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5021
14
        },
5022
14
        { &hf_nvme_cmd_dword13,
5023
14
            { "DWORD13", "nvme.cmd.dword13",
5024
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5025
14
        },
5026
14
        { &hf_nvme_cmd_dword14,
5027
14
            { "DWORD14", "nvme.cmd.dword14",
5028
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5029
14
        },
5030
14
        { &hf_nvme_cmd_dword15,
5031
14
            { "DWORD15", "nvme.cmd.dword15",
5032
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5033
14
        },
5034
14
        { &hf_nvme_cmd_slba,
5035
14
            { "Start LBA", "nvme.cmd.slba",
5036
14
               FT_UINT64, BASE_HEX, NULL, 0, NULL, HFILL}
5037
14
        },
5038
14
        { &hf_nvme_cmd_nlb,
5039
14
            { "Absolute Number of Logical Blocks", "nvme.cmd.nlb",
5040
14
               FT_UINT16, BASE_DEC_HEX, NULL, 0, NULL, HFILL}
5041
14
        },
5042
14
        { &hf_nvme_cmd_rsvd2,
5043
14
            { "Reserved", "nvme.cmd.rsvd2",
5044
14
               FT_UINT16, BASE_HEX, NULL, 0x03ff, NULL, HFILL}
5045
14
        },
5046
14
        { &hf_nvme_cmd_prinfo,
5047
14
            { "Protection info fields",
5048
14
              "nvme.cmd.prinfo",
5049
14
               FT_UINT16, BASE_HEX, NULL, 0x0400, NULL, HFILL}
5050
14
        },
5051
14
        { &hf_nvme_cmd_prinfo_prchk_lbrtag,
5052
14
            { "check Logical block reference tag",
5053
14
              "nvme.cmd.prinfo.lbrtag",
5054
14
               FT_UINT16, BASE_HEX, NULL, 0x0400, NULL, HFILL}
5055
14
        },
5056
14
        { &hf_nvme_cmd_prinfo_prchk_apptag,
5057
14
            { "check application tag field",
5058
14
              "nvme.cmd.prinfo.apptag",
5059
14
               FT_UINT16, BASE_HEX, NULL, 0x0800, NULL, HFILL}
5060
14
        },
5061
14
        { &hf_nvme_cmd_prinfo_prchk_guard,
5062
14
            { "check guard field",
5063
14
              "nvme.cmd.prinfo.guard",
5064
14
               FT_UINT16, BASE_HEX, NULL, 0x1000, NULL, HFILL}
5065
14
        },
5066
14
        { &hf_nvme_cmd_prinfo_pract,
5067
14
            { "action",
5068
14
              "nvme.cmd.prinfo.action",
5069
14
               FT_UINT16, BASE_HEX, NULL, 0x2000, NULL, HFILL}
5070
14
        },
5071
14
        { &hf_nvme_cmd_fua,
5072
14
            { "Force Unit Access", "nvme.cmd.fua",
5073
14
               FT_UINT16, BASE_HEX, NULL, 0x4000, NULL, HFILL}
5074
14
        },
5075
14
        { &hf_nvme_cmd_lr,
5076
14
            { "Limited Retry", "nvme.cmd.lr",
5077
14
               FT_UINT16, BASE_HEX, NULL, 0x8000, NULL, HFILL}
5078
14
        },
5079
14
        { &hf_nvme_cmd_eilbrt,
5080
14
            { "Expected Initial Logical Block Reference Tag", "nvme.cmd.eilbrt",
5081
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5082
14
        },
5083
14
        { &hf_nvme_cmd_elbat,
5084
14
            { "Expected Logical Block Application Tag Mask", "nvme.cmd.elbat",
5085
14
               FT_UINT16, BASE_HEX, NULL, 0, NULL, HFILL}
5086
14
        },
5087
14
        { &hf_nvme_cmd_elbatm,
5088
14
            { "Expected Logical Block Application Tag", "nvme.cmd.elbatm",
5089
14
               FT_UINT16, BASE_HEX, NULL, 0, NULL, HFILL}
5090
14
        },
5091
14
        { &hf_nvme_cmd_dsm,
5092
14
            { "DSM Flags", "nvme.cmd.dsm",
5093
14
               FT_NONE, BASE_NONE, NULL, 0, NULL, HFILL}
5094
14
        },
5095
14
        { &hf_nvme_cmd_dsm_access_freq,
5096
14
            { "Access frequency", "nvme.cmd.dsm.access_freq",
5097
14
               FT_UINT8, BASE_HEX, NULL, 0x0f, NULL, HFILL}
5098
14
        },
5099
14
        { &hf_nvme_cmd_dsm_access_lat,
5100
14
            { "Access latency", "nvme.cmd.dsm.access_lat",
5101
14
               FT_UINT8, BASE_HEX, NULL, 0x30, NULL, HFILL}
5102
14
        },
5103
14
        { &hf_nvme_cmd_dsm_seq_req,
5104
14
            { "Sequential Request", "nvme.cmd.dsm.seq_req",
5105
14
               FT_UINT8, BASE_HEX, NULL, 0x40, NULL, HFILL}
5106
14
        },
5107
14
        { &hf_nvme_cmd_dsm_incompressible,
5108
14
            { "Incompressible", "nvme.cmd.dsm.incompressible",
5109
14
               FT_UINT8, BASE_HEX, NULL, 0x40, NULL, HFILL}
5110
14
        },
5111
14
        { &hf_nvme_cmd_rsvd3 ,
5112
14
            { "Reserved", "nvme.cmd.rsvd3",
5113
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5114
14
        },
5115
14
        { &hf_nvme_identify_dword10[0],
5116
14
            { "DWORD10", "nvme.cmd.identify.dword10",
5117
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5118
14
        },
5119
14
        { &hf_nvme_identify_dword10[1],
5120
14
            { "Controller or Namespace Structure (CNS)", "nvme.cmd.identify.dword10.cns",
5121
14
               FT_UINT32, BASE_HEX, VALS(cns_table), 0xff, NULL, HFILL}
5122
14
        },
5123
14
        { &hf_nvme_identify_dword10[2],
5124
14
            { "Reserved", "nvme.cmd.identify.dword10.rsvd",
5125
14
               FT_UINT32, BASE_HEX, NULL, 0xff00, NULL, HFILL}
5126
14
        },
5127
14
        { &hf_nvme_identify_dword10[3],
5128
14
            { "Controller Identifier (CNTID)", "nvme.cmd.identify.dword10.cntid",
5129
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5130
14
        },
5131
14
        { &hf_nvme_identify_dword11[0],
5132
14
            { "DWORD11", "nvme.cmd.identify.dword11",
5133
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5134
14
        },
5135
14
        { &hf_nvme_identify_dword11[1],
5136
14
            { "NVM Set Identifier (NVMSETID)", "nvme.cmd.identify.dwrod11.nvmesetid",
5137
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5138
14
        },
5139
14
        { &hf_nvme_identify_dword11[2],
5140
14
            { "Reserved", "nvme.cmd.identify.dword11.rsvd",
5141
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5142
14
        },
5143
14
        { &hf_nvme_identify_dword14[0],
5144
14
            { "DWORD14", "nvme.cmd.identify.dword14",
5145
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5146
14
        },
5147
14
        { &hf_nvme_identify_dword14[1],
5148
14
            { "UUID Index", "nvme.cmd.identify.dword14.uuid_index",
5149
14
               FT_UINT32, BASE_HEX, NULL, 0x7f, NULL, HFILL}
5150
14
        },
5151
14
        { &hf_nvme_identify_dword14[2],
5152
14
            { "UUID Index", "nvme.cmd.identify.dword14.rsvd",
5153
14
               FT_UINT32, BASE_HEX, NULL, 0xffffff80, NULL, HFILL}
5154
14
        },
5155
        /* get log page */
5156
14
        { &hf_nvme_get_logpage_dword10[0],
5157
14
            { "DWORD 10", "nvme.cmd.get_logpage.dword10",
5158
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5159
14
        },
5160
14
        { &hf_nvme_get_logpage_dword10[1],
5161
14
            { "Log Page Identifier (LID)", "nvme.cmd.get_logpage.dword10.id",
5162
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_logpage_lid), 0xff, NULL, HFILL}
5163
14
        },
5164
14
        { &hf_nvme_get_logpage_dword10[2],
5165
14
            { "Log Specific Field (LSP)", "nvme.cmd.get_logpage.dword10.lsp",
5166
14
               FT_UINT32, BASE_HEX, NULL, 0x1f00, NULL, HFILL}
5167
14
        },
5168
14
        { &hf_nvme_get_logpage_dword10[3],
5169
14
            { "Reserved", "nvme.cmd.get_logpage.dword10.rsvd",
5170
14
               FT_UINT32, BASE_HEX, NULL, 0x6000, NULL, HFILL}
5171
14
        },
5172
14
        { &hf_nvme_get_logpage_dword10[4],
5173
14
            { "Retain Asynchronous Event (RAE)", "nvme.cmd.get_logpage.dword10.rae",
5174
14
               FT_BOOLEAN, 32, NULL, 0x8000, NULL, HFILL}
5175
14
        },
5176
14
        { &hf_nvme_get_logpage_dword10[5],
5177
14
            { "Number of Dwords Lower (NUMDL)", "nvme.cmd.get_logpage.dword10.numdl",
5178
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5179
14
        },
5180
14
        { &hf_nvme_get_logpage_numd,
5181
14
            { "Number of Dwords", "nvme.cmd.get_logpage.numd",
5182
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
5183
14
        },
5184
14
        { &hf_nvme_get_logpage_dword11[0],
5185
14
            { "DWORD 11", "nvme.cmd.get_logpage.dword11",
5186
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5187
14
        },
5188
14
        { &hf_nvme_get_logpage_dword11[1],
5189
14
            { "Number of Dwords Upper (NUMDU)", "nvme.cmd.get_logpage.dword11.numdu",
5190
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5191
14
        },
5192
14
        { &hf_nvme_get_logpage_dword11[2],
5193
14
            { "Log Specific Identifier", "nvme.cmd.get_logpage.dword11.lsi",
5194
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5195
14
        },
5196
14
        { &hf_nvme_get_logpage_lpo,
5197
14
            { "Log Page Offset (DWORD 12 and DWORD 13)", "nvme.cmd.get_logpage.lpo",
5198
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
5199
14
        },
5200
14
        { &hf_nvme_get_logpage_dword14[0],
5201
14
            { "DWORD 14", "nvme.cmd.get_logpage.dword14",
5202
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5203
14
        },
5204
14
        { &hf_nvme_get_logpage_dword14[1],
5205
14
            { "UUID Index", "nvme.cmd.identify.get_logpage.dword14.uuid_index",
5206
14
               FT_UINT32, BASE_HEX, NULL, 0x3f, NULL, HFILL}
5207
14
        },
5208
14
        { &hf_nvme_get_logpage_dword14[2],
5209
14
            { "Reserved", "nvme.cmd.identify.get_logpage.dword14.rsvd",
5210
14
               FT_UINT32, BASE_HEX, NULL, 0xffffffc0, NULL, HFILL}
5211
14
        },
5212
        /* Set Features */
5213
14
        { &hf_nvme_set_features_dword10[0],
5214
14
            { "DWORD 10", "nvme.cmd.set_features.dword10",
5215
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5216
14
        },
5217
14
        { &hf_nvme_set_features_dword10[1],
5218
14
            { "Feature Identifier", "nvme.cmd.set_features.dword10.fid",
5219
14
               FT_UINT32, BASE_HEX, VALS(fid_table), 0xff, NULL, HFILL}
5220
14
        },
5221
14
        { &hf_nvme_set_features_dword10[2],
5222
14
            { "Reserved", "nvme.cmd.set_features.dword10.rsvd",
5223
14
               FT_UINT32, BASE_HEX, NULL, 0x7fffff00, NULL, HFILL}
5224
14
        },
5225
14
        { &hf_nvme_set_features_dword10[3],
5226
14
            { "Save", "nvme.cmd.set_features.dword10.sv",
5227
14
               FT_UINT32, BASE_HEX, NULL, 0x80000000, NULL, HFILL}
5228
14
        },
5229
14
        { &hf_nvme_set_features_dword14[0],
5230
14
            { "DWORD 14", "nvme.cmd.set_features.dword14",
5231
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5232
14
        },
5233
14
        { &hf_nvme_set_features_dword14[1],
5234
14
            { "UUID Index", "nvme.cmd.set_features.dword14.uuid",
5235
14
               FT_UINT32, BASE_HEX, NULL, 0x7f, NULL, HFILL}
5236
14
        },
5237
14
        { &hf_nvme_set_features_dword14[2],
5238
14
            { "Reserved", "nvme.cmd.set_features.dword14.rsvd",
5239
14
               FT_UINT32, BASE_HEX, NULL, 0xffffff80, NULL, HFILL}
5240
14
        },
5241
14
        { &hf_nvme_cmd_set_features_dword11_arb[0],
5242
14
            { "DWORD11", "nvme.cmd.set_features.dword11.arb",
5243
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5244
14
        },
5245
14
        { &hf_nvme_cmd_set_features_dword11_arb[1],
5246
14
            { "Arbitration Burst", "nvme.cmd.set_features.dword11.arb.ab",
5247
14
               FT_UINT32, BASE_HEX, NULL, 0x7, NULL, HFILL}
5248
14
        },
5249
14
        { &hf_nvme_cmd_set_features_dword11_arb[3],
5250
14
            { "Low Priority Weight", "nvme.cmd.set_features.dword11.arb.lpw",
5251
14
               FT_UINT32, BASE_HEX, NULL, 0xff00, NULL, HFILL}
5252
14
        },
5253
14
        { &hf_nvme_cmd_set_features_dword11_arb[4],
5254
14
            { "Medium Priority Weight", "nvme.cmd.set_features.dword11.arb.mpw",
5255
14
               FT_UINT32, BASE_HEX, NULL, 0xff0000, NULL, HFILL}
5256
14
        },
5257
14
        { &hf_nvme_cmd_set_features_dword11_arb[5],
5258
14
            { "High Priority Weight", "nvme.cmd.set_features.dword11.arb.hpw",
5259
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
5260
14
        },
5261
14
        { &hf_nvme_cmd_set_features_dword11_pm[0],
5262
14
            { "DWORD11", "nvme.cmd.set_features.dword11.pm",
5263
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5264
14
        },
5265
14
        { &hf_nvme_cmd_set_features_dword11_pm[1],
5266
14
            { "Power State", "nvme.cmd.set_features.dword11.pm.ps",
5267
14
               FT_UINT32, BASE_HEX, NULL, 0x1f, NULL, HFILL}
5268
14
        },
5269
14
        { &hf_nvme_cmd_set_features_dword11_pm[2],
5270
14
            { "Work Hint", "nvme.cmd.set_features.dword11.pm.wh",
5271
14
               FT_UINT32, BASE_HEX, NULL, 0xe0, NULL, HFILL}
5272
14
        },
5273
14
        { &hf_nvme_cmd_set_features_dword11_pm[3],
5274
14
            { "Work Hint", "nvme.cmd.set_features.dword11.pm.rsvd",
5275
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
5276
14
        },
5277
14
        { &hf_nvme_cmd_set_features_dword11_lbart[0],
5278
14
            { "DWORD11", "nvme.cmd.set_features.dword11.lbart",
5279
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5280
14
        },
5281
14
        { &hf_nvme_cmd_set_features_dword11_lbart[1],
5282
14
            { "DWORD11", "nvme.cmd.set_features.dword11.lbart.lbarn",
5283
14
               FT_UINT32, BASE_HEX, NULL, 0x3f, NULL, HFILL}
5284
14
        },
5285
14
        { &hf_nvme_cmd_set_features_dword11_lbart[2],
5286
14
            { "DWORD11", "nvme.cmd.set_features.dword11.lbart.rsvd",
5287
14
               FT_UINT32, BASE_HEX, NULL, 0xffffffc0, NULL, HFILL}
5288
14
        },
5289
14
        { &hf_nvme_cmd_set_features_dword11_tt[0],
5290
14
            { "DWORD11", "nvme.cmd.set_features.dword11.tt",
5291
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5292
14
        },
5293
14
        { &hf_nvme_cmd_set_features_dword11_tt[1],
5294
14
            { "Temperature Threshold", "nvme.cmd.set_features.dword11.tt.tmpth",
5295
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5296
14
        },
5297
14
        { &hf_nvme_cmd_set_features_dword11_tt[2],
5298
14
            { "Threshold Temperature Select", "nvme.cmd.set_features.dword11.tt.tmpsel",
5299
14
               FT_UINT32, BASE_HEX, VALS(sf_tmpsel_table), 0xf0000, NULL, HFILL}
5300
14
        },
5301
14
        { &hf_nvme_cmd_set_features_dword11_tt[3],
5302
14
            { "Threshold Type Select", "nvme.cmd.set_features.dword11.tt.thpsel",
5303
14
               FT_UINT32, BASE_HEX, VALS(sf_thpsel_table), 0x300000, NULL, HFILL}
5304
14
        },
5305
14
        { &hf_nvme_cmd_set_features_dword11_tt[4],
5306
14
            { "Reserved", "nvme.cmd.set_features.dword11.tt.rsvd",
5307
14
               FT_UINT32, BASE_HEX, NULL, 0xc00000, NULL, HFILL}
5308
14
        },
5309
14
        { &hf_nvme_cmd_set_features_dword11_erec[0],
5310
14
            { "DWORD11", "nvme.cmd.set_features.dword11.erec",
5311
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5312
14
        },
5313
14
        { &hf_nvme_cmd_set_features_dword11_erec[1],
5314
14
            { "Time Limited Error Recovery (100 ms units)", "nvme.cmd.set_features.dword11.erec.tler",
5315
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5316
14
        },
5317
14
        { &hf_nvme_cmd_set_features_dword11_erec[2],
5318
14
            { "Deallocated or Unwritten Logical Block Error Enable", "nvme.cmd.set_features.dword11.erec.dulbe",
5319
14
               FT_BOOLEAN, 32, NULL, 0x10000, NULL, HFILL}
5320
14
        },
5321
14
        { &hf_nvme_cmd_set_features_dword11_erec[3],
5322
14
            { "Reserved", "nvme.cmd.set_features.dword11.erec.rsvd",
5323
14
               FT_UINT32, BASE_HEX, NULL, 0xfe0000, NULL, HFILL}
5324
14
        },
5325
14
        { &hf_nvme_cmd_set_features_dword11_vwce[0],
5326
14
            { "DWORD11", "nvme.cmd.set_features.dword11.vwce",
5327
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5328
14
        },
5329
14
        { &hf_nvme_cmd_set_features_dword11_vwce[1],
5330
14
            { "Volatile Write Cache Enable", "nvme.cmd.set_features.dword11.vwce.wce",
5331
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
5332
14
        },
5333
14
        { &hf_nvme_cmd_set_features_dword11_vwce[2],
5334
14
            { "Volatile Write Cache Enable", "nvme.cmd.set_features.dword11.vwce.rsvd",
5335
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
5336
14
        },
5337
14
        { &hf_nvme_cmd_set_features_dword11_nq[0],
5338
14
            { "DWORD11", "nvme.cmd.set_features.dword11.nq",
5339
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5340
14
        },
5341
14
        { &hf_nvme_cmd_set_features_dword11_nq[1],
5342
14
            { "Number of IO Submission Queues Requested", "nvme.cmd.set_features.dword11.nq.nsqr",
5343
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_nvme_queues), 0xffff, NULL, HFILL}
5344
14
        },
5345
14
        { &hf_nvme_cmd_set_features_dword11_nq[2],
5346
14
            { "Number of IO Completion Queues Requested", "nvme.cmd.set_features.dword11.nq.ncqr",
5347
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_nvme_queues), 0xffff0000, NULL, HFILL}
5348
14
        },
5349
14
        { &hf_nvme_cmd_set_features_dword11_irqc[0],
5350
14
            { "DWORD11", "nvme.cmd.set_features.dword11.irqc",
5351
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5352
14
        },
5353
14
        { &hf_nvme_cmd_set_features_dword11_irqc[1],
5354
14
            { "Aggregation Threshold", "nvme.cmd.set_features.dword11.irqc.thr",
5355
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5356
14
        },
5357
14
        { &hf_nvme_cmd_set_features_dword11_irqc[2],
5358
14
            { "Aggregation Time (100 us units)", "nvme.cmd.set_features.dword11.irqc.time",
5359
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5360
14
        },
5361
14
        { &hf_nvme_cmd_set_features_dword11_irqv[0],
5362
14
            { "DWORD11", "nvme.cmd.set_features.dword11.irqv",
5363
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5364
14
        },
5365
14
        { &hf_nvme_cmd_set_features_dword11_irqv[1],
5366
14
            { "IRQ Vector", "nvme.cmd.set_features.dword11.irqv.iv",
5367
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5368
14
        },
5369
14
        { &hf_nvme_cmd_set_features_dword11_irqv[2],
5370
14
            { "Coalescing Disable", "nvme.cmd.set_features.dword11.irqv.cd",
5371
14
               FT_BOOLEAN, 32, NULL, 0x1ffff, NULL, HFILL}
5372
14
        },
5373
14
        { &hf_nvme_cmd_set_features_dword11_irqv[3],
5374
14
            { "Reserved", "nvme.cmd.set_features.dword11.irqv.rsvd",
5375
14
               FT_UINT32, BASE_HEX, NULL, 0xfffe0000, NULL, HFILL}
5376
14
        },
5377
14
        { &hf_nvme_cmd_set_features_dword11_wan[0],
5378
14
            { "DWORD11", "nvme.cmd.set_features.dword11.wan",
5379
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5380
14
        },
5381
14
        { &hf_nvme_cmd_set_features_dword11_wan[1],
5382
14
            { "Disable Normal", "nvme.cmd.set_features.dword11.wan.dn",
5383
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
5384
14
        },
5385
14
        { &hf_nvme_cmd_set_features_dword11_wan[2],
5386
14
            { "Reserved", "nvme.cmd.set_features.dword11.wan.rsvd",
5387
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
5388
14
        },
5389
14
        { &hf_nvme_cmd_set_features_dword11_aec[0],
5390
14
            { "DWORD11", "nvme.cmd.set_features.dword11.aec",
5391
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5392
14
        },
5393
14
        { &hf_nvme_cmd_set_features_dword11_aec[1],
5394
14
            { "SMART and Health Critical Warnings Bitmask", "nvme.cmd.set_features.dword11.aec.smart",
5395
14
               FT_UINT32, BASE_HEX, NULL, 0xff, NULL, HFILL}
5396
14
        },
5397
14
        { &hf_nvme_cmd_set_features_dword11_aec[2],
5398
14
            { "Namespace Attribute Notices", "nvme.cmd.set_features.dword11.aec.ns",
5399
14
               FT_BOOLEAN, 32, NULL, 0x100, NULL, HFILL}
5400
14
        },
5401
14
        { &hf_nvme_cmd_set_features_dword11_aec[3],
5402
14
            { "Firmware Activation Notices", "nvme.cmd.set_features.dword11.aec.fwa",
5403
14
               FT_BOOLEAN, 32, NULL, 0x200, NULL, HFILL}
5404
14
        },
5405
14
        { &hf_nvme_cmd_set_features_dword11_aec[4],
5406
14
            { "Telemetry Log Notices", "nvme.cmd.set_features.dword11.aec.tel",
5407
14
               FT_BOOLEAN, 32, NULL, 0x400, NULL, HFILL}
5408
14
        },
5409
14
        { &hf_nvme_cmd_set_features_dword11_aec[5],
5410
14
            { "ANA Change Notices", "nvme.cmd.set_features.dword11.aec.ana",
5411
14
               FT_BOOLEAN, 32, NULL, 0x800, NULL, HFILL}
5412
14
        },
5413
14
        { &hf_nvme_cmd_set_features_dword11_aec[6],
5414
14
            { "Predictable Latency Event Aggregate Log Change Notices", "nvme.cmd.set_features.dword11.aec.plat",
5415
14
               FT_BOOLEAN, 32, NULL, 0x1000, NULL, HFILL}
5416
14
        },
5417
14
        { &hf_nvme_cmd_set_features_dword11_aec[7],
5418
14
            { "LBA Status Information Notices", "nvme.cmd.set_features.dword11.aec.lba",
5419
14
               FT_BOOLEAN, 32, NULL, 0x2000, NULL, HFILL}
5420
14
        },
5421
14
        { &hf_nvme_cmd_set_features_dword11_aec[8],
5422
14
            { "Endurance Group Event Aggregate Log Change Notices", "nvme.cmd.set_features.dword11.aec.eg",
5423
14
               FT_BOOLEAN, 32, NULL, 0x4000, NULL, HFILL}
5424
14
        },
5425
14
        { &hf_nvme_cmd_set_features_dword11_aec[9],
5426
14
            { "Reserved", "nvme.cmd.set_features.dword11.aec.rsvd",
5427
14
               FT_UINT32, BASE_HEX, NULL, 0x7fff8000, NULL, HFILL}
5428
14
        },
5429
14
        { &hf_nvme_cmd_set_features_dword11_aec[10],
5430
14
            { "Discovery Log Page Change Notification", "nvme.cmd.set_features.dword11.aec.disc",
5431
14
               FT_BOOLEAN, 32, NULL, 0x80000000, NULL, HFILL}
5432
14
        },
5433
14
        { &hf_nvme_cmd_set_features_dword11_apst[0],
5434
14
            { "DWORD11", "nvme.cmd.set_features.dword11.apst",
5435
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5436
14
        },
5437
14
        { &hf_nvme_cmd_set_features_dword11_apst[1],
5438
14
            { "Autonomous Power State Transition Enable", "nvme.cmd.set_features.dword11.apst.apste",
5439
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
5440
14
        },
5441
14
        { &hf_nvme_cmd_set_features_dword11_apst[2],
5442
14
            { "Reserved", "nvme.cmd.set_features.dword11.apst.rsvd",
5443
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
5444
14
        },
5445
14
        { &hf_nvme_cmd_set_features_dword11_kat[0],
5446
14
            { "DWORD11", "nvme.cmd.set_features.dword11.kat",
5447
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5448
14
        },
5449
14
        { &hf_nvme_cmd_set_features_dword11_kat[1],
5450
14
            { "Keep Alive Timeout", "nvme.cmd.set_features.dword11.kat.kato",
5451
14
               FT_UINT32, BASE_DEC|BASE_UNIT_STRING, UNS(&units_milliseconds), 0, NULL, HFILL}
5452
14
        },
5453
14
        { &hf_nvme_cmd_set_features_dword11_hctm[0],
5454
14
            { "DWORD11", "nvme.cmd.set_features.dword11.hctm",
5455
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5456
14
        },
5457
14
        { &hf_nvme_cmd_set_features_dword11_hctm[1],
5458
14
            { "Thermal Management Temperature 2 (K)", "nvme.cmd.set_features.dword11.hctm.tmt2",
5459
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5460
14
        },
5461
14
        { &hf_nvme_cmd_set_features_dword11_hctm[2],
5462
14
            { "Thermal Management Temperature 1 (K)", "nvme.cmd.set_features.dword11.hctm.tmt1",
5463
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5464
14
        },
5465
14
        { &hf_nvme_cmd_set_features_dword11_nops[0],
5466
14
            { "DWORD11", "nvme.cmd.set_features.dword11.nops",
5467
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5468
14
        },
5469
14
        { &hf_nvme_cmd_set_features_dword11_nops[1],
5470
14
            { "Non-Operational Power State Permissive Mode Enable", "nvme.cmd.set_features.dword11.nops.noppme",
5471
14
               FT_UINT32, BASE_HEX, NULL, 0x1, NULL, HFILL}
5472
14
        },
5473
14
        { &hf_nvme_cmd_set_features_dword11_nops[2],
5474
14
            { "Reserved", "nvme.cmd.set_features.dword11.nops.rsvd",
5475
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
5476
14
        },
5477
14
        { &hf_nvme_cmd_set_features_dword11_rrl[0],
5478
14
            { "DWORD11", "nvme.cmd.set_features.dword11.rrl",
5479
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5480
14
        },
5481
14
        { &hf_nvme_cmd_set_features_dword11_rrl[1],
5482
14
            { "NVM Set Identifier", "nvme.cmd.set_features.dword11.rrl.nvmsetid",
5483
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5484
14
        },
5485
14
        { &hf_nvme_cmd_set_features_dword11_rrl[2],
5486
14
            { "Reserved", "nvme.cmd.set_features.dword11.rrl.rsvd",
5487
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5488
14
        },
5489
14
        { &hf_nvme_cmd_set_features_dword12_rrl[0],
5490
14
            { "DWORD12", "nvme.cmd.set_features.dword12.rrl",
5491
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5492
14
        },
5493
14
        { &hf_nvme_cmd_set_features_dword12_rrl[1],
5494
14
            { "Read Recovery Level", "nvme.cmd.set_features.dword12.rrl.rrl",
5495
14
               FT_UINT32, BASE_HEX, NULL, 0xf, NULL, HFILL}
5496
14
        },
5497
14
        { &hf_nvme_cmd_set_features_dword12_rrl[2],
5498
14
            { "Reserved", "nvme.cmd.set_features.dword12.rrl.rsvd",
5499
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffff0, NULL, HFILL}
5500
14
        },
5501
14
        { &hf_nvme_cmd_set_features_dword11_plmc[0],
5502
14
            { "DWORD11", "nvme.cmd.set_features.dword11.plmc",
5503
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5504
14
        },
5505
14
        { &hf_nvme_cmd_set_features_dword11_plmc[1],
5506
14
            { "NVM Set Identifier", "nvme.cmd.set_features.dword11.plmc.nvmsetid",
5507
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5508
14
        },
5509
14
        { &hf_nvme_cmd_set_features_dword11_plmc[2],
5510
14
            { "Reserved", "nvme.cmd.set_features.dword11.plmc.rsvd",
5511
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5512
14
        },
5513
14
        { &hf_nvme_cmd_set_features_dword12_plmc[0],
5514
14
            { "DWORD12", "nvme.cmd.set_features.dword12.plmc",
5515
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5516
14
        },
5517
14
        { &hf_nvme_cmd_set_features_dword12_plmc[1],
5518
14
            { "Predictable Latency Enable", "nvme.cmd.set_features.dword12.plmc.ple",
5519
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
5520
14
        },
5521
14
        { &hf_nvme_cmd_set_features_dword12_plmc[2],
5522
14
            { "Reserved", "nvme.cmd.set_features.dword12.plmc.rsvd",
5523
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
5524
14
        },
5525
14
        { &hf_nvme_cmd_set_features_dword11_plmw[0],
5526
14
            { "DWORD11", "nvme.cmd.set_features.dword11.plmw",
5527
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5528
14
        },
5529
14
        { &hf_nvme_cmd_set_features_dword11_plmw[1],
5530
14
            { "NVM Set Identifier", "nvme.cmd.set_features.dword11.plmw.nvmsetid",
5531
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5532
14
        },
5533
14
        { &hf_nvme_cmd_set_features_dword11_plmw[2],
5534
14
            { "Reserved", "nvme.cmd.set_features.dword11.plmw.rsvd",
5535
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5536
14
        },
5537
14
        { &hf_nvme_cmd_set_features_dword12_plmw[0],
5538
14
            { "DWORD12", "nvme.cmd.set_features.dword12.plmw",
5539
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5540
14
        },
5541
14
        { &hf_nvme_cmd_set_features_dword12_plmw[1],
5542
14
            { "DWORD12", "nvme.cmd.set_features.dword12.plmw.ws",
5543
14
               FT_UINT32, BASE_HEX, VALS(sf_ws_table), 0x7, NULL, HFILL}
5544
14
        },
5545
14
        { &hf_nvme_cmd_set_features_dword12_plmw[2],
5546
14
            { "Reserved", "nvme.cmd.set_features.dword12.plmw.rsvd",
5547
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffff8, NULL, HFILL}
5548
14
        },
5549
14
        { &hf_nvme_cmd_set_features_dword11_lbasi[0],
5550
14
            { "DWORD11", "nvme.cmd.set_features.dword11.lbasi",
5551
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5552
14
        },
5553
14
        { &hf_nvme_cmd_set_features_dword11_lbasi[1],
5554
14
            { "LBA Status Information Report Interval (100 ms)", "nvme.cmd.set_features.dword11.lbasi.lsiri",
5555
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5556
14
        },
5557
14
        { &hf_nvme_cmd_set_features_dword11_lbasi[2],
5558
14
            { "LBA Status Information Poll Interval (100 ms)", "nvme.cmd.set_features.dword11.lbasi.lsipi",
5559
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5560
14
        },
5561
14
        { &hf_nvme_cmd_set_features_dword11_san[0],
5562
14
            { "DWORD11", "nvme.cmd.set_features.dword11.san",
5563
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5564
14
        },
5565
14
        { &hf_nvme_cmd_set_features_dword11_san[1],
5566
14
            { "No-Deallocate Response Mode", "nvme.cmd.set_features.dword11.san.nodrm",
5567
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
5568
14
        },
5569
14
        { &hf_nvme_cmd_set_features_dword11_san[2],
5570
14
            { "Reserved", "nvme.cmd.set_features.dword11.san.rsvd",
5571
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
5572
14
        },
5573
14
        { &hf_nvme_cmd_set_features_dword11_eg[0],
5574
14
            { "DWORD11", "nvme.cmd.set_features.dword11.eg",
5575
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5576
14
        },
5577
14
        { &hf_nvme_cmd_set_features_dword11_eg[1],
5578
14
            { "Endurance Group Identifier", "nvme.cmd.set_features.dword11.eg.endgid",
5579
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5580
14
        },
5581
14
        { &hf_nvme_cmd_set_features_dword11_eg[2],
5582
14
            { "Endurance Group Critical Warnings Bitmask", "nvme.cmd.set_features.dword11.eg.egcw",
5583
14
               FT_UINT32, BASE_HEX, NULL, 0xff0000, NULL, HFILL}
5584
14
        },
5585
14
        { &hf_nvme_cmd_set_features_dword11_eg[3],
5586
14
            { "Reserved", "nvme.cmd.set_features.dword11.eg.rsvd",
5587
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
5588
14
        },
5589
14
        { &hf_nvme_cmd_set_features_dword11_swp[0],
5590
14
            { "DWORD11", "nvme.cmd.set_features.dword11.swp",
5591
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5592
14
        },
5593
14
        { &hf_nvme_cmd_set_features_dword11_swp[1],
5594
14
            { "Pre-boot Software Load Count", "nvme.cmd.set_features.dword11.swp.pbslc",
5595
14
               FT_UINT32, BASE_HEX, NULL, 0xff, NULL, HFILL}
5596
14
        },
5597
14
        { &hf_nvme_cmd_set_features_dword11_swp[2],
5598
14
            { "Reserved", "nvme.cmd.set_features.dword11.swp.rsvd",
5599
14
               FT_UINT32, BASE_HEX, NULL, 0xffffff00, NULL, HFILL}
5600
14
        },
5601
14
        { &hf_nvme_cmd_set_features_dword11_hid[0],
5602
14
            { "DWORD11", "nvme.cmd.set_features.dword11.hid",
5603
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5604
14
        },
5605
14
        { &hf_nvme_cmd_set_features_dword11_hid[1],
5606
14
            { "Enable Extended Host Identifier", "nvme.cmd.set_features.dword11.hid.exhid",
5607
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
5608
14
        },
5609
14
        { &hf_nvme_cmd_set_features_dword11_hid[2],
5610
14
            { "Reserved", "nvme.cmd.set_features.dword11.hid.rsvd",
5611
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
5612
14
        },
5613
14
        { &hf_nvme_cmd_set_features_dword11_rsrvn[0],
5614
14
            { "DWORD11", "nvme.cmd.set_features.dword11.rsrvn",
5615
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5616
14
        },
5617
14
        { &hf_nvme_cmd_set_features_dword11_rsrvn[1],
5618
14
            { "Reserved", "nvme.cmd.set_features.dword11.rsrvn.rsvd0",
5619
14
               FT_UINT32, BASE_HEX, NULL, 0x1, NULL, HFILL}
5620
14
        },
5621
14
        { &hf_nvme_cmd_set_features_dword11_rsrvn[2],
5622
14
            { "Mask Registration Preempted Notification" , "nvme.cmd.set_features.dword11.rsrvn.regpre",
5623
14
               FT_BOOLEAN, 32, NULL, 0x2, NULL, HFILL}
5624
14
        },
5625
14
        { &hf_nvme_cmd_set_features_dword11_rsrvn[3],
5626
14
            { "Mask Reservation Released Notification", "nvme.cmd.set_features.dword11.rsrvn.resrel",
5627
14
               FT_BOOLEAN, 32, NULL, 0x4, NULL, HFILL}
5628
14
        },
5629
14
        { &hf_nvme_cmd_set_features_dword11_rsrvn[4],
5630
14
            { "Mask Reservation Preempted Notification", "nvme.cmd.set_features.dword11.rsrvn.resrpe",
5631
14
               FT_BOOLEAN, 32, NULL, 0x8, NULL, HFILL}
5632
14
        },
5633
14
        { &hf_nvme_cmd_set_features_dword11_rsrvn[5],
5634
14
            { "Reserved", "nvme.cmd.set_features.dword11.rsrvn.rsvd1",
5635
14
               FT_UINT32, BASE_HEX, NULL, 0xfffff0, NULL, HFILL}
5636
14
        },
5637
14
        { &hf_nvme_cmd_set_features_dword11_rsrvp[0],
5638
14
            { "DWORD11", "nvme.cmd.set_features.dword11.rsrvp",
5639
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5640
14
        },
5641
14
        { &hf_nvme_cmd_set_features_dword11_rsrvp[1],
5642
14
            { "Persist Through Power Loss", "nvme.cmd.set_features.dword11.rsrvp.ptpl",
5643
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
5644
14
        },
5645
14
        { &hf_nvme_cmd_set_features_dword11_rsrvp[2],
5646
14
            { "Reserved", "nvme.cmd.set_features.dword11.rsrvp.rsvd",
5647
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
5648
14
        },
5649
14
        { &hf_nvme_cmd_set_features_dword11_nswp[0],
5650
14
            { "DWORD11", "nvme.cmd.set_features.dword11.nswp",
5651
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5652
14
        },
5653
14
        { &hf_nvme_cmd_set_features_dword11_nswp[1],
5654
14
            { "DWORD11", "nvme.cmd.set_features.dword11.nswp.wps",
5655
14
               FT_UINT32, BASE_HEX, VALS(sf_wps), 0x7, NULL, HFILL}
5656
14
        },
5657
14
        { &hf_nvme_cmd_set_features_dword11_nswp[2],
5658
14
            { "DWORD11", "nvme.cmd.set_features.dword11.nswp.rsvd",
5659
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffff8, NULL, HFILL}
5660
14
        },
5661
        /* Set Features Transfers */
5662
14
        { &hf_nvme_set_features_tr_lbart,
5663
14
            { "LBA Range Structure", "nvme.set_features.lbart",
5664
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5665
14
        },
5666
14
        { &hf_nvme_set_features_tr_lbart_type,
5667
14
            { "Type", "nvme.set_features.lbart.type",
5668
14
               FT_UINT8, BASE_HEX, VALS(sf_lbart_type_table), 0x0, NULL, HFILL}
5669
14
        },
5670
14
        { &hf_nvme_set_features_tr_lbart_attr[0],
5671
14
            { "Attributes", "nvme.set_features.lbart.attr",
5672
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
5673
14
        },
5674
14
        { &hf_nvme_set_features_tr_lbart_attr[1],
5675
14
            { "LBA Range may be overwritten", "nvme.set_features.lbart.attr.ovw",
5676
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
5677
14
        },
5678
14
        { &hf_nvme_set_features_tr_lbart_attr[2],
5679
14
            { "LBA Range shall be hidden from OS/EFI/BIOS", "nvme.set_features.lbart.attr.hid",
5680
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
5681
14
        },
5682
14
        { &hf_nvme_set_features_tr_lbart_attr[3],
5683
14
            { "Reserved", "nvme.set_features.lbart.attr.rsvd",
5684
14
               FT_UINT8, BASE_HEX, NULL, 0xfc, NULL, HFILL}
5685
14
        },
5686
14
        { &hf_nvme_set_features_tr_lbart_rsvd0,
5687
14
            { "Reserved", "nvme.set_features.lbart.rsvd0",
5688
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5689
14
        },
5690
14
        { &hf_nvme_set_features_tr_lbart_slba,
5691
14
            { "Starting LBA", "nvme.set_features.lbart.slba",
5692
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5693
14
        },
5694
14
        { &hf_nvme_set_features_tr_lbart_nlb,
5695
14
            { "Number of Logical Blocks", "nvme.set_features.lbart.nlb",
5696
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5697
14
        },
5698
14
        { &hf_nvme_set_features_tr_lbart_guid,
5699
14
            { "Unique Identifier", "nvme.set_features.lbart.guid",
5700
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5701
14
        },
5702
14
        { &hf_nvme_set_features_tr_lbart_rsvd1,
5703
14
            { "Reserved", "nvme.set_features.lbart.rsvd1",
5704
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5705
14
        },
5706
14
        { &hf_nvme_set_features_tr_apst[0],
5707
14
            { "Autonomous Power State Transition Structure", "nvme.set_features.lbart.apst",
5708
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5709
14
        },
5710
14
        { &hf_nvme_set_features_tr_apst[1],
5711
14
            { "Reserved", "nvme.set_features.lbart.apst.rsvd0",
5712
14
               FT_UINT64, BASE_HEX, NULL, 0x7, NULL, HFILL}
5713
14
        },
5714
14
        { &hf_nvme_set_features_tr_apst[2],
5715
14
            { "Idle Transition Power State", "nvme.set_features.lbart.apst.itps",
5716
14
               FT_UINT64, BASE_HEX, NULL, 0xf8, NULL, HFILL}
5717
14
        },
5718
14
        { &hf_nvme_set_features_tr_apst[3],
5719
14
            { "Idle Time Prior to Transition (us)", "nvme.set_features.lbart.apst.itpt",
5720
14
               FT_UINT64, BASE_HEX, NULL, 0xfffff00, NULL, HFILL}
5721
14
        },
5722
14
        { &hf_nvme_set_features_tr_apst[4],
5723
14
            { "Reserved", "nvme.set_features.lbart.apst.rsvd1",
5724
14
               FT_UINT64, BASE_HEX, NULL, 0xffffffff00000000, NULL, HFILL}
5725
14
        },
5726
14
        { &hf_nvme_set_features_tr_tst[0],
5727
14
            { "Timestamp Structure", "nvme.set_features.tst",
5728
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5729
14
        },
5730
14
        { &hf_nvme_set_features_tr_tst[1],
5731
14
            { "Timestamp (milliseconds since 01-Jan-1970)", "nvme.set_features.tst.ms",
5732
14
               FT_UINT64, BASE_HEX, NULL, 0xffffffffffff, NULL, HFILL}
5733
14
        },
5734
14
        { &hf_nvme_set_features_tr_tst[2],
5735
14
            { "Reserved", "nvme.set_features.tst.rsvd",
5736
14
               FT_UINT64, BASE_HEX, NULL, 0xffff000000000000, NULL, HFILL}
5737
14
        },
5738
14
        { &hf_nvme_set_features_tr_plmc,
5739
14
            { "Reserved", "nvme.set_features.plmc",
5740
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5741
14
        },
5742
14
        { &hf_nvme_set_features_tr_plmc_ee[0],
5743
14
            { "Enable Event", "nvme.set_features.plmc.ee",
5744
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
5745
14
        },
5746
14
        { &hf_nvme_set_features_tr_plmc_ee[1],
5747
14
            { "DTWIN Reads Warning", "nvme.set_features.plmc.ee.dtwinr",
5748
14
               FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
5749
14
        },
5750
14
        { &hf_nvme_set_features_tr_plmc_ee[2],
5751
14
            { "DTWIN Writes Warning", "nvme.set_features.plmc.ee.dtwinw",
5752
14
               FT_BOOLEAN, 16, NULL, 0x2, NULL, HFILL}
5753
14
        },
5754
14
        { &hf_nvme_set_features_tr_plmc_ee[3],
5755
14
            { "DTWIN Time Warning", "nvme.set_features.plmc.ee.dtwint",
5756
14
               FT_BOOLEAN, 16, NULL, 0x4, NULL, HFILL}
5757
14
        },
5758
14
        { &hf_nvme_set_features_tr_plmc_ee[4],
5759
14
            { "Reserved", "nvme.set_features.plmc.ee.rsvd",
5760
14
               FT_UINT16, BASE_HEX, NULL, 0x3ff8, NULL, HFILL}
5761
14
        },
5762
14
        { &hf_nvme_set_features_tr_plmc_ee[5],
5763
14
            { "DTWIN to NDWIN transition due to typical or maximum value exceeded", "nvme.set_features.plmc.ee.ndtwindv",
5764
14
               FT_BOOLEAN, 16, NULL, 0x4000, NULL, HFILL}
5765
14
        },
5766
14
        { &hf_nvme_set_features_tr_plmc_ee[6],
5767
14
            { "DTWIN to NDWIN transition due to Deterministic Excursion", "nvme.set_features.plmc.ee.ndtwindde",
5768
14
               FT_BOOLEAN, 16, NULL, 0x8000, NULL, HFILL}
5769
14
        },
5770
14
        { &hf_nvme_set_features_tr_plmc_rsvd0,
5771
14
            { "Reserved", "nvme.set_features.plmc.rsvd0",
5772
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5773
14
        },
5774
14
        { &hf_nvme_set_features_tr_plmc_dtwinrt,
5775
14
            { "DTWIN Reads Threshold", "nvme.set_features.plmc.dtwinrt",
5776
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5777
14
        },
5778
14
        { &hf_nvme_set_features_tr_plmc_dtwinwt,
5779
14
            { "DTWIN Writes Threshold", "nvme.set_features.plmc.dtwinwt",
5780
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5781
14
        },
5782
14
        { &hf_nvme_set_features_tr_plmc_dtwintt,
5783
14
            { "DTWIN Time Threshold", "nvme.set_features.plmc.dtwintt",
5784
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5785
14
        },
5786
14
        { &hf_nvme_set_features_tr_plmc_rsvd1,
5787
14
            { "Reserved", "nvme.set_features.plmc.rsvd1",
5788
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5789
14
        },
5790
14
        { &hf_nvme_set_features_tr_hbs,
5791
14
            { "Host Behavior Support Structure", "nvme.set_features.hbs",
5792
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5793
14
        },
5794
14
        { &hf_nvme_set_features_tr_hbs_acre,
5795
14
            { "Advanced Command Retry Enable", "nvme.set_features.hbs.acre",
5796
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
5797
14
        },
5798
14
        { &hf_nvme_set_features_tr_hbs_rsvd,
5799
14
            { "Reserved", "nvme.set_features.hbs.rsvd",
5800
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5801
14
        },
5802
        /* Get Features */
5803
14
        { &hf_nvme_get_features_dword10[0],
5804
14
            { "DWORD 10", "nvme.cmd.get_features.dword10",
5805
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5806
14
        },
5807
14
        { &hf_nvme_get_features_dword10[1],
5808
14
            { "Feature Identifier", "nvme.cmd.get_features.dword10.fid",
5809
14
               FT_UINT32, BASE_HEX, VALS(fid_table), 0xff, NULL, HFILL}
5810
14
        },
5811
14
        { &hf_nvme_get_features_dword10[2],
5812
14
            { "Select", "nvme.cmd.set_features.dword10.sel",
5813
14
               FT_UINT32, BASE_HEX, VALS(sel_table), 0x700, NULL, HFILL}
5814
14
        },
5815
14
        { &hf_nvme_get_features_dword10[3],
5816
14
            { "Reserved", "nvme.cmd.get_features.dword10.rsvd",
5817
14
               FT_UINT32, BASE_HEX, NULL, 0xfffff800, NULL, HFILL}
5818
14
        },
5819
14
        { &hf_nvme_get_features_dword14[0],
5820
14
            { "DWORD 14", "nvme.cmd.get_features.dword14",
5821
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5822
14
        },
5823
14
        { &hf_nvme_get_features_dword14[1],
5824
14
            { "UUID Index", "nvme.cmd.get_features.dword14.uuid",
5825
14
               FT_UINT32, BASE_HEX, NULL, 0x7f, NULL, HFILL}
5826
14
        },
5827
14
        { &hf_nvme_get_features_dword14[2],
5828
14
            { "Reserved", "nvme.cmd.get_features.dword14.rsvd",
5829
14
               FT_UINT32, BASE_HEX, NULL, 0xffffff80, NULL, HFILL}
5830
14
        },
5831
14
        { &hf_nvme_cmd_get_features_dword11_rrl[0],
5832
14
            { "DWORD11", "nvme.cmd.get_features.dword11.rrl",
5833
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5834
14
        },
5835
14
        { &hf_nvme_cmd_get_features_dword11_rrl[1],
5836
14
            { "NVM Set Identifier", "nvme.cmd_get_features.dword11.rrl.nvmsetid",
5837
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5838
14
        },
5839
14
        { &hf_nvme_cmd_get_features_dword11_rrl[2],
5840
14
            { "Reserved", "nvme.cmd.get_features.dword11.rrl.rsvd",
5841
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5842
14
        },
5843
14
        { &hf_nvme_cmd_get_features_dword11_plmc[0],
5844
14
            { "DWORD11", "nvme.cmd.get_features.dword11.plmc",
5845
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5846
14
        },
5847
14
        { &hf_nvme_cmd_get_features_dword11_plmc[1],
5848
14
            { "NVM Set Identifier", "nvme.cmd.get_features.dword11.plmc.nvmsetid",
5849
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5850
14
        },
5851
14
        { &hf_nvme_cmd_get_features_dword11_plmc[2],
5852
14
            { "Reserved", "nvme.cmd.get_features.dword11.plmc.rsvd",
5853
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5854
14
        },
5855
14
        { &hf_nvme_cmd_get_features_dword11_plmw[0],
5856
14
            { "DWORD11", "nvme.cmd.get_features.dword11.plmw",
5857
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
5858
14
        },
5859
14
        { &hf_nvme_cmd_get_features_dword11_plmw[1],
5860
14
            { "NVM Set Identifier", "nvme.cmd.get_features.dword11.plmw.nvmsetid",
5861
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
5862
14
        },
5863
14
        { &hf_nvme_cmd_get_features_dword11_plmw[2],
5864
14
            { "Reserved", "nvme.cmd.get_features.dword11.plmw.rsvd",
5865
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
5866
14
        },
5867
        /* Identify NS response */
5868
14
        { &hf_nvme_identify_ns_nsze,
5869
14
            { "Namespace Size (NSZE)", "nvme.cmd.identify.ns.nsze",
5870
14
               FT_UINT64, BASE_DEC_HEX, NULL, 0x0, NULL, HFILL}
5871
14
        },
5872
14
        { &hf_nvme_identify_ns_ncap,
5873
14
            { "Namespace Capacity (NCAP)", "nvme.cmd.identify.ns.ncap",
5874
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5875
14
        },
5876
14
        { &hf_nvme_identify_ns_nuse,
5877
14
            { "Namespace Utilization (NUSE)", "nvme.cmd.identify.ns.nuse",
5878
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
5879
14
        },
5880
14
        { &hf_nvme_identify_ns_nsfeat,
5881
14
            { "Namespace Features (NSFEAT)", "nvme.cmd.identify.ns.nsfeat",
5882
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
5883
14
        },
5884
14
        { &hf_nvme_identify_ns_nlbaf,
5885
14
            { "Number of LBA Formats (NLBAF)", "nvme.cmd.identify.ns.nlbaf",
5886
14
               FT_UINT8, BASE_DEC_HEX, NULL, 0x0, NULL, HFILL}
5887
14
        },
5888
14
        { &hf_nvme_identify_ns_flbas,
5889
14
            { "Formatted LBA Size (FLBAS)", "nvme.cmd.identify.ns.flbas",
5890
14
               FT_UINT8, BASE_DEC_HEX, NULL, 0x0, NULL, HFILL}
5891
14
        },
5892
14
        { &hf_nvme_identify_ns_mc,
5893
14
            { "Metadata Capabilities (MC)", "nvme.cmd.identify.ns.mc",
5894
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
5895
14
        },
5896
14
        { &hf_nvme_identify_ns_dpc,
5897
14
            { "End-to-end Data Protection Capabilities (DPC)", "nvme.cmd.identify.ns.dpc",
5898
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
5899
14
        },
5900
14
        { &hf_nvme_identify_ns_dps,
5901
14
            { "End-to-end Data Protection Type Settings (DPS)", "nvme.cmd.identify.ns.dps",
5902
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
5903
14
        },
5904
14
        { &hf_nvme_identify_ns_nmic,
5905
14
            { "Namespace Multi-path I/O and Namespace Sharing Capabilities (NMIC)",
5906
14
              "nvme.cmd.identify.ns.nmic", FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
5907
14
        },
5908
14
        { &hf_nvme_identify_ns_nguid,
5909
14
            { "Namespace Globally Unique Identifier (NGUID)", "nvme.cmd.identify.ns.nguid",
5910
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5911
14
        },
5912
14
        { &hf_nvme_identify_ns_eui64,
5913
14
            { "IEEE Extended Unique Identifier (EUI64)", "nvme.cmd.identify.ns.eui64",
5914
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5915
14
        },
5916
14
        { &hf_nvme_identify_ns_lbafs,
5917
14
            { "LBA Formats", "nvme.cmd.identify.ns.lbafs",
5918
14
               FT_NONE, BASE_NONE, NULL, 0, NULL, HFILL}
5919
14
        },
5920
14
        { &hf_nvme_identify_ns_lbaf,
5921
14
            { "LBA Format", "nvme.cmd.identify.ns.lbaf",
5922
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5923
14
        },
5924
14
        { &hf_nvme_identify_ns_rsvd,
5925
14
            { "Reserved", "nvme.cmd.identify.ns.rsvd",
5926
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5927
14
        },
5928
14
        { &hf_nvme_identify_ns_vs,
5929
14
            { "Vendor Specific", "nvme.cmd.identify.ns.vs",
5930
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5931
14
        },
5932
        /* Identify Ctrl response */
5933
14
        { &hf_nvme_identify_ctrl_vid,
5934
14
            { "PCI Vendor ID (VID)", "nvme.cmd.identify.ctrl.vid",
5935
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
5936
14
        },
5937
14
        { &hf_nvme_identify_ctrl_ssvid,
5938
14
            { "PCI Subsystem Vendor ID (SSVID)", "nvme.cmd.identify.ctrl.ssvid",
5939
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
5940
14
        },
5941
14
        { &hf_nvme_identify_ctrl_sn,
5942
14
            { "Serial Number (SN)", "nvme.cmd.identify.ctrl.sn",
5943
14
               FT_STRINGZ, BASE_NONE, NULL, 0x0, NULL, HFILL}
5944
14
        },
5945
14
        { &hf_nvme_identify_ctrl_mn,
5946
14
            { "Model Number (MN)", "nvme.cmd.identify.ctrl.mn",
5947
14
               FT_STRINGZ, BASE_NONE, NULL, 0x0, NULL, HFILL}
5948
14
        },
5949
14
        { &hf_nvme_identify_ctrl_fr,
5950
14
            { "Firmware Revision (FR)", "nvme.cmd.identify.ctrl.fr",
5951
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
5952
14
        },
5953
14
        { &hf_nvme_identify_ctrl_rab,
5954
14
            { "Recommended Arbitration Burst (RAB)", "nvme.cmd.identify.ctrl.rab",
5955
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_rab), 0x0, NULL, HFILL}
5956
14
        },
5957
14
        { &hf_nvme_identify_ctrl_ieee,
5958
14
            { "IEEE OUI Identifier (IEEE)", "nvme.cmd.identify.ctrl.ieee",
5959
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5960
14
        },
5961
14
        { &hf_nvme_identify_ctrl_cmic[0],
5962
14
            { "Controller Multi-Path I/O and Namespace Sharing Capabilities (CMIC)", "nvme.cmd.identify.ctrl.cmic",
5963
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
5964
14
        },
5965
14
        { &hf_nvme_identify_ctrl_cmic[1],
5966
14
            { "Multiple Ports Support", "nvme.cmd.identify.ctrl.cmic.mp",
5967
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
5968
14
        },
5969
14
        { &hf_nvme_identify_ctrl_cmic[2],
5970
14
            { "Multiple Controllers Support", "nvme.cmd.identify.ctrl.cmic.mc",
5971
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
5972
14
        },
5973
14
        { &hf_nvme_identify_ctrl_cmic[3],
5974
14
            { "SRIOV Association", "nvme.cmd.identify.ctrl.cmic.sriov",
5975
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
5976
14
        },
5977
14
        { &hf_nvme_identify_ctrl_cmic[4],
5978
14
            { "ANA Reporting Support", "nvme.cmd.identify.ctrl.cmic.ana",
5979
14
               FT_BOOLEAN, 8, NULL, 0x8, NULL, HFILL}
5980
14
        },
5981
14
        { &hf_nvme_identify_ctrl_cmic[5],
5982
14
            { "Reserved", "nvme.cmd.identify.ctrl.cmic.rsvd",
5983
14
               FT_UINT8, BASE_HEX, NULL, 0xf0, NULL, HFILL}
5984
14
        },
5985
14
        { &hf_nvme_identify_ctrl_mdts,
5986
14
            { "Maximum Data Transfer Size (MDTS)", "nvme.cmd.identify.ctrl.mdts",
5987
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_mdts), 0x0, NULL, HFILL}
5988
14
        },
5989
14
        { &hf_nvme_identify_ctrl_cntlid,
5990
14
            { "Controller ID (CNTLID)", "nvme.cmd.identify.ctrl.cntlid",
5991
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
5992
14
        },
5993
14
        { &hf_nvme_identify_ctrl_ver,
5994
14
            { "Version (VER)", "nvme.cmd.identify.ctrl.ver",
5995
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
5996
14
        },
5997
14
        { &hf_nvme_identify_ctrl_ver_ter,
5998
14
            { "Tertiary Version Number (TER)", "nvme.cmd.identify.ctrl.ver.ter",
5999
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
6000
14
        },
6001
14
        { &hf_nvme_identify_ctrl_ver_min,
6002
14
            { "Minor Version Number (MNR)", "nvme.cmd.identify.ctrl.ver.min",
6003
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
6004
14
        },
6005
14
        { &hf_nvme_identify_ctrl_ver_mjr,
6006
14
            { "Major Version Number (MJR)", "nvme.cmd.identify.ctrl.ver.mjr",
6007
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6008
14
        },
6009
14
        { &hf_nvme_identify_ctrl_rtd3r,
6010
14
            { "RTD3 Resume Latency (RTD3R)", "nvme.cmd.identify.ctrl.rtd3r",
6011
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_rtd3), 0x0, NULL, HFILL}
6012
14
        },
6013
14
        { &hf_nvme_identify_ctrl_rtd3e,
6014
14
            { "RTD3 Entry Latency (RTD3E)", "nvme.cmd.identify.ctrl.rtd3e",
6015
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_rtd3), 0x0, NULL, HFILL}
6016
14
        },
6017
14
        { &hf_nvme_identify_ctrl_oaes[0],
6018
14
            { "Optional Asynchronous Events Supported (OAES)", "nvme.cmd.identify.ctrl.oaes",
6019
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
6020
14
        },
6021
14
        { &hf_nvme_identify_ctrl_oaes[1],
6022
14
            { "Reserved", "nvme.cmd.identify.ctrl.oaes.rsvd0",
6023
14
               FT_UINT32, BASE_HEX, NULL, 0xff, NULL, HFILL}
6024
14
        },
6025
14
        { &hf_nvme_identify_ctrl_oaes[2],
6026
14
            { "Namespace Attribute Notices Supported", "nvme.cmd.identify.ctrl.oaes.nan",
6027
14
               FT_BOOLEAN, 32, NULL, 0x100, NULL, HFILL}
6028
14
        },
6029
14
        { &hf_nvme_identify_ctrl_oaes[3],
6030
14
            { "Firmware Activation Supported", "nvme.cmd.identify.ctrl.oaes.fan",
6031
14
               FT_BOOLEAN, 32, NULL, 0x200, NULL, HFILL}
6032
14
        },
6033
14
        { &hf_nvme_identify_ctrl_oaes[4],
6034
14
            { "Reserved", "nvme.cmd.identify.ctrl.oaes.rsvd1",
6035
14
               FT_UINT32, BASE_HEX, NULL, 0x400, NULL, HFILL}
6036
14
        },
6037
14
        { &hf_nvme_identify_ctrl_oaes[5],
6038
14
            { "Asymmetric Namespace Access Change Notices Supported", "nvme.cmd.identify.ctrl.oaes.ana",
6039
14
               FT_BOOLEAN, 32, NULL, 0x800, NULL, HFILL}
6040
14
        },
6041
14
        { &hf_nvme_identify_ctrl_oaes[6],
6042
14
            { "Predictable Latency Event Aggregate Log Change Notices Supported", "nvme.cmd.identify.ctrl.oaes.ple",
6043
14
               FT_BOOLEAN, 32, NULL, 0x1000, NULL, HFILL}
6044
14
        },
6045
14
        { &hf_nvme_identify_ctrl_oaes[7],
6046
14
            { "LBA Status Information Notices Supported", "nvme.cmd.identify.ctrl.oaes.lba",
6047
14
               FT_BOOLEAN, 32, NULL, 0x2000, NULL, HFILL}
6048
14
        },
6049
14
        { &hf_nvme_identify_ctrl_oaes[8],
6050
14
            { "Endurance Group Event Aggregate Log Page Change Notices Supported", "nvme.cmd.identify.ctrl.oaes.ege",
6051
14
               FT_BOOLEAN, 32, NULL, 0x4000, NULL, HFILL}
6052
14
        },
6053
14
        { &hf_nvme_identify_ctrl_oaes[9],
6054
14
            { "Reserved", "nvme.cmd.identify.ctrl.oaes.rsvd2",
6055
14
               FT_UINT32, BASE_HEX, NULL, 0xffff8000, NULL, HFILL}
6056
14
        },
6057
14
        { &hf_nvme_identify_ctrl_ctratt[0],
6058
14
            { "Controller Attributes (CTRATT)", "nvme.cmd.identify.ctrl.ctratt",
6059
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
6060
14
        },
6061
14
        { &hf_nvme_identify_ctrl_ctratt[1],
6062
14
            { "128-bit Host Identifier Support", "nvme.cmd.identify.ctrl.ctratt.hi_128",
6063
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
6064
14
        },
6065
14
        { &hf_nvme_identify_ctrl_ctratt[2],
6066
14
            { "Non-Operational Power State Permissive Mode Supported", "nvme.cmd.identify.ctrl.ctratt.nopspm",
6067
14
               FT_BOOLEAN, 32, NULL, 0x2, NULL, HFILL}
6068
14
        },
6069
14
        { &hf_nvme_identify_ctrl_ctratt[3],
6070
14
            { "NVM Sets Supported", "nvme.cmd.identify.ctrl.ctratt.nvmset",
6071
14
               FT_BOOLEAN, 32, NULL, 0x4, NULL, HFILL}
6072
14
        },
6073
14
        { &hf_nvme_identify_ctrl_ctratt[4],
6074
14
            { "Read Recovery Levels Supported", "nvme.cmd.identify.ctrl.ctratt.rrl",
6075
14
               FT_BOOLEAN, 32, NULL, 0x8, NULL, HFILL}
6076
14
        },
6077
14
        { &hf_nvme_identify_ctrl_ctratt[5],
6078
14
            { "Endurance Groups Supported", "nvme.cmd.identify.ctrl.ctratt.eg",
6079
14
               FT_BOOLEAN, 32, NULL, 0x10, NULL, HFILL}
6080
14
        },
6081
14
        { &hf_nvme_identify_ctrl_ctratt[6],
6082
14
            { "Predictable Latency Mode Supported", "nvme.cmd.identify.ctrl.ctratt.plm",
6083
14
               FT_BOOLEAN, 32, NULL, 0x20, NULL, HFILL}
6084
14
        },
6085
14
        { &hf_nvme_identify_ctrl_ctratt[7],
6086
14
            { "Traffic Based Keep Alive Support (TBKAS)", "nvme.cmd.identify.ctrl.ctratt.tbkas",
6087
14
               FT_BOOLEAN, 32, NULL, 0x40, NULL, HFILL}
6088
14
        },
6089
14
        { &hf_nvme_identify_ctrl_ctratt[8],
6090
14
            { "Namespace Granularity", "nvme.cmd.identify.ctrl.ctratt.ng",
6091
14
               FT_BOOLEAN, 32, NULL, 0x80, NULL, HFILL}
6092
14
        },
6093
14
        { &hf_nvme_identify_ctrl_ctratt[9],
6094
14
            { "SQ Associations Support", "nvme.cmd.identify.ctrl.ctratt.sqa",
6095
14
               FT_BOOLEAN, 32, NULL, 0x100, NULL, HFILL}
6096
14
        },
6097
14
        { &hf_nvme_identify_ctrl_ctratt[10],
6098
14
            { "UUID List Support", "nvme.cmd.identify.ctrl.ctratt.uuidl",
6099
14
               FT_BOOLEAN, 32, NULL, 0x200, NULL, HFILL}
6100
14
        },
6101
14
        { &hf_nvme_identify_ctrl_ctratt[11],
6102
14
            { "Reserved", "nvme.cmd.identify.ctrl.ctratt.rsvd",
6103
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffc00, NULL, HFILL}
6104
14
        },
6105
14
        { &hf_nvme_identify_ctrl_rrls[0],
6106
14
            { "Read Recovery Levels Support (RRLS)", "nvme.cmd.identify.ctrl.rrls",
6107
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
6108
14
        },
6109
14
        { &hf_nvme_identify_ctrl_rrls[1],
6110
14
            { "Read Recovery Level 0 Support", "nvme.cmd.identify.ctrl.rrls.rrls0",
6111
14
               FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
6112
14
        },
6113
14
        { &hf_nvme_identify_ctrl_rrls[2],
6114
14
            { "Read Recovery Level 1 Support", "nvme.cmd.identify.ctrl.rrls.rrls1",
6115
14
               FT_BOOLEAN, 16, NULL, 0x2, NULL, HFILL}
6116
14
        },
6117
14
        { &hf_nvme_identify_ctrl_rrls[3],
6118
14
            { "Read Recovery Level 2 Support", "nvme.cmd.identify.ctrl.rrls.rrls2",
6119
14
               FT_BOOLEAN, 16, NULL, 0x4, NULL, HFILL}
6120
14
        },
6121
14
        { &hf_nvme_identify_ctrl_rrls[4],
6122
14
            { "Read Recovery Level 3 Support", "nvme.cmd.identify.ctrl.rrls.rrls3",
6123
14
               FT_BOOLEAN, 16, NULL, 0x8, NULL, HFILL}
6124
14
        },
6125
14
        { &hf_nvme_identify_ctrl_rrls[5],
6126
14
            { "Read Recovery Level 4 (Default) Support", "nvme.cmd.identify.ctrl.rrls.rrls4",
6127
14
               FT_BOOLEAN, 16, NULL, 0x10, NULL, HFILL}
6128
14
        },
6129
14
        { &hf_nvme_identify_ctrl_rrls[6],
6130
14
            { "Read Recovery Level 5 Support", "nvme.cmd.identify.ctrl.rrls.rrls5",
6131
14
               FT_BOOLEAN, 16, NULL, 0x20, NULL, HFILL}
6132
14
        },
6133
14
        { &hf_nvme_identify_ctrl_rrls[7],
6134
14
            { "Read Recovery Level 6 Support", "nvme.cmd.identify.ctrl.rrls.rrls6",
6135
14
               FT_BOOLEAN, 16, NULL, 0x40, NULL, HFILL}
6136
14
        },
6137
14
        { &hf_nvme_identify_ctrl_rrls[8],
6138
14
            { "Read Recovery Level 7 Support", "nvme.cmd.identify.ctrl.rrls.rrls7",
6139
14
               FT_BOOLEAN, 16, NULL, 0x80, NULL, HFILL}
6140
14
        },
6141
14
        { &hf_nvme_identify_ctrl_rrls[9],
6142
14
            { "Read Recovery Level 8 Support", "nvme.cmd.identify.ctrl.rrls.rrls8",
6143
14
               FT_BOOLEAN, 16, NULL, 0x100, NULL, HFILL}
6144
14
        },
6145
14
        { &hf_nvme_identify_ctrl_rrls[10],
6146
14
            { "Read Recovery Level 9 Support", "nvme.cmd.identify.ctrl.rrls.rrls9",
6147
14
               FT_BOOLEAN, 16, NULL, 0x200, NULL, HFILL}
6148
14
        },
6149
14
        { &hf_nvme_identify_ctrl_rrls[11],
6150
14
            { "Read Recovery Level 10 Support", "nvme.cmd.identify.ctrl.rrls.rrls10",
6151
14
               FT_BOOLEAN, 16, NULL, 0x400, NULL, HFILL}
6152
14
        },
6153
14
        { &hf_nvme_identify_ctrl_rrls[12],
6154
14
            { "Read Recovery Level 11 Support", "nvme.cmd.identify.ctrl.rrls.rrls11",
6155
14
               FT_BOOLEAN, 16, NULL, 0x800, NULL, HFILL}
6156
14
        },
6157
14
        { &hf_nvme_identify_ctrl_rrls[13],
6158
14
            { "Read Recovery Level 12 Support", "nvme.cmd.identify.ctrl.rrls.rrls12",
6159
14
               FT_BOOLEAN, 16, NULL, 0x1000, NULL, HFILL}
6160
14
        },
6161
14
        { &hf_nvme_identify_ctrl_rrls[14],
6162
14
            { "Read Recovery Level 13 Support", "nvme.cmd.identify.ctrl.rrls.rrls13",
6163
14
               FT_BOOLEAN, 16, NULL, 0x2000, NULL, HFILL}
6164
14
        },
6165
14
        { &hf_nvme_identify_ctrl_rrls[15],
6166
14
            { "Read Recovery Level 14 Support", "nvme.cmd.identify.ctrl.rrls.rrls14",
6167
14
               FT_BOOLEAN, 16, NULL, 0x4000, NULL, HFILL}
6168
14
        },
6169
14
        { &hf_nvme_identify_ctrl_rrls[16],
6170
14
            { "Read Recovery Level 15 (Fast Fail) Support", "nvme.cmd.identify.ctrl.rrls.rrls15",
6171
14
               FT_BOOLEAN, 16, NULL, 0x8000, NULL, HFILL}
6172
14
        },
6173
14
        { &hf_nvme_identify_ctrl_rsvd0,
6174
14
            { "Reserved", "nvme.cmd.identify.ctrl.rsvd0",
6175
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6176
14
        },
6177
14
        { &hf_nvme_identify_ctrl_cntrltype,
6178
14
            { "Controller Type (CNTRLTYPE)", "nvme.cmd.identify.ctrl.cntrltype",
6179
14
               FT_UINT8, BASE_HEX, VALS(ctrl_type_tbl), 0x0, NULL, HFILL}
6180
14
        },
6181
14
        { &hf_nvme_identify_ctrl_fguid,
6182
14
            { "FRU Globally Unique Identifier (FGUID)", "nvme.cmd.identify.ctrl.fguid",
6183
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6184
14
        },
6185
14
        { &hf_nvme_identify_ctrl_fguid_vse,
6186
14
            { "Vendor Specific Extension Identifier", "nvme.cmd.identify.ctrl.fguid.vse",
6187
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
6188
14
        },
6189
14
        { &hf_nvme_identify_ctrl_fguid_oui,
6190
14
            { "Organizationally Unique Identifier", "nvme.cmd.identify.ctrl.fguid.oui",
6191
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
6192
14
        },
6193
14
        { &hf_nvme_identify_ctrl_fguid_ei,
6194
14
            { "Extension Identifier", "nvme.cmd.identify.ctrl.fguid.ei",
6195
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
6196
14
        },
6197
14
        { &hf_nvme_identify_ctrl_crdt1,
6198
14
            { "Command Retry Delay Time 1", "nvme.cmd.identify.ctrl.crdt1",
6199
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_ms), 0x0, NULL, HFILL}
6200
14
        },
6201
14
        { &hf_nvme_identify_ctrl_crdt2,
6202
14
            { "Command Retry Delay Time 2", "nvme.cmd.identify.ctrl.crdt2",
6203
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_ms), 0x0, NULL, HFILL}
6204
14
        },
6205
14
        { &hf_nvme_identify_ctrl_crdt3,
6206
14
            { "Command Retry Delay Time 3", "nvme.cmd.identify.ctrl.crdt3",
6207
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_ms), 0x0, NULL, HFILL}
6208
14
        },
6209
14
        { &hf_nvme_identify_ctrl_rsvd1,
6210
14
            { "Reserved", "nvme.cmd.identify.ctrl.rsvd1",
6211
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6212
14
        },
6213
14
        { &hf_nvme_identify_ctrl_mi,
6214
14
            { "NVMe Management Interface", "nvme.cmd.identify.ctrl.mi",
6215
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6216
14
        },
6217
14
        { &hf_nvme_identify_ctrl_mi_rsvd,
6218
14
            { "Reserved", "nvme.cmd.identify.ctrl.mi.rsvd",
6219
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6220
14
        },
6221
14
        { &hf_nvme_identify_ctrl_mi_nvmsr[0],
6222
14
            { "NVM Subsystem Report (NVMSR)", "nvme.cmd.identify.ctrl.mi.nvmsr",
6223
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6224
14
        },
6225
14
        { &hf_nvme_identify_ctrl_mi_nvmsr[1],
6226
14
            { "NVMe Storage Device (NVMESD)", "nvme.cmd.identify.ctrl.mi.nvmsr.nvmesd",
6227
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6228
14
        },
6229
14
        { &hf_nvme_identify_ctrl_mi_nvmsr[2],
6230
14
            { "NVMe Enclosure (NVMEE)", "nvme.cmd.identify.ctrl.mi.nvmsr.nvmee",
6231
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
6232
14
        },
6233
14
        { &hf_nvme_identify_ctrl_mi_nvmsr[3],
6234
14
            { "Reserved", "nvme.cmd.identify.ctrl.mi.nvmsr.rsvd",
6235
14
               FT_UINT8, BASE_HEX, NULL, 0xfc, NULL, HFILL}
6236
14
        },
6237
14
        { &hf_nvme_identify_ctrl_mi_vwci[0],
6238
14
            { "VPD Write Cycle Information (VWCI)", "nvme.cmd.identify.ctrl.mi.vwci",
6239
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6240
14
        },
6241
14
        { &hf_nvme_identify_ctrl_mi_vwci[1],
6242
14
            { "VPD Write Cycles Remaining (VWCR)", "nvme.cmd.identify.ctrl.mi.vwci.vwcr",
6243
14
               FT_UINT8, BASE_HEX, NULL, 0x7f, NULL, HFILL}
6244
14
        },
6245
14
        { &hf_nvme_identify_ctrl_mi_vwci[2],
6246
14
            { "VPD Write Cycle Remaining Valid (VWCRV)", "nvme.cmd.identify.ctrl.mi.vwci.vwcrv",
6247
14
               FT_BOOLEAN, 8, NULL, 0x80, NULL, HFILL}
6248
14
        },
6249
14
        { &hf_nvme_identify_ctrl_mi_mec[0],
6250
14
            { "Management Endpoint Capabilities (MEC)", "nvme.cmd.identify.ctrl.mi.mec",
6251
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6252
14
        },
6253
14
        { &hf_nvme_identify_ctrl_mi_mec[1],
6254
14
            { "SMBus/I2C Port Management Endpoint (SMBUSME)", "nvme.cmd.identify.ctrl.mi.mec.smbusme",
6255
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6256
14
        },
6257
14
        { &hf_nvme_identify_ctrl_mi_mec[2],
6258
14
            { "PCIe Port Management Endpoint (PCIEME)", "nvme.cmd.identify.ctrl.mi.mec.pcieme",
6259
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
6260
14
        },
6261
14
        { &hf_nvme_identify_ctrl_mi_mec[3],
6262
14
            { "Reserved", "nvme.cmd.identify.ctrl.mi.mec.rsvd",
6263
14
               FT_UINT8, BASE_HEX, NULL, 0xfc, NULL, HFILL}
6264
14
        },
6265
14
        { &hf_nvme_identify_ctrl_oacs[0],
6266
14
            { "Optional Admin Command Support (OACS)", "nvme.cmd.identify.ctrl.oacs",
6267
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
6268
14
        },
6269
14
        { &hf_nvme_identify_ctrl_oacs[1],
6270
14
            { "Security Send and Security Receive Support", "nvme.cmd.identify.ctrl.oacs.sec",
6271
14
               FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
6272
14
        },
6273
14
        { &hf_nvme_identify_ctrl_oacs[2],
6274
14
            { "Format NVM Support", "nvme.cmd.identify.ctrl.oacs.fmt",
6275
14
               FT_BOOLEAN, 16, NULL, 0x2, NULL, HFILL}
6276
14
        },
6277
14
        { &hf_nvme_identify_ctrl_oacs[3],
6278
14
            { "Firmware Download and Commit Support", "nvme.cmd.identify.ctrl.oacs.fw",
6279
14
               FT_BOOLEAN, 16, NULL, 0x4, NULL, HFILL}
6280
14
        },
6281
14
        { &hf_nvme_identify_ctrl_oacs[4],
6282
14
            { "Namespace Management Support", "nvme.cmd.identify.ctrl.oacs.nsmgmt",
6283
14
               FT_BOOLEAN, 16, NULL, 0x8, NULL, HFILL}
6284
14
        },
6285
14
        { &hf_nvme_identify_ctrl_oacs[5],
6286
14
            { "Device Self-Test Support", "nvme.cmd.identify.ctrl.oacs.stst",
6287
14
               FT_BOOLEAN, 16, NULL, 0x10, NULL, HFILL}
6288
14
        },
6289
14
        { &hf_nvme_identify_ctrl_oacs[6],
6290
14
            { "Directive Send and Directive Receive Support", "nvme.cmd.identify.ctrl.oacs.dtv",
6291
14
               FT_BOOLEAN, 16, NULL, 0x20, NULL, HFILL}
6292
14
        },
6293
14
        { &hf_nvme_identify_ctrl_oacs[7],
6294
14
            { "NVMe-MI Send and NVMe Receive Support", "nvme.cmd.identify.ctrl.oacs.mi",
6295
14
               FT_BOOLEAN, 16, NULL, 0x40, NULL, HFILL}
6296
14
        },
6297
14
        { &hf_nvme_identify_ctrl_oacs[8],
6298
14
            { "Virtualization Management Support", "nvme.cmd.identify.ctrl.oacs.vm",
6299
14
               FT_BOOLEAN, 16, NULL, 0x80, NULL, HFILL}
6300
14
        },
6301
14
        { &hf_nvme_identify_ctrl_oacs[9],
6302
14
            { "Dorbell Buffer Config Support", "nvme.cmd.identify.ctrl.oacs.db",
6303
14
               FT_BOOLEAN, 16, NULL, 0x100, NULL, HFILL}
6304
14
        },
6305
14
        { &hf_nvme_identify_ctrl_oacs[10],
6306
14
            { "Get LBA Status Support", "nvme.cmd.identify.ctrl.oacs.sec.lba",
6307
14
               FT_BOOLEAN, 16, NULL, 0x200, NULL, HFILL}
6308
14
        },
6309
14
        { &hf_nvme_identify_ctrl_oacs[11],
6310
14
            { "Reserved", "nvme.cmd.identify.ctrl.oacs.sec.rsvd",
6311
14
               FT_UINT16, BASE_HEX, NULL, 0xfc00, NULL, HFILL}
6312
14
        },
6313
14
        { &hf_nvme_identify_ctrl_acl,
6314
14
            { "Abort Command Limit (ACL)", "nvme.cmd.identify.ctrl.acl",
6315
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_commands), 0x0, NULL, HFILL}
6316
14
        },
6317
14
        { &hf_nvme_identify_ctrl_aerl,
6318
14
            { "Asynchronous Event Request Limit (AERL)", "nvme.cmd.identify.ctrl.aerl",
6319
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_events), 0x0, NULL, HFILL}
6320
14
        },
6321
14
        { &hf_nvme_identify_ctrl_frmw[0],
6322
14
            { "Firmware Updates (FRMW)", "nvme.cmd.identify.ctrl.frmw",
6323
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6324
14
        },
6325
14
        { &hf_nvme_identify_ctrl_frmw[1],
6326
14
            { "First Firmware Slot Read-Only", "nvme.cmd.identify.ctrl.frmw.fro",
6327
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6328
14
        },
6329
14
        { &hf_nvme_identify_ctrl_frmw[2],
6330
14
            { "Number of Firmware Slots", "nvme.cmd.identify.ctrl.frmw.fsn",
6331
14
               FT_UINT8, BASE_HEX, NULL, 0xe, NULL, HFILL}
6332
14
        },
6333
14
        { &hf_nvme_identify_ctrl_frmw[3],
6334
14
            { "Supports Activation Without Reset", "nvme.cmd.identify.ctrl.frmw.anr",
6335
14
               FT_BOOLEAN, 8, NULL, 0x10, NULL, HFILL}
6336
14
        },
6337
14
        { &hf_nvme_identify_ctrl_frmw[4],
6338
14
            { "Reserved", "nvme.cmd.identify.ctrl.frmw.rsvd",
6339
14
               FT_UINT8, BASE_HEX, NULL, 0xe0, NULL, HFILL}
6340
14
        },
6341
14
        { &hf_nvme_identify_ctrl_lpa[0],
6342
14
            { "Log Page Attributes (LPA)", "nvme.cmd.identify.ctrl.lpa",
6343
14
               FT_BOOLEAN, 8, NULL, 0x0, NULL, HFILL}
6344
14
        },
6345
14
        { &hf_nvme_identify_ctrl_lpa[1],
6346
14
            { "Smart Log Page per Namespace Support", "nvme.cmd.identify.ctrl.lpa.smrt",
6347
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6348
14
        },
6349
14
        { &hf_nvme_identify_ctrl_lpa[2],
6350
14
            { "Commands Supported and Effects Log Page Support", "nvme.cmd.identify.ctrl.lpa.cmds",
6351
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
6352
14
        },
6353
14
        { &hf_nvme_identify_ctrl_lpa[3],
6354
14
            { "Extended Data Get Log Page Support", "nvme.cmd.identify.ctrl.lpa.elp",
6355
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
6356
14
        },
6357
14
        { &hf_nvme_identify_ctrl_lpa[4],
6358
14
            { "Telemetry Log Page and Notices Support", "nvme.cmd.identify.ctrl.lpa.tel",
6359
14
               FT_BOOLEAN, 8, NULL, 0x8, NULL, HFILL}
6360
14
        },
6361
14
        { &hf_nvme_identify_ctrl_lpa[5],
6362
14
            { "Persistent Event Log Support", "nvme.cmd.identify.ctrl.lpa.ple",
6363
14
               FT_BOOLEAN, 8, NULL, 0x10, NULL, HFILL}
6364
14
        },
6365
14
        { &hf_nvme_identify_ctrl_lpa[6],
6366
14
            { "Reserved", "nvme.cmd.identify.ctrl.lpa.rsvd",
6367
14
               FT_UINT8, BASE_HEX, NULL, 0xe0, NULL, HFILL}
6368
14
        },
6369
14
        { &hf_nvme_identify_ctrl_elpe,
6370
14
            { "Error Log Page Entries (ELPE)", "nvme.cmd.identify.ctrl.elpe",
6371
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_entries), 0x0, NULL, HFILL}
6372
14
        },
6373
14
        { &hf_nvme_identify_ctrl_npss,
6374
14
            { "Number of Power States Supported (NPSS)", "nvme.cmd.identify.ctrl.npss",
6375
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_states), 0x0, NULL, HFILL}
6376
14
        },
6377
14
        { &hf_nvme_identify_ctrl_avscc[0],
6378
14
            { "Admin Vendor Specific Command Configuration (AVSCC)", "nvme.cmd.identify.ctrl.avscc",
6379
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6380
14
        },
6381
14
        { &hf_nvme_identify_ctrl_avscc[1],
6382
14
            { "Standard Command Format", "nvme.cmd.identify.ctrl.avscc.std",
6383
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6384
14
        },
6385
14
        { &hf_nvme_identify_ctrl_avscc[2],
6386
14
            { "Reserved", "nvme.cmd.identify.ctrl.avscc.rsvd",
6387
14
               FT_UINT8, BASE_HEX, NULL, 0xfe, NULL, HFILL}
6388
14
        },
6389
14
        { &hf_nvme_identify_ctrl_apsta[0],
6390
14
            { "Autonomous Power State Transition Attributes (APSTA)", "nvme.cmd.identify.ctrl.apsta",
6391
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6392
14
        },
6393
14
        { &hf_nvme_identify_ctrl_apsta[1],
6394
14
            { "Autonomous Power State Transitions Supported", "nvme.cmd.identify.ctrl.apsta.aut",
6395
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6396
14
        },
6397
14
        { &hf_nvme_identify_ctrl_apsta[2],
6398
14
            { "Reserved", "nvme.cmd.identify.ctrl.apsta.rsvd",
6399
14
               FT_UINT8, BASE_HEX, NULL, 0xfe, NULL, HFILL}
6400
14
        },
6401
14
        { &hf_nvme_identify_ctrl_wctemp,
6402
14
            { "Warning Composite Temperature Threshold (WCTEMP)", "nvme.cmd.identify.ctrl.wctemp",
6403
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6404
14
        },
6405
14
        { &hf_nvme_identify_ctrl_cctemp,
6406
14
            { "Critical Composite Temperature Threshold (CCTEMP)", "nvme.cmd.identify.ctrl.cctemp",
6407
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6408
14
        },
6409
14
        { &hf_nvme_identify_ctrl_mtfa,
6410
14
            { "Maximum Time for Firmware Activation (MTFA)", "nvme.cmd.identify.ctrl.mtfa",
6411
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_ms), 0x0, NULL, HFILL}
6412
14
        },
6413
14
        { &hf_nvme_identify_ctrl_hmpre,
6414
14
            { "Host Memory Buffer Preferred Size (HMPRE)", "nvme.cmd.identify.ctrl.hmpre",
6415
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_hmpre), 0x0, NULL, HFILL}
6416
14
        },
6417
14
        { &hf_nvme_identify_ctrl_hmmin,
6418
14
            { "Host Memory Buffer Minimum Size (HMMIN)", "nvme.cmd.identify.ctrl.hmmin",
6419
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_hmpre), 0x0, NULL, HFILL}
6420
14
        },
6421
14
        { &hf_nvme_identify_ctrl_tnvmcap,
6422
14
            { "Total NVM Capacity (TNVMCAP)", "nvme.cmd.identify.ctrl.tnvmcap",
6423
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
6424
14
        },
6425
14
        { &hf_nvme_identify_ctrl_unvmcap,
6426
14
            { "Unallocated NVM Capacity (UNVMCAP)", "nvme.cmd.identify.ctrl.unvmcap",
6427
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
6428
14
        },
6429
14
        { &hf_nvme_identify_ctrl_rpmbs[0],
6430
14
            { "Replay Protected Memory Block Support (RPMBS)", "nvme.cmd.identify.ctrl.rpmbs",
6431
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
6432
14
        },
6433
14
        { &hf_nvme_identify_ctrl_rpmbs[1],
6434
14
            { "Number of RPMB Units", "nvme.cmd.identify.ctrl.rpmbs.nu",
6435
14
               FT_UINT32, BASE_HEX, NULL, 0x7, NULL, HFILL}
6436
14
        },
6437
14
        { &hf_nvme_identify_ctrl_rpmbs[2],
6438
14
            { "Authentication Method", "nvme.cmd.identify.ctrl.rpmbs.au",
6439
14
               FT_UINT32, BASE_HEX, NULL, 0x38, NULL, HFILL}
6440
14
        },
6441
14
        { &hf_nvme_identify_ctrl_rpmbs[3],
6442
14
            { "Reserved", "nvme.cmd.identify.ctrl.rpmbs.rsvd",
6443
14
               FT_UINT32, BASE_HEX, NULL, 0xffc0, NULL, HFILL}
6444
14
        },
6445
14
        { &hf_nvme_identify_ctrl_rpmbs[4],
6446
14
            { "Total RPMB Unit Size (128 KiB blocks, zero based)", "nvme.cmd.identify.ctrl.rpmbs.ts",
6447
14
               FT_UINT32, BASE_HEX, NULL, 0xff0000, NULL, HFILL}
6448
14
        },
6449
14
        { &hf_nvme_identify_ctrl_rpmbs[5],
6450
14
            { "Access Size (512-byte blocks, zero based)", "nvme.cmd.identify.ctrl.rpmbs.as",
6451
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
6452
14
        },
6453
14
            { &hf_nvme_identify_ctrl_edstt,
6454
14
            { "Extended Device Self-test Time (EDSTT) (in minutes)", "nvme.cmd.identify.ctrl.edstt",
6455
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6456
14
        },
6457
14
        { &hf_nvme_identify_ctrl_dsto[0],
6458
14
            { "Device Self-test Options (DSTO)", "nvme.cmd.identify.ctrl.dsto",
6459
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6460
14
        },
6461
14
        { &hf_nvme_identify_ctrl_dsto[1],
6462
14
            { "Concurrent Self-Tests for Multiple Devices Support", "nvme.cmd.identify.ctrl.dsto.mds",
6463
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6464
14
        },
6465
14
        { &hf_nvme_identify_ctrl_dsto[2],
6466
14
            { "Reserved", "nvme.cmd.identify.ctrl.dsto.rsvd",
6467
14
               FT_UINT8, BASE_HEX, NULL, 0xfe, NULL, HFILL}
6468
14
        },
6469
14
        { &hf_nvme_identify_ctrl_fwug,
6470
14
            { "Firmware Update Granularity in 4 KiB Units (FWUG)", "nvme.cmd.identify.ctrl.fwug",
6471
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
6472
14
        },
6473
14
        { &hf_nvme_identify_ctrl_kas,
6474
14
            { "Keep Alive Support - Timer Value (KAS)", "nvme.cmd.identify.ctrl.kas",
6475
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_ms), 0x0, NULL, HFILL}
6476
14
        },
6477
14
        { &hf_nvme_identify_ctrl_hctma[0],
6478
14
            { "Host Controlled Thermal Management Attributes (HCTMA)", "nvme.cmd.identify.ctrl.hctma",
6479
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
6480
14
        },
6481
14
        { &hf_nvme_identify_ctrl_hctma[1],
6482
14
            { "Controller Supports Thermal Management", "nvme.cmd.identify.ctrl.hctma.sup",
6483
14
               FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
6484
14
        },
6485
14
        { &hf_nvme_identify_ctrl_hctma[2],
6486
14
            { "Reserved", "nvme.cmd.identify.ctrl.hctma.rsvd",
6487
14
               FT_UINT16, BASE_HEX, NULL, 0xfffe, NULL, HFILL}
6488
14
        },
6489
14
        { &hf_nvme_identify_ctrl_mntmt,
6490
14
            { "Minimum Thermal Management Temperature (MNTMT)", "nvme.cmd.identify.ctrl.mntmt",
6491
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_tmt), 0x0, NULL, HFILL}
6492
14
        },
6493
14
        { &hf_nvme_identify_ctrl_mxtmt,
6494
14
            { "Maximum Thermal Management Temperature (MXTMT)", "nvme.cmd.identify.ctrl.mxtmt",
6495
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_tmt), 0x0, NULL, HFILL}
6496
14
        },
6497
14
        { &hf_nvme_identify_ctrl_sanicap[0],
6498
14
            { "Sanitize Capabilities (SANICAP)", "nvme.cmd.identify.ctrl.sanicap",
6499
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
6500
14
        },
6501
14
        { &hf_nvme_identify_ctrl_sanicap[1],
6502
14
            { "Crypto Erase Support (CES)", "nvme.cmd.identify.ctrl.sanicap.ces",
6503
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
6504
14
        },
6505
14
        { &hf_nvme_identify_ctrl_sanicap[2],
6506
14
            { "Block Erase Support (BES)", "nvme.cmd.identify.ctrl.sanicap.bes",
6507
14
               FT_BOOLEAN, 32, NULL, 0x2, NULL, HFILL}
6508
14
        },
6509
14
        { &hf_nvme_identify_ctrl_sanicap[3],
6510
14
            { "Overwrite Support (OWS)", "nvme.cmd.identify.ctrl.sanicap.ows",
6511
14
               FT_BOOLEAN, 32, NULL, 0x4, NULL, HFILL}
6512
14
        },
6513
14
        { &hf_nvme_identify_ctrl_sanicap[4],
6514
14
            { "Reserved", "nvme.cmd.identify.ctrl.sanicap.rsvd",
6515
14
               FT_UINT32, BASE_HEX, NULL, 0x1ffffff8, NULL, HFILL}
6516
14
        },
6517
14
        { &hf_nvme_identify_ctrl_sanicap[5],
6518
14
            { "No-Deallocate Inhibited (NDI)", "nvme.cmd.identify.ctrl.sanicap.ndi",
6519
14
               FT_BOOLEAN, 32, NULL, 0x20000000, NULL, HFILL}
6520
14
        },
6521
14
        { &hf_nvme_identify_ctrl_sanicap[6],
6522
14
            { "No-Deallocate Modifies Media After Sanitize (NODMMAS)", "nvme.cmd.identify.ctrl.sanicap.nodmmas",
6523
14
               FT_UINT32, BASE_HEX, VALS(mmas_type_tbl), 0xc0000000, NULL, HFILL}
6524
14
        },
6525
14
        { &hf_nvme_identify_ctrl_hmmminds,
6526
14
            { "Host Memory Buffer Minimum Descriptor Entry Size in 4 KiB Units (HMMINDS)", "nvme.cmd.identify.ctrl.hmmminds",
6527
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
6528
14
        },
6529
14
        { &hf_nvme_identify_ctrl_hmmaxd,
6530
14
            { "Host Memory Maximum Descriptors Entries (HMMAXD)", "nvme.cmd.identify.ctrl.hmmaxd",
6531
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6532
14
        },
6533
14
        { &hf_nvme_identify_ctrl_nsetidmax,
6534
14
            { "NVM Set Identifier Maximum (NSETIDMAX)", "nvme.cmd.identify.ctrl.nsetidmax",
6535
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
6536
14
        },
6537
14
        { &hf_nvme_identify_ctrl_endgidmax,
6538
14
            { "Endurance Group Identifier Maximum (ENDGIDMAX)", "nvme.cmd.identify.ctrl.endgidmax",
6539
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
6540
14
        },
6541
14
        { &hf_nvme_identify_ctrl_anatt,
6542
14
            { "ANA Transition Time in Seconds (ANATT)", "nvme.cmd.identify.ctrl.anatt",
6543
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
6544
14
        },
6545
14
        { &hf_nvme_identify_ctrl_anacap[0],
6546
14
            { "Asymmetric Namespace Access Capabilities (ANACAP)", "nvme.cmd.identify.ctrl.anacap",
6547
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6548
14
        },
6549
14
        { &hf_nvme_identify_ctrl_anacap[1],
6550
14
            { "Reports ANA Optimized State", "nvme.cmd.identify.ctrl.anacap.osr",
6551
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6552
14
        },
6553
14
        { &hf_nvme_identify_ctrl_anacap[2],
6554
14
            { "Reports ANA Non-Optimized State", "nvme.cmd.identify.ctrl.anacap.nosr",
6555
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
6556
14
        },
6557
14
        { &hf_nvme_identify_ctrl_anacap[3],
6558
14
            { "Reports Innaccessible State", "nvme.cmd.identify.ctrl.anacap.isr",
6559
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
6560
14
        },
6561
14
        { &hf_nvme_identify_ctrl_anacap[4],
6562
14
            { "Reports ANA Persistent Loss State", "nvme.cmd.identify.ctrl.anacap.plsr",
6563
14
               FT_BOOLEAN, 8, NULL, 0x8, NULL, HFILL}
6564
14
        },
6565
14
        { &hf_nvme_identify_ctrl_anacap[5],
6566
14
            { "Reports ANA Change Sate", "nvme.cmd.identify.ctrl.anacap.csr",
6567
14
               FT_BOOLEAN, 8, NULL, 0x10, NULL, HFILL}
6568
14
        },
6569
14
        { &hf_nvme_identify_ctrl_anacap[6],
6570
14
            { "Reserved", "nvme.cmd.identify.ctrl.anacap.rsvd",
6571
14
               FT_BOOLEAN, 8, NULL, 0x20, NULL, HFILL}
6572
14
        },
6573
14
        { &hf_nvme_identify_ctrl_anacap[7],
6574
14
            { "ANAGRPID field in the Identify Namespace does not change", "nvme.cmd.identify.ctrl.anacap.panagrpid",
6575
14
               FT_BOOLEAN, 8, NULL, 0x40, NULL, HFILL}
6576
14
        },
6577
14
        { &hf_nvme_identify_ctrl_anacap[8],
6578
14
            { "Supports non-zero value in the ANAGRPID field", "nvme.cmd.identify.ctrl.anacap.nzpanagrpid",
6579
14
               FT_BOOLEAN, 8, NULL, 0x80, NULL, HFILL}
6580
14
        },
6581
14
        { &hf_nvme_identify_ctrl_anagrpmax,
6582
14
            { "ANA Group Identifier Maximum (ANAGRPMAX)", "nvme.cmd.identify.ctrl.anagrpmax",
6583
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
6584
14
        },
6585
14
        { &hf_nvme_identify_ctrl_nanagrpid,
6586
14
            { "Number of ANA Group Identifiers (NANAGRPID)", "nvme.cmd.identify.ctrl.nanagrpid",
6587
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
6588
14
        },
6589
14
        { &hf_nvme_identify_ctrl_pels,
6590
14
            { "Persistent Event Log Size in 64 KiB Units (PELS)", "nvme.cmd.identify.ctrl.pels",
6591
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
6592
14
        },
6593
14
        { &hf_nvme_identify_ctrl_rsvd2,
6594
14
            { "Reserved", "nvme.cmd.identify.ctrl.rsvd2",
6595
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6596
14
        },
6597
14
        { &hf_nvme_identify_ctrl_sqes[0],
6598
14
            { "Submission Queue Entry Size (SQES)", "nvme.cmd.identify.ctrl.sqes",
6599
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6600
14
        },
6601
14
        { &hf_nvme_identify_ctrl_sqes[1],
6602
14
            { "Minimum (required) Size", "nvme.cmd.identify.ctrl.sqes.mins",
6603
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_bytes), 0xf, NULL, HFILL}
6604
14
        },
6605
14
        { &hf_nvme_identify_ctrl_sqes[2],
6606
14
            { "Maximum (allowed) Size", "nvme.cmd.identify.ctrl.sqes.maxs",
6607
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_bytes), 0xf0, NULL, HFILL}
6608
14
        },
6609
14
        { &hf_nvme_identify_ctrl_cqes[0],
6610
14
            { "Completion Queue Entry Size (CQES)", "nvme.cmd.identify.ctrl.cqes",
6611
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6612
14
        },
6613
14
        { &hf_nvme_identify_ctrl_cqes[1],
6614
14
            { "Minimum (required) Size", "nvme.cmd.identify.ctrl.cqes.mins",
6615
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_bytes), 0xf, NULL, HFILL}
6616
14
        },
6617
14
        { &hf_nvme_identify_ctrl_cqes[2],
6618
14
            { "Maximum (allowed) Size", "nvme.cmd.identify.ctrl.cqes.maxs",
6619
14
               FT_UINT8, BASE_CUSTOM, CF_FUNC(add_ctrl_pow2_bytes), 0xf0, NULL, HFILL}
6620
14
        },
6621
14
        { &hf_nvme_identify_ctrl_maxcmd,
6622
14
            { "Maximum Outstanding Commands (MAXCMD)", "nvme.cmd.identify.ctrl.maxcmd",
6623
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6624
14
        },
6625
14
        { &hf_nvme_identify_ctrl_nn,
6626
14
            { "Number of Namespaces (NN)", "nvme.cmd.identify.ctrl.nn",
6627
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
6628
14
        },
6629
14
        { &hf_nvme_identify_ctrl_oncs[0],
6630
14
            { "Optional NVM Command Support (ONCS)", "nvme.cmd.identify.ctrl.oncs",
6631
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
6632
14
        },
6633
14
        { &hf_nvme_identify_ctrl_oncs[1],
6634
14
            { "Supports Compare Command", "nvme.cmd.identify.ctrl.oncs.ccs",
6635
14
               FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
6636
14
        },
6637
14
        { &hf_nvme_identify_ctrl_oncs[2],
6638
14
            { "Supports Write Uncorrectable Command", "nvme.cmd.identify.ctrl.oncs.wus",
6639
14
               FT_BOOLEAN, 16, NULL, 0x2, NULL, HFILL}
6640
14
        },
6641
14
        { &hf_nvme_identify_ctrl_oncs[3],
6642
14
            { "Supports Dataset Management Command", "nvme.cmd.identify.ctrl.oncs.dsms",
6643
14
               FT_BOOLEAN, 16, NULL, 0x4, NULL, HFILL}
6644
14
        },
6645
14
        { &hf_nvme_identify_ctrl_oncs[4],
6646
14
            { "Support Write Zeroes Command", "nvme.cmd.identify.ctrl.oncs.wzs",
6647
14
               FT_BOOLEAN, 16, NULL, 0x8, NULL, HFILL}
6648
14
        },
6649
14
        { &hf_nvme_identify_ctrl_oncs[5],
6650
14
            { "Supports non-zero Save Field in Set/Get Features", "nvme.cmd.identify.ctrl.oncs.nzfs",
6651
14
               FT_BOOLEAN, 16, NULL, 0x10, NULL, HFILL}
6652
14
        },
6653
14
        { &hf_nvme_identify_ctrl_oncs[6],
6654
14
            { "Supports Reservations", "nvme.cmd.identify.ctrl.oncs.ress",
6655
14
               FT_BOOLEAN, 16, NULL, 0x20, NULL, HFILL}
6656
14
        },
6657
14
        { &hf_nvme_identify_ctrl_oncs[7],
6658
14
            { "Supports Timestamps", "nvme.cmd.identify.ctrl.oncs.tstmps",
6659
14
               FT_BOOLEAN, 16, NULL, 0x40, NULL, HFILL}
6660
14
        },
6661
14
        { &hf_nvme_identify_ctrl_oncs[8],
6662
14
            { "Supports Verify Command", "nvme.cmd.identify.ctrl.oncs.vers",
6663
14
               FT_BOOLEAN, 16, NULL, 0x80, NULL, HFILL}
6664
14
        },
6665
14
        { &hf_nvme_identify_ctrl_oncs[9],
6666
14
            { "Reserved", "nvme.cmd.identify.ctrl.oncs.rsvd",
6667
14
               FT_UINT16, BASE_HEX, NULL, 0xff00, NULL, HFILL}
6668
14
        },
6669
14
        { &hf_nvme_identify_ctrl_fuses[0],
6670
14
            { "Fused Operation Support (FUSES)", "nvme.cmd.identify.ctrl.fuses",
6671
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
6672
14
        },
6673
14
        { &hf_nvme_identify_ctrl_fuses[1],
6674
14
            { "Compare and Write Fused Operation Support", "nvme.cmd.identify.ctrl.fuses.cws",
6675
14
               FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
6676
14
        },
6677
14
        { &hf_nvme_identify_ctrl_fuses[2],
6678
14
            { "Reserved", "nvme.cmd.identify.ctrl.fuses.rsvd",
6679
14
               FT_UINT16, BASE_HEX, NULL, 0xfffe, NULL, HFILL}
6680
14
        },
6681
14
        { &hf_nvme_identify_ctrl_fna[0],
6682
14
            { "Format NVM Attributes (FNA)", "nvme.cmd.identify.ctrl.fna",
6683
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6684
14
        },
6685
14
        { &hf_nvme_identify_ctrl_fna[1],
6686
14
            { "Format Operation Applies to all Namespaces", "nvme.cmd.identify.ctrl.fna.fall",
6687
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6688
14
        },
6689
14
        { &hf_nvme_identify_ctrl_fna[2],
6690
14
            { "Secure Erase Operation Applies to all Namespaces", "nvme.cmd.identify.ctrl.fna.seall",
6691
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
6692
14
        },
6693
14
        { &hf_nvme_identify_ctrl_fna[3],
6694
14
            { "Cryptographic Erase Supported", "nvme.cmd.identify.ctrl.fna.ces",
6695
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
6696
14
        },
6697
14
        { &hf_nvme_identify_ctrl_fna[4],
6698
14
            { "Reserved", "nvme.cmd.identify.ctrl.fna.rsvd",
6699
14
               FT_UINT8, BASE_HEX, NULL, 0xf8, NULL, HFILL}
6700
14
        },
6701
14
        { &hf_nvme_identify_ctrl_vwc[0],
6702
14
            { "Volatile Write Cache (VWC)", "nvme.cmd.identify.ctrl.vwc",
6703
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6704
14
        },
6705
14
        { &hf_nvme_identify_ctrl_vwc[1],
6706
14
            { "Volatile Write Cache Present", "nvme.cmd.identify.ctrl.vwc.cp",
6707
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6708
14
        },
6709
14
        { &hf_nvme_identify_ctrl_vwc[2],
6710
14
            { "Flush Command Behavior", "nvme.cmd.identify.ctrl.vwc.cfb",
6711
14
               FT_UINT8, BASE_HEX, VALS(fcb_type_tbl), 0x6, NULL, HFILL}
6712
14
        },
6713
14
        { &hf_nvme_identify_ctrl_vwc[3],
6714
14
            { "Reserved", "nvme.cmd.identify.ctrl.vwc.rsvd",
6715
14
               FT_UINT8, BASE_HEX, NULL, 0xf8, NULL, HFILL}
6716
14
        },
6717
14
        { &hf_nvme_identify_ctrl_awun,
6718
14
            { "Atomic Write Unit Normal (AWUN)", "nvme.cmd.identify.ctrl.awun",
6719
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_lblocks), 0x0, NULL, HFILL}
6720
14
        },
6721
14
        { &hf_nvme_identify_ctrl_awupf,
6722
14
            { "Atomic Write Unit Power Fail (AWUPF)", "nvme.cmd.identify.ctrl.awupf",
6723
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_lblocks), 0x0, NULL, HFILL}
6724
14
        },
6725
14
        { &hf_nvme_identify_ctrl_nvscc[0],
6726
14
            { "NVM Vendor Specific Command Configuration (NVSCC)", "nvme.cmd.identify.ctrl.nvscc",
6727
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6728
14
        },
6729
14
        { &hf_nvme_identify_ctrl_nvscc[1],
6730
14
            { "Standard Format Used for Vendor Specific Commands", "nvme.cmd.identify.ctrl.nvscc.std",
6731
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6732
14
        },
6733
14
        { &hf_nvme_identify_ctrl_nvscc[2],
6734
14
            { "Reserved", "nvme.cmd.identify.ctrl.nvscc.rsvd",
6735
14
               FT_UINT8, BASE_HEX, NULL, 0xfe, NULL, HFILL}
6736
14
        },
6737
14
        { &hf_nvme_identify_ctrl_nwpc[0],
6738
14
            { "Namespace Write Protection Capabilities (NWPC)", "nvme.cmd.identify.ctrl.nwpc",
6739
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6740
14
        },
6741
14
        { &hf_nvme_identify_ctrl_nwpc[1],
6742
14
            { "No Write Protect and Write Protect namespace write protection states Support", "nvme.cmd.identify.ctrl.nwpc.wpss",
6743
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6744
14
        },
6745
14
        { &hf_nvme_identify_ctrl_nwpc[2],
6746
14
            { "Write Protect Until Power Cycle state Support", "nvme.cmd.identify.ctrl.nwpc.wppcs",
6747
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
6748
14
        },
6749
14
        { &hf_nvme_identify_ctrl_nwpc[3],
6750
14
            { "Permanent Write Protect state Support", "nvme.cmd.identify.ctrl.nwpc.pwpss",
6751
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
6752
14
        },
6753
14
        { &hf_nvme_identify_ctrl_nwpc[4],
6754
14
            { "Reserved", "nvme.cmd.identify.ctrl.nwpc.rsvd",
6755
14
               FT_UINT8, BASE_HEX, NULL, 0xf8, NULL, HFILL}
6756
14
        },
6757
14
        { &hf_nvme_identify_ctrl_acwu,
6758
14
            { "Atomic Compare & Write Unit (ACWU)", "nvme.cmd.identify.ctrl.acwu",
6759
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_hmpre), 0x0, NULL, HFILL}
6760
14
        },
6761
14
        { &hf_nvme_identify_ctrl_rsvd3,
6762
14
            { "Reserved", "nvme.cmd.identify.ctrl.rsvd3",
6763
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6764
14
        },
6765
14
        { &hf_nvme_identify_ctrl_sgls[0],
6766
14
            { "SGL Support (SGLS)", "nvme.cmd.identify.ctrl.sgls",
6767
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
6768
14
        },
6769
14
        { &hf_nvme_identify_ctrl_sgls[1],
6770
14
            { "SGL Supported", "nvme.cmd.identify.ctrl.sgls.sgls",
6771
14
               FT_UINT32, BASE_HEX, VALS(sgls_ify_type_tbl), 0x3, NULL, HFILL}
6772
14
        },
6773
14
        { &hf_nvme_identify_ctrl_sgls[2],
6774
14
            { "Supports Keyed SGL Data Block Descriptor", "nvme.cmd.identify.ctrl.sgls.kdbs",
6775
14
               FT_BOOLEAN, 32, NULL, 0x4, NULL, HFILL}
6776
14
        },
6777
14
        { &hf_nvme_identify_ctrl_sgls[3],
6778
14
            { "Reserved", "nvme.cmd.identify.ctrl.sgls.rsvd0",
6779
14
               FT_UINT32, BASE_HEX, NULL, 0xfff8, NULL, HFILL}
6780
14
        },
6781
14
        { &hf_nvme_identify_ctrl_sgls[4],
6782
14
            { "Supports SGL Bit Bucket Descriptor", "nvme.cmd.identify.ctrl.sgls.bbd",
6783
14
               FT_BOOLEAN, 32, NULL, 0x10000, NULL, HFILL}
6784
14
        },
6785
14
        { &hf_nvme_identify_ctrl_sgls[5],
6786
14
            { "Supports byte aligned contiguous buffer in MPTR Field", "nvme.cmd.identify.ctrl.sgls.bufmptr",
6787
14
               FT_BOOLEAN, 32, NULL, 0x20000, NULL, HFILL}
6788
14
        },
6789
14
        { &hf_nvme_identify_ctrl_sgls[6],
6790
14
            { "Supports Larger SGL List than Command Requires", "nvme.cmd.identify.ctrl.sgls.lsgl",
6791
14
               FT_BOOLEAN, 32, NULL, 0x40000, NULL, HFILL}
6792
14
        },
6793
14
        { &hf_nvme_identify_ctrl_sgls[7],
6794
14
            { "Supports SGL Segment in MPTR Field", "nvme.cmd.identify.ctrl.sgls.kmptr",
6795
14
               FT_BOOLEAN, 32, NULL, 0x80000, NULL, HFILL}
6796
14
        },
6797
14
        { &hf_nvme_identify_ctrl_sgls[8],
6798
14
            { "Supports Address Field as offset in Data Block, Segment and Last Segment SGLs", "nvme.cmd.identify.ctrl.sgls.offs",
6799
14
               FT_BOOLEAN, 32, NULL, 0x100000, NULL, HFILL}
6800
14
        },
6801
14
        { &hf_nvme_identify_ctrl_sgls[9],
6802
14
            { "Supports Transport SGL Data Block Descriptor", "nvme.cmd.identify.ctrl.sgls.tdbd",
6803
14
               FT_BOOLEAN, 32, NULL, 0x200000, NULL, HFILL}
6804
14
        },
6805
14
        { &hf_nvme_identify_ctrl_sgls[10],
6806
14
            { "Reserved", "nvme.cmd.identify.ctrl.sgls.rsvd1",
6807
14
               FT_UINT32, BASE_HEX, NULL, 0xffc00000, NULL, HFILL}
6808
14
        },
6809
14
        { &hf_nvme_identify_ctrl_mnan,
6810
14
            { "Maximum Number of Allowed Namespaces (MNAN)", "nvme.cmd.identify.ctrl.mnan",
6811
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
6812
14
        },
6813
14
        { &hf_nvme_identify_ctrl_rsvd4,
6814
14
            { "Reserved", "nvme.cmd.identify.ctrl.rsvd4",
6815
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6816
14
        },
6817
14
        { &hf_nvme_identify_ctrl_subnqn,
6818
14
            { "NVM Subsystem NVMe Qualified Name (SUBNQN)", "nvme.cmd.identify.ctrl.subnqn",
6819
14
               FT_STRINGZ, BASE_NONE, NULL, 0x0, NULL, HFILL}
6820
14
        },
6821
14
        { &hf_nvme_identify_ctrl_rsvd5,
6822
14
            { "Reserved", "nvme.cmd.identify.ctrl.rsvd5",
6823
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6824
14
        },
6825
14
        { &hf_nvme_identify_ctrl_nvmeof,
6826
14
            { "NVMeOF Attributes", "nvme.cmd.identify.ctrl.nvmeof",
6827
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6828
14
        },
6829
14
        { &hf_nvme_identify_ctrl_nvmeof_ioccsz,
6830
14
            { "I/O Queue Command Capsule Supported Size (IOCCSZ)", "nvme.cmd.identify.ctrl.nvmeof.ioccsz",
6831
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_x16_bytes), 0x0, NULL, HFILL}
6832
14
        },
6833
14
        { &hf_nvme_identify_ctrl_nvmeof_iorcsz,
6834
14
            { "I/O Queue Response Capsule Supported Size (IORCSZ)", "nvme.cmd.identify.ctrl.nvmeof.iorcsz",
6835
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_ctrl_x16_bytes), 0x0, NULL, HFILL}
6836
14
        },
6837
14
        { &hf_nvme_identify_ctrl_nvmeof_icdoff,
6838
14
            { "In Capsule Data Offset (ICDOFF)", "nvme.cmd.identify.ctrl.nvmeof.icdoff",
6839
14
               FT_UINT16, BASE_CUSTOM, CF_FUNC(add_ctrl_x16_bytes), 0x0, NULL, HFILL}
6840
14
        },
6841
14
        { &hf_nvme_identify_ctrl_nvmeof_fcatt[0],
6842
14
            { "Fabrics Controller Attributes (FCATT)", "nvme.cmd.identify.ctrl.nvmeof.fcatt",
6843
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6844
14
        },
6845
14
        { &hf_nvme_identify_ctrl_nvmeof_fcatt[1],
6846
14
            { "Dynamic Controller Model", "nvme.cmd.identify.ctrl.nvmeof.fcatt.dcm",
6847
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
6848
14
        },
6849
14
        { &hf_nvme_identify_ctrl_nvmeof_fcatt[2],
6850
14
            { "Reserved", "nvme.cmd.identify.ctrl.nvmeof.fcatt.rsvd",
6851
14
               FT_UINT8, BASE_HEX, NULL, 0xfe, NULL, HFILL}
6852
14
        },
6853
14
        { &hf_nvme_identify_ctrl_nvmeof_msdbd,
6854
14
            { "Maximum SGL Data Block Descriptors (MSDBD)", "nvme.cmd.identify.ctrl.nvmeof.msdbd",
6855
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
6856
14
        },
6857
14
        { &hf_nvme_identify_ctrl_nvmeof_ofcs[0],
6858
14
            { "Optional Fabric Commands Support (OFCS)", "nvme.cmd.identify.ctrl.nvmeof.ofcs",
6859
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
6860
14
        },
6861
14
        { &hf_nvme_identify_ctrl_nvmeof_ofcs[1],
6862
14
            { "Supports Disconnect Command", "nvme.cmd.identify.ctrl.nvmeof.ofcs.dcs",
6863
14
               FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
6864
14
        },
6865
14
        { &hf_nvme_identify_ctrl_nvmeof_ofcs[2],
6866
14
            { "Reserved", "nvme.cmd.identify.ctrl.nvmeof.ofcs.rsvd",
6867
14
               FT_UINT16, BASE_HEX, NULL, 0xfffe, NULL, HFILL}
6868
14
        },
6869
14
        { &hf_nvme_identify_ctrl_nvmeof_rsvd,
6870
14
            { "Reserved", "nvme.cmd.identify.ctrl.nvmeof.rsvd",
6871
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6872
14
        },
6873
14
        { &hf_nvme_identify_ctrl_psds,
6874
14
            { "Power State Attributes", "nvme.cmd.identify.ctrl.psds",
6875
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6876
14
        },
6877
14
        { &hf_nvme_identify_ctrl_psd,
6878
14
            { "Power State 0 Descriptor (PSD0)", "nvme.cmd.identify.ctrl.psds.psd",
6879
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6880
14
        },
6881
14
        { &hf_nvme_identify_ctrl_psd_mp,
6882
14
            { "Maximum Power (MP)", "nvme.cmd.identify.ctrl.psds.psd.mp",
6883
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6884
14
        },
6885
14
        { &hf_nvme_identify_ctrl_psd_rsvd0,
6886
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd0",
6887
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6888
14
        },
6889
14
        { &hf_nvme_identify_ctrl_psd_mxps,
6890
14
            { "Max Power Scale (MXPS)", "nvme.cmd.identify.ctrl.psds.psd.mxps",
6891
14
               FT_BOOLEAN, 8, TFS(&units_watts), 0x1, NULL, HFILL}
6892
14
        },
6893
14
        { &hf_nvme_identify_ctrl_psd_nops,
6894
14
            { "Non-Operational State (NOPS)", "nvme.cmd.identify.ctrl.psds.psd.nops",
6895
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
6896
14
        },
6897
14
        { &hf_nvme_identify_ctrl_psd_rsvd1,
6898
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd1",
6899
14
               FT_UINT8, BASE_HEX, NULL, 0xfc, NULL, HFILL}
6900
14
        },
6901
14
        { &hf_nvme_identify_ctrl_psd_enlat,
6902
14
            { "Entry Latency (ENLAT)", "nvme.cmd.identify.ctrl.psds.psd.enlat",
6903
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
6904
14
        },
6905
14
        { &hf_nvme_identify_ctrl_psd_exlat,
6906
14
            { "Exit Latency (EXLAT)", "nvme.cmd.identify.ctrl.psds.psd.exlat",
6907
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
6908
14
        },
6909
14
        { &hf_nvme_identify_ctrl_psd_rrt,
6910
14
            { "Relative Read Throughput (RRT)", "nvme.cmd.identify.ctrl.psds.psd.rrt",
6911
14
               FT_UINT8, BASE_DEC, NULL, 0x1f, NULL, HFILL}
6912
14
        },
6913
14
        { &hf_nvme_identify_ctrl_psd_rsvd2,
6914
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd2",
6915
14
               FT_UINT8, BASE_HEX, NULL, 0xe0, NULL, HFILL}
6916
14
        },
6917
14
        { &hf_nvme_identify_ctrl_psd_rrl,
6918
14
            { "Relative Read Latency (RRL)", "nvme.cmd.identify.ctrl.psds.psd.rrl",
6919
14
               FT_UINT8, BASE_DEC, NULL, 0x1f, NULL, HFILL}
6920
14
        },
6921
14
        { &hf_nvme_identify_ctrl_psd_rsvd3,
6922
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd3",
6923
14
               FT_UINT8, BASE_HEX, NULL, 0xe0, NULL, HFILL}
6924
14
        },
6925
14
        { &hf_nvme_identify_ctrl_psd_rwt,
6926
14
            { "Relative Write Throughput (RWT)", "nvme.cmd.identify.ctrl.psds.psd.rwt",
6927
14
               FT_UINT8, BASE_DEC, NULL, 0x1f, NULL, HFILL}
6928
14
        },
6929
14
        { &hf_nvme_identify_ctrl_psd_rsvd4,
6930
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd4",
6931
14
               FT_UINT8, BASE_HEX, NULL, 0xe0, NULL, HFILL}
6932
14
        },
6933
14
        { &hf_nvme_identify_ctrl_psd_rwl,
6934
14
            { "Relative Write Latency (RWL)", "nvme.cmd.identify.ctrl.psds.psd.rwl",
6935
14
               FT_UINT8, BASE_DEC, NULL, 0x1f, NULL, HFILL}
6936
14
        },
6937
14
        { &hf_nvme_identify_ctrl_psd_rsvd5,
6938
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd5",
6939
14
               FT_UINT8, BASE_HEX, NULL, 0xe0, NULL, HFILL}
6940
14
        },
6941
14
        { &hf_nvme_identify_ctrl_psd_idlp,
6942
14
            { "Idle Power (IDLP)", "nvme.cmd.identify.ctrl.psds.psd.idlp",
6943
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6944
14
        },
6945
14
        { &hf_nvme_identify_ctrl_psd_rsvd6,
6946
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd6",
6947
14
               FT_UINT8, BASE_HEX, NULL, 0x3f, NULL, HFILL}
6948
14
        },
6949
14
        { &hf_nvme_identify_ctrl_psd_ips,
6950
14
            { "Idle Power Scale (IPS)", "nvme.cmd.identify.ctrl.psds.psd.ips",
6951
14
               FT_UINT8, BASE_HEX, VALS(power_scale_tbl), 0xc0, NULL, HFILL}
6952
14
        },
6953
14
        { &hf_nvme_identify_ctrl_psd_rsvd7,
6954
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd7",
6955
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
6956
14
        },
6957
14
        { &hf_nvme_identify_ctrl_psd_actp,
6958
14
            { "Active Power (ACTP)", "nvme.cmd.identify.ctrl.psds.psd.actp",
6959
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
6960
14
        },
6961
14
        { &hf_nvme_identify_ctrl_psd_apw,
6962
14
            { "Active Power Workload (APW)", "nvme.cmd.identify.ctrl.psds.psd.apw",
6963
14
               FT_UINT8, BASE_HEX, NULL, 0x7, NULL, HFILL}
6964
14
        },
6965
14
        { &hf_nvme_identify_ctrl_psd_rsvd8,
6966
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd8",
6967
14
               FT_UINT8, BASE_HEX, NULL, 0x38, NULL, HFILL}
6968
14
        },
6969
14
        { &hf_nvme_identify_ctrl_psd_aps,
6970
14
            { "Active Power Scale (APS)", "nvme.cmd.identify.ctrl.psds.psd.aps",
6971
14
               FT_UINT8, BASE_HEX, VALS(power_scale_tbl), 0xc0, NULL, HFILL}
6972
14
        },
6973
14
        { &hf_nvme_identify_ctrl_psd_rsvd9,
6974
14
            { "Reserved", "nvme.cmd.identify.ctrl.psds.psd.rsvd9",
6975
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6976
14
        },
6977
14
        { &hf_nvme_identify_ctrl_vs,
6978
14
            { "Vendor Specific", "nvme.cmd.identify.ctrl.vs",
6979
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
6980
14
        },
6981
6982
        /* Identify nslist response */
6983
14
        { &hf_nvme_identify_nslist_nsid,
6984
14
            { "Namespace list element", "nvme.cmd.identify.nslist.nsid",
6985
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
6986
14
        },
6987
        /* get logpage response */
6988
        /* Identify Response */
6989
14
        { &hf_nvme_get_logpage_ify_genctr,
6990
14
            { "Generation Counter (GENCTR)", "nvme.cmd.get_logpage.identify.genctr",
6991
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
6992
14
        },
6993
14
        { &hf_nvme_get_logpage_ify_numrec,
6994
14
            { "Number of Records (NUMREC)", "nvme.cmd.get_logpage.identify.numrec",
6995
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
6996
14
        },
6997
14
        { &hf_nvme_get_logpage_ify_recfmt,
6998
14
            { "Record Format (RECFMT)", "nvme.cmd.get_logpage.identify.recfmt",
6999
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7000
14
        },
7001
14
        { &hf_nvme_get_logpage_ify_rsvd,
7002
14
            { "Reserved", "nvme.cmd.get_logpage.identify.rsvd",
7003
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7004
14
        },
7005
14
        { &hf_nvme_get_logpage_ify_rcrd,
7006
14
            { "Discovery Log Entry", "nvme.cmd.get_logpage.identify.rcrd",
7007
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7008
14
        },
7009
14
        { &hf_nvme_get_logpage_ify_rcrd_trtype,
7010
14
            { "Transport Type (TRTYPE)", "nvme.cmd.get_logpage.identify.rcrd.trtype",
7011
14
               FT_UINT8, BASE_HEX, VALS(trt_type_tbl), 0x0, NULL, HFILL}
7012
14
        },
7013
14
        { &hf_nvme_get_logpage_ify_rcrd_adrfam,
7014
14
            { "Address Family (ADRFAM)", "nvme.cmd.get_logpage.identify.rcrd.adrfam",
7015
14
               FT_UINT8, BASE_HEX, VALS(adrfam_type_tbl), 0x0, NULL, HFILL}
7016
14
        },
7017
14
        { &hf_nvme_get_logpage_ify_rcrd_subtype,
7018
14
            { "Subsystem Type (SUBTYPE)", "nvme.cmd.get_logpage.identify.rcrd.subtype",
7019
14
               FT_UINT8, BASE_HEX, VALS(sub_type_tbl), 0x0, NULL, HFILL}
7020
14
        },
7021
14
        { &hf_nvme_get_logpage_ify_rcrd_treq[0],
7022
14
            { "Transport Requirements (TREQ)", "nvme.cmd.get_logpage.identify.rcrd.treq",
7023
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7024
14
        },
7025
14
        { &hf_nvme_get_logpage_ify_rcrd_treq[1],
7026
14
            { "Secure Channel Connection Requirement", "nvme.cmd.get_logpage.identify.rcrd.treq.secch",
7027
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
7028
14
        },
7029
14
        { &hf_nvme_get_logpage_ify_rcrd_treq[2],
7030
14
            { "Disable SQ Flow Control Support", "nvme.cmd.get_logpage.identify.rcrd.treq.sqfc",
7031
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
7032
14
        },
7033
14
        { &hf_nvme_get_logpage_ify_rcrd_treq[3],
7034
14
            { "Reserved", "nvme.cmd.get_logpage.identify.rcrd.treq.rsvd",
7035
14
               FT_UINT8, BASE_HEX, NULL, 0xf8, NULL, HFILL}
7036
14
        },
7037
14
        { &hf_nvme_get_logpage_ify_rcrd_portid,
7038
14
            { "Port ID (PORTID)", "nvme.cmd.get_logpage.identify.rcrd.portid",
7039
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7040
14
        },
7041
14
        { &hf_nvme_get_logpage_ify_rcrd_cntlid,
7042
14
            { "Controller ID (CNTLID)", "nvme.cmd.get_logpage.identify.rcrd.cntlid",
7043
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7044
14
        },
7045
14
        { &hf_nvme_get_logpage_ify_rcrd_asqsz,
7046
14
            { "Admin Max SQ Size (ASQSZ)", "nvme.cmd.get_logpage.identify.rcrd.asqsz",
7047
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7048
14
        },
7049
14
        { &hf_nvme_get_logpage_disc_rcrd_eflags[0],
7050
14
            { "Entry flags (EFLAGS)", "nvme.cmd.get_logpage.discovery.rcrd.eflags",
7051
14
                FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7052
14
        },
7053
14
        { &hf_nvme_get_logpage_disc_rcrd_eflags[1],
7054
14
            { "Duplicate Returned Information (DUPRETINFO)", "nvme.cmd.get_logpage.discovery.rcrd.eflags.dupretinfo",
7055
14
                FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
7056
14
        },
7057
14
        { &hf_nvme_get_logpage_disc_rcrd_eflags[2],
7058
14
            { "Explicit Persistent Connection Support for Discovery (EPCSD)",
7059
14
                "nvme.cmd.get_logpage.discovery.rcrd.eflags.epcsd",
7060
14
                FT_BOOLEAN, 16, NULL, 0x2, NULL, HFILL}
7061
14
        },
7062
14
        { &hf_nvme_get_logpage_disc_rcrd_eflags[3],
7063
14
            { "Reserved", "nvme.cmd.get_logpage.discovery.rcrd.eflags.rsvd0",
7064
14
                FT_UINT16, BASE_HEX, NULL, 0xfffc, NULL, HFILL}
7065
14
        },
7066
14
        { &hf_nvme_get_logpage_ify_rcrd_rsvd0,
7067
14
            { "Reserved", "nvme.cmd.get_logpage.identify.rcrd.rsvd0",
7068
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7069
14
        },
7070
14
        { &hf_nvme_get_logpage_ify_rcrd_trsvcid,
7071
14
            { "Transport Service Identifier (TRSVCID)", "nvme.cmd.get_logpage.identify.rcrd.trsvcid",
7072
14
               FT_STRING, BASE_NONE, NULL, 0x0, NULL, HFILL}
7073
14
        },
7074
14
        { &hf_nvme_get_logpage_ify_rcrd_rsvd1,
7075
14
            { "Reserved", "nvme.cmd.get_logpage.identify.rcrd.rsvd1",
7076
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7077
14
        },
7078
14
        { &hf_nvme_get_logpage_ify_rcrd_subnqn,
7079
14
            { "NVM Subsystem Qualified Name (SUBNQN)", "nvme.cmd.get_logpage.identify.rcrd.subnqn",
7080
14
               FT_STRINGZ, BASE_NONE, NULL, 0x0, NULL, HFILL}
7081
14
        },
7082
14
        { &hf_nvme_get_logpage_ify_rcrd_traddr,
7083
14
            { "Transport Address (TRADDR)", "nvme.cmd.get_logpage.identify.rcrd.traddr",
7084
14
               FT_STRING, BASE_NONE, NULL, 0x0, NULL, HFILL}
7085
14
        },
7086
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas,
7087
14
            { "Transport Specific Address Subtype (TSAS)", "nvme.cmd.get_logpage.identify.rcrd.tsas",
7088
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7089
14
        },
7090
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas_rdma_qptype,
7091
14
            { "RDMA QP Service Type (RDMA_QPTYPE)", "nvme.cmd.get_logpage.identify.rcrd.tsas.rdma_qptype",
7092
14
               FT_UINT8, BASE_HEX, VALS(qp_type_tbl), 0x0, NULL, HFILL}
7093
14
        },
7094
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas_rdma_prtype,
7095
14
            { "RDMA Provider Type (RDMA_PRTYPE)", "nvme.cmd.get_logpage.identify.rcrd.tsas.rdma_prtype",
7096
14
               FT_UINT8, BASE_HEX, VALS(pr_type_tbl), 0x0, NULL, HFILL}
7097
14
        },
7098
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas_rdma_cms,
7099
14
            { "RDMA Connection Management Service (RDMA_CMS)", "nvme.cmd.get_logpage.identify.rcrd.tsas.rdma_cms",
7100
14
               FT_UINT8, BASE_HEX, VALS(cms_type_tbl), 0x0, NULL, HFILL}
7101
14
        },
7102
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas_rdma_rsvd0,
7103
14
            { "Reserved", "nvme.cmd.get_logpage.identify.rcrd.tsas.rdma_rsvd0",
7104
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7105
14
        },
7106
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas_rdma_pkey,
7107
14
            { "RDMA Partition Key (RDMA_PKEY)", "nvme.cmd.get_logpage.identify.rcrd.tsas.rdma_pkey",
7108
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7109
14
        },
7110
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas_rdma_rsvd1,
7111
14
            { "Reserved", "nvme.cmd.get_logpage.identify.rcrd.tsas.rdma_rsvd1",
7112
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7113
14
        },
7114
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas_tcp_sectype,
7115
14
            { "Security Type (SECTYPE)", "nvme.cmd.get_logpage.identify.rcrd.tsas.tcp_sectype",
7116
14
               FT_UINT8, BASE_HEX, VALS(sec_type_tbl), 0x0, NULL, HFILL}
7117
14
        },
7118
14
        { &hf_nvme_get_logpage_ify_rcrd_tsas_tcp_rsvd,
7119
14
            { "Reserved", "nvme.cmd.get_logpage.identify.rcrd.tsas.tcp_rsvd",
7120
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7121
14
        },
7122
        /* Error Information Response */
7123
14
        { &hf_nvme_get_logpage_errinf_errcnt,
7124
14
            { "Error Count", "nvme.cmd.get_logpage.errinf.errcnt",
7125
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7126
14
        },
7127
14
        { &hf_nvme_get_logpage_errinf_sqid,
7128
14
            { "Submission Queue ID", "nvme.cmd.get_logpage.errinf.sqid",
7129
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7130
14
        },
7131
14
        { &hf_nvme_get_logpage_errinf_cid,
7132
14
            { "Command ID", "nvme.cmd.get_logpage.errinf.cid",
7133
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7134
14
        },
7135
14
        { &hf_nvme_get_logpage_errinf_sf[0],
7136
14
            { "Status Field", "nvme.cmd.get_logpage.errinf.sf",
7137
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7138
14
        },
7139
14
        { &hf_nvme_get_logpage_errinf_sf[1],
7140
14
            { "Status Field Value", "nvme.cmd.get_logpage.errinf.sf.val",
7141
14
               FT_UINT16, BASE_HEX, NULL, 0x7fff, NULL, HFILL}
7142
14
        },
7143
14
        { &hf_nvme_get_logpage_errinf_sf[2],
7144
14
            { "Status Field Phase Tag", "nvme.cmd.get_logpage.errinf.sf.ptag",
7145
14
               FT_UINT16, BASE_HEX, NULL, 0x8000, NULL, HFILL}
7146
14
        },
7147
14
        { &hf_nvme_get_logpage_errinf_pel[0],
7148
14
            { "Parameter Error Location", "nvme.cmd.get_logpage.errinf.pel",
7149
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7150
14
        },
7151
14
        { &hf_nvme_get_logpage_errinf_pel[1],
7152
14
            { "Byte in command that contained the error", "nvme.cmd.get_logpage.errinf.pel.bytee",
7153
14
               FT_UINT16, BASE_DEC, NULL, 0xff, NULL, HFILL}
7154
14
        },
7155
14
        { &hf_nvme_get_logpage_errinf_pel[2],
7156
14
            { "Bit in command that contained the error", "nvme.cmd.get_logpage.errinf.pel.bite",
7157
14
               FT_UINT16, BASE_DEC, NULL, 0x7ff, NULL, HFILL}
7158
14
        },
7159
14
        { &hf_nvme_get_logpage_errinf_pel[3],
7160
14
            { "Reserved", "nvme.cmd.get_logpage.errinf.pel.rsvd",
7161
14
               FT_UINT16, BASE_DEC, NULL, 0xf8ff, NULL, HFILL}
7162
14
        },
7163
14
        { &hf_nvme_get_logpage_errinf_lba,
7164
14
            { "LBA", "nvme.cmd.get_logpage.errinf.lba",
7165
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7166
14
        },
7167
14
        { &hf_nvme_get_logpage_errinf_ns,
7168
14
            { "Namespace ID", "nvme.cmd.get_logpage.errinf.nsid",
7169
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7170
14
        },
7171
14
        { &hf_nvme_get_logpage_errinf_vsi,
7172
14
            { "Namespace ID", "nvme.cmd.get_logpage.errinf.vsi",
7173
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7174
14
        },
7175
14
        { &hf_nvme_get_logpage_errinf_trtype,
7176
14
            { "Namespace ID", "nvme.cmd.get_logpage.errinf.trype",
7177
14
               FT_UINT8, BASE_HEX, VALS(trt_type_tbl), 0x0, NULL, HFILL}
7178
14
        },
7179
14
        { &hf_nvme_get_logpage_errinf_rsvd0,
7180
14
            { "Reserved", "nvme.cmd.get_logpage.errinf.rsvd0",
7181
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7182
14
        },
7183
14
        { &hf_nvme_get_logpage_errinf_csi,
7184
14
            { "Command Specific Information", "nvme.cmd.get_logpage.errinf.csi",
7185
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7186
14
        },
7187
14
        { &hf_nvme_get_logpage_errinf_tsi,
7188
14
            { "Namespace ID", "nvme.cmd.get_logpage.errinf.tsi",
7189
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7190
14
        },
7191
14
        { &hf_nvme_get_logpage_errinf_rsvd1,
7192
14
            { "Namespace ID", "nvme.cmd.get_logpage.errinf.rsvd1",
7193
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7194
14
        },
7195
        /* Get LogPage SMART response */
7196
14
        { &hf_nvme_get_logpage_smart_cw[0],
7197
14
            { "Critical Warning", "nvme.cmd.get_logpage.smart.cw",
7198
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7199
14
        },
7200
14
        { &hf_nvme_get_logpage_smart_cw[1],
7201
14
            { "Spare Capacity Below Threshold", "nvme.cmd.get_logpage.smart.cw.sc",
7202
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
7203
14
        },
7204
14
        { &hf_nvme_get_logpage_smart_cw[2],
7205
14
            { "Temperature Crossed Threshold", "nvme.cmd.get_logpage.smart.cw.temp",
7206
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
7207
14
        },
7208
14
        { &hf_nvme_get_logpage_smart_cw[3],
7209
14
            { "Reliability Degraded due to Significant Media Errors", "nvme.cmd.get_logpage.smart.cw.sme",
7210
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
7211
14
        },
7212
14
        { &hf_nvme_get_logpage_smart_cw[4],
7213
14
            { "Media Placed in RO State", "nvme.cmd.get_logpage.smart.cw.ro",
7214
14
               FT_BOOLEAN, 8, NULL, 0x8, NULL, HFILL}
7215
14
        },
7216
14
        { &hf_nvme_get_logpage_smart_cw[5],
7217
14
            { "Volatile Memory Backup Device Has Failed", "nvme.cmd.get_logpage.smart.cw.bdf",
7218
14
               FT_BOOLEAN, 8, NULL, 0x10, NULL, HFILL}
7219
14
        },
7220
14
        { &hf_nvme_get_logpage_smart_cw[6],
7221
14
            { "Persistent Memory Region Placed in RO State", "nvme.cmd.get_logpage.smart.cw.mrro",
7222
14
               FT_BOOLEAN, 8, NULL, 0x20, NULL, HFILL}
7223
14
        },
7224
14
        { &hf_nvme_get_logpage_smart_cw[7],
7225
14
            { "Reserved", "nvme.cmd.get_logpage.smart.cw.rsvd",
7226
14
               FT_UINT8, BASE_HEX, NULL, 0xe0, NULL, HFILL}
7227
14
        },
7228
14
        { &hf_nvme_get_logpage_smart_ct,
7229
14
            { "Composite Temperature (degrees K)", "nvme.cmd.get_logpage.smart.ct",
7230
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7231
14
        },
7232
14
        { &hf_nvme_get_logpage_smart_asc,
7233
14
            { "Available Spare Capacity (%)", "nvme.cmd.get_logpage.smart.asc",
7234
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7235
14
        },
7236
14
        { &hf_nvme_get_logpage_smart_ast,
7237
14
            { "Available Spare Capacity Threshold (%)", "nvme.cmd.get_logpage.smart.ast",
7238
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7239
14
        },
7240
14
        { &hf_nvme_get_logpage_smart_lpu,
7241
14
            { "Life Age Estimate (%)", "nvme.cmd.get_logpage.smart.lae",
7242
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7243
14
        },
7244
14
        { &hf_nvme_get_logpage_smart_egcws[0],
7245
14
            { "Endurance Group Critical Warning Summary", "nvme.cmd.get_logpage.smart.egcws",
7246
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7247
14
        },
7248
14
        { &hf_nvme_get_logpage_smart_egcws[1],
7249
14
            { "Spare Capacity of Endurance Group Below Threshold", "nvme.cmd.get_logpage.smart.egcws.sc",
7250
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
7251
14
        },
7252
14
        { &hf_nvme_get_logpage_smart_egcws[2],
7253
14
            { "Reserved", "nvme.cmd.get_logpage.smart.egcws.rsvd0",
7254
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
7255
14
        },
7256
14
        { &hf_nvme_get_logpage_smart_egcws[3],
7257
14
            { "Reliability of Endurance Group Degraded due to Media Errors", "nvme.cmd.get_logpage.smart.egcws.me",
7258
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
7259
14
        },
7260
14
        { &hf_nvme_get_logpage_smart_egcws[4],
7261
14
            { "A Namespace in Endurance Group Placed in RO State", "nvme.cmd.get_logpage.smart.egcws.ro",
7262
14
               FT_BOOLEAN, 8, NULL, 0x8, NULL, HFILL}
7263
14
        },
7264
14
        { &hf_nvme_get_logpage_smart_egcws[5],
7265
14
            { "Reserved", "nvme.cmd.get_logpage.smart.egcws.rsvd1",
7266
14
               FT_UINT8, BASE_HEX, NULL, 0xf0, NULL, HFILL}
7267
14
        },
7268
14
        { &hf_nvme_get_logpage_smart_rsvd0,
7269
14
            { "Reserved", "nvme.cmd.get_logpage.smart.rsvd0",
7270
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7271
14
        },
7272
14
        { &hf_nvme_get_logpage_smart_dur,
7273
14
            { "Data Units Read", "nvme.cmd.get_logpage.smart.dur",
7274
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7275
14
        },
7276
14
        { &hf_nvme_get_logpage_smart_duw,
7277
14
            { "Data Units Written", "nvme.cmd.get_logpage.smart.duw",
7278
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7279
14
        },
7280
14
        { &hf_nvme_get_logpage_smart_hrc,
7281
14
            { "Host Read Commands", "nvme.cmd.get_logpage.smart.hrc",
7282
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7283
14
        },
7284
14
        { &hf_nvme_get_logpage_smart_hwc,
7285
14
            { "Host Write Commands", "nvme.cmd.get_logpage.smart.hwc",
7286
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7287
14
        },
7288
14
        { &hf_nvme_get_logpage_smart_cbt,
7289
14
            { "Controller Busy Time (minutes)", "nvme.cmd.get_logpage.smart.cbt",
7290
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7291
14
        },
7292
14
        { &hf_nvme_get_logpage_smart_pc,
7293
14
            { "Power Cycles", "nvme.cmd.get_logpage.smart.pc",
7294
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7295
14
        },
7296
14
        { &hf_nvme_get_logpage_smart_poh,
7297
14
            { "Power On Hours", "nvme.cmd.get_logpage.smart.poh",
7298
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7299
14
        },
7300
14
        { &hf_nvme_get_logpage_smart_mie,
7301
14
            { "Media Integrity Errors", "nvme.cmd.get_logpage.smart.mie",
7302
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7303
14
        },
7304
14
        { &hf_nvme_get_logpage_smart_us,
7305
14
            { "Unsafe Shutdowns", "nvme.cmd.get_logpage.smart.us",
7306
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7307
14
        },
7308
14
        { &hf_nvme_get_logpage_smart_ele,
7309
14
            { "Number of Error Information Log Entries", "nvme.cmd.get_logpage.smart.ele",
7310
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7311
14
        },
7312
14
        { &hf_nvme_get_logpage_smart_wctt,
7313
14
            { "Warning Composite Temperature Time (minutes)", "nvme.cmd.get_logpage.smart.wctt",
7314
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7315
14
        },
7316
14
        { &hf_nvme_get_logpage_smart_cctt,
7317
14
            { "Critical Composite Temperature Time (minutes)", "nvme.cmd.get_logpage.smart.cctt",
7318
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7319
14
        },
7320
14
        { &hf_nvme_get_logpage_smart_ts[0],
7321
14
            { "Temperature Sensors", "nvme.cmd.get_logpage.smart.ts",
7322
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7323
14
        },
7324
14
        { &hf_nvme_get_logpage_smart_ts[1],
7325
14
            { "Temperature Sensor 1 (degrees K)", "nvme.cmd.get_logpage.smart.ts.s1",
7326
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7327
14
        },
7328
14
        { &hf_nvme_get_logpage_smart_ts[2],
7329
14
            { "Temperature Sensor 2 (degrees K)", "nvme.cmd.get_logpage.smart.ts.s2",
7330
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7331
14
        },
7332
14
        { &hf_nvme_get_logpage_smart_ts[3],
7333
14
            { "Temperature Sensor 3 (degrees K)", "nvme.cmd.get_logpage.smart.ts.s3",
7334
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7335
14
        },
7336
14
        { &hf_nvme_get_logpage_smart_ts[4],
7337
14
            { "Temperature Sensor 4 (degrees K)", "nvme.cmd.get_logpage.smart.ts.s4",
7338
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7339
14
        },
7340
14
        { &hf_nvme_get_logpage_smart_ts[5],
7341
14
            { "Temperature Sensor 5 (degrees K)", "nvme.cmd.get_logpage.smart.ts.s5",
7342
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7343
14
        },
7344
14
        { &hf_nvme_get_logpage_smart_ts[6],
7345
14
            { "Temperature Sensor 6 (degrees K)", "nvme.cmd.get_logpage.smart.ts.s6",
7346
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7347
14
        },
7348
14
        { &hf_nvme_get_logpage_smart_ts[7],
7349
14
            { "Temperature Sensor 7 (degrees K)", "nvme.cmd.get_logpage.smart.ts.s7",
7350
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7351
14
        },
7352
14
        { &hf_nvme_get_logpage_smart_ts[8],
7353
14
            { "Temperature Sensor 8 (degrees K)", "nvme.cmd.get_logpage.smart.ts.s8",
7354
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7355
14
        },
7356
14
        { &hf_nvme_get_logpage_smart_tmt1c,
7357
14
            { "Thermal Management Temperature 1 Transition Count", "nvme.cmd.get_logpage.smart.tmt1c",
7358
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7359
14
        },
7360
14
        { &hf_nvme_get_logpage_smart_tmt2c,
7361
14
            { "Thermal Management Temperature 2 Transition Count", "nvme.cmd.get_logpage.smart.tmt2c",
7362
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7363
14
        },
7364
14
        { &hf_nvme_get_logpage_smart_tmt1t,
7365
14
            { "Total Time For Thermal Management Temperature 1 (seconds)", "nvme.cmd.get_logpage.smart.tmt1t",
7366
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7367
14
        },
7368
14
        { &hf_nvme_get_logpage_smart_tmt2t,
7369
14
            { "Total Time For Thermal Management Temperature 2 (seconds)", "nvme.cmd.get_logpage.smart.tmt2t",
7370
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7371
14
        },
7372
14
        { &hf_nvme_get_logpage_smart_rsvd1,
7373
14
            { "Reserved", "nvme.cmd.get_logpage.smart.rsvd1",
7374
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7375
14
        },
7376
        /* FW Slot Information Response */
7377
14
        { &hf_nvme_get_logpage_fw_slot_afi[0],
7378
14
            { "Active Firmware Info (AFI)", "nvme.cmd.get_logpage.fw_slot.afi",
7379
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7380
14
        },
7381
14
        { &hf_nvme_get_logpage_fw_slot_afi[1],
7382
14
            { "Active Firmware Slot", "nvme.cmd.get_logpage.fw_slot.afi.afs",
7383
14
               FT_UINT8, BASE_HEX, NULL, 0x7, NULL, HFILL}
7384
14
        },
7385
14
        { &hf_nvme_get_logpage_fw_slot_afi[2],
7386
14
            { "Reserved", "nvme.cmd.get_logpage.fw_slot.afi.rsvd0",
7387
14
               FT_UINT8, BASE_HEX, NULL, 0x8, NULL, HFILL}
7388
14
        },
7389
14
        { &hf_nvme_get_logpage_fw_slot_afi[3],
7390
14
            { "Next Reset Firmware Slot", "nvme.cmd.get_logpage.fw_slot.afi.nfs",
7391
14
               FT_UINT8, BASE_HEX, NULL, 0x70, NULL, HFILL}
7392
14
        },
7393
14
        { &hf_nvme_get_logpage_fw_slot_afi[4],
7394
14
            { "Reserved", "nvme.cmd.get_logpage.fw_slot.afi.rsvd1",
7395
14
               FT_UINT8, BASE_HEX, NULL, 0x80, NULL, HFILL}
7396
14
        },
7397
14
        { &hf_nvme_get_logpage_fw_slot_rsvd0,
7398
14
            { "Reserved", "nvme.cmd.get_logpage.fw_slot.rsvd0",
7399
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7400
14
        },
7401
14
        { &hf_nvme_get_logpage_fw_slot_frs[0],
7402
14
            { "Firmware Slot Revisions", "nvme.cmd.get_logpage.fw_slot.frs",
7403
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7404
14
        },
7405
14
        { &hf_nvme_get_logpage_fw_slot_frs[1],
7406
14
            { "Firmware Revision for Slot 1", "nvme.cmd.get_logpage.fw_slot.frs.s1",
7407
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7408
14
        },
7409
14
        { &hf_nvme_get_logpage_fw_slot_frs[2],
7410
14
            { "Firmware Revision for Slot 2", "nvme.cmd.get_logpage.fw_slot.frs.s2",
7411
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7412
14
        },
7413
14
        { &hf_nvme_get_logpage_fw_slot_frs[3],
7414
14
            { "Firmware Revision for Slot 3", "nvme.cmd.get_logpage.fw_slot.frs.s3",
7415
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7416
14
        },
7417
14
        { &hf_nvme_get_logpage_fw_slot_frs[4],
7418
14
            { "Firmware Revision for Slot 4", "nvme.cmd.get_logpage.fw_slot.frs.s4",
7419
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7420
14
        },
7421
14
        { &hf_nvme_get_logpage_fw_slot_frs[5],
7422
14
            { "Firmware Revision for Slot 5", "nvme.cmd.get_logpage.fw_slot.frs.s5",
7423
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7424
14
        },
7425
14
        { &hf_nvme_get_logpage_fw_slot_frs[6],
7426
14
            { "Firmware Revision for Slot 6", "nvme.cmd.get_logpage.fw_slot.frs.s6",
7427
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7428
14
        },
7429
14
        { &hf_nvme_get_logpage_fw_slot_frs[7],
7430
14
            { "Firmware Revision for Slot 7", "nvme.cmd.get_logpage.fw_slot.frs.s7",
7431
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7432
14
        },
7433
14
        { &hf_nvme_get_logpage_fw_slot_rsvd1,
7434
14
            { "Reserved", "nvme.cmd.get_logpage.fw_slot.rsvd1",
7435
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7436
14
        },
7437
        /* Changed NameSpace List Response */
7438
14
        { &hf_nvme_get_logpage_changed_nslist,
7439
14
            { "Changed Namespace", "nvme.cmd.get_logpage.changed_nslist",
7440
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7441
14
        },
7442
        /* Commands Supported and Effects Response */
7443
14
        { &hf_nvme_get_logpage_cmd_and_eff_cs,
7444
14
            { "Command Supported Entry", "nvme.cmd.get_logpage.cmd_and_eff.cs",
7445
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7446
14
        },
7447
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[0],
7448
14
            { "Commands Supported and Effects Data Structure", "nvme.cmd.get_logpage.cmd_and_eff.cseds",
7449
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7450
14
        },
7451
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[1],
7452
14
            { "Command Supported (CSUPP)", "nvme.cmd.get_logpage.cmd_and_eff.cseds.csupp",
7453
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
7454
14
        },
7455
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[2],
7456
14
            { "Logical Block Content Change (LBCC)", "nvme.cmd.get_logpage.cmd_and_eff.cseds.lbcc",
7457
14
               FT_BOOLEAN, 32, NULL, 0x2, NULL, HFILL}
7458
14
        },
7459
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[3],
7460
14
            { "Namespace Capability Change (NCC)", "nvme.cmd.get_logpage.cmd_and_eff.cseds.ncc",
7461
14
               FT_BOOLEAN, 32, NULL, 0x4, NULL, HFILL}
7462
14
        },
7463
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[4],
7464
14
            { "Namespace Inventory Change (NIC)", "nvme.cmd.get_logpage.cmd_and_eff.cseds.nic",
7465
14
               FT_BOOLEAN, 32, NULL, 0x8, NULL, HFILL}
7466
14
        },
7467
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[5],
7468
14
            { "Controller Capability Change (CCC)", "nvme.cmd.get_logpage.cmd_and_eff.cseds.ccc",
7469
14
               FT_BOOLEAN, 32, NULL, 0x10, NULL, HFILL}
7470
14
        },
7471
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[6],
7472
14
            { "Reserved", "nvme.cmd.get_logpage.cmd_and_eff.cseds.rsvd0",
7473
14
               FT_UINT32, BASE_HEX, NULL, 0xffe0, NULL, HFILL}
7474
14
        },
7475
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[7],
7476
14
            { "Command Submission and Execution (CSE)", "nvme.cmd.get_logpage.cmd_and_eff.cseds.cse",
7477
14
               FT_UINT32, BASE_HEX, VALS(cmd_eff_cse_tbl), 0x70000, NULL, HFILL}
7478
14
        },
7479
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[8],
7480
14
            { "UUID Selection Supported", "nvme.cmd.get_logpage.cmd_and_eff.cseds.uss",
7481
14
               FT_BOOLEAN, 32, NULL, 0x80000, NULL, HFILL}
7482
14
        },
7483
14
        { &hf_nvme_get_logpage_cmd_and_eff_cseds[9],
7484
14
            { "Reserved", "nvme.cmd.get_logpage.cmd_and_eff.cseds.rsvd1",
7485
14
               FT_UINT32, BASE_HEX, NULL, 0xfff00000, NULL, HFILL}
7486
14
        },
7487
        /* Device Self-Test Response */
7488
14
                { &hf_nvme_get_logpage_selftest_csto[0],
7489
14
            { "Current Device Self-Test Operation", "nvme.cmd.get_logpage.selftest.csto",
7490
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7491
14
        },
7492
14
        { &hf_nvme_get_logpage_selftest_csto[1],
7493
14
            { "Current Self-Test Operation Status", "nvme.cmd.get_logpage.selftest.csto.st",
7494
14
               FT_UINT8, BASE_HEX, VALS(stest_type_active_tbl), 0xf, NULL, HFILL}
7495
14
        },
7496
14
        { &hf_nvme_get_logpage_selftest_csto[2],
7497
14
            { "Reserved", "nvme.cmd.get_logpage.selftest.csto.rsvd",
7498
14
               FT_UINT8, BASE_HEX, NULL, 0xf0, NULL, HFILL}
7499
14
        },
7500
14
        { &hf_nvme_get_logpage_selftest_cstc[0],
7501
14
            { "Current Device Self-Test Completion", "nvme.cmd.get_logpage.selftest.cstc",
7502
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7503
14
        },
7504
14
        { &hf_nvme_get_logpage_selftest_cstc[1],
7505
14
            { "Self-Test Completion Percent", "nvme.cmd.get_logpage.selftest.cstc.pcnt",
7506
14
               FT_UINT8, BASE_DEC, NULL, 0x7f, NULL, HFILL}
7507
14
        },
7508
14
        { &hf_nvme_get_logpage_selftest_cstc[2],
7509
14
            { "Reserved", "nvme.cmd.get_logpage.selftest.cstc.rsvd",
7510
14
               FT_UINT8, BASE_HEX, NULL, 0x80, NULL, HFILL}
7511
14
        },
7512
14
        { &hf_nvme_get_logpage_selftest_rsvd,
7513
14
            { "Self-Test Completion Percent", "nvme.cmd.get_logpage.selftest.rsvd",
7514
14
               FT_UINT16, BASE_HEX, NULL, 0x80, NULL, HFILL}
7515
14
        },
7516
14
        { &hf_nvme_get_logpage_selftest_res,
7517
14
            { "Latest Self-test Result Data Structure", "nvme.cmd.get_logpage.selftest.res",
7518
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7519
14
        },
7520
14
        { &hf_nvme_get_logpage_selftest_res_status[0],
7521
14
            { "Device Self-test Status", "nvme.cmd.get_logpage.selftest.res.status",
7522
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7523
14
        },
7524
14
        { &hf_nvme_get_logpage_selftest_res_status[1],
7525
14
            { "Device Self-test Result", "nvme.cmd.get_logpage.selftest.res.status.result",
7526
14
               FT_UINT8, BASE_HEX, VALS(stest_result_tbl), 0xf, NULL, HFILL}
7527
14
        },
7528
14
        { &hf_nvme_get_logpage_selftest_res_status[2],
7529
14
            { "Device Self-test Type", "nvme.cmd.get_logpage.selftest.res.status.type",
7530
14
               FT_UINT8, BASE_HEX, VALS(stest_type_done_tbl), 0xf0, NULL, HFILL}
7531
14
        },
7532
14
        { &hf_nvme_get_logpage_selftest_res_sn,
7533
14
            { "Segment Number", "nvme.cmd.get_logpage.selftest.res.sn",
7534
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7535
14
        },
7536
14
        { &hf_nvme_get_logpage_selftest_res_vdi[0],
7537
14
            { "Valid Diagnostic Information", "nvme.cmd.get_logpage.selftest.res.vdi",
7538
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7539
14
        },
7540
14
        { &hf_nvme_get_logpage_selftest_res_vdi[1],
7541
14
            { "Namespace Identifier (NSID) Field Valid", "nvme.cmd.get_logpage.selftest.res.vdi.nsid",
7542
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
7543
14
        },
7544
14
        { &hf_nvme_get_logpage_selftest_res_vdi[2],
7545
14
            { "Failing LBA (FLBA) Field Valid", "nvme.cmd.get_logpage.selftest.res.vdi.flba",
7546
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
7547
14
        },
7548
14
        { &hf_nvme_get_logpage_selftest_res_vdi[3],
7549
14
            { "Status Code Type (SCT) Field Valid", "nvme.cmd.get_logpage.selftest.res.vdi.sct",
7550
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
7551
14
        },
7552
14
        { &hf_nvme_get_logpage_selftest_res_vdi[4],
7553
14
            { "Status Code (SC) Field Valid", "nvme.cmd.get_logpage.selftest.res.vdi.sc",
7554
14
               FT_BOOLEAN, 8, NULL, 0x8, NULL, HFILL}
7555
14
        },
7556
14
        { &hf_nvme_get_logpage_selftest_res_vdi[5],
7557
14
            { "Reserved", "nvme.cmd.get_logpage.selftest.res.vdi.rsvd",
7558
14
               FT_BOOLEAN, 8, NULL, 0xf0, NULL, HFILL}
7559
14
        },
7560
14
        { &hf_nvme_get_logpage_selftest_res_rsvd,
7561
14
            { "Reserved", "nvme.cmd.get_logpage.selftest.res.rsvd",
7562
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7563
14
        },
7564
14
        { &hf_nvme_get_logpage_selftest_res_poh,
7565
14
            { "Power On Hours (POH)", "nvme.cmd.get_logpage.selftest.res.poh",
7566
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7567
14
        },
7568
14
        { &hf_nvme_get_logpage_selftest_res_nsid,
7569
14
            { "Namespace Identifier (NSID)", "nvme.cmd.get_logpage.selftest.res.nsid",
7570
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7571
14
        },
7572
14
        { &hf_nvme_get_logpage_selftest_res_flba,
7573
14
            { "Failing LBA", "nvme.cmd.get_logpage.selftest.res.flba",
7574
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7575
14
        },
7576
14
        { &hf_nvme_get_logpage_selftest_res_sct[0],
7577
14
            { "Status Code Type", "nvme.cmd.get_logpage.selftest.res.sct",
7578
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7579
14
        },
7580
14
        { &hf_nvme_get_logpage_selftest_res_sct[1],
7581
14
            { "Additional Information", "nvme.cmd.get_logpage.selftest.res.sct.ai",
7582
14
               FT_UINT8, BASE_HEX, NULL, 0x7, NULL, HFILL}
7583
14
        },
7584
14
        { &hf_nvme_get_logpage_selftest_res_sct[2],
7585
14
            { "Reserved", "nvme.cmd.get_logpage.selftest.res.sct.rsvd",
7586
14
               FT_UINT8, BASE_HEX, NULL, 0xf8, NULL, HFILL}
7587
14
        },
7588
14
        { &hf_nvme_get_logpage_selftest_res_sc,
7589
14
            { "Status Code", "nvme.cmd.get_logpage.selftest.res.sc",
7590
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7591
14
        },
7592
14
        { &hf_nvme_get_logpage_selftest_res_vs,
7593
14
            { "Vendor Specific", "nvme.cmd.get_logpage.selftest.res.vs",
7594
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7595
14
        },
7596
        /* Telemetry Log Response */
7597
14
        { &hf_nvme_get_logpage_telemetry_li,
7598
14
            { "Log Identifier", "nvme.cmd.get_logpage.telemetry.li",
7599
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7600
14
        },
7601
14
        { &hf_nvme_get_logpage_telemetry_rsvd0,
7602
14
            { "Reserved", "nvme.cmd.get_logpage.telemetry.rsvd0",
7603
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7604
14
        },
7605
14
        { &hf_nvme_get_logpage_telemetry_ieee,
7606
14
            { "IEEE OUI Identifier (IEEE)", "nvme.cmd.get_logpage.telemetry.ieee",
7607
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7608
14
        },
7609
14
        { &hf_nvme_get_logpage_telemetry_da1lb,
7610
14
            { "Telemetry Data Area 1 Last Block", "nvme.cmd.get_logpage.telemetry.da1b",
7611
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7612
14
        },
7613
14
        { &hf_nvme_get_logpage_telemetry_da2lb,
7614
14
            { "Telemetry Data Area 2 Last Block", "nvme.cmd.get_logpage.telemetry.da2b",
7615
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7616
14
        },
7617
14
        { &hf_nvme_get_logpage_telemetry_da3lb,
7618
14
            { "Telemetry Data Area 3 Last Block", "nvme.cmd.get_logpage.telemetry.da3b",
7619
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7620
14
        },
7621
14
        { &hf_nvme_get_logpage_telemetry_rsvd1,
7622
14
            { "Reserved", "nvme.cmd.get_logpage.telemetry.rsvd1",
7623
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7624
14
        },
7625
14
        { &hf_nvme_get_logpage_telemetry_da,
7626
14
            { "Telemetry Data Available", "nvme.cmd.get_logpage.telemetry.da",
7627
14
               FT_BOOLEAN, BASE_NONE, NULL, 0x0, NULL, HFILL}
7628
14
        },
7629
14
        { &hf_nvme_get_logpage_telemetry_dgn,
7630
14
            { "Telemetry Data Generation Number", "nvme.cmd.get_logpage.telemetry.dgn",
7631
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7632
14
        },
7633
14
        { &hf_nvme_get_logpage_telemetry_ri,
7634
14
            { "Reason Identifier", "nvme.cmd.get_logpage.telemetry.ri",
7635
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7636
14
        },
7637
14
        { &hf_nvme_get_logpage_telemetry_db,
7638
14
            { "Telemetry Data Block", "nvme.cmd.get_logpage.telemetry.db",
7639
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7640
14
        },
7641
        /* Endurance Group Response */
7642
14
        { &hf_nvme_get_logpage_egroup_cw[0],
7643
14
            { "Critical Warning", "nvme.cmd.get_logpage.egroup.cw",
7644
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7645
14
        },
7646
14
        { &hf_nvme_get_logpage_egroup_cw[1],
7647
14
            { "Available Spare Capacity Below Threshold", "nvme.cmd.get_logpage.egroup.cw.asc",
7648
14
               FT_BOOLEAN, 8, NULL, 0x1, NULL, HFILL}
7649
14
        },
7650
14
        { &hf_nvme_get_logpage_egroup_cw[2],
7651
14
            { "Reserved", "nvme.cmd.get_logpage.egroup.cw.rsvd0",
7652
14
               FT_BOOLEAN, 8, NULL, 0x2, NULL, HFILL}
7653
14
        },
7654
14
        { &hf_nvme_get_logpage_egroup_cw[3],
7655
14
            { "Reliability of Endurance Group Degraded due to Media Errors", "nvme.cmd.get_logpage.egroup.cw.rd",
7656
14
               FT_BOOLEAN, 8, NULL, 0x4, NULL, HFILL}
7657
14
        },
7658
14
        { &hf_nvme_get_logpage_egroup_cw[4],
7659
14
            { "All Namespaces in Endurance Group Placed in RO State", "nvme.cmd.get_logpage.egroup.cw.ro",
7660
14
               FT_BOOLEAN, 8, NULL, 0x8, NULL, HFILL}
7661
14
        },
7662
14
        { &hf_nvme_get_logpage_egroup_cw[5],
7663
14
            { "Reserved", "nvme.cmd.get_logpage.egroup.cw.rsvd1",
7664
14
               FT_BOOLEAN, 8, NULL, 0xf0, NULL, HFILL}
7665
14
        },
7666
14
        { &hf_nvme_get_logpage_egroup_rsvd0,
7667
14
            { "Reserved", "nvme.cmd.get_logpage.egroup.rsvd0",
7668
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7669
14
        },
7670
14
        { &hf_nvme_get_logpage_egroup_as,
7671
14
            { "Available Spare Capacity %", "nvme.cmd.get_logpage.egroup.as",
7672
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7673
14
        },
7674
14
        { &hf_nvme_get_logpage_egroup_ast,
7675
14
            { "Available Spare Threshold %", "nvme.cmd.get_logpage.egroup.ast",
7676
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7677
14
        },
7678
14
        { &hf_nvme_get_logpage_egroup_pu,
7679
14
            { "Life Age (Percentage Used) %", "nvme.cmd.get_logpage.egroup.pu",
7680
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7681
14
        },
7682
14
        { &hf_nvme_get_logpage_egroup_rsvd1,
7683
14
            { "Reserved", "nvme.cmd.get_logpage.egroup.rsvd1",
7684
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7685
14
        },
7686
14
        { &hf_nvme_get_logpage_egroup_ee,
7687
14
            { "Endurance Estimate (GB that may be written)", "nvme.cmd.get_logpage.egroup.ee",
7688
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7689
14
        },
7690
14
        { &hf_nvme_get_logpage_egroup_dur,
7691
14
            { "Data Units Read (GB)", "nvme.cmd.get_logpage.egroup.dur",
7692
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7693
14
        },
7694
14
        { &hf_nvme_get_logpage_egroup_duw,
7695
14
            { "Data Units Written (GB)", "nvme.cmd.get_logpage.egroup.duw",
7696
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7697
14
        },
7698
14
        { &hf_nvme_get_logpage_egroup_muw,
7699
14
            { "Media Units Written (GB)", "nvme.cmd.get_logpage.egroup.muw",
7700
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7701
14
        },
7702
14
        { &hf_nvme_get_logpage_egroup_hrc,
7703
14
            { "Host Read Commands", "nvme.cmd.get_logpage.egroup.hrc",
7704
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7705
14
        },
7706
14
        { &hf_nvme_get_logpage_egroup_hwc,
7707
14
            { "Host Write Commands", "nvme.cmd.get_logpage.egroup.hwc",
7708
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7709
14
        },
7710
14
        { &hf_nvme_get_logpage_egroup_mdie,
7711
14
            { "Media and Data Integrity Errors", "nvme.cmd.get_logpage.egroup.mdie",
7712
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7713
14
        },
7714
14
        { &hf_nvme_get_logpage_egroup_ele,
7715
14
            { "Media and Data Integrity Errors", "nvme.cmd.get_logpage.egroup.ele",
7716
14
               FT_BYTES, BASE_NO_DISPLAY_VALUE, NULL, 0x0, NULL, HFILL}
7717
14
        },
7718
14
        { &hf_nvme_get_logpage_egroup_rsvd2,
7719
14
            { "Reserved", "nvme.cmd.get_logpage.egroup.rsvd2",
7720
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7721
14
        },
7722
        /* Predictable Latency NVMSet Response */
7723
14
        { &hf_nvme_get_logpage_pred_lat_status[0],
7724
14
            { "Predictable Latency NVM Set Status", "nvme.cmd.get_logpage.pred_lat.status",
7725
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7726
14
        },
7727
14
        { &hf_nvme_get_logpage_pred_lat_status[1],
7728
14
            { "Enabled Window Setting", "nvme.cmd.get_logpage.pred_lat.status.ws",
7729
14
               FT_UINT8, BASE_HEX, VALS(plat_status_tbl), 0x7, NULL, HFILL}
7730
14
        },
7731
14
        { &hf_nvme_get_logpage_pred_lat_status[2],
7732
14
            { "Reserved", "nvme.cmd.get_logpage.pred_lat.status.rsvd",
7733
14
               FT_UINT8, BASE_HEX, NULL, 0xf8, NULL, HFILL}
7734
14
        },
7735
14
        { &hf_nvme_get_logpage_pred_lat_rsvd0,
7736
14
            { "Reserved", "nvme.cmd.get_logpage.pred_lat.rsvd0",
7737
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7738
14
        },
7739
14
        { &hf_nvme_get_logpage_pred_lat_etype[0],
7740
14
            { "Event Type", "nvme.cmd.get_logpage.pred_lat.etype",
7741
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7742
14
        },
7743
14
        { &hf_nvme_get_logpage_pred_lat_etype[1],
7744
14
            { "DTWIN Reads Warning", "nvme.cmd.get_logpage.pred_lat.etype.rw",
7745
14
               FT_BOOLEAN, 16, NULL, 0x1, NULL, HFILL}
7746
14
        },
7747
14
        { &hf_nvme_get_logpage_pred_lat_etype[2],
7748
14
            { "DTWIN Writes Warning", "nvme.cmd.get_logpage.pred_lat.etype.ww",
7749
14
               FT_BOOLEAN, 16, NULL, 0x2, NULL, HFILL}
7750
14
        },
7751
14
        { &hf_nvme_get_logpage_pred_lat_etype[3],
7752
14
            { "DTWIN Time Warning", "nvme.cmd.get_logpage.pred_lat.etype.tw",
7753
14
               FT_BOOLEAN, 16, NULL, 0x4, NULL, HFILL}
7754
14
        },
7755
14
        { &hf_nvme_get_logpage_pred_lat_etype[4],
7756
14
            { "Reserved", "nvme.cmd.get_logpage.pred_lat.etype.rsvd",
7757
14
               FT_UINT16, BASE_HEX, NULL, 0x3ff8, NULL, HFILL}
7758
14
        },
7759
14
        { &hf_nvme_get_logpage_pred_lat_etype[5],
7760
14
            { "Autonomous transition from DTWIN to NDWIN due to typical or maximum value exceeded", "nvme.cmd.get_logpage.pred_lat.etype.atve",
7761
14
               FT_BOOLEAN, 16, NULL, 0x4000, NULL, HFILL}
7762
14
        },
7763
14
        { &hf_nvme_get_logpage_pred_lat_etype[6],
7764
14
            { "Autonomous transition from DTWIN to NDWIN due to Deterministic Excursion", "nvme.cmd.get_logpage.pred_lat.etype.atde",
7765
14
               FT_BOOLEAN, 16, NULL, 0x8000, NULL, HFILL}
7766
14
        },
7767
14
        { &hf_nvme_get_logpage_pred_lat_rsvd1,
7768
14
            { "Reserved", "nvme.cmd.get_logpage.pred_lat.rsvd1",
7769
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7770
14
        },
7771
14
        { &hf_nvme_get_logpage_pred_lat_dtwin_rt,
7772
14
            { "DTWIN Reads Typical (4 KiB blocks)", "nvme.cmd.get_logpage.pred_lat.dtwin_rt",
7773
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7774
14
        },
7775
14
        { &hf_nvme_get_logpage_pred_lat_dtwin_wt,
7776
14
            { "DTWIN Writes Typical (optimal block size)", "nvme.cmd.get_logpage.pred_lat.dtwin_wt",
7777
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7778
14
        },
7779
14
        { &hf_nvme_get_logpage_pred_lat_dtwin_tm,
7780
14
            { "DTWIN Time Maximum (ms)", "nvme.cmd.get_logpage.pred_lat.dtwin_tm",
7781
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7782
14
        },
7783
14
        { &hf_nvme_get_logpage_pred_lat_ndwin_tmh,
7784
14
            { "NDWIN Time Minimum High (ms)", "nvme.cmd.get_logpage.pred_lat.ndwin_tmh",
7785
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7786
14
        },
7787
14
        { &hf_nvme_get_logpage_pred_lat_ndwin_tml,
7788
14
            { "NDWIN Time Minimum Low (ms)", "nvme.cmd.get_logpage.pred_lat.ndwin_tml",
7789
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7790
14
        },
7791
14
        { &hf_nvme_get_logpage_pred_lat_rsvd2,
7792
14
            { "Reserved", "nvme.cmd.get_logpage.pred_lat.rsvd2",
7793
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7794
14
        },
7795
14
        { &hf_nvme_get_logpage_pred_lat_dtwin_re,
7796
14
            { "DTWIN Reads Estimate (4 KiB blocks)", "nvme.cmd.get_logpage.pred_lat.dtwin_re",
7797
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7798
14
        },
7799
14
        { &hf_nvme_get_logpage_pred_lat_dtwin_we,
7800
14
            { "DTWIN Writes Estimate (optimal block size)", "nvme.cmd.get_logpage.pred_lat.dtwin_we",
7801
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7802
14
        },
7803
14
        { &hf_nvme_get_logpage_pred_lat_dtwin_te,
7804
14
            { "DTWIN Time Estimate (ms)", "nvme.cmd.get_logpage.pred_lat.dtwin_te",
7805
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7806
14
        },
7807
14
        { &hf_nvme_get_logpage_pred_lat_rsvd3,
7808
14
            { "Reserved", "nvme.cmd.get_logpage.pred_lat.rsvd3",
7809
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7810
14
        },
7811
        /* Predictable Latency NVMSet Aggregate Response */
7812
14
        { &hf_nvme_get_logpage_pred_lat_aggreg_ne,
7813
14
            { "Number of Entries", "nvme.cmd.get_logpage.pred_lat_aggreg.ne",
7814
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7815
14
        },
7816
14
        { &hf_nvme_get_logpage_pred_lat_aggreg_nset,
7817
14
            { "NVM Set with Pending Predictable Latency Event", "nvme.cmd.get_logpage.pred_lat_aggreg.nset",
7818
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7819
14
        },
7820
        /* ANA Response */
7821
14
        { &hf_nvme_get_logpage_ana_chcnt,
7822
14
            { "Change Count", "nvme.cmd.get_logpage.ana.chcnt",
7823
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7824
14
        },
7825
14
        { &hf_nvme_get_logpage_ana_ngd,
7826
14
            { "Number of ANA Group Descriptors", "nvme.cmd.get_logpage.ana.ngd",
7827
14
               FT_UINT16, BASE_DEC, NULL, 0x0, NULL, HFILL}
7828
14
        },
7829
14
        { &hf_nvme_get_logpage_ana_rsvd,
7830
14
            { "Reserved", "nvme.cmd.get_logpage.ana.rsvd",
7831
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7832
14
        },
7833
14
        { &hf_nvme_get_logpage_ana_grp,
7834
14
            { "ANA Group Descriptor", "nvme.cmd.get_logpage.ana.grp",
7835
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7836
14
        },
7837
14
        { &hf_nvme_get_logpage_ana_grp_id,
7838
14
            { "ANA Group ID", "nvme.cmd.get_logpage.ana.grp.id",
7839
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7840
14
        },
7841
14
        { &hf_nvme_get_logpage_ana_grp_nns,
7842
14
            { "Number of NSID Values", "nvme.cmd.get_logpage.ana.grp.nns",
7843
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7844
14
        },
7845
14
        { &hf_nvme_get_logpage_ana_grp_chcnt,
7846
14
            { "Change Count", "nvme.cmd.get_logpage.ana.grp.chcnt",
7847
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7848
14
        },
7849
14
        { &hf_nvme_get_logpage_ana_grp_anas[0],
7850
14
            { "ANA State", "nvme.cmd.get_logpage.ana.grp.anas",
7851
14
               FT_UINT8, BASE_HEX, NULL, 0xf, NULL, HFILL}
7852
14
        },
7853
14
        { &hf_nvme_get_logpage_ana_grp_anas[1],
7854
14
            { "Asymmetric Namespace Access State", "nvme.cmd.get_logpage.ana.grp.anas.state",
7855
14
               FT_UINT8, BASE_HEX, VALS(ana_state_tbl), 0xf, NULL, HFILL}
7856
14
        },
7857
14
        { &hf_nvme_get_logpage_ana_grp_anas[2],
7858
14
            { "Reserved", "nvme.cmd.get_logpage.ana.grp.anas.rsvd",
7859
14
               FT_UINT8, BASE_HEX, NULL, 0xf0, NULL, HFILL}
7860
14
        },
7861
14
        { &hf_nvme_get_logpage_ana_grp_rsvd,
7862
14
            { "Reserved", "nvme.cmd.get_logpage.ana.grp.rsvd",
7863
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7864
14
        },
7865
14
        { &hf_nvme_get_logpage_ana_grp_nsid,
7866
14
            { "Namespace Identifier", "nvme.cmd.get_logpage.ana.grp.nsid",
7867
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7868
14
        },
7869
        /* LBA Status Information Response */
7870
14
        { &hf_nvme_get_logpage_lba_status_lslplen,
7871
14
            { "LBA Status Log Page Length (LSLPLEN)", "nvme.cmd.get_logpage.lba_status.lslplen",
7872
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7873
14
        },
7874
14
        { &hf_nvme_get_logpage_lba_status_nlslne,
7875
14
            { "Number of LBA Status Log Namespace Elements (NLSLNE)", "nvme.cmd.get_logpage.lba_status.nlslne",
7876
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7877
14
        },
7878
14
        { &hf_nvme_get_logpage_lba_status_estulb,
7879
14
            { "Estimate of Unrecoverable Logical Blocks (ESTULB)", "nvme.cmd.get_logpage.lba_status.estulb",
7880
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7881
14
        },
7882
14
        { &hf_nvme_get_logpage_lba_status_rsvd,
7883
14
            { "Reserved", "nvme.cmd.get_logpage.lba_status.rsvd",
7884
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7885
14
        },
7886
14
        { &hf_nvme_get_logpage_lba_status_lsgc,
7887
14
            { "LBA Status Generation Counter (LSGC)", "nvme.cmd.get_logpage.lba_status.lsgc",
7888
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7889
14
        },
7890
14
        { &hf_nvme_get_logpage_lba_status_nel,
7891
14
            { "LBA Status Log Namespace Element List", "nvme.cmd.get_logpage.lba_status.nel",
7892
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7893
14
        },
7894
14
        { &hf_nvme_get_logpage_lba_status_nel_ne,
7895
14
            { "LBA Status Log Namespace Element", "nvme.cmd.get_logpage.lba_status.nel.ne",
7896
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7897
14
        },
7898
14
        { &hf_nvme_get_logpage_lba_status_nel_ne_neid,
7899
14
            { "Namespace Element Identifier (NEID)", "nvme.cmd.get_logpage.lba_status.nel.ne.neid",
7900
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7901
14
        },
7902
14
        { &hf_nvme_get_logpage_lba_status_nel_ne_nlrd,
7903
14
            { "Number of LBA Range Descriptors (NLRD)", "nvme.cmd.get_logpage.lba_status.nel.ne.nlrd",
7904
14
               FT_UINT32, BASE_DEC_HEX, NULL, 0x0, NULL, HFILL}
7905
14
        },
7906
14
        { &hf_nvme_get_logpage_lba_status_nel_ne_ratype,
7907
14
            { "Number of LBA Range Descriptors (NLRD)", "nvme.cmd.get_logpage.lba_status.nel.ne.ratype",
7908
14
               FT_UINT8, BASE_HEX, NULL, 0x0, NULL, HFILL}
7909
14
        },
7910
14
        { &hf_nvme_get_logpage_lba_status_nel_ne_rsvd,
7911
14
            { "Reserved", "nvme.cmd.get_logpage.lba_status.nel.ne.rsvd",
7912
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7913
14
        },
7914
14
        { &hf_nvme_get_logpage_lba_status_nel_ne_rd,
7915
14
            { "LBA Range Descriptor", "nvme.cmd.get_logpage.lba_status.nel.ne.rd",
7916
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7917
14
        },
7918
14
        { &hf_nvme_get_logpage_lba_status_nel_ne_rd_rslba,
7919
14
            { "LBA Range Descriptor", "nvme.cmd.get_logpage.lba_status.nel.ne.rd.rslba",
7920
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7921
14
        },
7922
14
        { &hf_nvme_get_logpage_lba_status_nel_ne_rd_rnlb,
7923
14
            { "Range Number of Logical Blocks (RNLB)", "nvme.cmd.get_logpage.lba_status.nel.ne.rd.rnlb",
7924
14
               FT_UINT32, BASE_DEC, NULL, 0x0, NULL, HFILL}
7925
14
        },
7926
14
        { &hf_nvme_get_logpage_lba_status_nel_ne_rd_rsvd,
7927
14
            { "Reserved", "nvme.cmd.get_logpage.lba_status.nel.ne.rd.rsvd",
7928
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7929
14
        },
7930
        /* Get LogPage Endurance Group Aggregate Response */
7931
14
        { &hf_nvme_get_logpage_egroup_aggreg_ne,
7932
14
            { "Number of Entries", "nvme.cmd.get_logpage.egroup_agreg.ne",
7933
14
               FT_UINT64, BASE_DEC, NULL, 0x0, NULL, HFILL}
7934
14
        },
7935
14
        { &hf_nvme_get_logpage_egroup_aggreg_eg,
7936
14
            { "Endurance Group", "nvme.cmd.get_logpage.egroup_agreg.eg",
7937
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7938
14
        },
7939
        /* Get LogPage Reservation Notification Response */
7940
14
        { &hf_nvme_get_logpage_reserv_notif_lpc,
7941
14
            { "Log Page Count", "nvme.cmd.get_logpage.reserv_notif.lpc",
7942
14
               FT_UINT64, BASE_HEX, NULL, 0x0, NULL, HFILL}
7943
14
        },
7944
14
        { &hf_nvme_get_logpage_reserv_notif_lpt,
7945
14
            { "Reservation Notification Log Page Type", "nvme.cmd.get_logpage.reserv_notif.lpt",
7946
14
               FT_UINT8, BASE_HEX, VALS(rnlpt_tbl), 0x0, NULL, HFILL}
7947
14
        },
7948
14
        { &hf_nvme_get_logpage_reserv_notif_nalp,
7949
14
            { "Number of Available Log Pages", "nvme.cmd.get_logpage.reserv_notif.nalp",
7950
14
               FT_UINT8, BASE_DEC, NULL, 0x0, NULL, HFILL}
7951
14
        },
7952
14
        { &hf_nvme_get_logpage_reserv_notif_rsvd0,
7953
14
            { "Reserved", "nvme.cmd.get_logpage.reserv_notif.rsvd0",
7954
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7955
14
        },
7956
14
        { &hf_nvme_get_logpage_reserv_notif_nsid,
7957
14
            { "Namespace ID", "nvme.cmd.get_logpage.reserv_notif.nsid",
7958
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7959
14
        },
7960
14
        { &hf_nvme_get_logpage_reserv_notif_rsvd1,
7961
14
            { "Reserved", "nvme.cmd.get_logpage.reserv_notif.rsvd1",
7962
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
7963
14
        },
7964
        /* Get LogPage Sanitize Response */
7965
14
        { &hf_nvme_get_logpage_sanitize_sprog,
7966
14
            { "Sanitize Progress (SPROG)", "nvme.cmd.get_logpage.sanitize.sprog",
7967
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7968
14
        },
7969
14
        { &hf_nvme_get_logpage_sanitize_sstat[0],
7970
14
            { "Sanitize Status (SSTAT)", "nvme.cmd.get_logpage.sanitize.sstat",
7971
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
7972
14
        },
7973
14
        { &hf_nvme_get_logpage_sanitize_sstat[1],
7974
14
            { "Status of the most resent Sanitize Operation", "nvme.cmd.get_logpage.sanitize.sstat.mrst",
7975
14
               FT_UINT16, BASE_HEX, VALS(san_mrst_tbl), 0x7, NULL, HFILL}
7976
14
        },
7977
14
        { &hf_nvme_get_logpage_sanitize_sstat[2],
7978
14
            { "Number of Completed Overwrite Passes", "nvme.cmd.get_logpage.sanitize.sstat.cop",
7979
14
               FT_UINT16, BASE_HEX, NULL, 0xf8, NULL, HFILL}
7980
14
        },
7981
14
        { &hf_nvme_get_logpage_sanitize_sstat[3],
7982
14
            { "Global Data Erased", "nvme.cmd.get_logpage.sanitize.sstat.gde",
7983
14
               FT_BOOLEAN, 16, NULL, 0x100, NULL, HFILL}
7984
14
        },
7985
14
        { &hf_nvme_get_logpage_sanitize_sstat[4],
7986
14
            { "Reserved", "nvme.cmd.get_logpage.sanitize.sstat.rsvd",
7987
14
               FT_UINT16, BASE_HEX, NULL, 0xfe00, NULL, HFILL}
7988
14
        },
7989
14
        { &hf_nvme_get_logpage_sanitize_scdw10,
7990
14
            { "Sanitize Command Dword 10 Information (SCDW10)", "nvme.cmd.get_logpage.sanitize.scdw10",
7991
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7992
14
        },
7993
14
        { &hf_nvme_get_logpage_sanitize_eto,
7994
14
            { "Estimated Time For Overwrite (seconds)", "nvme.cmd.get_logpage.sanitize.eto",
7995
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
7996
14
        },
7997
14
        { &hf_nvme_get_logpage_sanitize_etbe,
7998
14
            { "Estimated Time For Block Erase (seconds)", "nvme.cmd.get_logpage.sanitize.etbe",
7999
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8000
14
        },
8001
14
        { &hf_nvme_get_logpage_sanitize_etce,
8002
14
            { "Estimated Time For Crypto Erase (seconds)", "nvme.cmd.get_logpage.sanitize.etce",
8003
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8004
14
        },
8005
14
        { &hf_nvme_get_logpage_sanitize_etond,
8006
14
            { "Estimated Time For Overwrite (seconds) with No-Deallocate", "nvme.cmd.get_logpage.sanitize.etond",
8007
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8008
14
        },
8009
14
        { &hf_nvme_get_logpage_sanitize_etbend,
8010
14
            { "Estimated Time For Block Erase (seconds) with No-Deallocate", "nvme.cmd.get_logpage.sanitize.etbend",
8011
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8012
14
        },
8013
14
        { &hf_nvme_get_logpage_sanitize_etcend,
8014
14
            { "Estimated Time For Crypto Erase (seconds) with No-Deallocate", "nvme.cmd.get_logpage.sanitize.etcend",
8015
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8016
14
        },
8017
14
        { &hf_nvme_get_logpage_sanitize_rsvd,
8018
14
            { "Reserved", "nvme.cmd.get_logpage.sanitize.rsvd",
8019
14
               FT_BYTES, BASE_NONE, NULL, 0x0, NULL, HFILL}
8020
14
        },
8021
        /* NVMe Response fields */
8022
14
        { &hf_nvme_cqe_dword0,
8023
14
            { "DWORD0", "nvme.cqe.dword0",
8024
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8025
14
        },
8026
14
        { &hf_nvme_cqe_dword0_sf_err,
8027
14
            { "Set Features Error Specific Code", "nvme.cqe.dword0.set_features.err",
8028
14
               FT_UINT32, BASE_HEX, VALS(nvme_cqe_sc_sf_err_dword0_tbl), 0x0, NULL, HFILL}
8029
14
        },
8030
14
        { &hf_nvme_cqe_aev_dword0[0],
8031
14
            { "DWORD0", "nvme.cqe.dword0.aev",
8032
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8033
14
        },
8034
14
        { &hf_nvme_cqe_aev_dword0[1],
8035
14
            { "Asynchronous Event Type", "nvme.cqe.dword0.aev.aet",
8036
14
               FT_UINT32, BASE_HEX, VALS(nvme_cqe_aev_aet_dword0_tbl), 0x7, NULL, HFILL}
8037
14
        },
8038
14
        { &hf_nvme_cqe_aev_dword0[2],
8039
14
            { "Reserved", "nvme.cqe.dword0.aev.rsvd0",
8040
14
               FT_UINT32, BASE_HEX, NULL, 0xf8, NULL, HFILL}
8041
14
        },
8042
14
        { &hf_nvme_cqe_aev_dword0[3],
8043
14
            { "Asynchronous Event Information", "nvme.cqe.dword0.aev.aei",
8044
14
               FT_UINT32, BASE_HEX, NULL, 0xff00, NULL, HFILL}
8045
14
        },
8046
14
        { &hf_nvme_cqe_aev_dword0[4],
8047
14
            { "Log Page Identifier", "nvme.cqe.dword0.aev.lpi",
8048
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_logpage_lid), 0xff0000, NULL, HFILL}
8049
14
        },
8050
14
        { &hf_nvme_cqe_aev_dword0[5],
8051
14
            { "Reserved", "nvme.cqe.dword0.aev.rsvd1",
8052
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
8053
14
        },
8054
        /* Set Feature Responses */
8055
14
        { &hf_nvme_cqe_dword0_sf_nq[0],
8056
14
            { "DWORD0: Set Feature Number of Queues Result", "nvme.cqe.dword0.set_features.nq",
8057
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8058
14
        },
8059
14
        { &hf_nvme_cqe_dword0_sf_nq[1],
8060
14
            { "Number of IO Submission Queues Allocated", "nvme.cqe.dword0.set_features.nq.nsqa",
8061
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_nvme_queues), 0xffff, NULL, HFILL}
8062
14
        },
8063
14
        { &hf_nvme_cqe_dword0_sf_nq[2],
8064
14
            { "Number of IO Completion Queues Allocated", "nvme.cqe.dword0.set_features.ncqa",
8065
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_nvme_queues), 0xffff0000, NULL, HFILL}
8066
14
        },
8067
        /* Get Feature Responses */
8068
14
        { &hf_nvme_cqe_get_features_dword0_arb[0],
8069
14
            { "DWORD0", "nvme.cqe.dword0.get_features.arb",
8070
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8071
14
        },
8072
14
        { &hf_nvme_cqe_get_features_dword0_arb[1],
8073
14
            { "Arbitration Burst", "nvme.cqe.dword0.get_features.arb.ab",
8074
14
               FT_UINT32, BASE_HEX, NULL, 0x7, NULL, HFILL}
8075
14
        },
8076
14
        { &hf_nvme_cqe_get_features_dword0_arb[3],
8077
14
            { "Low Priority Weight", "nvme.cqe.dword0.get_features.arb.lpw",
8078
14
               FT_UINT32, BASE_HEX, NULL, 0xff00, NULL, HFILL}
8079
14
        },
8080
14
        { &hf_nvme_cqe_get_features_dword0_arb[4],
8081
14
            { "Medium Priority Weight", "nvme.cqe.dword0.get_features.arb.mpw",
8082
14
               FT_UINT32, BASE_HEX, NULL, 0xff0000, NULL, HFILL}
8083
14
        },
8084
14
        { &hf_nvme_cqe_get_features_dword0_arb[5],
8085
14
            { "High Priority Weight", "nvme.cqe.dword0.get_features.arb.hpw",
8086
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
8087
14
        },
8088
14
        { &hf_nvme_cqe_get_features_dword0_pm[0],
8089
14
            { "DWORD0", "nvme.cqe.dword0.get_features.pm",
8090
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8091
14
        },
8092
14
        { &hf_nvme_cqe_get_features_dword0_pm[1],
8093
14
            { "Power State", "nvme.cqe.dword0.get_features.pm.ps",
8094
14
               FT_UINT32, BASE_HEX, NULL, 0x1f, NULL, HFILL}
8095
14
        },
8096
14
        { &hf_nvme_cqe_get_features_dword0_pm[2],
8097
14
            { "Work Hint", "nvme.cqe.dword0.get_features.pm.wh",
8098
14
               FT_UINT32, BASE_HEX, NULL, 0xe0, NULL, HFILL}
8099
14
        },
8100
14
        { &hf_nvme_cqe_get_features_dword0_pm[3],
8101
14
            { "Work Hint", "nvme.cqe.dword0.get_features.pm.rsvd",
8102
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
8103
14
        },
8104
14
        { &hf_nvme_cqe_get_features_dword0_lbart[0],
8105
14
            { "DWORD0", "nvme.cqe.dword0.get_features.lbart",
8106
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8107
14
        },
8108
14
        { &hf_nvme_cqe_get_features_dword0_lbart[1],
8109
14
            { "DWORD0", "nvme.cqe.dword0.get_features.lbart.lbarn",
8110
14
               FT_UINT32, BASE_HEX, NULL, 0x3f, NULL, HFILL}
8111
14
        },
8112
14
        { &hf_nvme_cqe_get_features_dword0_lbart[2],
8113
14
            { "DWORD0", "nvme.cqe.dword0.get_features.lbart.rsvd",
8114
14
               FT_UINT32, BASE_HEX, NULL, 0xffffffc0, NULL, HFILL}
8115
14
        },
8116
14
        { &hf_nvme_cqe_get_features_dword0_tt[0],
8117
14
            { "DWORD0", "nvme.cqe.dword0.get_features.tt",
8118
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8119
14
        },
8120
14
        { &hf_nvme_cqe_get_features_dword0_tt[1],
8121
14
            { "Temperature Threshold", "nvme.cqe.dword0.get_features.tt.tmpth",
8122
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
8123
14
        },
8124
14
        { &hf_nvme_cqe_get_features_dword0_tt[2],
8125
14
            { "Threshold Temperature Select", "nvme.cqe.dword0.get_features.tt.tmpsel",
8126
14
               FT_UINT32, BASE_HEX, VALS(sf_tmpsel_table), 0xf0000, NULL, HFILL}
8127
14
        },
8128
14
        { &hf_nvme_cqe_get_features_dword0_tt[3],
8129
14
            { "Threshold Type Select", "nvme.cqe.dword0.get_features.tt.thpsel",
8130
14
               FT_UINT32, BASE_HEX, VALS(sf_thpsel_table), 0x300000, NULL, HFILL}
8131
14
        },
8132
14
        { &hf_nvme_cqe_get_features_dword0_tt[4],
8133
14
            { "Reserved", "nvme.cqe.dword0.get_features.tt.rsvd",
8134
14
               FT_UINT32, BASE_HEX, NULL, 0xc00000, NULL, HFILL}
8135
14
        },
8136
14
        { &hf_nvme_cqe_get_features_dword0_erec[0],
8137
14
            { "DWORD0", "nvme.cqe.dword0.get_features.erec",
8138
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8139
14
        },
8140
14
        { &hf_nvme_cqe_get_features_dword0_erec[1],
8141
14
            { "Time Limited Error Recovery (100 ms units)", "nvme.cqe.dword0.get_features.erec.tler",
8142
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
8143
14
        },
8144
14
        { &hf_nvme_cqe_get_features_dword0_erec[2],
8145
14
            { "Deallocated or Unwritten Logical Block Error Enable", "nvme.cqe.dword0.get_features.erec.dulbe",
8146
14
               FT_BOOLEAN, 32, NULL, 0x10000, NULL, HFILL}
8147
14
        },
8148
14
        { &hf_nvme_cqe_get_features_dword0_erec[3],
8149
14
            { "Reserved", "nvme.cqe.dword0.get_features.erec.rsvd",
8150
14
               FT_UINT32, BASE_HEX, NULL, 0xfe0000, NULL, HFILL}
8151
14
        },
8152
14
        { &hf_nvme_cqe_get_features_dword0_vwce[0],
8153
14
            { "DWORD0", "nvme.cqe.dword0.get_features.vwce",
8154
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8155
14
        },
8156
14
        { &hf_nvme_cqe_get_features_dword0_vwce[1],
8157
14
            { "Volatile Write Cache Enable", "nvme.cqe.dword0.get_features.vwce.wce",
8158
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
8159
14
        },
8160
14
        { &hf_nvme_cqe_get_features_dword0_vwce[2],
8161
14
            { "Volatile Write Cache Enable", "nvme.cqe.dword0.get_features.vwce.rsvd",
8162
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
8163
14
        },
8164
14
        { &hf_nvme_cqe_get_features_dword0_nq[0],
8165
14
            { "DWORD0", "nvme.cqe.dword0.get_features.nq",
8166
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8167
14
        },
8168
14
        { &hf_nvme_cqe_get_features_dword0_nq[1],
8169
14
            { "Number of IO Submission Queues Allocated", "nvme.cqe.dword0.get_features.nq.nsqa",
8170
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_nvme_queues), 0xffff, NULL, HFILL}
8171
14
        },
8172
14
        { &hf_nvme_cqe_get_features_dword0_nq[2],
8173
14
            { "Number of IO Completion Queues Allocated", "nvme.cqe.dword0.get_features.nq.ncqa",
8174
14
               FT_UINT32, BASE_CUSTOM, CF_FUNC(add_nvme_queues), 0xffff0000, NULL, HFILL}
8175
14
        },
8176
14
        { &hf_nvme_cqe_get_features_dword0_irqc[0],
8177
14
            { "DWORD0", "nvme.cqe.dword0.get_features.irqc",
8178
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8179
14
        },
8180
14
        { &hf_nvme_cqe_get_features_dword0_irqc[1],
8181
14
            { "Aggregation Threshold", "nvme.cqe.dword0.get_features.irqc.thr",
8182
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
8183
14
        },
8184
14
        { &hf_nvme_cqe_get_features_dword0_irqc[2],
8185
14
            { "Aggregation Time (100 us units)", "nvme.cqe.dword0.get_features.irqc.time",
8186
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
8187
14
        },
8188
14
        { &hf_nvme_cqe_get_features_dword0_irqv[0],
8189
14
            { "DWORD0", "nvme.cqe.dword0.get_features.irqv",
8190
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8191
14
        },
8192
14
        { &hf_nvme_cqe_get_features_dword0_irqv[1],
8193
14
            { "IRQ Vector", "nvme.cqe.dword0.get_features.irqv.iv",
8194
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8195
14
        },
8196
14
        { &hf_nvme_cqe_get_features_dword0_irqv[2],
8197
14
            { "Coalescing Disable", "nvme.cqe.dword0.get_features.irqv.cd",
8198
14
               FT_BOOLEAN, 32, NULL, 0x1ffff, NULL, HFILL}
8199
14
        },
8200
14
        { &hf_nvme_cqe_get_features_dword0_irqv[3],
8201
14
            { "Reserved", "nvme.cqe.dword0.get_features.irqv.rsvd",
8202
14
               FT_UINT32, BASE_HEX, NULL, 0xfffe0000, NULL, HFILL}
8203
14
        },
8204
14
        { &hf_nvme_cqe_get_features_dword0_wan[0],
8205
14
            { "DWORD0", "nvme.cqe.dword0.get_features.wan",
8206
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8207
14
        },
8208
14
        { &hf_nvme_cqe_get_features_dword0_wan[1],
8209
14
            { "Disable Normal", "nvme.cqe.dword0.get_features.wan.dn",
8210
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
8211
14
        },
8212
14
        { &hf_nvme_cqe_get_features_dword0_wan[2],
8213
14
            { "Reserved", "nvme.cqe.dword0.get_features.wan.rsvd",
8214
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
8215
14
        },
8216
14
        { &hf_nvme_cqe_get_features_dword0_aec[0],
8217
14
            { "DWORD0", "nvme.cqe.dword0.get_features.aec",
8218
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8219
14
        },
8220
14
        { &hf_nvme_cqe_get_features_dword0_aec[1],
8221
14
            { "SMART and Health Critical Warnings Bitmask", "nvme.cqe.dword0.get_features.aec.smart",
8222
14
               FT_UINT32, BASE_HEX, NULL, 0xff, NULL, HFILL}
8223
14
        },
8224
14
        { &hf_nvme_cqe_get_features_dword0_aec[2],
8225
14
            { "Namespace Attribute Notices", "nvme.cqe.dword0.get_features.aec.ns",
8226
14
               FT_BOOLEAN, 32, NULL, 0x100, NULL, HFILL}
8227
14
        },
8228
14
        { &hf_nvme_cqe_get_features_dword0_aec[3],
8229
14
            { "Firmware Activation Notices", "nvme.cqe.dword0.get_features.aec.fwa",
8230
14
               FT_BOOLEAN, 32, NULL, 0x200, NULL, HFILL}
8231
14
        },
8232
14
        { &hf_nvme_cqe_get_features_dword0_aec[4],
8233
14
            { "Telemetry Log Notices", "nvme.cqe.dword0.get_features.aec.tel",
8234
14
               FT_BOOLEAN, 32, NULL, 0x400, NULL, HFILL}
8235
14
        },
8236
14
        { &hf_nvme_cqe_get_features_dword0_aec[5],
8237
14
            { "ANA Change Notices", "nvme.cqe.dword0.get_features.aec.ana",
8238
14
               FT_BOOLEAN, 32, NULL, 0x800, NULL, HFILL}
8239
14
        },
8240
14
        { &hf_nvme_cqe_get_features_dword0_aec[6],
8241
14
            { "Predictable Latency Event Aggregate Log Change Notices", "nvme.cqe.dword0.get_features.aec.plat",
8242
14
               FT_BOOLEAN, 32, NULL, 0x1000, NULL, HFILL}
8243
14
        },
8244
14
        { &hf_nvme_cqe_get_features_dword0_aec[7],
8245
14
            { "LBA Status Information Notices", "nvme.cqe.dword0.get_features.aec.lba",
8246
14
               FT_BOOLEAN, 32, NULL, 0x2000, NULL, HFILL}
8247
14
        },
8248
14
        { &hf_nvme_cqe_get_features_dword0_aec[8],
8249
14
            { "Endurance Group Event Aggregate Log Change Notices", "nvme.cqe.dword0.get_features.aec.eg",
8250
14
               FT_BOOLEAN, 32, NULL, 0x4000, NULL, HFILL}
8251
14
        },
8252
14
        { &hf_nvme_cqe_get_features_dword0_aec[9],
8253
14
            { "Reserved", "nvme.cqe.dword0.get_features.aec.rsvd",
8254
14
               FT_UINT32, BASE_HEX, NULL, 0x7fff8000, NULL, HFILL}
8255
14
        },
8256
14
        { &hf_nvme_cqe_get_features_dword0_aec[10],
8257
14
            { "Discovery Log Page Change Notification", "nvme.cqe.dword0.get_features.aec.disc",
8258
14
               FT_BOOLEAN, 32, NULL, 0x80000000, NULL, HFILL}
8259
14
        },
8260
14
        { &hf_nvme_cqe_get_features_dword0_apst[0],
8261
14
            { "DWORD0", "nvme.cqe.dword0.get_features.apst",
8262
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8263
14
        },
8264
14
        { &hf_nvme_cqe_get_features_dword0_apst[1],
8265
14
            { "Autonomous Power State Transition Enable", "nvme.cqe.dword0.get_features.apst.apste",
8266
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
8267
14
        },
8268
14
        { &hf_nvme_cqe_get_features_dword0_apst[2],
8269
14
            { "Reserved", "nvme.cqe.dword0.get_features.apst.rsvd",
8270
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
8271
14
        },
8272
14
        { &hf_nvme_cqe_get_features_dword0_kat[0],
8273
14
            { "DWORD0", "nvme.cqe.dword0.get_features.kat",
8274
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8275
14
        },
8276
14
        { &hf_nvme_cqe_get_features_dword0_kat[1],
8277
14
            { "Keep Alive Timeout", "nvme.cqe.dword0.get_features.kat.kato",
8278
14
               FT_UINT32, BASE_DEC|BASE_UNIT_STRING, UNS(&units_milliseconds), 0, NULL, HFILL}
8279
14
        },
8280
14
        { &hf_nvme_cqe_get_features_dword0_hctm[0],
8281
14
            { "DWORD0", "nvme.cqe.dword0.get_features.hctm",
8282
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8283
14
        },
8284
14
        { &hf_nvme_cqe_get_features_dword0_hctm[1],
8285
14
            { "Thermal Management Temperature 2 (K)", "nvme.cqe.dword0.get_features.hctm.tmt2",
8286
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8287
14
        },
8288
14
        { &hf_nvme_cqe_get_features_dword0_hctm[2],
8289
14
            { "Thermal Management Temperature 1 (K)", "nvme.cqe.dword0.get_features.hctm.tmt1",
8290
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8291
14
        },
8292
14
        { &hf_nvme_cqe_get_features_dword0_nops[0],
8293
14
            { "DWORD0", "nvme.cqe.dword0.get_features.nops",
8294
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8295
14
        },
8296
14
        { &hf_nvme_cqe_get_features_dword0_nops[1],
8297
14
            { "Non-Operational Power State Permissive Mode Enable", "nvme.cqe.dword0.get_features.nops.noppme",
8298
14
               FT_UINT32, BASE_HEX, NULL, 0x1, NULL, HFILL}
8299
14
        },
8300
14
        { &hf_nvme_cqe_get_features_dword0_nops[2],
8301
14
            { "Reserved", "nvme.cqe.dword0.get_features.nops.rsvd",
8302
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
8303
14
        },
8304
14
        { &hf_nvme_cqe_get_features_dword0_rrl[0],
8305
14
            { "DWORD0", "nvme.cqe.dword0.get_features.rrl",
8306
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8307
14
        },
8308
14
        { &hf_nvme_cqe_get_features_dword0_rrl[1],
8309
14
            { "Read Recovery Level", "nvme.cqe.dword0.get_features.rrl.rrl",
8310
14
               FT_UINT32, BASE_HEX, NULL, 0xf, NULL, HFILL}
8311
14
        },
8312
14
        { &hf_nvme_cqe_get_features_dword0_rrl[2],
8313
14
            { "Reserved", "nvme.cqe.dword0.get_features.rrl.rsvd",
8314
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffff0, NULL, HFILL}
8315
14
        },
8316
14
        { &hf_nvme_cqe_get_features_dword0_plmc[0],
8317
14
            { "DWORD0", "nvme.cqe.dword0.get_features.plmc",
8318
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8319
14
        },
8320
14
        { &hf_nvme_cqe_get_features_dword0_plmc[1],
8321
14
            { "Predictable Latency Enable", "nvme.cqe.dword0.get_features.plmc.ple",
8322
14
               FT_UINT32, BASE_HEX, NULL, 0x1, NULL, HFILL}
8323
14
        },
8324
14
        { &hf_nvme_cqe_get_features_dword0_plmc[2],
8325
14
            { "Reserved", "nvme.cqe.dword0.get_features.plmc.rsvd",
8326
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
8327
14
        },
8328
14
        { &hf_nvme_cqe_get_features_dword0_plmw[0],
8329
14
            { "DWORD0", "nvme.cqe.dword0.get_features.plmw",
8330
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8331
14
        },
8332
14
        { &hf_nvme_cqe_get_features_dword0_plmw[1],
8333
14
            { "NVM Set Identifier", "nvme.cqe.dword0.get_features.plmw.nvmsetid",
8334
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
8335
14
        },
8336
14
        { &hf_nvme_cqe_get_features_dword0_plmw[2],
8337
14
            { "Reserved", "nvme.cqe.dword0.get_features.plmw.rsvd",
8338
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
8339
14
        },
8340
14
        { &hf_nvme_cqe_get_features_dword0_lbasi[0],
8341
14
            { "DWORD0", "nvme.cqe.dword0.get_features.lbasi",
8342
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8343
14
        },
8344
14
        { &hf_nvme_cqe_get_features_dword0_lbasi[1],
8345
14
            { "LBA Status Information Report Interval (100 ms)", "nvme.cqe.dword0.get_features.lbasi.lsiri",
8346
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
8347
14
        },
8348
14
        { &hf_nvme_cqe_get_features_dword0_lbasi[2],
8349
14
            { "LBA Status Information Poll Interval (100 ms)", "nvme.cqe.dword0.get_features.lbasi.lsipi",
8350
14
               FT_UINT32, BASE_HEX, NULL, 0xffff0000, NULL, HFILL}
8351
14
        },
8352
14
        { &hf_nvme_cqe_get_features_dword0_san[0],
8353
14
            { "DWORD0", "nvme.cqe.dword0.get_features.san",
8354
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8355
14
        },
8356
14
        { &hf_nvme_cqe_get_features_dword0_san[1],
8357
14
            { "No-Deallocate Response Mode", "nvme.cqe.dword0.get_features.san.nodrm",
8358
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
8359
14
        },
8360
14
        { &hf_nvme_cqe_get_features_dword0_san[2],
8361
14
            { "Reserved", "nvme.cqe.dword0.get_features.san.rsvd",
8362
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
8363
14
        },
8364
14
        { &hf_nvme_cqe_get_features_dword0_eg[0],
8365
14
            { "DWORD0", "nvme.cqe.dword0.get_features.eg",
8366
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8367
14
        },
8368
14
        { &hf_nvme_cqe_get_features_dword0_eg[1],
8369
14
            { "Endurance Group Identifier", "nvme.cqe.dword0.get_features.eg.endgid",
8370
14
               FT_UINT32, BASE_HEX, NULL, 0xffff, NULL, HFILL}
8371
14
        },
8372
14
        { &hf_nvme_cqe_get_features_dword0_eg[2],
8373
14
            { "Endurance Group Critical Warnings Bitmask", "nvme.cqe.dword0.get_features.eg.egcw",
8374
14
               FT_UINT32, BASE_HEX, NULL, 0xff0000, NULL, HFILL}
8375
14
        },
8376
14
        { &hf_nvme_cqe_get_features_dword0_eg[3],
8377
14
            { "Reserved", "nvme.cqe.dword0.get_features.eg.rsvd",
8378
14
               FT_UINT32, BASE_HEX, NULL, 0xff000000, NULL, HFILL}
8379
14
        },
8380
14
        { &hf_nvme_cqe_get_features_dword0_swp[0],
8381
14
            { "DWORD0", "nvme.cqe.dword0.get_features.swp",
8382
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8383
14
        },
8384
14
        { &hf_nvme_cqe_get_features_dword0_swp[1],
8385
14
            { "Pre-boot Software Load Count", "nvme.cqe.dword0.get_features.swp.pbslc",
8386
14
               FT_UINT32, BASE_HEX, NULL, 0xff, NULL, HFILL}
8387
14
        },
8388
14
        { &hf_nvme_cqe_get_features_dword0_swp[2],
8389
14
            { "Reserved", "nvme.cqe.dword0.get_features.swp.rsvd",
8390
14
               FT_UINT32, BASE_HEX, NULL, 0xffffff00, NULL, HFILL}
8391
14
        },
8392
14
        { &hf_nvme_cqe_get_features_dword0_hid[0],
8393
14
            { "DWORD0", "nvme.cqe.dword0.get_features.hid",
8394
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8395
14
        },
8396
14
        { &hf_nvme_cqe_get_features_dword0_hid[1],
8397
14
            { "Enable Extended Host Identifier", "nvme.cqe.dword0.get_features.hid.exhid",
8398
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
8399
14
        },
8400
14
        { &hf_nvme_cqe_get_features_dword0_hid[2],
8401
14
            { "Reserved", "nvme.cqe.dword0.get_features.hid.rsvd",
8402
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
8403
14
        },
8404
14
        { &hf_nvme_cqe_get_features_dword0_rsrvn[0],
8405
14
            { "DWORD0", "nvme.cqe.dword0.get_features.rsrvn",
8406
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8407
14
        },
8408
14
        { &hf_nvme_cqe_get_features_dword0_rsrvn[1],
8409
14
            { "Reserved", "nvme.cqe.dword0.get_features.rsrvn.rsvd0",
8410
14
               FT_UINT32, BASE_HEX, NULL, 0x1, NULL, HFILL}
8411
14
        },
8412
14
        { &hf_nvme_cqe_get_features_dword0_rsrvn[2],
8413
14
            { "Mask Registration Preempted Notification" , "nvme.cqe.dword0.get_features.rsrvn.regpre",
8414
14
               FT_BOOLEAN, 32, NULL, 0x2, NULL, HFILL}
8415
14
        },
8416
14
        { &hf_nvme_cqe_get_features_dword0_rsrvn[3],
8417
14
            { "Mask Reservation Released Notification", "nvme.cqe.dword0.get_features.rsrvn.resrel",
8418
14
               FT_BOOLEAN, 32, NULL, 0x4, NULL, HFILL}
8419
14
        },
8420
14
        { &hf_nvme_cqe_get_features_dword0_rsrvn[4],
8421
14
            { "Mask Reservation Preempted Notification", "nvme.cqe.dword0.get_features.rsrvn.resrpe",
8422
14
               FT_BOOLEAN, 32, NULL, 0x8, NULL, HFILL}
8423
14
        },
8424
14
        { &hf_nvme_cqe_get_features_dword0_rsrvn[5],
8425
14
            { "Reserved", "nvme.cqe.dword0.get_features.rsrvn.rsvd1",
8426
14
               FT_UINT32, BASE_HEX, NULL, 0xfffff0, NULL, HFILL}
8427
14
        },
8428
14
        { &hf_nvme_cqe_get_features_dword0_rsrvp[0],
8429
14
            { "DWORD0", "nvme.cqe.dword0.get_features.rsrvp",
8430
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8431
14
        },
8432
14
        { &hf_nvme_cqe_get_features_dword0_rsrvp[1],
8433
14
            { "Persist Through Power Loss", "nvme.cqe.dword0.get_features.rsrvp.ptpl",
8434
14
               FT_BOOLEAN, 32, NULL, 0x1, NULL, HFILL}
8435
14
        },
8436
14
        { &hf_nvme_cqe_get_features_dword0_rsrvp[2],
8437
14
            { "Reserved", "nvme.cqe.dword0.get_features.rsrvp.rsvd",
8438
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffffe, NULL, HFILL}
8439
14
        },
8440
14
        { &hf_nvme_cqe_get_features_dword0_nswp[0],
8441
14
            { "DWORD0", "nvme.cqe.dword0.get_features.nswp",
8442
14
               FT_UINT32, BASE_HEX, NULL, 0, NULL, HFILL}
8443
14
        },
8444
14
        { &hf_nvme_cqe_get_features_dword0_nswp[1],
8445
14
            { "DWORD0", "nvme.cqe.dword0.get_features.nswp.wps",
8446
14
               FT_UINT32, BASE_HEX, VALS(sf_wps), 0x7, NULL, HFILL}
8447
14
        },
8448
14
        { &hf_nvme_cqe_get_features_dword0_nswp[2],
8449
14
            { "DWORD0", "nvme.cqe.dword0.get_features.nswp.rsvd",
8450
14
               FT_UINT32, BASE_HEX, NULL, 0xfffffff8, NULL, HFILL}
8451
14
        },
8452
        /* Generic Response Fields */
8453
14
        { &hf_nvme_cqe_dword1,
8454
14
            { "DWORD1", "nvme.cqe.dword1",
8455
14
               FT_UINT32, BASE_HEX, NULL, 0x0, NULL, HFILL}
8456
14
        },
8457
14
        { &hf_nvme_cqe_sqhd,
8458
14
            { "SQ Head Pointer", "nvme.cqe.sqhd",
8459
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
8460
14
        },
8461
14
        { &hf_nvme_cqe_sqid,
8462
14
            { "SQ Identifier", "nvme.cqe.sqid",
8463
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
8464
14
        },
8465
14
        { &hf_nvme_cqe_cid,
8466
14
            { "Command Identifier", "nvme.cqe.cid",
8467
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
8468
14
        },
8469
14
        { &hf_nvme_cqe_status[0],
8470
14
            { "Status Field", "nvme.cqe.status",
8471
14
               FT_UINT16, BASE_HEX, NULL, 0x0, NULL, HFILL}
8472
14
        },
8473
14
        { &hf_nvme_cqe_status[1],
8474
14
            { "Phase Tag", "nvme.cqe.status.p",
8475
14
               FT_UINT16, BASE_HEX, NULL, 0x1, NULL, HFILL}
8476
14
        },
8477
14
        { &hf_nvme_cqe_status_rsvd,
8478
14
            { "Reserved", "nvme.cqe.status.rsvd",
8479
14
               FT_UINT16, BASE_HEX, NULL, 0x1, NULL, HFILL}
8480
14
        },
8481
14
        { &hf_nvme_cqe_status[2],
8482
14
            { "Status Code", "nvme.cqe.status.sc",
8483
14
               FT_UINT16, BASE_HEX, NULL, 0x1fe, NULL, HFILL}
8484
14
        },
8485
14
        { &hf_nvme_cqe_status[3],
8486
14
            { "Status Code Type", "nvme.cqe.status.sct",
8487
14
               FT_UINT16, BASE_HEX, VALS(nvme_cqe_sct_tbl), 0xE00, NULL, HFILL}
8488
14
        },
8489
14
        { &hf_nvme_cqe_status[4],
8490
14
            { "Command Retry Delay", "nvme.cqe.status.crd",
8491
14
               FT_UINT16, BASE_HEX, NULL, 0x3000, NULL, HFILL}
8492
14
        },
8493
14
        { &hf_nvme_cqe_status[5],
8494
14
            { "More Information in Log Page", "nvme.cqe.status.m",
8495
14
               FT_BOOLEAN, 16, NULL, 0x4000, NULL, HFILL}
8496
14
        },
8497
14
        { &hf_nvme_cqe_status[6],
8498
14
            { "Do not Retry", "nvme.cqe.status.dnr",
8499
14
               FT_BOOLEAN, 16, NULL, 0x8000, NULL, HFILL}
8500
14
        },
8501
14
        { &hf_nvme_cmd_pkt,
8502
14
            { "Cmd in", "nvme.cmd_pkt",
8503
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8504
14
              "The Cmd for this transaction is in this frame", HFILL }
8505
14
        },
8506
14
        { &hf_nvme_data_req,
8507
14
            { "DATA Transfer Request", "nvme.data_req",
8508
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8509
14
              "DATA transfer request for this transaction is in this frame", HFILL }
8510
14
        },
8511
14
        { &hf_nvme_data_tr[0],
8512
14
            { "DATA Transfer 0", "nvme.data.tr0",
8513
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8514
14
              "DATA transfer 0 for this transaction is in this frame", HFILL }
8515
14
        },
8516
14
        { &hf_nvme_data_tr[1],
8517
14
            { "DATA Transfer 1", "nvme.data_tr1",
8518
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8519
14
              "DATA transfer 1 for this transaction is in this frame", HFILL }
8520
14
        },
8521
14
        { &hf_nvme_data_tr[2],
8522
14
            { "DATA Transfer 2", "nvme.data_tr2",
8523
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8524
14
              "DATA transfer 2 for this transaction is in this frame", HFILL }
8525
14
        },
8526
14
        { &hf_nvme_data_tr[3],
8527
14
            { "DATA Transfer 3", "nvme.data_tr3",
8528
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8529
14
              "DATA transfer 3 for this transaction is in this frame", HFILL }
8530
14
        },
8531
14
        { &hf_nvme_data_tr[4],
8532
14
            { "DATA Transfer 4", "nvme.data_tr4",
8533
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8534
14
              "DATA transfer 4 for this transaction is in this frame", HFILL }
8535
14
        },
8536
14
        { &hf_nvme_data_tr[5],
8537
14
            { "DATA Transfer 5", "nvme.data_tr5",
8538
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8539
14
              "DATA transfer 5 for this transaction is in this frame", HFILL }
8540
14
        },
8541
14
        { &hf_nvme_data_tr[6],
8542
14
            { "DATA Transfer 6", "nvme.data_tr6",
8543
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8544
14
              "DATA transfer 6 for this transaction is in this frame", HFILL }
8545
14
        },
8546
14
        { &hf_nvme_data_tr[7],
8547
14
            { "DATA Transfer 7", "nvme.data_tr7",
8548
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8549
14
              "DATA transfer 7 for this transaction is in this frame", HFILL }
8550
14
        },
8551
14
        { &hf_nvme_data_tr[8],
8552
14
            { "DATA Transfer 8", "nvme.data_tr8",
8553
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8554
14
              "DATA transfer 8 for this transaction is in this frame", HFILL }
8555
14
        },
8556
14
        { &hf_nvme_data_tr[9],
8557
14
            { "DATA Transfer 9", "nvme.data_tr9",
8558
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8559
14
              "DATA transfer 9 for this transaction is in this frame", HFILL }
8560
14
        },
8561
14
        { &hf_nvme_data_tr[10],
8562
14
            { "DATA Transfer 10", "nvme.data_tr10",
8563
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8564
14
              "DATA transfer 10 for this transaction is in this frame", HFILL }
8565
14
        },
8566
14
        { &hf_nvme_data_tr[11],
8567
14
            { "DATA Transfer 11", "nvme.data_tr11",
8568
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8569
14
              "DATA transfer 11 for this transaction is in this frame", HFILL }
8570
14
        },
8571
14
        { &hf_nvme_data_tr[12],
8572
14
            { "DATA Transfer 12", "nvme.data_tr12",
8573
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8574
14
              "DATA transfer 12 for this transaction is in this frame", HFILL }
8575
14
        },
8576
14
        { &hf_nvme_data_tr[13],
8577
14
            { "DATA Transfer 13", "nvme.data_tr13",
8578
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8579
14
              "DATA transfer 13 for this transaction is in this frame", HFILL }
8580
14
        },
8581
14
        { &hf_nvme_data_tr[14],
8582
14
            { "DATA Transfer 14", "nvme.data_tr14",
8583
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8584
14
              "DATA transfer 14 for this transaction is in this frame", HFILL }
8585
14
        },
8586
14
        { &hf_nvme_data_tr[15],
8587
14
            { "DATA Transfer 15", "nvme.data_tr15",
8588
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8589
14
              "DATA transfer 15 for this transaction is in this frame", HFILL }
8590
14
        },
8591
14
        { &hf_nvme_cqe_pkt,
8592
14
            { "Cqe in", "nvme.cqe_pkt",
8593
14
              FT_FRAMENUM, BASE_NONE, NULL, 0,
8594
14
              "The Cqe for this transaction is in this frame", HFILL }
8595
14
        },
8596
14
        { &hf_nvme_cmd_latency,
8597
14
            { "Cmd Latency", "nvme.cmd_latency",
8598
14
              FT_DOUBLE, BASE_NONE, NULL, 0x0,
8599
14
              "The time between the command and completion, in usec", HFILL }
8600
14
        },
8601
14
        { &hf_nvme_gen_data,
8602
14
            { "Nvme Data", "nvme.data",
8603
14
              FT_BYTES, BASE_NONE, NULL, 0, NULL, HFILL}
8604
14
        },
8605
14
    };
8606
14
    static int *ett[] = {
8607
14
        &ett_data,
8608
14
    };
8609
8610
14
    proto_nvme = proto_register_protocol("NVM Express", "nvme", "nvme");
8611
8612
14
    proto_register_field_array(proto_nvme, hf, array_length(hf));
8613
14
    proto_register_subtree_array(ett, array_length(ett));
8614
14
}
8615
8616
/*
8617
 * Editor modelines  -  https://www.wireshark.org/tools/modelines.html
8618
 *
8619
 * Local variables:
8620
 * c-basic-offset: 4
8621
 * tab-width: 8
8622
 * indent-tabs-mode: nil
8623
 * End:
8624
 *
8625
 * vi: set shiftwidth=4 tabstop=8 expandtab:
8626
 * :indentSize=4:tabSize=8:noTabs=true:
8627
 */